i915_gem_execbuffer.c 52.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30 31 32
#include <linux/dma_remapping.h>
#include <linux/reservation.h>
#include <linux/uaccess.h>

33 34
#include <drm/drmP.h>
#include <drm/i915_drm.h>
35

36
#include "i915_drv.h"
37
#include "i915_gem_dmabuf.h"
38 39
#include "i915_trace.h"
#include "intel_drv.h"
40
#include "intel_frontbuffer.h"
41

42 43
#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */

44 45 46 47 48
#define  __EXEC_OBJECT_HAS_PIN		(1<<31)
#define  __EXEC_OBJECT_HAS_FENCE	(1<<30)
#define  __EXEC_OBJECT_NEEDS_MAP	(1<<29)
#define  __EXEC_OBJECT_NEEDS_BIAS	(1<<28)
#define  __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
49 50

#define BATCH_OFFSET_BIAS (256*1024)
51

52 53 54
struct i915_execbuffer_params {
	struct drm_device               *dev;
	struct drm_file                 *file;
55 56 57
	struct i915_vma			*batch;
	u32				dispatch_flags;
	u32				args_batch_start_offset;
58 59 60 61 62
	struct intel_engine_cs          *engine;
	struct i915_gem_context         *ctx;
	struct drm_i915_gem_request     *request;
};

63
struct eb_vmas {
64
	struct drm_i915_private *i915;
65
	struct list_head vmas;
66
	int and;
67
	union {
68
		struct i915_vma *lut[0];
69 70
		struct hlist_head buckets[0];
	};
71 72
};

73
static struct eb_vmas *
74 75
eb_create(struct drm_i915_private *i915,
	  struct drm_i915_gem_execbuffer2 *args)
76
{
77
	struct eb_vmas *eb = NULL;
78 79

	if (args->flags & I915_EXEC_HANDLE_LUT) {
80
		unsigned size = args->buffer_count;
81 82
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
83 84 85 86
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
87 88
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
89
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
90 91 92
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
93
			     sizeof(struct eb_vmas),
94 95 96 97 98 99 100 101
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

102
	eb->i915 = i915;
103
	INIT_LIST_HEAD(&eb->vmas);
104 105 106 107
	return eb;
}

static void
108
eb_reset(struct eb_vmas *eb)
109
{
110 111
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
112 113
}

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static struct i915_vma *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
		vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma;
}

134
static int
135 136 137 138 139
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
140
{
141 142
	struct drm_i915_gem_object *obj;
	struct list_head objects;
143
	int i, ret;
144

145
	INIT_LIST_HEAD(&objects);
146
	spin_lock(&file->table_lock);
147 148
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
149
	for (i = 0; i < args->buffer_count; i++) {
150 151 152 153 154
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
155
			ret = -ENOENT;
156
			goto err;
157 158
		}

159
		if (!list_empty(&obj->obj_exec_link)) {
160 161 162
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
163
			ret = -EINVAL;
164
			goto err;
165 166
		}

167
		i915_gem_object_get(obj);
168 169 170
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
171

172
	i = 0;
173
	while (!list_empty(&objects)) {
174
		struct i915_vma *vma;
175

176 177 178 179
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

180 181 182 183 184 185 186 187
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
C
Chris Wilson 已提交
188 189
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm, NULL);
		if (unlikely(IS_ERR(vma))) {
190 191
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
192
			goto err;
193 194
		}

195
		/* Transfer ownership from the objects list to the vmas list. */
196
		list_add_tail(&vma->exec_list, &eb->vmas);
197
		list_del_init(&obj->obj_exec_link);
198 199

		vma->exec_entry = &exec[i];
200
		if (eb->and < 0) {
201
			eb->lut[i] = vma;
202 203
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
204 205
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
206 207
				       &eb->buckets[handle & eb->and]);
		}
208
		++i;
209 210
	}

211
	return 0;
212 213


214
err:
215 216 217 218 219
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
220
		i915_gem_object_put(obj);
221
	}
222 223 224 225 226
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

227
	return ret;
228 229
}

230
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
231
{
232 233 234 235 236 237
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
238
		struct i915_vma *vma;
239

240
		head = &eb->buckets[handle & eb->and];
241
		hlist_for_each_entry(vma, head, exec_node) {
242 243
			if (vma->exec_handle == handle)
				return vma;
244 245 246
		}
		return NULL;
	}
247 248
}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
264
		__i915_vma_unpin(vma);
265

C
Chris Wilson 已提交
266
	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
267 268 269 270
}

static void eb_destroy(struct eb_vmas *eb)
{
271 272
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
273

274 275
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
276
				       exec_list);
277
		list_del_init(&vma->exec_list);
278
		i915_gem_execbuffer_unreserve_vma(vma);
279
		i915_vma_put(vma);
280
	}
281 282 283
	kfree(eb);
}

284 285
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
286 287 288
	if (DBG_USE_CPU_RELOC)
		return DBG_USE_CPU_RELOC > 0;

289 290
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
291 292 293
		obj->cache_level != I915_CACHE_NONE);
}

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
/* Used to convert any address to canonical form.
 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
 * addresses to be in a canonical form:
 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
 * canonical form [63:48] == [47]."
 */
#define GEN8_HIGH_ADDRESS_BIT 47
static inline uint64_t gen8_canonical_addr(uint64_t address)
{
	return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
}

static inline uint64_t gen8_noncanonical_addr(uint64_t address)
{
	return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
}

static inline uint64_t
313
relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
314 315 316 317 318
		  uint64_t target_offset)
{
	return gen8_canonical_addr((int)reloc->delta + target_offset);
}

319
struct reloc_cache {
320 321 322
	struct drm_i915_private *i915;
	struct drm_mm_node node;
	unsigned long vaddr;
323
	unsigned int page;
324
	bool use_64bit_reloc;
325 326
};

327 328
static void reloc_cache_init(struct reloc_cache *cache,
			     struct drm_i915_private *i915)
329 330
{
	cache->page = -1;
331 332 333 334 335 336 337 338 339 340 341 342 343
	cache->vaddr = 0;
	cache->i915 = i915;
	cache->use_64bit_reloc = INTEL_GEN(cache->i915) >= 8;
}

static inline void *unmask_page(unsigned long p)
{
	return (void *)(uintptr_t)(p & PAGE_MASK);
}

static inline unsigned int unmask_flags(unsigned long p)
{
	return p & ~PAGE_MASK;
344 345
}

346 347
#define KMAP 0x4 /* after CLFLUSH_FLAGS */

348 349
static void reloc_cache_fini(struct reloc_cache *cache)
{
350 351
	void *vaddr;

352 353 354
	if (!cache->vaddr)
		return;

355 356 357 358
	vaddr = unmask_page(cache->vaddr);
	if (cache->vaddr & KMAP) {
		if (cache->vaddr & CLFLUSH_AFTER)
			mb();
359

360 361 362 363 364
		kunmap_atomic(vaddr);
		i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
	} else {
		io_mapping_unmap_atomic((void __iomem *)vaddr);
		i915_vma_unpin((struct i915_vma *)cache->node.mm);
365 366 367 368 369 370 371
	}
}

static void *reloc_kmap(struct drm_i915_gem_object *obj,
			struct reloc_cache *cache,
			int page)
{
372 373 374 375 376 377 378
	void *vaddr;

	if (cache->vaddr) {
		kunmap_atomic(unmask_page(cache->vaddr));
	} else {
		unsigned int flushes;
		int ret;
379

380 381 382 383 384 385
		ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
		if (ret)
			return ERR_PTR(ret);

		BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
		BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
386

387 388 389 390 391 392 393 394
		cache->vaddr = flushes | KMAP;
		cache->node.mm = (void *)obj;
		if (flushes)
			mb();
	}

	vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
	cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
395 396
	cache->page = page;

397
	return vaddr;
398 399
}

400 401 402
static void *reloc_iomap(struct drm_i915_gem_object *obj,
			 struct reloc_cache *cache,
			 int page)
403
{
404
	void *vaddr;
405

406 407 408 409 410
	if (cache->vaddr) {
		io_mapping_unmap_atomic(unmask_page(cache->vaddr));
	} else {
		struct i915_vma *vma;
		int ret;
411

412 413
		if (use_cpu_reloc(obj))
			return NULL;
414

415 416 417
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			return ERR_PTR(ret);
418

419 420 421 422
		vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
					       PIN_MAPPABLE | PIN_NONBLOCK);
		if (IS_ERR(vma))
			return NULL;
423

424 425 426 427 428
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
			i915_vma_unpin(vma);
			return ERR_PTR(ret);
		}
429

430 431 432
		cache->node.start = vma->node.start;
		cache->node.mm = (void *)vma;
	}
433

434 435 436 437
	vaddr = io_mapping_map_atomic_wc(cache->i915->ggtt.mappable,
					 cache->node.start + (page << PAGE_SHIFT));
	cache->page = page;
	cache->vaddr = (unsigned long)vaddr;
438

439
	return vaddr;
440 441
}

442 443 444
static void *reloc_vaddr(struct drm_i915_gem_object *obj,
			 struct reloc_cache *cache,
			 int page)
445
{
446
	void *vaddr;
447

448 449 450 451 452 453 454 455
	if (cache->page == page) {
		vaddr = unmask_page(cache->vaddr);
	} else {
		vaddr = NULL;
		if ((cache->vaddr & KMAP) == 0)
			vaddr = reloc_iomap(obj, cache, page);
		if (!vaddr)
			vaddr = reloc_kmap(obj, cache, page);
456 457
	}

458
	return vaddr;
459 460
}

461
static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
462
{
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
	if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
		if (flushes & CLFLUSH_BEFORE) {
			clflushopt(addr);
			mb();
		}

		*addr = value;

		/* Writes to the same cacheline are serialised by the CPU
		 * (including clflush). On the write path, we only require
		 * that it hits memory in an orderly fashion and place
		 * mb barriers at the start and end of the relocation phase
		 * to ensure ordering of clflush wrt to the system.
		 */
		if (flushes & CLFLUSH_AFTER)
			clflushopt(addr);
	} else
		*addr = value;
481 482 483
}

static int
484 485 486 487
relocate_entry(struct drm_i915_gem_object *obj,
	       const struct drm_i915_gem_relocation_entry *reloc,
	       struct reloc_cache *cache,
	       u64 target_offset)
488
{
489 490 491
	u64 offset = reloc->offset;
	bool wide = cache->use_64bit_reloc;
	void *vaddr;
492

493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
	target_offset = relocation_target(reloc, target_offset);
repeat:
	vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
	if (IS_ERR(vaddr))
		return PTR_ERR(vaddr);

	clflush_write32(vaddr + offset_in_page(offset),
			lower_32_bits(target_offset),
			cache->vaddr);

	if (wide) {
		offset += sizeof(u32);
		target_offset >>= 32;
		wide = false;
		goto repeat;
508 509 510 511 512
	}

	return 0;
}

513 514
static bool object_is_idle(struct drm_i915_gem_object *obj)
{
515
	unsigned long active = i915_gem_object_get_active(obj);
516 517 518 519 520 521 522 523 524 525 526
	int idx;

	for_each_active(active, idx) {
		if (!i915_gem_active_is_idle(&obj->last_read[idx],
					     &obj->base.dev->struct_mutex))
			return false;
	}

	return true;
}

527 528
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
529
				   struct eb_vmas *eb,
530 531
				   struct drm_i915_gem_relocation_entry *reloc,
				   struct reloc_cache *cache)
532 533 534
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
535
	struct drm_i915_gem_object *target_i915_obj;
536
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
537
	uint64_t target_offset;
538
	int ret;
539

540
	/* we've already hold a reference to all valid objects */
541 542
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
543
		return -ENOENT;
544 545
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
546

547
	target_offset = gen8_canonical_addr(target_vma->node.start);
548

549 550 551 552
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
553
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
554
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
555
				    PIN_GLOBAL);
556 557 558
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
559

560
	/* Validate that the target is in a valid r/w GPU domain */
561
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
562
		DRM_DEBUG("reloc with multiple write domains: "
563 564 565 566 567 568
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
569
		return -EINVAL;
570
	}
571 572
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
573
		DRM_DEBUG("reloc with read/write non-GPU domains: "
574 575 576 577 578 579
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
580
		return -EINVAL;
581 582 583 584 585 586 587 588 589
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
590
		return 0;
591 592

	/* Check that the relocation address is valid... */
593
	if (unlikely(reloc->offset >
594
		     obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
595
		DRM_DEBUG("Relocation beyond object bounds: "
596 597 598 599
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
600
		return -EINVAL;
601
	}
602
	if (unlikely(reloc->offset & 3)) {
603
		DRM_DEBUG("Relocation not 4-byte aligned: "
604 605 606
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
607
		return -EINVAL;
608 609
	}

610
	/* We can't wait for rendering with pagefaults disabled */
611
	if (pagefault_disabled() && !object_is_idle(obj))
612 613
		return -EFAULT;

614
	ret = relocate_entry(obj, reloc, cache, target_offset);
615 616 617
	if (ret)
		return ret;

618 619
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;
620
	return 0;
621 622 623
}

static int
624 625
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
626
{
627 628
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
629
	struct drm_i915_gem_relocation_entry __user *user_relocs;
630
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
631 632
	struct reloc_cache cache;
	int remain, ret = 0;
633

634
	user_relocs = u64_to_user_ptr(entry->relocs_ptr);
635
	reloc_cache_init(&cache, eb->i915);
636

637 638 639 640 641 642 643 644
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

645 646 647 648
		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]))) {
			ret = -EFAULT;
			goto out;
		}
649

650 651
		do {
			u64 offset = r->presumed_offset;
652

653
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
654
			if (ret)
655
				goto out;
656 657

			if (r->presumed_offset != offset &&
658 659 660 661
			    __put_user(r->presumed_offset,
				       &user_relocs->presumed_offset)) {
				ret = -EFAULT;
				goto out;
662 663 664 665 666
			}

			user_relocs++;
			r++;
		} while (--count);
667 668
	}

669 670 671
out:
	reloc_cache_fini(&cache);
	return ret;
672
#undef N_RELOC
673 674 675
}

static int
676 677 678
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
679
{
680
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
681 682
	struct reloc_cache cache;
	int i, ret = 0;
683

684
	reloc_cache_init(&cache, eb->i915);
685
	for (i = 0; i < entry->relocation_count; i++) {
686
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
687
		if (ret)
688
			break;
689
	}
690
	reloc_cache_fini(&cache);
691

692
	return ret;
693 694 695
}

static int
B
Ben Widawsky 已提交
696
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
697
{
698
	struct i915_vma *vma;
699 700 701 702 703 704 705 706 707 708
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
709 710
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
711
		if (ret)
712
			break;
713
	}
714
	pagefault_enable();
715

716
	return ret;
717 718
}

719 720 721 722 723 724
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

725
static int
726
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
727
				struct intel_engine_cs *engine,
728
				bool *need_reloc)
729
{
730
	struct drm_i915_gem_object *obj = vma->obj;
731
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
732
	uint64_t flags;
733 734
	int ret;

735
	flags = PIN_USER;
736 737 738
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
		flags |= PIN_GLOBAL;

739
	if (!drm_mm_node_allocated(&vma->node)) {
740 741 742 743 744
		/* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
		 * limit address to the first 4GBs for unflagged objects.
		 */
		if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
			flags |= PIN_ZONE_4G;
745 746 747 748
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
749 750
		if (entry->flags & EXEC_OBJECT_PINNED)
			flags |= entry->offset | PIN_OFFSET_FIXED;
751 752
		if ((flags & PIN_MAPPABLE) == 0)
			flags |= PIN_HIGH;
753
	}
754

755 756 757 758 759
	ret = i915_vma_pin(vma,
			   entry->pad_to_size,
			   entry->alignment,
			   flags);
	if ((ret == -ENOSPC || ret == -E2BIG) &&
760
	    only_mappable_for_reloc(entry->flags))
761 762 763 764
		ret = i915_vma_pin(vma,
				   entry->pad_to_size,
				   entry->alignment,
				   flags & ~PIN_MAPPABLE);
765 766 767
	if (ret)
		return ret;

768 769
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

770 771 772 773
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
774

775 776
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
777 778
	}

779 780
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
781 782 783 784 785 786 787 788
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

789
	return 0;
790
}
791

792
static bool
793
need_reloc_mappable(struct i915_vma *vma)
794 795 796
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

797 798 799
	if (entry->relocation_count == 0)
		return false;

800
	if (!i915_vma_is_ggtt(vma))
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
818

819 820
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
		!i915_vma_is_ggtt(vma));
821 822 823 824 825

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

826 827 828
	if (vma->node.size < entry->pad_to_size)
		return true;

829 830 831 832
	if (entry->flags & EXEC_OBJECT_PINNED &&
	    vma->node.start != entry->offset)
		return true;

833 834 835 836
	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

837 838 839 840
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
		return !only_mappable_for_reloc(entry->flags);

841 842 843 844
	if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
	    (vma->node.start + vma->node.size - 1) >> 32)
		return true;

845 846 847
	return false;
}

848
static int
849
i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
850
			    struct list_head *vmas,
851
			    struct i915_gem_context *ctx,
852
			    bool *need_relocs)
853
{
854
	struct drm_i915_gem_object *obj;
855
	struct i915_vma *vma;
856
	struct i915_address_space *vm;
857
	struct list_head ordered_vmas;
858
	struct list_head pinned_vmas;
859
	bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
860
	int retry;
861

862 863
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

864
	INIT_LIST_HEAD(&ordered_vmas);
865
	INIT_LIST_HEAD(&pinned_vmas);
866
	while (!list_empty(vmas)) {
867 868 869
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

870 871 872
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
873

874 875 876
		if (ctx->flags & CONTEXT_NO_ZEROMAP)
			entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

877 878
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
879 880
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
881
			i915_gem_object_is_tiled(obj);
882
		need_mappable = need_fence || need_reloc_mappable(vma);
883

884 885 886
		if (entry->flags & EXEC_OBJECT_PINNED)
			list_move_tail(&vma->exec_list, &pinned_vmas);
		else if (need_mappable) {
887
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
888
			list_move(&vma->exec_list, &ordered_vmas);
889
		} else
890
			list_move_tail(&vma->exec_list, &ordered_vmas);
891

892
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
893
		obj->base.pending_write_domain = 0;
894
	}
895
	list_splice(&ordered_vmas, vmas);
896
	list_splice(&pinned_vmas, vmas);
897 898 899 900 901 902 903 904 905 906

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
907
	 * This avoid unnecessary unbinding of later objects in order to make
908 909 910 911
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
912
		int ret = 0;
913 914

		/* Unbind any ill-fitting objects or pin. */
915 916
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
917 918
				continue;

919
			if (eb_vma_misplaced(vma))
920
				ret = i915_vma_unbind(vma);
921
			else
922 923 924
				ret = i915_gem_execbuffer_reserve_vma(vma,
								      engine,
								      need_relocs);
925
			if (ret)
926 927 928 929
				goto err;
		}

		/* Bind fresh objects */
930 931
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
932
				continue;
933

934 935
			ret = i915_gem_execbuffer_reserve_vma(vma, engine,
							      need_relocs);
936 937
			if (ret)
				goto err;
938 939
		}

940
err:
C
Chris Wilson 已提交
941
		if (ret != -ENOSPC || retry++)
942 943
			return ret;

944 945 946 947
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

948
		ret = i915_gem_evict_vm(vm, true);
949 950 951 952 953 954 955
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
956
				  struct drm_i915_gem_execbuffer2 *args,
957
				  struct drm_file *file,
958
				  struct intel_engine_cs *engine,
959
				  struct eb_vmas *eb,
960
				  struct drm_i915_gem_exec_object2 *exec,
961
				  struct i915_gem_context *ctx)
962 963
{
	struct drm_i915_gem_relocation_entry *reloc;
964 965
	struct i915_address_space *vm;
	struct i915_vma *vma;
966
	bool need_relocs;
967
	int *reloc_offset;
968
	int i, total, ret;
969
	unsigned count = args->buffer_count;
970

971 972
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

973
	/* We may process another execbuffer during the unlock... */
974 975 976
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
977
		i915_gem_execbuffer_unreserve_vma(vma);
978
		i915_vma_put(vma);
979 980
	}

981 982 983 984
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
985
		total += exec[i].relocation_count;
986

987
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
988
	reloc = drm_malloc_ab(total, sizeof(*reloc));
989 990 991
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
992 993 994 995 996 997 998
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
999 1000
		u64 invalid_offset = (u64)-1;
		int j;
1001

1002
		user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
1003 1004

		if (copy_from_user(reloc+total, user_relocs,
1005
				   exec[i].relocation_count * sizeof(*reloc))) {
1006 1007 1008 1009 1010
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
1021 1022 1023
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
1024 1025 1026 1027 1028 1029
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

1030
		reloc_offset[i] = total;
1031
		total += exec[i].relocation_count;
1032 1033 1034 1035 1036 1037 1038 1039
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

1040 1041
	/* reacquire the objects */
	eb_reset(eb);
1042
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1043 1044
	if (ret)
		goto err;
1045

1046
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1047 1048
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
1049 1050 1051
	if (ret)
		goto err;

1052 1053 1054 1055
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
1068
	drm_free_large(reloc_offset);
1069 1070 1071
	return ret;
}

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
static unsigned int eb_other_engines(struct drm_i915_gem_request *req)
{
	unsigned int mask;

	mask = ~intel_engine_flag(req->engine) & I915_BO_ACTIVE_MASK;
	mask <<= I915_BO_ACTIVE_SHIFT;

	return mask;
}

1082
static int
1083
i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
1084
				struct list_head *vmas)
1085
{
1086
	const unsigned int other_rings = eb_other_engines(req);
1087
	struct i915_vma *vma;
1088
	int ret;
1089

1090 1091
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1092

1093
		if (obj->flags & other_rings) {
1094
			ret = i915_gem_object_sync(obj, req);
1095 1096 1097
			if (ret)
				return ret;
		}
1098 1099

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
1100
			i915_gem_clflush_object(obj, false);
1101 1102
	}

1103 1104
	/* Unconditionally flush any chipset caches (for streaming writes). */
	i915_gem_chipset_flush(req->engine->i915);
1105

1106
	/* Unconditionally invalidate GPU caches and TLBs. */
1107
	return req->engine->emit_flush(req, EMIT_INVALIDATE);
1108 1109
}

1110 1111
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
1112
{
1113 1114 1115
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

C
Chris Wilson 已提交
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	/* Kernel clipping was a DRI1 misfeature */
	if (exec->num_cliprects || exec->cliprects_ptr)
		return false;

	if (exec->DR4 == 0xffffffff) {
		DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
		exec->DR4 = 0;
	}
	if (exec->DR1 || exec->DR4)
		return false;

	if ((exec->batch_start_offset | exec->batch_len) & 0x7)
		return false;

	return true;
1131 1132 1133
}

static int
1134 1135
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
1136 1137
		   int count)
{
1138 1139
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
1140 1141 1142
	unsigned invalid_flags;
	int i;

1143 1144 1145
	/* INTERNAL flags must not overlap with external ones */
	BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);

1146 1147 1148
	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
1149 1150

	for (i = 0; i < count; i++) {
1151
		char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
1152 1153
		int length; /* limited by fault_in_pages_readable() */

1154
		if (exec[i].flags & invalid_flags)
1155 1156
			return -EINVAL;

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
		/* Offset can be used as input (EXEC_OBJECT_PINNED), reject
		 * any non-page-aligned or non-canonical addresses.
		 */
		if (exec[i].flags & EXEC_OBJECT_PINNED) {
			if (exec[i].offset !=
			    gen8_canonical_addr(exec[i].offset & PAGE_MASK))
				return -EINVAL;

			/* From drm_mm perspective address space is continuous,
			 * so from this point we're always using non-canonical
			 * form internally.
			 */
			exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
		}

1172 1173 1174
		if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
			return -EINVAL;

1175 1176 1177 1178 1179 1180 1181 1182
		/* pad_to_size was once a reserved field, so sanitize it */
		if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
			if (offset_in_page(exec[i].pad_to_size))
				return -EINVAL;
		} else {
			exec[i].pad_to_size = 0;
		}

1183 1184 1185 1186 1187
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
1188
			return -EINVAL;
1189
		relocs_total += exec[i].relocation_count;
1190 1191 1192

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
1193 1194 1195 1196 1197
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
1198 1199 1200
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

1201
		if (likely(!i915.prefault_disable)) {
1202 1203 1204
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
1205 1206 1207 1208 1209
	}

	return 0;
}

1210
static struct i915_gem_context *
1211
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
1212
			  struct intel_engine_cs *engine, const u32 ctx_id)
1213
{
1214
	struct i915_gem_context *ctx = NULL;
1215 1216
	struct i915_ctx_hang_stats *hs;

1217
	if (engine->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
1218 1219
		return ERR_PTR(-EINVAL);

1220
	ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
1221
	if (IS_ERR(ctx))
1222
		return ctx;
1223

1224
	hs = &ctx->hang_stats;
1225 1226
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1227
		return ERR_PTR(-EIO);
1228 1229
	}

1230
	return ctx;
1231 1232
}

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct drm_i915_gem_request *req,
			     unsigned int flags)
{
	struct drm_i915_gem_object *obj = vma->obj;
	const unsigned int idx = req->engine->id;

	GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));

	obj->dirty = 1; /* be paranoid  */

1244 1245 1246 1247 1248 1249 1250
	/* Add a reference if we're newly entering the active list.
	 * The order in which we add operations to the retirement queue is
	 * vital here: mark_active adds to the start of the callback list,
	 * such that subsequent callbacks are called first. Therefore we
	 * add the active reference first and queue for it to be dropped
	 * *last*.
	 */
1251
	if (!i915_gem_object_is_active(obj))
1252
		i915_gem_object_get(obj);
1253
	i915_gem_object_set_active(obj, idx);
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	i915_gem_active_set(&obj->last_read[idx], req);

	if (flags & EXEC_OBJECT_WRITE) {
		i915_gem_active_set(&obj->last_write, req);

		intel_fb_obj_invalidate(obj, ORIGIN_CS);

		/* update for the implicit flush after a batch */
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	if (flags & EXEC_OBJECT_NEEDS_FENCE) {
		i915_gem_active_set(&obj->last_fence, req);
		if (flags & __EXEC_OBJECT_HAS_FENCE) {
			struct drm_i915_private *dev_priv = req->i915;

			list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
				       &dev_priv->mm.fence_list);
		}
	}

1275 1276
	i915_vma_set_active(vma, idx);
	i915_gem_active_set(&vma->last_read[idx], req);
1277 1278 1279
	list_move_tail(&vma->vm_link, &vma->vm->active_list);
}

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
static void eb_export_fence(struct drm_i915_gem_object *obj,
			    struct drm_i915_gem_request *req,
			    unsigned int flags)
{
	struct reservation_object *resv;

	resv = i915_gem_object_get_dmabuf_resv(obj);
	if (!resv)
		return;

	/* Ignore errors from failing to allocate the new fence, we can't
	 * handle an error right now. Worst case should be missed
	 * synchronisation leading to rendering corruption.
	 */
	ww_mutex_lock(&resv->lock, NULL);
	if (flags & EXEC_OBJECT_WRITE)
		reservation_object_add_excl_fence(resv, &req->fence);
	else if (reservation_object_reserve_shared(resv) == 0)
		reservation_object_add_shared_fence(resv, &req->fence);
	ww_mutex_unlock(&resv->lock);
}

1302
static void
1303
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1304
				   struct drm_i915_gem_request *req)
1305
{
1306
	struct i915_vma *vma;
1307

1308 1309
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1310 1311
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1312

1313
		obj->base.write_domain = obj->base.pending_write_domain;
1314 1315 1316
		if (obj->base.write_domain)
			vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
		else
1317 1318
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1319

1320
		i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
1321
		eb_export_fence(obj, req, vma->exec_entry->flags);
C
Chris Wilson 已提交
1322
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1323 1324 1325
	}
}

1326
static int
1327
i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
1328
{
1329
	struct intel_ring *ring = req->ring;
1330 1331
	int ret, i;

1332
	if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
1333 1334 1335
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1336

1337
	ret = intel_ring_begin(req, 4 * 3);
1338 1339 1340 1341
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
1342 1343 1344
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
1345 1346
	}

1347
	intel_ring_advance(ring);
1348 1349 1350 1351

	return 0;
}

C
Chris Wilson 已提交
1352
static struct i915_vma *
1353
i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
1354 1355
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct drm_i915_gem_object *batch_obj,
1356
			  struct eb_vmas *eb,
1357 1358
			  u32 batch_start_offset,
			  u32 batch_len,
1359
			  bool is_master)
1360 1361
{
	struct drm_i915_gem_object *shadow_batch_obj;
1362
	struct i915_vma *vma;
1363 1364
	int ret;

1365
	shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
1366
						   PAGE_ALIGN(batch_len));
1367
	if (IS_ERR(shadow_batch_obj))
1368
		return ERR_CAST(shadow_batch_obj);
1369

1370 1371 1372 1373 1374 1375
	ret = intel_engine_cmd_parser(engine,
				      batch_obj,
				      shadow_batch_obj,
				      batch_start_offset,
				      batch_len,
				      is_master);
C
Chris Wilson 已提交
1376 1377 1378 1379 1380 1381 1382
	if (ret) {
		if (ret == -EACCES) /* unhandled chained batch */
			vma = NULL;
		else
			vma = ERR_PTR(ret);
		goto out;
	}
1383

C
Chris Wilson 已提交
1384 1385 1386
	vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
	if (IS_ERR(vma))
		goto out;
C
Chris Wilson 已提交
1387

1388
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1389

1390
	vma->exec_entry = shadow_exec_entry;
C
Chris Wilson 已提交
1391
	vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
1392
	i915_gem_object_get(shadow_batch_obj);
1393
	list_add_tail(&vma->exec_list, &eb->vmas);
1394

C
Chris Wilson 已提交
1395
out:
C
Chris Wilson 已提交
1396
	i915_gem_object_unpin_pages(shadow_batch_obj);
C
Chris Wilson 已提交
1397
	return vma;
1398
}
1399

1400 1401 1402 1403
static int
execbuf_submit(struct i915_execbuffer_params *params,
	       struct drm_i915_gem_execbuffer2 *args,
	       struct list_head *vmas)
1404
{
1405
	struct drm_i915_private *dev_priv = params->request->i915;
1406
	u64 exec_start, exec_len;
1407 1408
	int instp_mode;
	u32 instp_mask;
C
Chris Wilson 已提交
1409
	int ret;
1410

1411
	ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
1412
	if (ret)
C
Chris Wilson 已提交
1413
		return ret;
1414

1415
	ret = i915_switch_context(params->request);
1416
	if (ret)
C
Chris Wilson 已提交
1417
		return ret;
1418 1419 1420 1421 1422 1423 1424

	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
1425
		if (instp_mode != 0 && params->engine->id != RCS) {
1426
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
C
Chris Wilson 已提交
1427
			return -EINVAL;
1428 1429 1430
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
1431
			if (INTEL_INFO(dev_priv)->gen < 4) {
1432
				DRM_DEBUG("no rel constants on pre-gen4\n");
C
Chris Wilson 已提交
1433
				return -EINVAL;
1434 1435
			}

1436
			if (INTEL_INFO(dev_priv)->gen > 5 &&
1437 1438
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
C
Chris Wilson 已提交
1439
				return -EINVAL;
1440 1441 1442
			}

			/* The HW changed the meaning on this bit on gen6 */
1443
			if (INTEL_INFO(dev_priv)->gen >= 6)
1444 1445 1446 1447 1448
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
C
Chris Wilson 已提交
1449
		return -EINVAL;
1450 1451
	}

1452
	if (params->engine->id == RCS &&
C
Chris Wilson 已提交
1453
	    instp_mode != dev_priv->relative_constants_mode) {
1454
		struct intel_ring *ring = params->request->ring;
1455

1456
		ret = intel_ring_begin(params->request, 4);
1457
		if (ret)
C
Chris Wilson 已提交
1458
			return ret;
1459

1460 1461 1462 1463 1464
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);
1465 1466 1467 1468 1469

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1470
		ret = i915_reset_gen7_sol_offsets(params->request);
1471
		if (ret)
C
Chris Wilson 已提交
1472
			return ret;
1473 1474
	}

1475
	exec_len   = args->batch_len;
1476
	exec_start = params->batch->node.start +
1477 1478
		     params->args_batch_start_offset;

1479
	if (exec_len == 0)
1480
		exec_len = params->batch->size;
1481

1482 1483 1484
	ret = params->engine->emit_bb_start(params->request,
					    exec_start, exec_len,
					    params->dispatch_flags);
C
Chris Wilson 已提交
1485 1486
	if (ret)
		return ret;
1487

1488
	trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
1489

1490
	i915_gem_execbuffer_move_to_active(vmas, params->request);
1491

C
Chris Wilson 已提交
1492
	return 0;
1493 1494
}

1495 1496
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
1497
 * The engine index is returned.
1498
 */
1499
static unsigned int
1500 1501
gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
			 struct drm_file *file)
1502 1503 1504
{
	struct drm_i915_file_private *file_priv = file->driver_priv;

1505
	/* Check whether the file_priv has already selected one ring. */
1506
	if ((int)file_priv->bsd_engine < 0) {
1507
		/* If not, use the ping-pong mechanism to select one. */
1508
		mutex_lock(&dev_priv->drm.struct_mutex);
1509 1510
		file_priv->bsd_engine = dev_priv->mm.bsd_engine_dispatch_index;
		dev_priv->mm.bsd_engine_dispatch_index ^= 1;
1511
		mutex_unlock(&dev_priv->drm.struct_mutex);
1512
	}
1513

1514
	return file_priv->bsd_engine;
1515 1516
}

1517 1518
#define I915_USER_RINGS (4)

1519
static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
1520 1521 1522 1523 1524 1525 1526
	[I915_EXEC_DEFAULT]	= RCS,
	[I915_EXEC_RENDER]	= RCS,
	[I915_EXEC_BLT]		= BCS,
	[I915_EXEC_BSD]		= VCS,
	[I915_EXEC_VEBOX]	= VECS
};

1527 1528 1529 1530
static struct intel_engine_cs *
eb_select_engine(struct drm_i915_private *dev_priv,
		 struct drm_file *file,
		 struct drm_i915_gem_execbuffer2 *args)
1531 1532
{
	unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1533
	struct intel_engine_cs *engine;
1534 1535 1536

	if (user_ring_id > I915_USER_RINGS) {
		DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1537
		return NULL;
1538 1539 1540 1541 1542 1543
	}

	if ((user_ring_id != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			  "bsd dispatch flags: %d\n", (int)(args->flags));
1544
		return NULL;
1545 1546 1547 1548 1549 1550
	}

	if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
		unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;

		if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1551
			bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
1552 1553
		} else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
			   bsd_idx <= I915_EXEC_BSD_RING2) {
1554
			bsd_idx >>= I915_EXEC_BSD_SHIFT;
1555 1556 1557 1558
			bsd_idx--;
		} else {
			DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
				  bsd_idx);
1559
			return NULL;
1560 1561
		}

1562
		engine = &dev_priv->engine[_VCS(bsd_idx)];
1563
	} else {
1564
		engine = &dev_priv->engine[user_ring_map[user_ring_id]];
1565 1566
	}

1567
	if (!intel_engine_initialized(engine)) {
1568
		DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1569
		return NULL;
1570 1571
	}

1572
	return engine;
1573 1574
}

1575 1576 1577 1578
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1579
		       struct drm_i915_gem_exec_object2 *exec)
1580
{
1581 1582
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1583
	struct eb_vmas *eb;
1584
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1585
	struct intel_engine_cs *engine;
1586
	struct i915_gem_context *ctx;
1587
	struct i915_address_space *vm;
1588 1589
	struct i915_execbuffer_params params_master; /* XXX: will be removed later */
	struct i915_execbuffer_params *params = &params_master;
1590
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1591
	u32 dispatch_flags;
1592
	int ret;
1593
	bool need_relocs;
1594

1595
	if (!i915_gem_check_execbuffer(args))
1596 1597
		return -EINVAL;

1598
	ret = validate_exec_list(dev, exec, args->buffer_count);
1599 1600 1601
	if (ret)
		return ret;

1602
	dispatch_flags = 0;
1603
	if (args->flags & I915_EXEC_SECURE) {
1604
		if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
1605 1606
		    return -EPERM;

1607
		dispatch_flags |= I915_DISPATCH_SECURE;
1608
	}
1609
	if (args->flags & I915_EXEC_IS_PINNED)
1610
		dispatch_flags |= I915_DISPATCH_PINNED;
1611

1612 1613 1614
	engine = eb_select_engine(dev_priv, file, args);
	if (!engine)
		return -EINVAL;
1615 1616

	if (args->buffer_count < 1) {
1617
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1618 1619 1620
		return -EINVAL;
	}

1621 1622 1623 1624 1625
	if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
		if (!HAS_RESOURCE_STREAMER(dev)) {
			DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
			return -EINVAL;
		}
1626
		if (engine->id != RCS) {
1627
			DRM_DEBUG("RS is not available on %s\n",
1628
				 engine->name);
1629 1630 1631 1632 1633 1634
			return -EINVAL;
		}

		dispatch_flags |= I915_DISPATCH_RS;
	}

1635 1636 1637 1638 1639 1640
	/* Take a local wakeref for preparing to dispatch the execbuf as
	 * we expect to access the hardware fairly frequently in the
	 * process. Upon first dispatch, we acquire another prolonged
	 * wakeref that we hold until the GPU has been idle for at least
	 * 100ms.
	 */
1641 1642
	intel_runtime_pm_get(dev_priv);

1643 1644 1645 1646
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1647
	ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
1648
	if (IS_ERR(ctx)) {
1649
		mutex_unlock(&dev->struct_mutex);
1650
		ret = PTR_ERR(ctx);
1651
		goto pre_mutex_err;
1652
	}
1653

1654
	i915_gem_context_get(ctx);
1655

1656 1657 1658
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1659
		vm = &ggtt->base;
1660

1661 1662
	memset(&params_master, 0x00, sizeof(params_master));

1663
	eb = eb_create(dev_priv, args);
1664
	if (eb == NULL) {
1665
		i915_gem_context_put(ctx);
1666 1667 1668 1669 1670
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1671
	/* Look up object handles */
1672
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1673 1674
	if (ret)
		goto err;
1675

1676
	/* take note of the batch buffer before we might reorder the lists */
1677
	params->batch = eb_get_batch(eb);
1678

1679
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1680
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1681 1682
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
1683 1684 1685 1686
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1687
	if (need_relocs)
B
Ben Widawsky 已提交
1688
		ret = i915_gem_execbuffer_relocate(eb);
1689 1690
	if (ret) {
		if (ret == -EFAULT) {
1691 1692
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
								engine,
1693
								eb, exec, ctx);
1694 1695 1696 1697 1698 1699 1700
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
1701
	if (params->batch->obj->base.pending_write_domain) {
1702
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1703 1704 1705 1706
		ret = -EINVAL;
		goto err;
	}

1707
	params->args_batch_start_offset = args->batch_start_offset;
1708
	if (intel_engine_needs_cmd_parser(engine) && args->batch_len) {
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		struct i915_vma *vma;

		vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
						params->batch->obj,
						eb,
						args->batch_start_offset,
						args->batch_len,
						drm_is_current_master(file));
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1719 1720
			goto err;
		}
1721

1722
		if (vma) {
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
			/*
			 * Batch parsed and accepted:
			 *
			 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
			 * bit from MI_BATCH_BUFFER_START commands issued in
			 * the dispatch_execbuffer implementations. We
			 * specifically don't want that set on batches the
			 * command parser has accepted.
			 */
			dispatch_flags |= I915_DISPATCH_SECURE;
1733
			params->args_batch_start_offset = 0;
1734
			params->batch = vma;
1735
		}
1736 1737
	}

1738
	params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1739

1740 1741
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1742
	 * hsw should have this fixed, but bdw mucks it up again. */
1743
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1744
		struct drm_i915_gem_object *obj = params->batch->obj;
C
Chris Wilson 已提交
1745
		struct i915_vma *vma;
1746

1747 1748 1749 1750 1751 1752
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1753
		 *   so we don't really have issues with multiple objects not
1754 1755 1756
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
C
Chris Wilson 已提交
1757 1758 1759
		vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1760
			goto err;
C
Chris Wilson 已提交
1761
		}
1762

C
Chris Wilson 已提交
1763
		params->batch = vma;
1764
	}
1765

1766
	/* Allocate a request for this batch buffer nice and early. */
1767 1768 1769
	params->request = i915_gem_request_alloc(engine, ctx);
	if (IS_ERR(params->request)) {
		ret = PTR_ERR(params->request);
1770
		goto err_batch_unpin;
1771
	}
1772

1773 1774 1775 1776 1777 1778
	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
C
Chris Wilson 已提交
1779
	params->request->batch = params->batch;
1780

1781
	ret = i915_gem_request_add_to_client(params->request, file);
1782
	if (ret)
1783
		goto err_request;
1784

1785 1786 1787 1788 1789 1790 1791 1792
	/*
	 * Save assorted stuff away to pass through to *_submission().
	 * NB: This data should be 'persistent' and not local as it will
	 * kept around beyond the duration of the IOCTL once the GPU
	 * scheduler arrives.
	 */
	params->dev                     = dev;
	params->file                    = file;
1793
	params->engine                    = engine;
1794 1795 1796
	params->dispatch_flags          = dispatch_flags;
	params->ctx                     = ctx;

1797
	ret = execbuf_submit(params, args, &eb->vmas);
1798
err_request:
1799
	__i915_add_request(params->request, ret == 0);
1800

1801
err_batch_unpin:
1802 1803 1804 1805 1806 1807
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1808
	if (dispatch_flags & I915_DISPATCH_SECURE)
1809
		i915_vma_unpin(params->batch);
1810
err:
1811
	/* the request owns the ref now */
1812
	i915_gem_context_put(ctx);
1813
	eb_destroy(eb);
1814 1815 1816 1817

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1818 1819 1820
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1839
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1840 1841 1842 1843 1844 1845 1846
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1847
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1848 1849 1850 1851 1852 1853
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1854
			     u64_to_user_ptr(args->buffers_ptr),
1855 1856
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1857
		DRM_DEBUG("copy %d exec entries failed %d\n",
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1885
	i915_execbuffer2_set_context_id(exec2, 0);
1886

1887
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1888
	if (!ret) {
1889
		struct drm_i915_gem_exec_object __user *user_exec_list =
1890
			u64_to_user_ptr(args->buffers_ptr);
1891

1892
		/* Copy the new buffer offsets back to the user's exec list. */
1893
		for (i = 0; i < args->buffer_count; i++) {
1894 1895
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1922 1923
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1924
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1925 1926 1927
		return -EINVAL;
	}

1928 1929 1930 1931 1932
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1933 1934 1935
	exec2_list = drm_malloc_gfp(args->buffer_count,
				    sizeof(*exec2_list),
				    GFP_TEMPORARY);
1936
	if (exec2_list == NULL) {
1937
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1938 1939 1940 1941
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
1942
			     u64_to_user_ptr(args->buffers_ptr),
1943 1944
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1945
		DRM_DEBUG("copy %d exec entries failed %d\n",
1946 1947 1948 1949 1950
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1951
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1952 1953
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1954
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1955
				   u64_to_user_ptr(args->buffers_ptr);
1956 1957 1958
		int i;

		for (i = 0; i < args->buffer_count; i++) {
1959 1960
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1971 1972 1973 1974 1975 1976
		}
	}

	drm_free_large(exec2_list);
	return ret;
}