i915_gem_execbuffer.c 53.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30 31 32
#include <linux/dma_remapping.h>
#include <linux/reservation.h>
#include <linux/uaccess.h>

33 34
#include <drm/drmP.h>
#include <drm/i915_drm.h>
35

36
#include "i915_drv.h"
37
#include "i915_gem_dmabuf.h"
38 39
#include "i915_trace.h"
#include "intel_drv.h"
40
#include "intel_frontbuffer.h"
41

42 43
#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */

44 45 46 47 48
#define  __EXEC_OBJECT_HAS_PIN		(1<<31)
#define  __EXEC_OBJECT_HAS_FENCE	(1<<30)
#define  __EXEC_OBJECT_NEEDS_MAP	(1<<29)
#define  __EXEC_OBJECT_NEEDS_BIAS	(1<<28)
#define  __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
49 50

#define BATCH_OFFSET_BIAS (256*1024)
51

52 53 54
struct i915_execbuffer_params {
	struct drm_device               *dev;
	struct drm_file                 *file;
55 56 57
	struct i915_vma			*batch;
	u32				dispatch_flags;
	u32				args_batch_start_offset;
58 59 60 61 62
	struct intel_engine_cs          *engine;
	struct i915_gem_context         *ctx;
	struct drm_i915_gem_request     *request;
};

63
struct eb_vmas {
64
	struct drm_i915_private *i915;
65
	struct list_head vmas;
66
	int and;
67
	union {
68
		struct i915_vma *lut[0];
69 70
		struct hlist_head buckets[0];
	};
71 72
};

73
static struct eb_vmas *
74 75
eb_create(struct drm_i915_private *i915,
	  struct drm_i915_gem_execbuffer2 *args)
76
{
77
	struct eb_vmas *eb = NULL;
78 79

	if (args->flags & I915_EXEC_HANDLE_LUT) {
80
		unsigned size = args->buffer_count;
81 82
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
83 84 85 86
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
87 88
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
89
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
90 91 92
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
93
			     sizeof(struct eb_vmas),
94 95 96 97 98 99 100 101
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

102
	eb->i915 = i915;
103
	INIT_LIST_HEAD(&eb->vmas);
104 105 106 107
	return eb;
}

static void
108
eb_reset(struct eb_vmas *eb)
109
{
110 111
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
112 113
}

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static struct i915_vma *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
		vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma;
}

134
static int
135 136 137 138 139
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
140
{
141 142
	struct drm_i915_gem_object *obj;
	struct list_head objects;
143
	int i, ret;
144

145
	INIT_LIST_HEAD(&objects);
146
	spin_lock(&file->table_lock);
147 148
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
149
	for (i = 0; i < args->buffer_count; i++) {
150 151 152 153 154
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
155
			ret = -ENOENT;
156
			goto err;
157 158
		}

159
		if (!list_empty(&obj->obj_exec_link)) {
160 161 162
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
163
			ret = -EINVAL;
164
			goto err;
165 166
		}

167
		i915_gem_object_get(obj);
168 169 170
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
171

172
	i = 0;
173
	while (!list_empty(&objects)) {
174
		struct i915_vma *vma;
175

176 177 178 179
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

180 181 182 183 184 185 186 187
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
C
Chris Wilson 已提交
188 189
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm, NULL);
		if (unlikely(IS_ERR(vma))) {
190 191
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
192
			goto err;
193 194
		}

195
		/* Transfer ownership from the objects list to the vmas list. */
196
		list_add_tail(&vma->exec_list, &eb->vmas);
197
		list_del_init(&obj->obj_exec_link);
198 199

		vma->exec_entry = &exec[i];
200
		if (eb->and < 0) {
201
			eb->lut[i] = vma;
202 203
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
204 205
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
206 207
				       &eb->buckets[handle & eb->and]);
		}
208
		++i;
209 210
	}

211
	return 0;
212 213


214
err:
215 216 217 218 219
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
220
		i915_gem_object_put(obj);
221
	}
222 223 224 225 226
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

227
	return ret;
228 229
}

230
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
231
{
232 233 234 235 236 237
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
238
		struct i915_vma *vma;
239

240
		head = &eb->buckets[handle & eb->and];
241
		hlist_for_each_entry(vma, head, exec_node) {
242 243
			if (vma->exec_handle == handle)
				return vma;
244 245 246
		}
		return NULL;
	}
247 248
}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
264
		__i915_vma_unpin(vma);
265

C
Chris Wilson 已提交
266
	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
267 268 269 270
}

static void eb_destroy(struct eb_vmas *eb)
{
271 272
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
273

274 275
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
276
				       exec_list);
277
		list_del_init(&vma->exec_list);
278
		i915_gem_execbuffer_unreserve_vma(vma);
279
		i915_vma_put(vma);
280
	}
281 282 283
	kfree(eb);
}

284 285
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
286 287 288
	if (!i915_gem_object_has_struct_page(obj))
		return false;

289 290 291
	if (DBG_USE_CPU_RELOC)
		return DBG_USE_CPU_RELOC > 0;

292 293
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
294 295 296
		obj->cache_level != I915_CACHE_NONE);
}

297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
/* Used to convert any address to canonical form.
 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
 * addresses to be in a canonical form:
 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
 * canonical form [63:48] == [47]."
 */
#define GEN8_HIGH_ADDRESS_BIT 47
static inline uint64_t gen8_canonical_addr(uint64_t address)
{
	return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
}

static inline uint64_t gen8_noncanonical_addr(uint64_t address)
{
	return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
}

static inline uint64_t
316
relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
317 318 319 320 321
		  uint64_t target_offset)
{
	return gen8_canonical_addr((int)reloc->delta + target_offset);
}

322
struct reloc_cache {
323 324 325
	struct drm_i915_private *i915;
	struct drm_mm_node node;
	unsigned long vaddr;
326
	unsigned int page;
327
	bool use_64bit_reloc;
328 329
};

330 331
static void reloc_cache_init(struct reloc_cache *cache,
			     struct drm_i915_private *i915)
332 333
{
	cache->page = -1;
334 335 336
	cache->vaddr = 0;
	cache->i915 = i915;
	cache->use_64bit_reloc = INTEL_GEN(cache->i915) >= 8;
337
	cache->node.allocated = false;
338 339 340 341 342 343 344 345 346 347
}

static inline void *unmask_page(unsigned long p)
{
	return (void *)(uintptr_t)(p & PAGE_MASK);
}

static inline unsigned int unmask_flags(unsigned long p)
{
	return p & ~PAGE_MASK;
348 349
}

350 351
#define KMAP 0x4 /* after CLFLUSH_FLAGS */

352 353
static void reloc_cache_fini(struct reloc_cache *cache)
{
354 355
	void *vaddr;

356 357 358
	if (!cache->vaddr)
		return;

359 360 361 362
	vaddr = unmask_page(cache->vaddr);
	if (cache->vaddr & KMAP) {
		if (cache->vaddr & CLFLUSH_AFTER)
			mb();
363

364 365 366
		kunmap_atomic(vaddr);
		i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
	} else {
367
		wmb();
368
		io_mapping_unmap_atomic((void __iomem *)vaddr);
369 370 371 372 373 374 375 376 377 378 379
		if (cache->node.allocated) {
			struct i915_ggtt *ggtt = &cache->i915->ggtt;

			ggtt->base.clear_range(&ggtt->base,
					       cache->node.start,
					       cache->node.size,
					       true);
			drm_mm_remove_node(&cache->node);
		} else {
			i915_vma_unpin((struct i915_vma *)cache->node.mm);
		}
380 381 382 383 384 385 386
	}
}

static void *reloc_kmap(struct drm_i915_gem_object *obj,
			struct reloc_cache *cache,
			int page)
{
387 388 389 390 391 392 393
	void *vaddr;

	if (cache->vaddr) {
		kunmap_atomic(unmask_page(cache->vaddr));
	} else {
		unsigned int flushes;
		int ret;
394

395 396 397 398 399 400
		ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
		if (ret)
			return ERR_PTR(ret);

		BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
		BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
401

402 403 404 405 406 407 408 409
		cache->vaddr = flushes | KMAP;
		cache->node.mm = (void *)obj;
		if (flushes)
			mb();
	}

	vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
	cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
410 411
	cache->page = page;

412
	return vaddr;
413 414
}

415 416 417
static void *reloc_iomap(struct drm_i915_gem_object *obj,
			 struct reloc_cache *cache,
			 int page)
418
{
419 420
	struct i915_ggtt *ggtt = &cache->i915->ggtt;
	unsigned long offset;
421
	void *vaddr;
422

423 424 425 426 427 428 429 430 431
	if (cache->node.allocated) {
		wmb();
		ggtt->base.insert_page(&ggtt->base,
				       i915_gem_object_get_dma_address(obj, page),
				       cache->node.start, I915_CACHE_NONE, 0);
		cache->page = page;
		return unmask_page(cache->vaddr);
	}

432 433 434 435 436
	if (cache->vaddr) {
		io_mapping_unmap_atomic(unmask_page(cache->vaddr));
	} else {
		struct i915_vma *vma;
		int ret;
437

438 439
		if (use_cpu_reloc(obj))
			return NULL;
440

441 442 443
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			return ERR_PTR(ret);
444

445 446
		vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
					       PIN_MAPPABLE | PIN_NONBLOCK);
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
		if (IS_ERR(vma)) {
			memset(&cache->node, 0, sizeof(cache->node));
			ret = drm_mm_insert_node_in_range_generic
				(&ggtt->base.mm, &cache->node,
				 4096, 0, 0,
				 0, ggtt->mappable_end,
				 DRM_MM_SEARCH_DEFAULT,
				 DRM_MM_CREATE_DEFAULT);
			if (ret)
				return ERR_PTR(ret);
		} else {
			ret = i915_gem_object_put_fence(obj);
			if (ret) {
				i915_vma_unpin(vma);
				return ERR_PTR(ret);
			}

			cache->node.start = vma->node.start;
			cache->node.mm = (void *)vma;
466
		}
467
	}
468

469 470 471 472 473 474 475
	offset = cache->node.start;
	if (cache->node.allocated) {
		ggtt->base.insert_page(&ggtt->base,
				       i915_gem_object_get_dma_address(obj, page),
				       offset, I915_CACHE_NONE, 0);
	} else {
		offset += page << PAGE_SHIFT;
476
	}
477

478
	vaddr = io_mapping_map_atomic_wc(cache->i915->ggtt.mappable, offset);
479 480
	cache->page = page;
	cache->vaddr = (unsigned long)vaddr;
481

482
	return vaddr;
483 484
}

485 486 487
static void *reloc_vaddr(struct drm_i915_gem_object *obj,
			 struct reloc_cache *cache,
			 int page)
488
{
489
	void *vaddr;
490

491 492 493 494 495 496 497 498
	if (cache->page == page) {
		vaddr = unmask_page(cache->vaddr);
	} else {
		vaddr = NULL;
		if ((cache->vaddr & KMAP) == 0)
			vaddr = reloc_iomap(obj, cache, page);
		if (!vaddr)
			vaddr = reloc_kmap(obj, cache, page);
499 500
	}

501
	return vaddr;
502 503
}

504
static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
505
{
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
		if (flushes & CLFLUSH_BEFORE) {
			clflushopt(addr);
			mb();
		}

		*addr = value;

		/* Writes to the same cacheline are serialised by the CPU
		 * (including clflush). On the write path, we only require
		 * that it hits memory in an orderly fashion and place
		 * mb barriers at the start and end of the relocation phase
		 * to ensure ordering of clflush wrt to the system.
		 */
		if (flushes & CLFLUSH_AFTER)
			clflushopt(addr);
	} else
		*addr = value;
524 525 526
}

static int
527 528 529 530
relocate_entry(struct drm_i915_gem_object *obj,
	       const struct drm_i915_gem_relocation_entry *reloc,
	       struct reloc_cache *cache,
	       u64 target_offset)
531
{
532 533 534
	u64 offset = reloc->offset;
	bool wide = cache->use_64bit_reloc;
	void *vaddr;
535

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
	target_offset = relocation_target(reloc, target_offset);
repeat:
	vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
	if (IS_ERR(vaddr))
		return PTR_ERR(vaddr);

	clflush_write32(vaddr + offset_in_page(offset),
			lower_32_bits(target_offset),
			cache->vaddr);

	if (wide) {
		offset += sizeof(u32);
		target_offset >>= 32;
		wide = false;
		goto repeat;
551 552 553 554 555
	}

	return 0;
}

556 557
static bool object_is_idle(struct drm_i915_gem_object *obj)
{
558
	unsigned long active = i915_gem_object_get_active(obj);
559 560 561 562 563 564 565 566 567 568 569
	int idx;

	for_each_active(active, idx) {
		if (!i915_gem_active_is_idle(&obj->last_read[idx],
					     &obj->base.dev->struct_mutex))
			return false;
	}

	return true;
}

570 571
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
572
				   struct eb_vmas *eb,
573 574
				   struct drm_i915_gem_relocation_entry *reloc,
				   struct reloc_cache *cache)
575 576 577
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
578
	struct drm_i915_gem_object *target_i915_obj;
579
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
580
	uint64_t target_offset;
581
	int ret;
582

583
	/* we've already hold a reference to all valid objects */
584 585
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
586
		return -ENOENT;
587 588
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
589

590
	target_offset = gen8_canonical_addr(target_vma->node.start);
591

592 593 594 595
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
596
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
597
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
598
				    PIN_GLOBAL);
599 600 601
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
602

603
	/* Validate that the target is in a valid r/w GPU domain */
604
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
605
		DRM_DEBUG("reloc with multiple write domains: "
606 607 608 609 610 611
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
612
		return -EINVAL;
613
	}
614 615
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
616
		DRM_DEBUG("reloc with read/write non-GPU domains: "
617 618 619 620 621 622
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
623
		return -EINVAL;
624 625 626 627 628 629 630 631 632
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
633
		return 0;
634 635

	/* Check that the relocation address is valid... */
636
	if (unlikely(reloc->offset >
637
		     obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
638
		DRM_DEBUG("Relocation beyond object bounds: "
639 640 641 642
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
643
		return -EINVAL;
644
	}
645
	if (unlikely(reloc->offset & 3)) {
646
		DRM_DEBUG("Relocation not 4-byte aligned: "
647 648 649
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
650
		return -EINVAL;
651 652
	}

653
	/* We can't wait for rendering with pagefaults disabled */
654
	if (pagefault_disabled() && !object_is_idle(obj))
655 656
		return -EFAULT;

657
	ret = relocate_entry(obj, reloc, cache, target_offset);
658 659 660
	if (ret)
		return ret;

661 662
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;
663
	return 0;
664 665 666
}

static int
667 668
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
669
{
670 671
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
672
	struct drm_i915_gem_relocation_entry __user *user_relocs;
673
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
674 675
	struct reloc_cache cache;
	int remain, ret = 0;
676

677
	user_relocs = u64_to_user_ptr(entry->relocs_ptr);
678
	reloc_cache_init(&cache, eb->i915);
679

680 681 682 683 684 685 686 687
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

688 689 690 691
		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]))) {
			ret = -EFAULT;
			goto out;
		}
692

693 694
		do {
			u64 offset = r->presumed_offset;
695

696
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
697
			if (ret)
698
				goto out;
699 700

			if (r->presumed_offset != offset &&
701 702 703 704
			    __put_user(r->presumed_offset,
				       &user_relocs->presumed_offset)) {
				ret = -EFAULT;
				goto out;
705 706 707 708 709
			}

			user_relocs++;
			r++;
		} while (--count);
710 711
	}

712 713 714
out:
	reloc_cache_fini(&cache);
	return ret;
715
#undef N_RELOC
716 717 718
}

static int
719 720 721
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
722
{
723
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
724 725
	struct reloc_cache cache;
	int i, ret = 0;
726

727
	reloc_cache_init(&cache, eb->i915);
728
	for (i = 0; i < entry->relocation_count; i++) {
729
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
730
		if (ret)
731
			break;
732
	}
733
	reloc_cache_fini(&cache);
734

735
	return ret;
736 737 738
}

static int
B
Ben Widawsky 已提交
739
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
740
{
741
	struct i915_vma *vma;
742 743 744 745 746 747 748 749 750 751
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
752 753
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
754
		if (ret)
755
			break;
756
	}
757
	pagefault_enable();
758

759
	return ret;
760 761
}

762 763 764 765 766 767
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

768
static int
769
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
770
				struct intel_engine_cs *engine,
771
				bool *need_reloc)
772
{
773
	struct drm_i915_gem_object *obj = vma->obj;
774
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
775
	uint64_t flags;
776 777
	int ret;

778
	flags = PIN_USER;
779 780 781
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
		flags |= PIN_GLOBAL;

782
	if (!drm_mm_node_allocated(&vma->node)) {
783 784 785 786 787
		/* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
		 * limit address to the first 4GBs for unflagged objects.
		 */
		if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
			flags |= PIN_ZONE_4G;
788 789 790 791
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
792 793
		if (entry->flags & EXEC_OBJECT_PINNED)
			flags |= entry->offset | PIN_OFFSET_FIXED;
794 795
		if ((flags & PIN_MAPPABLE) == 0)
			flags |= PIN_HIGH;
796
	}
797

798 799 800 801 802
	ret = i915_vma_pin(vma,
			   entry->pad_to_size,
			   entry->alignment,
			   flags);
	if ((ret == -ENOSPC || ret == -E2BIG) &&
803
	    only_mappable_for_reloc(entry->flags))
804 805 806 807
		ret = i915_vma_pin(vma,
				   entry->pad_to_size,
				   entry->alignment,
				   flags & ~PIN_MAPPABLE);
808 809 810
	if (ret)
		return ret;

811 812
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

813 814 815 816
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
817

818 819
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
820 821
	}

822 823
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
824 825 826 827 828 829 830 831
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

832
	return 0;
833
}
834

835
static bool
836
need_reloc_mappable(struct i915_vma *vma)
837 838 839
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

840 841 842
	if (entry->relocation_count == 0)
		return false;

843
	if (!i915_vma_is_ggtt(vma))
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
861

862 863
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
		!i915_vma_is_ggtt(vma));
864 865 866 867 868

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

869 870 871
	if (vma->node.size < entry->pad_to_size)
		return true;

872 873 874 875
	if (entry->flags & EXEC_OBJECT_PINNED &&
	    vma->node.start != entry->offset)
		return true;

876 877 878 879
	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

880 881 882 883
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
		return !only_mappable_for_reloc(entry->flags);

884 885 886 887
	if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
	    (vma->node.start + vma->node.size - 1) >> 32)
		return true;

888 889 890
	return false;
}

891
static int
892
i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
893
			    struct list_head *vmas,
894
			    struct i915_gem_context *ctx,
895
			    bool *need_relocs)
896
{
897
	struct drm_i915_gem_object *obj;
898
	struct i915_vma *vma;
899
	struct i915_address_space *vm;
900
	struct list_head ordered_vmas;
901
	struct list_head pinned_vmas;
902
	bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
903
	int retry;
904

905 906
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

907
	INIT_LIST_HEAD(&ordered_vmas);
908
	INIT_LIST_HEAD(&pinned_vmas);
909
	while (!list_empty(vmas)) {
910 911 912
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

913 914 915
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
916

917 918 919
		if (ctx->flags & CONTEXT_NO_ZEROMAP)
			entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

920 921
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
922 923
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
924
			i915_gem_object_is_tiled(obj);
925
		need_mappable = need_fence || need_reloc_mappable(vma);
926

927 928 929
		if (entry->flags & EXEC_OBJECT_PINNED)
			list_move_tail(&vma->exec_list, &pinned_vmas);
		else if (need_mappable) {
930
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
931
			list_move(&vma->exec_list, &ordered_vmas);
932
		} else
933
			list_move_tail(&vma->exec_list, &ordered_vmas);
934

935
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
936
		obj->base.pending_write_domain = 0;
937
	}
938
	list_splice(&ordered_vmas, vmas);
939
	list_splice(&pinned_vmas, vmas);
940 941 942 943 944 945 946 947 948 949

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
950
	 * This avoid unnecessary unbinding of later objects in order to make
951 952 953 954
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
955
		int ret = 0;
956 957

		/* Unbind any ill-fitting objects or pin. */
958 959
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
960 961
				continue;

962
			if (eb_vma_misplaced(vma))
963
				ret = i915_vma_unbind(vma);
964
			else
965 966 967
				ret = i915_gem_execbuffer_reserve_vma(vma,
								      engine,
								      need_relocs);
968
			if (ret)
969 970 971 972
				goto err;
		}

		/* Bind fresh objects */
973 974
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
975
				continue;
976

977 978
			ret = i915_gem_execbuffer_reserve_vma(vma, engine,
							      need_relocs);
979 980
			if (ret)
				goto err;
981 982
		}

983
err:
C
Chris Wilson 已提交
984
		if (ret != -ENOSPC || retry++)
985 986
			return ret;

987 988 989 990
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

991
		ret = i915_gem_evict_vm(vm, true);
992 993 994 995 996 997 998
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
999
				  struct drm_i915_gem_execbuffer2 *args,
1000
				  struct drm_file *file,
1001
				  struct intel_engine_cs *engine,
1002
				  struct eb_vmas *eb,
1003
				  struct drm_i915_gem_exec_object2 *exec,
1004
				  struct i915_gem_context *ctx)
1005 1006
{
	struct drm_i915_gem_relocation_entry *reloc;
1007 1008
	struct i915_address_space *vm;
	struct i915_vma *vma;
1009
	bool need_relocs;
1010
	int *reloc_offset;
1011
	int i, total, ret;
1012
	unsigned count = args->buffer_count;
1013

1014 1015
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

1016
	/* We may process another execbuffer during the unlock... */
1017 1018 1019
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
1020
		i915_gem_execbuffer_unreserve_vma(vma);
1021
		i915_vma_put(vma);
1022 1023
	}

1024 1025 1026 1027
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
1028
		total += exec[i].relocation_count;
1029

1030
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
1031
	reloc = drm_malloc_ab(total, sizeof(*reloc));
1032 1033 1034
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
1035 1036 1037 1038 1039 1040 1041
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
1042 1043
		u64 invalid_offset = (u64)-1;
		int j;
1044

1045
		user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
1046 1047

		if (copy_from_user(reloc+total, user_relocs,
1048
				   exec[i].relocation_count * sizeof(*reloc))) {
1049 1050 1051 1052 1053
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
1064 1065 1066
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
1067 1068 1069 1070 1071 1072
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

1073
		reloc_offset[i] = total;
1074
		total += exec[i].relocation_count;
1075 1076 1077 1078 1079 1080 1081 1082
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

1083 1084
	/* reacquire the objects */
	eb_reset(eb);
1085
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1086 1087
	if (ret)
		goto err;
1088

1089
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1090 1091
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
1092 1093 1094
	if (ret)
		goto err;

1095 1096 1097 1098
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
1111
	drm_free_large(reloc_offset);
1112 1113 1114
	return ret;
}

1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
static unsigned int eb_other_engines(struct drm_i915_gem_request *req)
{
	unsigned int mask;

	mask = ~intel_engine_flag(req->engine) & I915_BO_ACTIVE_MASK;
	mask <<= I915_BO_ACTIVE_SHIFT;

	return mask;
}

1125
static int
1126
i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
1127
				struct list_head *vmas)
1128
{
1129
	const unsigned int other_rings = eb_other_engines(req);
1130
	struct i915_vma *vma;
1131
	int ret;
1132

1133 1134
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1135

1136
		if (obj->flags & other_rings) {
1137
			ret = i915_gem_object_sync(obj, req);
1138 1139 1140
			if (ret)
				return ret;
		}
1141 1142

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
1143
			i915_gem_clflush_object(obj, false);
1144 1145
	}

1146 1147
	/* Unconditionally flush any chipset caches (for streaming writes). */
	i915_gem_chipset_flush(req->engine->i915);
1148

1149
	/* Unconditionally invalidate GPU caches and TLBs. */
1150
	return req->engine->emit_flush(req, EMIT_INVALIDATE);
1151 1152
}

1153 1154
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
1155
{
1156 1157 1158
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

C
Chris Wilson 已提交
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	/* Kernel clipping was a DRI1 misfeature */
	if (exec->num_cliprects || exec->cliprects_ptr)
		return false;

	if (exec->DR4 == 0xffffffff) {
		DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
		exec->DR4 = 0;
	}
	if (exec->DR1 || exec->DR4)
		return false;

	if ((exec->batch_start_offset | exec->batch_len) & 0x7)
		return false;

	return true;
1174 1175 1176
}

static int
1177 1178
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
1179 1180
		   int count)
{
1181 1182
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
1183 1184 1185
	unsigned invalid_flags;
	int i;

1186 1187 1188
	/* INTERNAL flags must not overlap with external ones */
	BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);

1189 1190 1191
	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
1192 1193

	for (i = 0; i < count; i++) {
1194
		char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
1195 1196
		int length; /* limited by fault_in_pages_readable() */

1197
		if (exec[i].flags & invalid_flags)
1198 1199
			return -EINVAL;

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
		/* Offset can be used as input (EXEC_OBJECT_PINNED), reject
		 * any non-page-aligned or non-canonical addresses.
		 */
		if (exec[i].flags & EXEC_OBJECT_PINNED) {
			if (exec[i].offset !=
			    gen8_canonical_addr(exec[i].offset & PAGE_MASK))
				return -EINVAL;

			/* From drm_mm perspective address space is continuous,
			 * so from this point we're always using non-canonical
			 * form internally.
			 */
			exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
		}

1215 1216 1217
		if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
			return -EINVAL;

1218 1219 1220 1221 1222 1223 1224 1225
		/* pad_to_size was once a reserved field, so sanitize it */
		if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
			if (offset_in_page(exec[i].pad_to_size))
				return -EINVAL;
		} else {
			exec[i].pad_to_size = 0;
		}

1226 1227 1228 1229 1230
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
1231
			return -EINVAL;
1232
		relocs_total += exec[i].relocation_count;
1233 1234 1235

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
1236 1237 1238 1239 1240
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
1241 1242 1243
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

1244
		if (likely(!i915.prefault_disable)) {
1245 1246 1247
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
1248 1249 1250 1251 1252
	}

	return 0;
}

1253
static struct i915_gem_context *
1254
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
1255
			  struct intel_engine_cs *engine, const u32 ctx_id)
1256
{
1257
	struct i915_gem_context *ctx = NULL;
1258 1259
	struct i915_ctx_hang_stats *hs;

1260
	if (engine->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
1261 1262
		return ERR_PTR(-EINVAL);

1263
	ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
1264
	if (IS_ERR(ctx))
1265
		return ctx;
1266

1267
	hs = &ctx->hang_stats;
1268 1269
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1270
		return ERR_PTR(-EIO);
1271 1272
	}

1273
	return ctx;
1274 1275
}

1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct drm_i915_gem_request *req,
			     unsigned int flags)
{
	struct drm_i915_gem_object *obj = vma->obj;
	const unsigned int idx = req->engine->id;

	GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));

	obj->dirty = 1; /* be paranoid  */

1287 1288 1289 1290 1291 1292 1293
	/* Add a reference if we're newly entering the active list.
	 * The order in which we add operations to the retirement queue is
	 * vital here: mark_active adds to the start of the callback list,
	 * such that subsequent callbacks are called first. Therefore we
	 * add the active reference first and queue for it to be dropped
	 * *last*.
	 */
1294
	if (!i915_gem_object_is_active(obj))
1295
		i915_gem_object_get(obj);
1296
	i915_gem_object_set_active(obj, idx);
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
	i915_gem_active_set(&obj->last_read[idx], req);

	if (flags & EXEC_OBJECT_WRITE) {
		i915_gem_active_set(&obj->last_write, req);

		intel_fb_obj_invalidate(obj, ORIGIN_CS);

		/* update for the implicit flush after a batch */
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	if (flags & EXEC_OBJECT_NEEDS_FENCE) {
		i915_gem_active_set(&obj->last_fence, req);
		if (flags & __EXEC_OBJECT_HAS_FENCE) {
			struct drm_i915_private *dev_priv = req->i915;

			list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
				       &dev_priv->mm.fence_list);
		}
	}

1318 1319
	i915_vma_set_active(vma, idx);
	i915_gem_active_set(&vma->last_read[idx], req);
1320 1321 1322
	list_move_tail(&vma->vm_link, &vma->vm->active_list);
}

1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
static void eb_export_fence(struct drm_i915_gem_object *obj,
			    struct drm_i915_gem_request *req,
			    unsigned int flags)
{
	struct reservation_object *resv;

	resv = i915_gem_object_get_dmabuf_resv(obj);
	if (!resv)
		return;

	/* Ignore errors from failing to allocate the new fence, we can't
	 * handle an error right now. Worst case should be missed
	 * synchronisation leading to rendering corruption.
	 */
	ww_mutex_lock(&resv->lock, NULL);
	if (flags & EXEC_OBJECT_WRITE)
		reservation_object_add_excl_fence(resv, &req->fence);
	else if (reservation_object_reserve_shared(resv) == 0)
		reservation_object_add_shared_fence(resv, &req->fence);
	ww_mutex_unlock(&resv->lock);
}

1345
static void
1346
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1347
				   struct drm_i915_gem_request *req)
1348
{
1349
	struct i915_vma *vma;
1350

1351 1352
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1353 1354
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1355

1356
		obj->base.write_domain = obj->base.pending_write_domain;
1357 1358 1359
		if (obj->base.write_domain)
			vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
		else
1360 1361
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1362

1363
		i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
1364
		eb_export_fence(obj, req, vma->exec_entry->flags);
C
Chris Wilson 已提交
1365
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1366 1367 1368
	}
}

1369
static int
1370
i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
1371
{
1372
	struct intel_ring *ring = req->ring;
1373 1374
	int ret, i;

1375
	if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
1376 1377 1378
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1379

1380
	ret = intel_ring_begin(req, 4 * 3);
1381 1382 1383 1384
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
1385 1386 1387
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
1388 1389
	}

1390
	intel_ring_advance(ring);
1391 1392 1393 1394

	return 0;
}

C
Chris Wilson 已提交
1395
static struct i915_vma *
1396
i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
1397 1398
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct drm_i915_gem_object *batch_obj,
1399
			  struct eb_vmas *eb,
1400 1401
			  u32 batch_start_offset,
			  u32 batch_len,
1402
			  bool is_master)
1403 1404
{
	struct drm_i915_gem_object *shadow_batch_obj;
1405
	struct i915_vma *vma;
1406 1407
	int ret;

1408
	shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
1409
						   PAGE_ALIGN(batch_len));
1410
	if (IS_ERR(shadow_batch_obj))
1411
		return ERR_CAST(shadow_batch_obj);
1412

1413 1414 1415 1416 1417 1418
	ret = intel_engine_cmd_parser(engine,
				      batch_obj,
				      shadow_batch_obj,
				      batch_start_offset,
				      batch_len,
				      is_master);
C
Chris Wilson 已提交
1419 1420 1421 1422 1423 1424 1425
	if (ret) {
		if (ret == -EACCES) /* unhandled chained batch */
			vma = NULL;
		else
			vma = ERR_PTR(ret);
		goto out;
	}
1426

C
Chris Wilson 已提交
1427 1428 1429
	vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
	if (IS_ERR(vma))
		goto out;
C
Chris Wilson 已提交
1430

1431
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1432

1433
	vma->exec_entry = shadow_exec_entry;
C
Chris Wilson 已提交
1434
	vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
1435
	i915_gem_object_get(shadow_batch_obj);
1436
	list_add_tail(&vma->exec_list, &eb->vmas);
1437

C
Chris Wilson 已提交
1438
out:
C
Chris Wilson 已提交
1439
	i915_gem_object_unpin_pages(shadow_batch_obj);
C
Chris Wilson 已提交
1440
	return vma;
1441
}
1442

1443 1444 1445 1446
static int
execbuf_submit(struct i915_execbuffer_params *params,
	       struct drm_i915_gem_execbuffer2 *args,
	       struct list_head *vmas)
1447
{
1448
	struct drm_i915_private *dev_priv = params->request->i915;
1449
	u64 exec_start, exec_len;
1450 1451
	int instp_mode;
	u32 instp_mask;
C
Chris Wilson 已提交
1452
	int ret;
1453

1454
	ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
1455
	if (ret)
C
Chris Wilson 已提交
1456
		return ret;
1457

1458
	ret = i915_switch_context(params->request);
1459
	if (ret)
C
Chris Wilson 已提交
1460
		return ret;
1461 1462 1463 1464 1465 1466 1467

	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
1468
		if (instp_mode != 0 && params->engine->id != RCS) {
1469
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
C
Chris Wilson 已提交
1470
			return -EINVAL;
1471 1472 1473
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
1474
			if (INTEL_INFO(dev_priv)->gen < 4) {
1475
				DRM_DEBUG("no rel constants on pre-gen4\n");
C
Chris Wilson 已提交
1476
				return -EINVAL;
1477 1478
			}

1479
			if (INTEL_INFO(dev_priv)->gen > 5 &&
1480 1481
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
C
Chris Wilson 已提交
1482
				return -EINVAL;
1483 1484 1485
			}

			/* The HW changed the meaning on this bit on gen6 */
1486
			if (INTEL_INFO(dev_priv)->gen >= 6)
1487 1488 1489 1490 1491
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
C
Chris Wilson 已提交
1492
		return -EINVAL;
1493 1494
	}

1495
	if (params->engine->id == RCS &&
C
Chris Wilson 已提交
1496
	    instp_mode != dev_priv->relative_constants_mode) {
1497
		struct intel_ring *ring = params->request->ring;
1498

1499
		ret = intel_ring_begin(params->request, 4);
1500
		if (ret)
C
Chris Wilson 已提交
1501
			return ret;
1502

1503 1504 1505 1506 1507
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);
1508 1509 1510 1511 1512

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1513
		ret = i915_reset_gen7_sol_offsets(params->request);
1514
		if (ret)
C
Chris Wilson 已提交
1515
			return ret;
1516 1517
	}

1518
	exec_len   = args->batch_len;
1519
	exec_start = params->batch->node.start +
1520 1521
		     params->args_batch_start_offset;

1522
	if (exec_len == 0)
1523
		exec_len = params->batch->size;
1524

1525 1526 1527
	ret = params->engine->emit_bb_start(params->request,
					    exec_start, exec_len,
					    params->dispatch_flags);
C
Chris Wilson 已提交
1528 1529
	if (ret)
		return ret;
1530

1531
	trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
1532

1533
	i915_gem_execbuffer_move_to_active(vmas, params->request);
1534

C
Chris Wilson 已提交
1535
	return 0;
1536 1537
}

1538 1539
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
1540
 * The engine index is returned.
1541
 */
1542
static unsigned int
1543 1544
gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
			 struct drm_file *file)
1545 1546 1547
{
	struct drm_i915_file_private *file_priv = file->driver_priv;

1548
	/* Check whether the file_priv has already selected one ring. */
1549
	if ((int)file_priv->bsd_engine < 0) {
1550
		/* If not, use the ping-pong mechanism to select one. */
1551
		mutex_lock(&dev_priv->drm.struct_mutex);
1552 1553
		file_priv->bsd_engine = dev_priv->mm.bsd_engine_dispatch_index;
		dev_priv->mm.bsd_engine_dispatch_index ^= 1;
1554
		mutex_unlock(&dev_priv->drm.struct_mutex);
1555
	}
1556

1557
	return file_priv->bsd_engine;
1558 1559
}

1560 1561
#define I915_USER_RINGS (4)

1562
static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
1563 1564 1565 1566 1567 1568 1569
	[I915_EXEC_DEFAULT]	= RCS,
	[I915_EXEC_RENDER]	= RCS,
	[I915_EXEC_BLT]		= BCS,
	[I915_EXEC_BSD]		= VCS,
	[I915_EXEC_VEBOX]	= VECS
};

1570 1571 1572 1573
static struct intel_engine_cs *
eb_select_engine(struct drm_i915_private *dev_priv,
		 struct drm_file *file,
		 struct drm_i915_gem_execbuffer2 *args)
1574 1575
{
	unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1576
	struct intel_engine_cs *engine;
1577 1578 1579

	if (user_ring_id > I915_USER_RINGS) {
		DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1580
		return NULL;
1581 1582 1583 1584 1585 1586
	}

	if ((user_ring_id != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			  "bsd dispatch flags: %d\n", (int)(args->flags));
1587
		return NULL;
1588 1589 1590 1591 1592 1593
	}

	if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
		unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;

		if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1594
			bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
1595 1596
		} else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
			   bsd_idx <= I915_EXEC_BSD_RING2) {
1597
			bsd_idx >>= I915_EXEC_BSD_SHIFT;
1598 1599 1600 1601
			bsd_idx--;
		} else {
			DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
				  bsd_idx);
1602
			return NULL;
1603 1604
		}

1605
		engine = &dev_priv->engine[_VCS(bsd_idx)];
1606
	} else {
1607
		engine = &dev_priv->engine[user_ring_map[user_ring_id]];
1608 1609
	}

1610
	if (!intel_engine_initialized(engine)) {
1611
		DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1612
		return NULL;
1613 1614
	}

1615
	return engine;
1616 1617
}

1618 1619 1620 1621
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1622
		       struct drm_i915_gem_exec_object2 *exec)
1623
{
1624 1625
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1626
	struct eb_vmas *eb;
1627
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1628
	struct intel_engine_cs *engine;
1629
	struct i915_gem_context *ctx;
1630
	struct i915_address_space *vm;
1631 1632
	struct i915_execbuffer_params params_master; /* XXX: will be removed later */
	struct i915_execbuffer_params *params = &params_master;
1633
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1634
	u32 dispatch_flags;
1635
	int ret;
1636
	bool need_relocs;
1637

1638
	if (!i915_gem_check_execbuffer(args))
1639 1640
		return -EINVAL;

1641
	ret = validate_exec_list(dev, exec, args->buffer_count);
1642 1643 1644
	if (ret)
		return ret;

1645
	dispatch_flags = 0;
1646
	if (args->flags & I915_EXEC_SECURE) {
1647
		if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
1648 1649
		    return -EPERM;

1650
		dispatch_flags |= I915_DISPATCH_SECURE;
1651
	}
1652
	if (args->flags & I915_EXEC_IS_PINNED)
1653
		dispatch_flags |= I915_DISPATCH_PINNED;
1654

1655 1656 1657
	engine = eb_select_engine(dev_priv, file, args);
	if (!engine)
		return -EINVAL;
1658 1659

	if (args->buffer_count < 1) {
1660
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1661 1662 1663
		return -EINVAL;
	}

1664 1665 1666 1667 1668
	if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
		if (!HAS_RESOURCE_STREAMER(dev)) {
			DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
			return -EINVAL;
		}
1669
		if (engine->id != RCS) {
1670
			DRM_DEBUG("RS is not available on %s\n",
1671
				 engine->name);
1672 1673 1674 1675 1676 1677
			return -EINVAL;
		}

		dispatch_flags |= I915_DISPATCH_RS;
	}

1678 1679 1680 1681 1682 1683
	/* Take a local wakeref for preparing to dispatch the execbuf as
	 * we expect to access the hardware fairly frequently in the
	 * process. Upon first dispatch, we acquire another prolonged
	 * wakeref that we hold until the GPU has been idle for at least
	 * 100ms.
	 */
1684 1685
	intel_runtime_pm_get(dev_priv);

1686 1687 1688 1689
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1690
	ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
1691
	if (IS_ERR(ctx)) {
1692
		mutex_unlock(&dev->struct_mutex);
1693
		ret = PTR_ERR(ctx);
1694
		goto pre_mutex_err;
1695
	}
1696

1697
	i915_gem_context_get(ctx);
1698

1699 1700 1701
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1702
		vm = &ggtt->base;
1703

1704 1705
	memset(&params_master, 0x00, sizeof(params_master));

1706
	eb = eb_create(dev_priv, args);
1707
	if (eb == NULL) {
1708
		i915_gem_context_put(ctx);
1709 1710 1711 1712 1713
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1714
	/* Look up object handles */
1715
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1716 1717
	if (ret)
		goto err;
1718

1719
	/* take note of the batch buffer before we might reorder the lists */
1720
	params->batch = eb_get_batch(eb);
1721

1722
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1723
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1724 1725
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
1726 1727 1728 1729
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1730
	if (need_relocs)
B
Ben Widawsky 已提交
1731
		ret = i915_gem_execbuffer_relocate(eb);
1732 1733
	if (ret) {
		if (ret == -EFAULT) {
1734 1735
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
								engine,
1736
								eb, exec, ctx);
1737 1738 1739 1740 1741 1742 1743
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
1744
	if (params->batch->obj->base.pending_write_domain) {
1745
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1746 1747 1748 1749
		ret = -EINVAL;
		goto err;
	}

1750
	params->args_batch_start_offset = args->batch_start_offset;
1751
	if (intel_engine_needs_cmd_parser(engine) && args->batch_len) {
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
		struct i915_vma *vma;

		vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
						params->batch->obj,
						eb,
						args->batch_start_offset,
						args->batch_len,
						drm_is_current_master(file));
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1762 1763
			goto err;
		}
1764

1765
		if (vma) {
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
			/*
			 * Batch parsed and accepted:
			 *
			 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
			 * bit from MI_BATCH_BUFFER_START commands issued in
			 * the dispatch_execbuffer implementations. We
			 * specifically don't want that set on batches the
			 * command parser has accepted.
			 */
			dispatch_flags |= I915_DISPATCH_SECURE;
1776
			params->args_batch_start_offset = 0;
1777
			params->batch = vma;
1778
		}
1779 1780
	}

1781
	params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1782

1783 1784
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1785
	 * hsw should have this fixed, but bdw mucks it up again. */
1786
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1787
		struct drm_i915_gem_object *obj = params->batch->obj;
C
Chris Wilson 已提交
1788
		struct i915_vma *vma;
1789

1790 1791 1792 1793 1794 1795
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1796
		 *   so we don't really have issues with multiple objects not
1797 1798 1799
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
C
Chris Wilson 已提交
1800 1801 1802
		vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1803
			goto err;
C
Chris Wilson 已提交
1804
		}
1805

C
Chris Wilson 已提交
1806
		params->batch = vma;
1807
	}
1808

1809
	/* Allocate a request for this batch buffer nice and early. */
1810 1811 1812
	params->request = i915_gem_request_alloc(engine, ctx);
	if (IS_ERR(params->request)) {
		ret = PTR_ERR(params->request);
1813
		goto err_batch_unpin;
1814
	}
1815

1816 1817 1818 1819 1820 1821
	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
C
Chris Wilson 已提交
1822
	params->request->batch = params->batch;
1823

1824
	ret = i915_gem_request_add_to_client(params->request, file);
1825
	if (ret)
1826
		goto err_request;
1827

1828 1829 1830 1831 1832 1833 1834 1835
	/*
	 * Save assorted stuff away to pass through to *_submission().
	 * NB: This data should be 'persistent' and not local as it will
	 * kept around beyond the duration of the IOCTL once the GPU
	 * scheduler arrives.
	 */
	params->dev                     = dev;
	params->file                    = file;
1836
	params->engine                    = engine;
1837 1838 1839
	params->dispatch_flags          = dispatch_flags;
	params->ctx                     = ctx;

1840
	ret = execbuf_submit(params, args, &eb->vmas);
1841
err_request:
1842
	__i915_add_request(params->request, ret == 0);
1843

1844
err_batch_unpin:
1845 1846 1847 1848 1849 1850
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1851
	if (dispatch_flags & I915_DISPATCH_SECURE)
1852
		i915_vma_unpin(params->batch);
1853
err:
1854
	/* the request owns the ref now */
1855
	i915_gem_context_put(ctx);
1856
	eb_destroy(eb);
1857 1858 1859 1860

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1861 1862 1863
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1882
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1883 1884 1885 1886 1887 1888 1889
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1890
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1891 1892 1893 1894 1895 1896
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1897
			     u64_to_user_ptr(args->buffers_ptr),
1898 1899
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1900
		DRM_DEBUG("copy %d exec entries failed %d\n",
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1928
	i915_execbuffer2_set_context_id(exec2, 0);
1929

1930
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1931
	if (!ret) {
1932
		struct drm_i915_gem_exec_object __user *user_exec_list =
1933
			u64_to_user_ptr(args->buffers_ptr);
1934

1935
		/* Copy the new buffer offsets back to the user's exec list. */
1936
		for (i = 0; i < args->buffer_count; i++) {
1937 1938
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1965 1966
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1967
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1968 1969 1970
		return -EINVAL;
	}

1971 1972 1973 1974 1975
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1976 1977 1978
	exec2_list = drm_malloc_gfp(args->buffer_count,
				    sizeof(*exec2_list),
				    GFP_TEMPORARY);
1979
	if (exec2_list == NULL) {
1980
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1981 1982 1983 1984
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
1985
			     u64_to_user_ptr(args->buffers_ptr),
1986 1987
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1988
		DRM_DEBUG("copy %d exec entries failed %d\n",
1989 1990 1991 1992 1993
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1994
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1995 1996
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1997
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1998
				   u64_to_user_ptr(args->buffers_ptr);
1999 2000 2001
		int i;

		for (i = 0; i < args->buffer_count; i++) {
2002 2003
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
2014 2015 2016 2017 2018 2019
		}
	}

	drm_free_large(exec2_list);
	return ret;
}