i915_gem_execbuffer.c 48.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36 37
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)
38
#define  __EXEC_OBJECT_NEEDS_MAP (1<<29)
39 40 41
#define  __EXEC_OBJECT_NEEDS_BIAS (1<<28)

#define BATCH_OFFSET_BIAS (256*1024)
42

43 44
struct eb_vmas {
	struct list_head vmas;
45
	int and;
46
	union {
47
		struct i915_vma *lut[0];
48 49
		struct hlist_head buckets[0];
	};
50 51
};

52
static struct eb_vmas *
B
Ben Widawsky 已提交
53
eb_create(struct drm_i915_gem_execbuffer2 *args)
54
{
55
	struct eb_vmas *eb = NULL;
56 57

	if (args->flags & I915_EXEC_HANDLE_LUT) {
58
		unsigned size = args->buffer_count;
59 60
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
61 62 63 64
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
65 66
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
67
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
68 69 70
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
71
			     sizeof(struct eb_vmas),
72 73 74 75 76 77 78 79
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

80
	INIT_LIST_HEAD(&eb->vmas);
81 82 83 84
	return eb;
}

static void
85
eb_reset(struct eb_vmas *eb)
86
{
87 88
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
89 90
}

91
static int
92 93 94 95 96
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
97
{
98 99
	struct drm_i915_gem_object *obj;
	struct list_head objects;
100
	int i, ret;
101

102
	INIT_LIST_HEAD(&objects);
103
	spin_lock(&file->table_lock);
104 105
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
106
	for (i = 0; i < args->buffer_count; i++) {
107 108 109 110 111
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
112
			ret = -ENOENT;
113
			goto err;
114 115
		}

116
		if (!list_empty(&obj->obj_exec_link)) {
117 118 119
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
120
			ret = -EINVAL;
121
			goto err;
122 123 124
		}

		drm_gem_object_reference(&obj->base);
125 126 127
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
128

129
	i = 0;
130
	while (!list_empty(&objects)) {
131
		struct i915_vma *vma;
132

133 134 135 136
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

137 138 139 140 141 142 143 144
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
145
		vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
146 147 148
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
149
			goto err;
150 151
		}

152
		/* Transfer ownership from the objects list to the vmas list. */
153
		list_add_tail(&vma->exec_list, &eb->vmas);
154
		list_del_init(&obj->obj_exec_link);
155 156

		vma->exec_entry = &exec[i];
157
		if (eb->and < 0) {
158
			eb->lut[i] = vma;
159 160
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
161 162
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
163 164
				       &eb->buckets[handle & eb->and]);
		}
165
		++i;
166 167
	}

168
	return 0;
169 170


171
err:
172 173 174 175 176
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
177
		drm_gem_object_unreference(&obj->base);
178
	}
179 180 181 182 183
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

184
	return ret;
185 186
}

187
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
188
{
189 190 191 192 193 194 195
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
		struct hlist_node *node;
196

197 198
		head = &eb->buckets[handle & eb->and];
		hlist_for_each(node, head) {
199
			struct i915_vma *vma;
200

201 202 203
			vma = hlist_entry(node, struct i915_vma, exec_node);
			if (vma->exec_handle == handle)
				return vma;
204 205 206
		}
		return NULL;
	}
207 208
}

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
224
		vma->pin_count--;
225

C
Chris Wilson 已提交
226
	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
227 228 229 230
}

static void eb_destroy(struct eb_vmas *eb)
{
231 232
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
233

234 235
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
236
				       exec_list);
237
		list_del_init(&vma->exec_list);
238
		i915_gem_execbuffer_unreserve_vma(vma);
239
		drm_gem_object_unreference(&vma->obj->base);
240
	}
241 242 243
	kfree(eb);
}

244 245
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
246 247
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
248 249 250
		obj->cache_level != I915_CACHE_NONE);
}

251 252
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
253 254
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
255
{
256
	struct drm_device *dev = obj->base.dev;
257
	uint32_t page_offset = offset_in_page(reloc->offset);
B
Ben Widawsky 已提交
258
	uint64_t delta = reloc->delta + target_offset;
259
	char *vaddr;
260
	int ret;
261

262
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
263 264 265 266 267
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
268
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
269 270 271 272 273 274 275 276 277 278

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
279
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
280 281
	}

282 283 284 285 286 287 288
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
289 290
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
291 292 293
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
294
	uint64_t delta = reloc->delta + target_offset;
295
	uint64_t offset;
296
	void __iomem *reloc_page;
297
	int ret;
298 299 300 301 302 303 304 305 306 307

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
308 309
	offset = i915_gem_obj_ggtt_offset(obj);
	offset += reloc->offset;
310
	reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
311 312
					      offset & PAGE_MASK);
	iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
313 314

	if (INTEL_INFO(dev)->gen >= 8) {
315
		offset += sizeof(uint32_t);
316

317
		if (offset_in_page(offset) == 0) {
318
			io_mapping_unmap_atomic(reloc_page);
319 320 321
			reloc_page =
				io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
							 offset);
322 323
		}

324 325
		iowrite32(upper_32_bits(delta),
			  reloc_page + offset_in_page(offset));
326 327
	}

328 329 330 331 332
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
static void
clflush_write32(void *addr, uint32_t value)
{
	/* This is not a fast path, so KISS. */
	drm_clflush_virt_range(addr, sizeof(uint32_t));
	*(uint32_t *)addr = value;
	drm_clflush_virt_range(addr, sizeof(uint32_t));
}

static int
relocate_entry_clflush(struct drm_i915_gem_object *obj,
		       struct drm_i915_gem_relocation_entry *reloc,
		       uint64_t target_offset)
{
	struct drm_device *dev = obj->base.dev;
	uint32_t page_offset = offset_in_page(reloc->offset);
	uint64_t delta = (int)reloc->delta + target_offset;
	char *vaddr;
	int ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
	clflush_write32(vaddr + page_offset, lower_32_bits(delta));

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

		clflush_write32(vaddr + page_offset, upper_32_bits(delta));
	}

	kunmap_atomic(vaddr);

	return 0;
}

378 379
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
380
				   struct eb_vmas *eb,
381
				   struct drm_i915_gem_relocation_entry *reloc)
382 383 384
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
385
	struct drm_i915_gem_object *target_i915_obj;
386
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
387
	uint64_t target_offset;
388
	int ret;
389

390
	/* we've already hold a reference to all valid objects */
391 392
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
393
		return -ENOENT;
394 395
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
396

397
	target_offset = target_vma->node.start;
398

399 400 401 402
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
403
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
404
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
405
				    PIN_GLOBAL);
406 407 408
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
409

410
	/* Validate that the target is in a valid r/w GPU domain */
411
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
412
		DRM_DEBUG("reloc with multiple write domains: "
413 414 415 416 417 418
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
419
		return -EINVAL;
420
	}
421 422
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
423
		DRM_DEBUG("reloc with read/write non-GPU domains: "
424 425 426 427 428 429
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
430
		return -EINVAL;
431 432 433 434 435 436 437 438 439
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
440
		return 0;
441 442

	/* Check that the relocation address is valid... */
443 444
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
445
		DRM_DEBUG("Relocation beyond object bounds: "
446 447 448 449
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
450
		return -EINVAL;
451
	}
452
	if (unlikely(reloc->offset & 3)) {
453
		DRM_DEBUG("Relocation not 4-byte aligned: "
454 455 456
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
457
		return -EINVAL;
458 459
	}

460 461 462 463
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

464
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
465
		ret = relocate_entry_cpu(obj, reloc, target_offset);
466
	else if (obj->map_and_fenceable)
B
Ben Widawsky 已提交
467
		ret = relocate_entry_gtt(obj, reloc, target_offset);
468 469 470 471 472 473
	else if (cpu_has_clflush)
		ret = relocate_entry_clflush(obj, reloc, target_offset);
	else {
		WARN_ONCE(1, "Impossible case in relocation handling\n");
		ret = -ENODEV;
	}
474

475 476 477
	if (ret)
		return ret;

478 479 480
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

481
	return 0;
482 483 484
}

static int
485 486
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
487
{
488 489
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
490
	struct drm_i915_gem_relocation_entry __user *user_relocs;
491
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
492
	int remain, ret;
493

V
Ville Syrjälä 已提交
494
	user_relocs = to_user_ptr(entry->relocs_ptr);
495

496 497 498 499 500 501 502 503 504
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
505 506
			return -EFAULT;

507 508
		do {
			u64 offset = r->presumed_offset;
509

510
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
511 512 513 514 515 516 517 518 519 520 521 522 523
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
524 525 526
	}

	return 0;
527
#undef N_RELOC
528 529 530
}

static int
531 532 533
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
534
{
535
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
536 537 538
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
539
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
540 541 542 543 544 545 546 547
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
548
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
549
{
550
	struct i915_vma *vma;
551 552 553 554 555 556 557 558 559 560
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
561 562
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
563
		if (ret)
564
			break;
565
	}
566
	pagefault_enable();
567

568
	return ret;
569 570
}

571 572 573 574 575 576
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

577
static int
578
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
579
				struct intel_engine_cs *ring,
580
				bool *need_reloc)
581
{
582
	struct drm_i915_gem_object *obj = vma->obj;
583
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
584
	uint64_t flags;
585 586
	int ret;

587
	flags = PIN_USER;
588 589 590
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
		flags |= PIN_GLOBAL;

591 592 593 594 595 596
	if (!drm_mm_node_allocated(&vma->node)) {
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
	}
597 598

	ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
599 600 601 602
	if ((ret == -ENOSPC  || ret == -E2BIG) &&
	    only_mappable_for_reloc(entry->flags))
		ret = i915_gem_object_pin(obj, vma->vm,
					  entry->alignment,
603
					  flags & ~PIN_MAPPABLE);
604 605 606
	if (ret)
		return ret;

607 608
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

609 610 611 612
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
		ret = i915_gem_object_get_fence(obj);
		if (ret)
			return ret;
613

614 615
		if (i915_gem_object_pin_fence(obj))
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
616 617
	}

618 619
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
620 621 622 623 624 625 626 627
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

628
	return 0;
629
}
630

631
static bool
632
need_reloc_mappable(struct i915_vma *vma)
633 634 635
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
	if (entry->relocation_count == 0)
		return false;

	if (!i915_is_ggtt(vma->vm))
		return false;

	/* See also use_cpu_reloc() */
	if (HAS_LLC(vma->obj->base.dev))
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	struct drm_i915_gem_object *obj = vma->obj;
657

658
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
659 660 661 662 663 664 665 666 667 668
	       !i915_is_ggtt(vma->vm));

	if (entry->alignment &&
	    vma->node.start & (entry->alignment - 1))
		return true;

	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

669 670 671 672
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
		return !only_mappable_for_reloc(entry->flags);

673 674 675
	return false;
}

676
static int
677
i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
678
			    struct list_head *vmas,
679
			    struct intel_context *ctx,
680
			    bool *need_relocs)
681
{
682
	struct drm_i915_gem_object *obj;
683
	struct i915_vma *vma;
684
	struct i915_address_space *vm;
685
	struct list_head ordered_vmas;
686 687
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
688

689 690
	i915_gem_retire_requests_ring(ring);

691 692
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

693 694
	INIT_LIST_HEAD(&ordered_vmas);
	while (!list_empty(vmas)) {
695 696 697
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

698 699 700
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
701

702 703 704
		if (ctx->flags & CONTEXT_NO_ZEROMAP)
			entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

705 706
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
707 708 709
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
710
		need_mappable = need_fence || need_reloc_mappable(vma);
711

712 713
		if (need_mappable) {
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
714
			list_move(&vma->exec_list, &ordered_vmas);
715
		} else
716
			list_move_tail(&vma->exec_list, &ordered_vmas);
717

718
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
719
		obj->base.pending_write_domain = 0;
720
	}
721
	list_splice(&ordered_vmas, vmas);
722 723 724 725 726 727 728 729 730 731

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
732
	 * This avoid unnecessary unbinding of later objects in order to make
733 734 735 736
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
737
		int ret = 0;
738 739

		/* Unbind any ill-fitting objects or pin. */
740 741
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
742 743
				continue;

744
			if (eb_vma_misplaced(vma))
745
				ret = i915_vma_unbind(vma);
746
			else
747
				ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
748
			if (ret)
749 750 751 752
				goto err;
		}

		/* Bind fresh objects */
753 754
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
755
				continue;
756

757
			ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
758 759
			if (ret)
				goto err;
760 761
		}

762
err:
C
Chris Wilson 已提交
763
		if (ret != -ENOSPC || retry++)
764 765
			return ret;

766 767 768 769
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

770
		ret = i915_gem_evict_vm(vm, true);
771 772 773 774 775 776 777
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
778
				  struct drm_i915_gem_execbuffer2 *args,
779
				  struct drm_file *file,
780
				  struct intel_engine_cs *ring,
781
				  struct eb_vmas *eb,
782 783
				  struct drm_i915_gem_exec_object2 *exec,
				  struct intel_context *ctx)
784 785
{
	struct drm_i915_gem_relocation_entry *reloc;
786 787
	struct i915_address_space *vm;
	struct i915_vma *vma;
788
	bool need_relocs;
789
	int *reloc_offset;
790
	int i, total, ret;
791
	unsigned count = args->buffer_count;
792

793 794
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

795
	/* We may process another execbuffer during the unlock... */
796 797 798
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
799
		i915_gem_execbuffer_unreserve_vma(vma);
800
		drm_gem_object_unreference(&vma->obj->base);
801 802
	}

803 804 805 806
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
807
		total += exec[i].relocation_count;
808

809
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
810
	reloc = drm_malloc_ab(total, sizeof(*reloc));
811 812 813
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
814 815 816 817 818 819 820
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
821 822
		u64 invalid_offset = (u64)-1;
		int j;
823

V
Ville Syrjälä 已提交
824
		user_relocs = to_user_ptr(exec[i].relocs_ptr);
825 826

		if (copy_from_user(reloc+total, user_relocs,
827
				   exec[i].relocation_count * sizeof(*reloc))) {
828 829 830 831 832
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

833 834 835 836 837 838 839 840 841 842
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
843 844 845
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
846 847 848 849 850 851
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

852
		reloc_offset[i] = total;
853
		total += exec[i].relocation_count;
854 855 856 857 858 859 860 861
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

862 863
	/* reacquire the objects */
	eb_reset(eb);
864
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
865 866
	if (ret)
		goto err;
867

868
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
869
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
870 871 872
	if (ret)
		goto err;

873 874 875 876
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
877 878 879 880 881 882 883 884 885 886 887 888
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
889
	drm_free_large(reloc_offset);
890 891 892 893
	return ret;
}

static int
894
i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
895
				struct list_head *vmas)
896
{
897
	const unsigned other_rings = ~intel_ring_flag(req->ring);
898
	struct i915_vma *vma;
899
	uint32_t flush_domains = 0;
900
	bool flush_chipset = false;
901
	int ret;
902

903 904
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
905 906

		if (obj->active & other_rings) {
907
			ret = i915_gem_object_sync(obj, req->ring, &req);
908 909 910
			if (ret)
				return ret;
		}
911 912

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
913
			flush_chipset |= i915_gem_clflush_object(obj, false);
914 915

		flush_domains |= obj->base.write_domain;
916 917
	}

918
	if (flush_chipset)
919
		i915_gem_chipset_flush(req->ring->dev);
920 921 922 923

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

924 925 926
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
927
	return intel_ring_invalidate_all_caches(req);
928 929
}

930 931
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
932
{
933 934 935
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

936
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
937 938 939
}

static int
940 941
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
942 943
		   int count)
{
944 945
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
946 947 948 949 950 951
	unsigned invalid_flags;
	int i;

	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
952 953

	for (i = 0; i < count; i++) {
V
Ville Syrjälä 已提交
954
		char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
955 956
		int length; /* limited by fault_in_pages_readable() */

957
		if (exec[i].flags & invalid_flags)
958 959
			return -EINVAL;

960 961 962
		if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
			return -EINVAL;

963 964 965 966 967
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
968
			return -EINVAL;
969
		relocs_total += exec[i].relocation_count;
970 971 972

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
973 974 975 976 977
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
978 979 980
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

981
		if (likely(!i915.prefault_disable)) {
982 983 984
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
985 986 987 988 989
	}

	return 0;
}

990
static struct intel_context *
991
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
992
			  struct intel_engine_cs *ring, const u32 ctx_id)
993
{
994
	struct intel_context *ctx = NULL;
995 996
	struct i915_ctx_hang_stats *hs;

997
	if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
998 999
		return ERR_PTR(-EINVAL);

1000
	ctx = i915_gem_context_get(file->driver_priv, ctx_id);
1001
	if (IS_ERR(ctx))
1002
		return ctx;
1003

1004
	hs = &ctx->hang_stats;
1005 1006
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1007
		return ERR_PTR(-EIO);
1008 1009
	}

1010 1011 1012 1013 1014 1015 1016 1017
	if (i915.enable_execlists && !ctx->engine[ring->id].state) {
		int ret = intel_lr_context_deferred_create(ctx, ring);
		if (ret) {
			DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
			return ERR_PTR(ret);
		}
	}

1018
	return ctx;
1019 1020
}

1021
void
1022
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1023
				   struct drm_i915_gem_request *req)
1024
{
1025
	struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
1026
	struct i915_vma *vma;
1027

1028
	list_for_each_entry(vma, vmas, exec_list) {
1029
		struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1030
		struct drm_i915_gem_object *obj = vma->obj;
1031 1032
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1033

1034
		obj->base.write_domain = obj->base.pending_write_domain;
1035 1036 1037
		if (obj->base.write_domain == 0)
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1038

1039
		i915_vma_move_to_active(vma, req);
1040 1041
		if (obj->base.write_domain) {
			obj->dirty = 1;
1042
			i915_gem_request_assign(&obj->last_write_req, req);
1043

1044
			intel_fb_obj_invalidate(obj, ORIGIN_CS);
1045 1046 1047

			/* update for the implicit flush after a batch */
			obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1048
		}
1049
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
1050
			i915_gem_request_assign(&obj->last_fenced_req, req);
1051 1052 1053 1054 1055 1056
			if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
				struct drm_i915_private *dev_priv = to_i915(ring->dev);
				list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
					       &dev_priv->mm.fence_list);
			}
		}
1057

C
Chris Wilson 已提交
1058
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1059 1060 1061
	}
}

1062
void
1063
i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params)
1064
{
1065
	/* Unconditionally force add_request to emit a full flush. */
1066
	params->ring->gpu_caches_dirty = true;
1067

1068
	/* Add a breadcrumb for the completion of the batch buffer */
1069
	__i915_add_request(params->request, params->batch_obj, true);
1070
}
1071

1072 1073
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
1074
			    struct drm_i915_gem_request *req)
1075
{
1076
	struct intel_engine_cs *ring = req->ring;
1077
	struct drm_i915_private *dev_priv = dev->dev_private;
1078 1079
	int ret, i;

1080 1081 1082 1083
	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1084

1085
	ret = intel_ring_begin(req, 4 * 3);
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

1100
static int
1101
i915_emit_box(struct drm_i915_gem_request *req,
1102 1103 1104
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
{
1105
	struct intel_engine_cs *ring = req->ring;
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
	int ret;

	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
			  box->x1, box->y1, box->x2, box->y2);
		return -EINVAL;
	}

	if (INTEL_INFO(ring->dev)->gen >= 4) {
1116
		ret = intel_ring_begin(req, 4);
1117 1118 1119 1120 1121 1122 1123 1124
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
	} else {
1125
		ret = intel_ring_begin(req, 6);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
		if (ret)
			return ret;

		intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
		intel_ring_emit(ring, DR1);
		intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
		intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
		intel_ring_emit(ring, DR4);
		intel_ring_emit(ring, 0);
	}
	intel_ring_advance(ring);

	return 0;
}

1141 1142 1143 1144 1145 1146 1147
static struct drm_i915_gem_object*
i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct eb_vmas *eb,
			  struct drm_i915_gem_object *batch_obj,
			  u32 batch_start_offset,
			  u32 batch_len,
1148
			  bool is_master)
1149 1150
{
	struct drm_i915_gem_object *shadow_batch_obj;
1151
	struct i915_vma *vma;
1152 1153
	int ret;

1154
	shadow_batch_obj = i915_gem_batch_pool_get(&ring->batch_pool,
1155
						   PAGE_ALIGN(batch_len));
1156 1157 1158 1159 1160 1161 1162 1163 1164
	if (IS_ERR(shadow_batch_obj))
		return shadow_batch_obj;

	ret = i915_parse_cmds(ring,
			      batch_obj,
			      shadow_batch_obj,
			      batch_start_offset,
			      batch_len,
			      is_master);
1165 1166
	if (ret)
		goto err;
1167

1168 1169 1170
	ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
	if (ret)
		goto err;
1171

C
Chris Wilson 已提交
1172 1173
	i915_gem_object_unpin_pages(shadow_batch_obj);

1174
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1175

1176 1177
	vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
	vma->exec_entry = shadow_exec_entry;
C
Chris Wilson 已提交
1178
	vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
1179 1180
	drm_gem_object_reference(&shadow_batch_obj->base);
	list_add_tail(&vma->exec_list, &eb->vmas);
1181

1182 1183 1184
	shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;

	return shadow_batch_obj;
1185

1186
err:
C
Chris Wilson 已提交
1187
	i915_gem_object_unpin_pages(shadow_batch_obj);
1188 1189 1190 1191
	if (ret == -EACCES) /* unhandled chained batch */
		return batch_obj;
	else
		return ERR_PTR(ret);
1192
}
1193

1194
int
1195
i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
1196
			       struct drm_i915_gem_execbuffer2 *args,
1197
			       struct list_head *vmas)
1198 1199
{
	struct drm_clip_rect *cliprects = NULL;
1200 1201
	struct drm_device *dev = params->dev;
	struct intel_engine_cs *ring = params->ring;
1202
	struct drm_i915_private *dev_priv = dev->dev_private;
1203
	u64 exec_start, exec_len;
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
	int instp_mode;
	u32 instp_mask;
	int i, ret = 0;

	if (args->num_cliprects != 0) {
		if (ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
			return -EINVAL;
		}

		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}

		cliprects = kcalloc(args->num_cliprects,
				    sizeof(*cliprects),
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto error;
		}

		if (copy_from_user(cliprects,
				   to_user_ptr(args->cliprects_ptr),
				   sizeof(*cliprects)*args->num_cliprects)) {
			ret = -EFAULT;
			goto error;
		}
	} else {
		if (args->DR4 == 0xffffffff) {
			DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
			args->DR4 = 0;
		}

		if (args->DR1 || args->DR4 || args->cliprects_ptr) {
			DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
			return -EINVAL;
		}
	}

1251
	ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
1252 1253 1254
	if (ret)
		goto error;

1255
	ret = i915_switch_context(params->request);
1256 1257 1258
	if (ret)
		goto error;

1259
	WARN(params->ctx->ppgtt && params->ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
1260
	     "%s didn't clear reload\n", ring->name);
1261

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
		if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
			ret = -EINVAL;
			goto error;
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4) {
				DRM_DEBUG("no rel constants on pre-gen4\n");
				ret = -EINVAL;
				goto error;
			}

			if (INTEL_INFO(dev)->gen > 5 &&
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
				ret = -EINVAL;
				goto error;
			}

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
		ret = -EINVAL;
		goto error;
	}

	if (ring == &dev_priv->ring[RCS] &&
			instp_mode != dev_priv->relative_constants_mode) {
1301
		ret = intel_ring_begin(params->request, 4);
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
		if (ret)
			goto error;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1315
		ret = i915_reset_gen7_sol_offsets(dev, params->request);
1316 1317 1318 1319
		if (ret)
			goto error;
	}

1320 1321 1322 1323
	exec_len   = args->batch_len;
	exec_start = params->batch_obj_vm_offset +
		     params->args_batch_start_offset;

1324 1325
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
1326
			ret = i915_emit_box(params->request, &cliprects[i],
1327 1328 1329 1330
					    args->DR1, args->DR4);
			if (ret)
				goto error;

1331
			ret = ring->dispatch_execbuffer(params->request,
1332
							exec_start, exec_len,
1333
							params->dispatch_flags);
1334 1335 1336 1337
			if (ret)
				goto error;
		}
	} else {
1338
		ret = ring->dispatch_execbuffer(params->request,
1339
						exec_start, exec_len,
1340
						params->dispatch_flags);
1341 1342 1343 1344
		if (ret)
			return ret;
	}

1345
	trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
1346

1347
	i915_gem_execbuffer_move_to_active(vmas, params->request);
1348
	i915_gem_execbuffer_retire_commands(params);
1349 1350 1351 1352 1353 1354

error:
	kfree(cliprects);
	return ret;
}

1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
 * The Ring ID is returned.
 */
static int gen8_dispatch_bsd_ring(struct drm_device *dev,
				  struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;

	/* Check whether the file_priv is using one ring */
	if (file_priv->bsd_ring)
		return file_priv->bsd_ring->id;
	else {
		/* If no, use the ping-pong mechanism to select one ring */
		int ring_id;

		mutex_lock(&dev->struct_mutex);
1373
		if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
1374
			ring_id = VCS;
1375
			dev_priv->mm.bsd_ring_dispatch_index = 1;
1376 1377
		} else {
			ring_id = VCS2;
1378
			dev_priv->mm.bsd_ring_dispatch_index = 0;
1379 1380 1381 1382 1383 1384 1385
		}
		file_priv->bsd_ring = &dev_priv->ring[ring_id];
		mutex_unlock(&dev->struct_mutex);
		return ring_id;
	}
}

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
static struct drm_i915_gem_object *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma->obj;
}

1405 1406 1407 1408
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1409
		       struct drm_i915_gem_exec_object2 *exec)
1410
{
1411
	struct drm_i915_private *dev_priv = dev->dev_private;
1412
	struct eb_vmas *eb;
1413
	struct drm_i915_gem_object *batch_obj;
1414
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1415
	struct intel_engine_cs *ring;
1416
	struct intel_context *ctx;
1417
	struct i915_address_space *vm;
1418 1419
	struct i915_execbuffer_params params_master; /* XXX: will be removed later */
	struct i915_execbuffer_params *params = &params_master;
1420
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1421
	u32 dispatch_flags;
1422
	int ret;
1423
	bool need_relocs;
1424

1425
	if (!i915_gem_check_execbuffer(args))
1426 1427
		return -EINVAL;

1428
	ret = validate_exec_list(dev, exec, args->buffer_count);
1429 1430 1431
	if (ret)
		return ret;

1432
	dispatch_flags = 0;
1433 1434 1435 1436
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

1437
		dispatch_flags |= I915_DISPATCH_SECURE;
1438
	}
1439
	if (args->flags & I915_EXEC_IS_PINNED)
1440
		dispatch_flags |= I915_DISPATCH_PINNED;
1441

1442
	if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
1443
		DRM_DEBUG("execbuf with unknown ring: %d\n",
1444 1445 1446
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1447

1448 1449 1450 1451 1452 1453 1454
	if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			"bsd dispatch flags: %d\n", (int)(args->flags));
		return -EINVAL;
	} 

1455 1456
	if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
		ring = &dev_priv->ring[RCS];
1457 1458 1459
	else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
		if (HAS_BSD2(dev)) {
			int ring_id;
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476

			switch (args->flags & I915_EXEC_BSD_MASK) {
			case I915_EXEC_BSD_DEFAULT:
				ring_id = gen8_dispatch_bsd_ring(dev, file);
				ring = &dev_priv->ring[ring_id];
				break;
			case I915_EXEC_BSD_RING1:
				ring = &dev_priv->ring[VCS];
				break;
			case I915_EXEC_BSD_RING2:
				ring = &dev_priv->ring[VCS2];
				break;
			default:
				DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
					  (int)(args->flags & I915_EXEC_BSD_MASK));
				return -EINVAL;
			}
1477 1478 1479
		} else
			ring = &dev_priv->ring[VCS];
	} else
1480 1481
		ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];

1482 1483 1484 1485 1486
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1487 1488

	if (args->buffer_count < 1) {
1489
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1490 1491 1492
		return -EINVAL;
	}

1493 1494
	intel_runtime_pm_get(dev_priv);

1495 1496 1497 1498
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1499
	ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
1500
	if (IS_ERR(ctx)) {
1501
		mutex_unlock(&dev->struct_mutex);
1502
		ret = PTR_ERR(ctx);
1503
		goto pre_mutex_err;
1504
	}
1505 1506 1507

	i915_gem_context_reference(ctx);

1508 1509 1510
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1511
		vm = &dev_priv->gtt.base;
1512

1513 1514
	memset(&params_master, 0x00, sizeof(params_master));

B
Ben Widawsky 已提交
1515
	eb = eb_create(args);
1516
	if (eb == NULL) {
1517
		i915_gem_context_unreference(ctx);
1518 1519 1520 1521 1522
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1523
	/* Look up object handles */
1524
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1525 1526
	if (ret)
		goto err;
1527

1528
	/* take note of the batch buffer before we might reorder the lists */
1529
	batch_obj = eb_get_batch(eb);
1530

1531
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1532
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1533
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
1534 1535 1536 1537
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1538
	if (need_relocs)
B
Ben Widawsky 已提交
1539
		ret = i915_gem_execbuffer_relocate(eb);
1540 1541
	if (ret) {
		if (ret == -EFAULT) {
1542
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
1543
								eb, exec, ctx);
1544 1545 1546 1547 1548 1549 1550 1551
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1552
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1553 1554 1555 1556
		ret = -EINVAL;
		goto err;
	}

1557
	params->args_batch_start_offset = args->batch_start_offset;
1558
	if (i915_needs_cmd_parser(ring) && args->batch_len) {
1559 1560 1561
		struct drm_i915_gem_object *parsed_batch_obj;

		parsed_batch_obj = i915_gem_execbuffer_parse(ring,
1562 1563 1564 1565 1566
						      &shadow_exec_entry,
						      eb,
						      batch_obj,
						      args->batch_start_offset,
						      args->batch_len,
1567
						      file->is_master);
1568 1569
		if (IS_ERR(parsed_batch_obj)) {
			ret = PTR_ERR(parsed_batch_obj);
1570 1571
			goto err;
		}
1572 1573

		/*
1574 1575
		 * parsed_batch_obj == batch_obj means batch not fully parsed:
		 * Accept, but don't promote to secure.
1576 1577
		 */

1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
		if (parsed_batch_obj != batch_obj) {
			/*
			 * Batch parsed and accepted:
			 *
			 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
			 * bit from MI_BATCH_BUFFER_START commands issued in
			 * the dispatch_execbuffer implementations. We
			 * specifically don't want that set on batches the
			 * command parser has accepted.
			 */
			dispatch_flags |= I915_DISPATCH_SECURE;
1589
			params->args_batch_start_offset = 0;
1590 1591
			batch_obj = parsed_batch_obj;
		}
1592 1593
	}

1594 1595
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1596 1597
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1598
	 * hsw should have this fixed, but bdw mucks it up again. */
1599
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1600 1601 1602 1603 1604 1605
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1606
		 *   so we don't really have issues with multiple objects not
1607 1608 1609 1610 1611 1612
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
		ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
		if (ret)
			goto err;
1613

1614
		params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
1615
	} else
1616
		params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
1617

1618
	/* Allocate a request for this batch buffer nice and early. */
1619
	ret = i915_gem_request_alloc(ring, ctx, &params->request);
1620 1621 1622
	if (ret)
		goto err_batch_unpin;

1623 1624 1625 1626
	ret = i915_gem_request_add_to_client(params->request, file);
	if (ret)
		goto err_batch_unpin;

1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	/*
	 * Save assorted stuff away to pass through to *_submission().
	 * NB: This data should be 'persistent' and not local as it will
	 * kept around beyond the duration of the IOCTL once the GPU
	 * scheduler arrives.
	 */
	params->dev                     = dev;
	params->file                    = file;
	params->ring                    = ring;
	params->dispatch_flags          = dispatch_flags;
	params->batch_obj               = batch_obj;
	params->ctx                     = ctx;

	ret = dev_priv->gt.execbuf_submit(params, args, &eb->vmas);
1641

1642
err_batch_unpin:
1643 1644 1645 1646 1647 1648
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1649
	if (dispatch_flags & I915_DISPATCH_SECURE)
1650
		i915_gem_object_ggtt_unpin(batch_obj);
1651

1652
err:
1653 1654
	/* the request owns the ref now */
	i915_gem_context_unreference(ctx);
1655
	eb_destroy(eb);
1656

1657 1658 1659 1660 1661
	/*
	 * If the request was created but not successfully submitted then it
	 * must be freed again. If it was submitted then it is being tracked
	 * on the active request list and no clean up is required here.
	 */
1662
	if (ret && params->request)
1663 1664
		i915_gem_request_cancel(params->request);

1665 1666 1667
	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1668 1669 1670
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1689
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1690 1691 1692 1693 1694 1695 1696
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1697
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1698 1699 1700 1701 1702 1703
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
V
Ville Syrjälä 已提交
1704
			     to_user_ptr(args->buffers_ptr),
1705 1706
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1707
		DRM_DEBUG("copy %d exec entries failed %d\n",
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1735
	i915_execbuffer2_set_context_id(exec2, 0);
1736

1737
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1738
	if (!ret) {
1739 1740 1741
		struct drm_i915_gem_exec_object __user *user_exec_list =
			to_user_ptr(args->buffers_ptr);

1742
		/* Copy the new buffer offsets back to the user's exec list. */
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1770 1771
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1772
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1773 1774 1775
		return -EINVAL;
	}

1776 1777 1778 1779 1780
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1781
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
1782
			     GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
1783 1784 1785
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1786
	if (exec2_list == NULL) {
1787
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1788 1789 1790 1791
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
V
Ville Syrjälä 已提交
1792
			     to_user_ptr(args->buffers_ptr),
1793 1794
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1795
		DRM_DEBUG("copy %d exec entries failed %d\n",
1796 1797 1798 1799 1800
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1801
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1802 1803
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
1804
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
				   to_user_ptr(args->buffers_ptr);
		int i;

		for (i = 0; i < args->buffer_count; i++) {
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
1819 1820 1821 1822 1823 1824
		}
	}

	drm_free_large(exec2_list);
	return ret;
}