arm_vgic.h 11.2 KB
Newer Older
1
/*
2
 * Copyright (C) 2015, 2016 ARM Ltd.
3 4 5 6 7 8 9 10 11 12 13
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
14
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
15
 */
16 17
#ifndef __KVM_ARM_VGIC_H
#define __KVM_ARM_VGIC_H
18

19 20 21 22
#include <linux/kernel.h>
#include <linux/kvm.h>
#include <linux/irqreturn.h>
#include <linux/spinlock.h>
23
#include <linux/static_key.h>
24
#include <linux/types.h>
25
#include <kvm/iodev.h>
26
#include <linux/list.h>
27
#include <linux/jump_label.h>
28

29 30
#include <linux/irqchip/arm-gic-v4.h>

31
#define VGIC_V3_MAX_CPUS	512
32 33
#define VGIC_V2_MAX_CPUS	8
#define VGIC_NR_IRQS_LEGACY     256
34 35 36
#define VGIC_NR_SGIS		16
#define VGIC_NR_PPIS		16
#define VGIC_NR_PRIVATE_IRQS	(VGIC_NR_SGIS + VGIC_NR_PPIS)
37 38 39 40
#define VGIC_MAX_PRIVATE	(VGIC_NR_PRIVATE_IRQS - 1)
#define VGIC_MAX_SPI		1019
#define VGIC_MAX_RESERVED	1023
#define VGIC_MIN_LPI		8192
41
#define KVM_IRQCHIP_NUM_PINS	(1020 - 32)
42

43
#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
44 45
#define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
			 (irq) <= VGIC_MAX_SPI)
46

47 48 49 50
enum vgic_type {
	VGIC_V2,		/* Good ol' GICv2 */
	VGIC_V3,		/* New fancy GICv3 */
};
51

52 53 54 55
/* same for all guests, as depending only on the _host's_ GIC model */
struct vgic_global {
	/* type of the host GIC */
	enum vgic_type		type;
56

57 58
	/* Physical address of vgic virtual cpu interface */
	phys_addr_t		vcpu_base;
59

60
	/* GICV mapping, kernel VA */
61
	void __iomem		*vcpu_base_va;
62 63
	/* GICV mapping, HYP VA */
	void __iomem		*vcpu_hyp_va;
64

65
	/* virtual control interface mapping, kernel VA */
66
	void __iomem		*vctrl_base;
67 68
	/* virtual control interface mapping, HYP VA */
	void __iomem		*vctrl_hyp;
69

70 71
	/* Number of implemented list registers */
	int			nr_lr;
72

73 74
	/* Maintenance IRQ number */
	unsigned int		maint_irq;
75

76 77
	/* maximum number of VCPUs allowed (GICv2 limits us to 8) */
	int			max_gic_vcpus;
78

79 80
	/* Only needed for the legacy KVM_CREATE_IRQCHIP */
	bool			can_emulate_gicv2;
81

82 83 84
	/* Hardware has GICv4? */
	bool			has_gicv4;

85 86
	/* GIC system register CPU interface */
	struct static_key_false gicv3_cpuif;
87 88

	u32			ich_vtr_el2;
89 90
};

91
extern struct vgic_global kvm_vgic_global_state;
92

93 94 95
#define VGIC_V2_MAX_LRS		(1 << 6)
#define VGIC_V3_MAX_LRS		16
#define VGIC_V3_LR_INDEX(lr)	(VGIC_V3_MAX_LRS - 1 - lr)
96

97 98 99
enum vgic_irq_config {
	VGIC_CONFIG_EDGE = 0,
	VGIC_CONFIG_LEVEL
100 101
};

102 103
struct vgic_irq {
	spinlock_t irq_lock;		/* Protects the content of the struct */
104
	struct list_head lpi_list;	/* Used to link all LPIs together */
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	struct list_head ap_list;

	struct kvm_vcpu *vcpu;		/* SGIs and PPIs: The VCPU
					 * SPIs and LPIs: The VCPU whose ap_list
					 * this is queued on.
					 */

	struct kvm_vcpu *target_vcpu;	/* The VCPU that this interrupt should
					 * be sent to, as a result of the
					 * targets reg (v2) or the
					 * affinity reg (v3).
					 */

	u32 intid;			/* Guest visible INTID */
	bool line_level;		/* Level only */
120 121 122
	bool pending_latch;		/* The pending latch state used to calculate
					 * the pending state for both level
					 * and edge triggered IRQs. */
123 124 125
	bool active;			/* not used for LPIs */
	bool enabled;
	bool hw;			/* Tied to HW IRQ */
126
	struct kref refcount;		/* Used for LPIs */
127
	u32 hwintid;			/* HW INTID number */
128
	unsigned int host_irq;		/* linux irq corresponding to hwintid */
129 130 131 132 133
	union {
		u8 targets;			/* GICv2 target VCPUs mask */
		u32 mpidr;			/* GICv3 target VCPU */
	};
	u8 source;			/* GICv2 SGIs only */
134
	u8 active_source;		/* GICv2 SGIs only */
135
	u8 priority;
136
	u8 group;			/* 0 == group 0, 1 == group 1 */
137
	enum vgic_irq_config config;	/* Level or edge */
138

139 140 141 142 143 144 145 146 147 148 149
	/*
	 * Callback function pointer to in-kernel devices that can tell us the
	 * state of the input level of mapped level-triggered IRQ faster than
	 * peaking into the physical GIC.
	 *
	 * Always called in non-preemptible section and the functions can use
	 * kvm_arm_get_running_vcpu() to get the vcpu pointer for private
	 * IRQs.
	 */
	bool (*get_input_level)(int vintid);

150 151
	void *owner;			/* Opaque pointer to reserve an interrupt
					   for in-kernel devices. */
152 153
};

154
struct vgic_register_region;
155 156 157 158 159 160 161 162
struct vgic_its;

enum iodev_type {
	IODEV_CPUIF,
	IODEV_DIST,
	IODEV_REDIST,
	IODEV_ITS
};
163

164
struct vgic_io_device {
165
	gpa_t base_addr;
166 167 168 169
	union {
		struct kvm_vcpu *redist_vcpu;
		struct vgic_its *its;
	};
170
	const struct vgic_register_region *regions;
171
	enum iodev_type iodev_type;
172
	int nr_regions;
173 174 175
	struct kvm_io_device dev;
};

176 177 178 179 180 181
struct vgic_its {
	/* The base address of the ITS control register frame */
	gpa_t			vgic_its_base;

	bool			enabled;
	struct vgic_io_device	iodev;
182
	struct kvm_device	*dev;
183 184 185 186 187 188 189 190 191 192 193

	/* These registers correspond to GITS_BASER{0,1} */
	u64			baser_device_table;
	u64			baser_coll_table;

	/* Protects the command queue */
	struct mutex		cmd_lock;
	u64			cbaser;
	u32			creadr;
	u32			cwriter;

194 195 196
	/* migration ABI revision in use */
	u32			abi_rev;

197 198 199 200
	/* Protects the device and collection lists */
	struct mutex		its_lock;
	struct list_head	device_list;
	struct list_head	collection_list;
201 202
};

203 204
struct vgic_state_iter;

205 206 207 208 209 210 211 212
struct vgic_redist_region {
	u32 index;
	gpa_t base;
	u32 count; /* number of redistributors or 0 if single region */
	u32 free_index; /* index of the next free redistributor */
	struct list_head list;
};

213
struct vgic_dist {
214
	bool			in_kernel;
215
	bool			ready;
216
	bool			initialized;
217

218 219 220
	/* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
	u32			vgic_model;

221 222 223
	/* Implementation revision as reported in the GICD_IIDR */
	u32			implementation_rev;

224 225 226
	/* Userspace can write to GICv2 IGROUPR */
	bool			v2_groups_user_writable;

227 228 229
	/* Do injected MSIs require an additional device ID? */
	bool			msis_require_devid;

230
	int			nr_spis;
231

232 233
	/* base addresses in guest physical address space: */
	gpa_t			vgic_dist_base;		/* distributor */
234
	union {
235 236 237
		/* either a GICv2 CPU interface */
		gpa_t			vgic_cpu_base;
		/* or a number of GICv3 redistributor regions */
238
		struct list_head rd_regions;
239
	};
240

241 242
	/* distributor enabled */
	bool			enabled;
243

244
	struct vgic_irq		*spis;
245

246
	struct vgic_io_device	dist_iodev;
247

248 249
	bool			has_its;

250 251 252 253 254 255 256
	/*
	 * Contains the attributes and gpa of the LPI configuration table.
	 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
	 * one address across all redistributors.
	 * GICv3 spec: 6.1.2 "LPI Configuration tables"
	 */
	u64			propbaser;
257 258

	/* Protects the lpi_list and the count value below. */
259
	raw_spinlock_t		lpi_list_lock;
260 261
	struct list_head	lpi_list_head;
	int			lpi_list_count;
262 263 264

	/* used by vgic-debug */
	struct vgic_state_iter *iter;
265 266 267 268 269 270 271 272 273

	/*
	 * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
	 * array, the property table pointer as well as allocation
	 * data. This essentially ties the Linux IRQ core and ITS
	 * together, and avoids leaking KVM's data structures anywhere
	 * else.
	 */
	struct its_vm		its_vm;
274 275
};

276 277 278 279
struct vgic_v2_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
	u32		vgic_apr;
280
	u32		vgic_lr[VGIC_V2_MAX_LRS];
281 282
};

283 284 285
struct vgic_v3_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
286
	u32		vgic_sre;	/* Restored only, change ignored */
287 288 289
	u32		vgic_ap0r[4];
	u32		vgic_ap1r[4];
	u64		vgic_lr[VGIC_V3_MAX_LRS];
290 291 292 293 294 295 296 297

	/*
	 * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
	 * pending table pointer, the its_vm pointer and a few other
	 * HW specific things. As for the its_vm structure, this is
	 * linking the Linux IRQ subsystem and the ITS together.
	 */
	struct its_vpe	its_vpe;
298 299
};

300
struct vgic_cpu {
301
	/* CPU vif control registers for world switch */
302 303
	union {
		struct vgic_v2_cpu_if	vgic_v2;
304
		struct vgic_v3_cpu_if	vgic_v3;
305
	};
306

307 308
	unsigned int used_lrs;
	struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
309

310
	spinlock_t ap_list_lock;	/* Protects the ap_list */
311

312 313 314 315 316 317 318
	/*
	 * List of IRQs that this VCPU should consider because they are either
	 * Active or Pending (hence the name; AP list), or because they recently
	 * were one of the two and need to be migrated off this list to another
	 * VCPU.
	 */
	struct list_head ap_list_head;
319

320 321 322 323 324 325
	/*
	 * Members below are used with GICv3 emulation only and represent
	 * parts of the redistributor.
	 */
	struct vgic_io_device	rd_iodev;
	struct vgic_io_device	sgi_iodev;
326
	struct vgic_redist_region *rdreg;
327 328 329 330 331

	/* Contains the attributes and gpa of the LPI pending tables. */
	u64 pendbaser;

	bool lpis_enabled;
332 333 334 335 336 337

	/* Cache guest priority bits */
	u32 num_pri_bits;

	/* Cache guest interrupt ID bits */
	u32 num_id_bits;
338
};
339

340
extern struct static_key_false vgic_v2_cpuif_trap;
341
extern struct static_key_false vgic_v3_cpuif_trap;
342

343
int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
344
void kvm_vgic_early_init(struct kvm *kvm);
345
int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
346
int kvm_vgic_create(struct kvm *kvm, u32 type);
347 348
void kvm_vgic_destroy(struct kvm *kvm);
void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
349 350
int kvm_vgic_map_resources(struct kvm *kvm);
int kvm_vgic_hyp_init(void);
351
void kvm_vgic_init_cpu_hardware(void);
352 353

int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
354
			bool level, void *owner);
355
int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
356
			  u32 vintid, bool (*get_input_level)(int vindid));
357 358
int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
359

360 361
int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);

362 363
void kvm_vgic_load(struct kvm_vcpu *vcpu);
void kvm_vgic_put(struct kvm_vcpu *vcpu);
364
void kvm_vgic_vmcr_sync(struct kvm_vcpu *vcpu);
365

366
#define irqchip_in_kernel(k)	(!!((k)->arch.vgic.in_kernel))
367
#define vgic_initialized(k)	((k)->arch.vgic.initialized)
368
#define vgic_ready(k)		((k)->arch.vgic.ready)
369
#define vgic_valid_spi(k, i)	(((i) >= VGIC_NR_PRIVATE_IRQS) && \
370 371 372 373 374
			((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))

bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
375
void kvm_vgic_reset_mapped_irq(struct kvm_vcpu *vcpu, u32 vintid);
376

377
void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg, bool allow_group1);
378

379 380 381 382 383 384 385 386 387 388 389
/**
 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
 *
 * The host's GIC naturally limits the maximum amount of VCPUs a guest
 * can use.
 */
static inline int kvm_vgic_get_max_vcpus(void)
{
	return kvm_vgic_global_state.max_gic_vcpus;
}

390 391
int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);

392 393 394 395 396 397
/**
 * kvm_vgic_setup_default_irq_routing:
 * Setup a default flat gsi routing table mapping all SPIs
 */
int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);

398 399
int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);

400 401 402 403 404 405 406 407
struct kvm_kernel_irq_routing_entry;

int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
			       struct kvm_kernel_irq_routing_entry *irq_entry);

int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
				 struct kvm_kernel_irq_routing_entry *irq_entry);

408 409 410
void kvm_vgic_v4_enable_doorbell(struct kvm_vcpu *vcpu);
void kvm_vgic_v4_disable_doorbell(struct kvm_vcpu *vcpu);

411
#endif /* __KVM_ARM_VGIC_H */