arm_vgic.h 10.7 KB
Newer Older
1
/*
2
 * Copyright (C) 2015, 2016 ARM Ltd.
3 4 5 6 7 8 9 10 11 12 13
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
14
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
15
 */
16 17
#ifndef __KVM_ARM_VGIC_H
#define __KVM_ARM_VGIC_H
18

19 20 21 22
#include <linux/kernel.h>
#include <linux/kvm.h>
#include <linux/irqreturn.h>
#include <linux/spinlock.h>
23
#include <linux/static_key.h>
24
#include <linux/types.h>
25
#include <kvm/iodev.h>
26
#include <linux/list.h>
27
#include <linux/jump_label.h>
28

29 30
#include <linux/irqchip/arm-gic-v4.h>

31 32 33
#define VGIC_V3_MAX_CPUS	255
#define VGIC_V2_MAX_CPUS	8
#define VGIC_NR_IRQS_LEGACY     256
34 35 36
#define VGIC_NR_SGIS		16
#define VGIC_NR_PPIS		16
#define VGIC_NR_PRIVATE_IRQS	(VGIC_NR_SGIS + VGIC_NR_PPIS)
37 38 39 40
#define VGIC_MAX_PRIVATE	(VGIC_NR_PRIVATE_IRQS - 1)
#define VGIC_MAX_SPI		1019
#define VGIC_MAX_RESERVED	1023
#define VGIC_MIN_LPI		8192
41
#define KVM_IRQCHIP_NUM_PINS	(1020 - 32)
42

43
#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
44 45
#define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
			 (irq) <= VGIC_MAX_SPI)
46

47 48 49 50
enum vgic_type {
	VGIC_V2,		/* Good ol' GICv2 */
	VGIC_V3,		/* New fancy GICv3 */
};
51

52 53 54 55
/* same for all guests, as depending only on the _host's_ GIC model */
struct vgic_global {
	/* type of the host GIC */
	enum vgic_type		type;
56

57 58
	/* Physical address of vgic virtual cpu interface */
	phys_addr_t		vcpu_base;
59

60 61 62
	/* GICV mapping */
	void __iomem		*vcpu_base_va;

63 64
	/* virtual control interface mapping */
	void __iomem		*vctrl_base;
65

66 67
	/* Number of implemented list registers */
	int			nr_lr;
68

69 70
	/* Maintenance IRQ number */
	unsigned int		maint_irq;
71

72 73
	/* maximum number of VCPUs allowed (GICv2 limits us to 8) */
	int			max_gic_vcpus;
74

75 76
	/* Only needed for the legacy KVM_CREATE_IRQCHIP */
	bool			can_emulate_gicv2;
77

78 79 80
	/* Hardware has GICv4? */
	bool			has_gicv4;

81 82
	/* GIC system register CPU interface */
	struct static_key_false gicv3_cpuif;
83 84

	u32			ich_vtr_el2;
85 86
};

87
extern struct vgic_global kvm_vgic_global_state;
88

89 90 91
#define VGIC_V2_MAX_LRS		(1 << 6)
#define VGIC_V3_MAX_LRS		16
#define VGIC_V3_LR_INDEX(lr)	(VGIC_V3_MAX_LRS - 1 - lr)
92

93 94 95
enum vgic_irq_config {
	VGIC_CONFIG_EDGE = 0,
	VGIC_CONFIG_LEVEL
96 97
};

98 99
struct vgic_irq {
	spinlock_t irq_lock;		/* Protects the content of the struct */
100
	struct list_head lpi_list;	/* Used to link all LPIs together */
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	struct list_head ap_list;

	struct kvm_vcpu *vcpu;		/* SGIs and PPIs: The VCPU
					 * SPIs and LPIs: The VCPU whose ap_list
					 * this is queued on.
					 */

	struct kvm_vcpu *target_vcpu;	/* The VCPU that this interrupt should
					 * be sent to, as a result of the
					 * targets reg (v2) or the
					 * affinity reg (v3).
					 */

	u32 intid;			/* Guest visible INTID */
	bool line_level;		/* Level only */
116 117 118
	bool pending_latch;		/* The pending latch state used to calculate
					 * the pending state for both level
					 * and edge triggered IRQs. */
119 120 121
	bool active;			/* not used for LPIs */
	bool enabled;
	bool hw;			/* Tied to HW IRQ */
122
	struct kref refcount;		/* Used for LPIs */
123
	u32 hwintid;			/* HW INTID number */
124
	unsigned int host_irq;		/* linux irq corresponding to hwintid */
125 126 127 128 129 130 131
	union {
		u8 targets;			/* GICv2 target VCPUs mask */
		u32 mpidr;			/* GICv3 target VCPU */
	};
	u8 source;			/* GICv2 SGIs only */
	u8 priority;
	enum vgic_irq_config config;	/* Level or edge */
132

133 134 135 136 137 138 139 140 141 142 143
	/*
	 * Callback function pointer to in-kernel devices that can tell us the
	 * state of the input level of mapped level-triggered IRQ faster than
	 * peaking into the physical GIC.
	 *
	 * Always called in non-preemptible section and the functions can use
	 * kvm_arm_get_running_vcpu() to get the vcpu pointer for private
	 * IRQs.
	 */
	bool (*get_input_level)(int vintid);

144 145
	void *owner;			/* Opaque pointer to reserve an interrupt
					   for in-kernel devices. */
146 147
};

148
struct vgic_register_region;
149 150 151 152 153 154 155 156
struct vgic_its;

enum iodev_type {
	IODEV_CPUIF,
	IODEV_DIST,
	IODEV_REDIST,
	IODEV_ITS
};
157

158
struct vgic_io_device {
159
	gpa_t base_addr;
160 161 162 163
	union {
		struct kvm_vcpu *redist_vcpu;
		struct vgic_its *its;
	};
164
	const struct vgic_register_region *regions;
165
	enum iodev_type iodev_type;
166
	int nr_regions;
167 168 169
	struct kvm_io_device dev;
};

170 171 172 173 174 175
struct vgic_its {
	/* The base address of the ITS control register frame */
	gpa_t			vgic_its_base;

	bool			enabled;
	struct vgic_io_device	iodev;
176
	struct kvm_device	*dev;
177 178 179 180 181 182 183 184 185 186 187

	/* These registers correspond to GITS_BASER{0,1} */
	u64			baser_device_table;
	u64			baser_coll_table;

	/* Protects the command queue */
	struct mutex		cmd_lock;
	u64			cbaser;
	u32			creadr;
	u32			cwriter;

188 189 190
	/* migration ABI revision in use */
	u32			abi_rev;

191 192 193 194
	/* Protects the device and collection lists */
	struct mutex		its_lock;
	struct list_head	device_list;
	struct list_head	collection_list;
195 196
};

197 198
struct vgic_state_iter;

199
struct vgic_dist {
200
	bool			in_kernel;
201
	bool			ready;
202
	bool			initialized;
203

204 205 206
	/* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
	u32			vgic_model;

207 208 209
	/* Do injected MSIs require an additional device ID? */
	bool			msis_require_devid;

210
	int			nr_spis;
211

212
	/* TODO: Consider moving to global state */
213 214 215
	/* Virtual control interface mapping */
	void __iomem		*vctrl_base;

216 217
	/* base addresses in guest physical address space: */
	gpa_t			vgic_dist_base;		/* distributor */
218
	union {
219 220 221
		/* either a GICv2 CPU interface */
		gpa_t			vgic_cpu_base;
		/* or a number of GICv3 redistributor regions */
222 223 224 225
		struct {
			gpa_t		vgic_redist_base;
			gpa_t		vgic_redist_free_offset;
		};
226
	};
227

228 229
	/* distributor enabled */
	bool			enabled;
230

231
	struct vgic_irq		*spis;
232

233
	struct vgic_io_device	dist_iodev;
234

235 236
	bool			has_its;

237 238 239 240 241 242 243
	/*
	 * Contains the attributes and gpa of the LPI configuration table.
	 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
	 * one address across all redistributors.
	 * GICv3 spec: 6.1.2 "LPI Configuration tables"
	 */
	u64			propbaser;
244 245 246 247 248

	/* Protects the lpi_list and the count value below. */
	spinlock_t		lpi_list_lock;
	struct list_head	lpi_list_head;
	int			lpi_list_count;
249 250 251

	/* used by vgic-debug */
	struct vgic_state_iter *iter;
252 253 254 255 256 257 258 259 260

	/*
	 * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
	 * array, the property table pointer as well as allocation
	 * data. This essentially ties the Linux IRQ core and ITS
	 * together, and avoids leaking KVM's data structures anywhere
	 * else.
	 */
	struct its_vm		its_vm;
261 262
};

263 264 265
struct vgic_v2_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
266
	u64		vgic_elrsr;	/* Saved only */
267
	u32		vgic_apr;
268
	u32		vgic_lr[VGIC_V2_MAX_LRS];
269 270
};

271 272 273
struct vgic_v3_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
274
	u32		vgic_sre;	/* Restored only, change ignored */
275 276 277 278
	u32		vgic_elrsr;	/* Saved only */
	u32		vgic_ap0r[4];
	u32		vgic_ap1r[4];
	u64		vgic_lr[VGIC_V3_MAX_LRS];
279 280 281 282 283 284 285 286

	/*
	 * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
	 * pending table pointer, the its_vm pointer and a few other
	 * HW specific things. As for the its_vm structure, this is
	 * linking the Linux IRQ subsystem and the ITS together.
	 */
	struct its_vpe	its_vpe;
287 288
};

289
struct vgic_cpu {
290
	/* CPU vif control registers for world switch */
291 292
	union {
		struct vgic_v2_cpu_if	vgic_v2;
293
		struct vgic_v3_cpu_if	vgic_v3;
294
	};
295

296 297
	unsigned int used_lrs;
	struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
298

299
	spinlock_t ap_list_lock;	/* Protects the ap_list */
300

301 302 303 304 305 306 307
	/*
	 * List of IRQs that this VCPU should consider because they are either
	 * Active or Pending (hence the name; AP list), or because they recently
	 * were one of the two and need to be migrated off this list to another
	 * VCPU.
	 */
	struct list_head ap_list_head;
308

309 310 311 312 313 314
	/*
	 * Members below are used with GICv3 emulation only and represent
	 * parts of the redistributor.
	 */
	struct vgic_io_device	rd_iodev;
	struct vgic_io_device	sgi_iodev;
315 316 317 318 319

	/* Contains the attributes and gpa of the LPI pending tables. */
	u64 pendbaser;

	bool lpis_enabled;
320 321 322 323 324 325

	/* Cache guest priority bits */
	u32 num_pri_bits;

	/* Cache guest interrupt ID bits */
	u32 num_id_bits;
326
};
327

328
extern struct static_key_false vgic_v2_cpuif_trap;
329
extern struct static_key_false vgic_v3_cpuif_trap;
330

331
int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
332
void kvm_vgic_early_init(struct kvm *kvm);
333
int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
334
int kvm_vgic_create(struct kvm *kvm, u32 type);
335
void kvm_vgic_destroy(struct kvm *kvm);
336
void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
337
void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
338 339
int kvm_vgic_map_resources(struct kvm *kvm);
int kvm_vgic_hyp_init(void);
340
void kvm_vgic_init_cpu_hardware(void);
341 342

int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
343
			bool level, void *owner);
344
int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
345
			  u32 vintid, bool (*get_input_level)(int vindid));
346 347
int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
348

349 350
int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);

351 352 353
void kvm_vgic_load(struct kvm_vcpu *vcpu);
void kvm_vgic_put(struct kvm_vcpu *vcpu);

354
#define irqchip_in_kernel(k)	(!!((k)->arch.vgic.in_kernel))
355
#define vgic_initialized(k)	((k)->arch.vgic.initialized)
356
#define vgic_ready(k)		((k)->arch.vgic.ready)
357
#define vgic_valid_spi(k, i)	(((i) >= VGIC_NR_PRIVATE_IRQS) && \
358 359 360 361 362
			((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))

bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
363

364
void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
365

366 367 368 369 370 371 372 373 374 375 376
/**
 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
 *
 * The host's GIC naturally limits the maximum amount of VCPUs a guest
 * can use.
 */
static inline int kvm_vgic_get_max_vcpus(void)
{
	return kvm_vgic_global_state.max_gic_vcpus;
}

377 378
int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);

379 380 381 382 383 384
/**
 * kvm_vgic_setup_default_irq_routing:
 * Setup a default flat gsi routing table mapping all SPIs
 */
int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);

385 386
int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);

387 388 389 390 391 392 393 394
struct kvm_kernel_irq_routing_entry;

int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
			       struct kvm_kernel_irq_routing_entry *irq_entry);

int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
				 struct kvm_kernel_irq_routing_entry *irq_entry);

395 396 397
void kvm_vgic_v4_enable_doorbell(struct kvm_vcpu *vcpu);
void kvm_vgic_v4_disable_doorbell(struct kvm_vcpu *vcpu);

398
#endif /* __KVM_ARM_VGIC_H */