arm_vgic.h 8.5 KB
Newer Older
1
/*
2
 * Copyright (C) 2015, 2016 ARM Ltd.
3 4 5 6 7 8 9 10 11 12 13
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
14
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
15
 */
16 17
#ifndef __KVM_ARM_VGIC_H
#define __KVM_ARM_VGIC_H
18

19 20 21 22
#include <linux/kernel.h>
#include <linux/kvm.h>
#include <linux/irqreturn.h>
#include <linux/spinlock.h>
23
#include <linux/static_key.h>
24
#include <linux/types.h>
25
#include <kvm/iodev.h>
26
#include <linux/list.h>
27

28 29 30
#define VGIC_V3_MAX_CPUS	255
#define VGIC_V2_MAX_CPUS	8
#define VGIC_NR_IRQS_LEGACY     256
31 32 33
#define VGIC_NR_SGIS		16
#define VGIC_NR_PPIS		16
#define VGIC_NR_PRIVATE_IRQS	(VGIC_NR_SGIS + VGIC_NR_PPIS)
34 35 36 37
#define VGIC_MAX_PRIVATE	(VGIC_NR_PRIVATE_IRQS - 1)
#define VGIC_MAX_SPI		1019
#define VGIC_MAX_RESERVED	1023
#define VGIC_MIN_LPI		8192
38
#define KVM_IRQCHIP_NUM_PINS	(1020 - 32)
39

40 41 42 43
enum vgic_type {
	VGIC_V2,		/* Good ol' GICv2 */
	VGIC_V3,		/* New fancy GICv3 */
};
44

45 46 47 48
/* same for all guests, as depending only on the _host's_ GIC model */
struct vgic_global {
	/* type of the host GIC */
	enum vgic_type		type;
49

50 51
	/* Physical address of vgic virtual cpu interface */
	phys_addr_t		vcpu_base;
52

53 54 55
	/* GICV mapping */
	void __iomem		*vcpu_base_va;

56 57
	/* virtual control interface mapping */
	void __iomem		*vctrl_base;
58

59 60
	/* Number of implemented list registers */
	int			nr_lr;
61

62 63
	/* Maintenance IRQ number */
	unsigned int		maint_irq;
64

65 66
	/* maximum number of VCPUs allowed (GICv2 limits us to 8) */
	int			max_gic_vcpus;
67

68 69
	/* Only needed for the legacy KVM_CREATE_IRQCHIP */
	bool			can_emulate_gicv2;
70 71
};

72
extern struct vgic_global kvm_vgic_global_state;
73

74 75 76
#define VGIC_V2_MAX_LRS		(1 << 6)
#define VGIC_V3_MAX_LRS		16
#define VGIC_V3_LR_INDEX(lr)	(VGIC_V3_MAX_LRS - 1 - lr)
77

78 79 80
enum vgic_irq_config {
	VGIC_CONFIG_EDGE = 0,
	VGIC_CONFIG_LEVEL
81 82
};

83 84
struct vgic_irq {
	spinlock_t irq_lock;		/* Protects the content of the struct */
85
	struct list_head lpi_list;	/* Used to link all LPIs together */
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
	struct list_head ap_list;

	struct kvm_vcpu *vcpu;		/* SGIs and PPIs: The VCPU
					 * SPIs and LPIs: The VCPU whose ap_list
					 * this is queued on.
					 */

	struct kvm_vcpu *target_vcpu;	/* The VCPU that this interrupt should
					 * be sent to, as a result of the
					 * targets reg (v2) or the
					 * affinity reg (v3).
					 */

	u32 intid;			/* Guest visible INTID */
	bool pending;
	bool line_level;		/* Level only */
	bool soft_pending;		/* Level only */
	bool active;			/* not used for LPIs */
	bool enabled;
	bool hw;			/* Tied to HW IRQ */
106
	struct kref refcount;		/* Used for LPIs */
107 108 109 110 111 112 113 114
	u32 hwintid;			/* HW INTID number */
	union {
		u8 targets;			/* GICv2 target VCPUs mask */
		u32 mpidr;			/* GICv3 target VCPU */
	};
	u8 source;			/* GICv2 SGIs only */
	u8 priority;
	enum vgic_irq_config config;	/* Level or edge */
115 116
};

117
struct vgic_register_region;
118 119 120 121 122 123 124 125
struct vgic_its;

enum iodev_type {
	IODEV_CPUIF,
	IODEV_DIST,
	IODEV_REDIST,
	IODEV_ITS
};
126

127
struct vgic_io_device {
128
	gpa_t base_addr;
129 130 131 132
	union {
		struct kvm_vcpu *redist_vcpu;
		struct vgic_its *its;
	};
133
	const struct vgic_register_region *regions;
134
	enum iodev_type iodev_type;
135
	int nr_regions;
136 137 138
	struct kvm_io_device dev;
};

139 140 141 142 143
struct vgic_its {
	/* The base address of the ITS control register frame */
	gpa_t			vgic_its_base;

	bool			enabled;
144
	bool			initialized;
145
	struct vgic_io_device	iodev;
146
	struct kvm_device	*dev;
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161

	/* These registers correspond to GITS_BASER{0,1} */
	u64			baser_device_table;
	u64			baser_coll_table;

	/* Protects the command queue */
	struct mutex		cmd_lock;
	u64			cbaser;
	u32			creadr;
	u32			cwriter;

	/* Protects the device and collection lists */
	struct mutex		its_lock;
	struct list_head	device_list;
	struct list_head	collection_list;
162 163
};

164
struct vgic_dist {
165
	bool			in_kernel;
166
	bool			ready;
167
	bool			initialized;
168

169 170 171
	/* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
	u32			vgic_model;

172 173 174
	/* Do injected MSIs require an additional device ID? */
	bool			msis_require_devid;

175
	int			nr_spis;
176

177
	/* TODO: Consider moving to global state */
178 179 180
	/* Virtual control interface mapping */
	void __iomem		*vctrl_base;

181 182
	/* base addresses in guest physical address space: */
	gpa_t			vgic_dist_base;		/* distributor */
183
	union {
184 185 186 187
		/* either a GICv2 CPU interface */
		gpa_t			vgic_cpu_base;
		/* or a number of GICv3 redistributor regions */
		gpa_t			vgic_redist_base;
188
	};
189

190 191
	/* distributor enabled */
	bool			enabled;
192

193
	struct vgic_irq		*spis;
194

195
	struct vgic_io_device	dist_iodev;
196

197 198
	bool			has_its;

199 200 201 202 203 204 205
	/*
	 * Contains the attributes and gpa of the LPI configuration table.
	 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
	 * one address across all redistributors.
	 * GICv3 spec: 6.1.2 "LPI Configuration tables"
	 */
	u64			propbaser;
206 207 208 209 210

	/* Protects the lpi_list and the count value below. */
	spinlock_t		lpi_list_lock;
	struct list_head	lpi_list_head;
	int			lpi_list_count;
211 212
};

213 214 215 216
struct vgic_v2_cpu_if {
	u32		vgic_hcr;
	u32		vgic_vmcr;
	u32		vgic_misr;	/* Saved only */
217 218
	u64		vgic_eisr;	/* Saved only */
	u64		vgic_elrsr;	/* Saved only */
219
	u32		vgic_apr;
220
	u32		vgic_lr[VGIC_V2_MAX_LRS];
221 222
};

223
struct vgic_v3_cpu_if {
224
#ifdef CONFIG_KVM_ARM_VGIC_V3
225 226
	u32		vgic_hcr;
	u32		vgic_vmcr;
227
	u32		vgic_sre;	/* Restored only, change ignored */
228 229 230 231 232 233 234 235 236
	u32		vgic_misr;	/* Saved only */
	u32		vgic_eisr;	/* Saved only */
	u32		vgic_elrsr;	/* Saved only */
	u32		vgic_ap0r[4];
	u32		vgic_ap1r[4];
	u64		vgic_lr[VGIC_V3_MAX_LRS];
#endif
};

237
struct vgic_cpu {
238
	/* CPU vif control registers for world switch */
239 240
	union {
		struct vgic_v2_cpu_if	vgic_v2;
241
		struct vgic_v3_cpu_if	vgic_v3;
242
	};
243

244 245
	unsigned int used_lrs;
	struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
246

247
	spinlock_t ap_list_lock;	/* Protects the ap_list */
248

249 250 251 252 253 254 255
	/*
	 * List of IRQs that this VCPU should consider because they are either
	 * Active or Pending (hence the name; AP list), or because they recently
	 * were one of the two and need to be migrated off this list to another
	 * VCPU.
	 */
	struct list_head ap_list_head;
256

257
	u64 live_lrs;
258 259 260 261 262 263 264

	/*
	 * Members below are used with GICv3 emulation only and represent
	 * parts of the redistributor.
	 */
	struct vgic_io_device	rd_iodev;
	struct vgic_io_device	sgi_iodev;
265 266 267 268 269

	/* Contains the attributes and gpa of the LPI pending tables. */
	u64 pendbaser;

	bool lpis_enabled;
270
};
271

272 273
extern struct static_key_false vgic_v2_cpuif_trap;

274
int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
275
void kvm_vgic_early_init(struct kvm *kvm);
276
int kvm_vgic_create(struct kvm *kvm, u32 type);
277
void kvm_vgic_destroy(struct kvm *kvm);
278
void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
279
void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
280 281 282 283
int kvm_vgic_map_resources(struct kvm *kvm);
int kvm_vgic_hyp_init(void);

int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
284
			bool level);
285 286 287
int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid,
			       bool level);
int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
288
int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
289
bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
290

291 292
int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);

293
#define irqchip_in_kernel(k)	(!!((k)->arch.vgic.in_kernel))
294
#define vgic_initialized(k)	((k)->arch.vgic.initialized)
295
#define vgic_ready(k)		((k)->arch.vgic.ready)
296
#define vgic_valid_spi(k, i)	(((i) >= VGIC_NR_PRIVATE_IRQS) && \
297 298 299 300 301
			((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))

bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
302

303
#ifdef CONFIG_KVM_ARM_VGIC_V3
304
void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
305
#else
306
static inline void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg)
307 308 309
{
}
#endif
310

311 312 313 314 315 316 317 318 319 320 321
/**
 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
 *
 * The host's GIC naturally limits the maximum amount of VCPUs a guest
 * can use.
 */
static inline int kvm_vgic_get_max_vcpus(void)
{
	return kvm_vgic_global_state.max_gic_vcpus;
}

322 323
int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);

324 325 326 327 328 329
/**
 * kvm_vgic_setup_default_irq_routing:
 * Setup a default flat gsi routing table mapping all SPIs
 */
int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);

330
#endif /* __KVM_ARM_VGIC_H */