tx.c 68.6 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
4
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
5
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
6
 * Copyright(c) 2018 Intel Corporation
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
28
 *  Intel Linux Wireless <linuxwifi@intel.com>
29 30 31
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
32
#include <linux/etherdevice.h>
33
#include <linux/ieee80211.h>
34
#include <linux/slab.h>
35
#include <linux/sched.h>
36
#include <linux/pm_runtime.h>
37 38
#include <net/ip6_checksum.h>
#include <net/tso.h>
39

40 41 42
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
43
#include "iwl-io.h"
44
#include "iwl-scd.h"
45
#include "iwl-op-mode.h"
46
#include "internal.h"
J
Johannes Berg 已提交
47
#include "fw/api/tx.h"
48

49 50 51
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
73

74
int iwl_queue_space(struct iwl_trans *trans, const struct iwl_txq *q)
75
{
76 77
	unsigned int max;
	unsigned int used;
78

79 80
	/*
	 * To avoid ambiguity between empty and completely full queues, there
81 82
	 * should always be less than max_tfd_queue_size elements in the queue.
	 * If q->n_window is smaller than max_tfd_queue_size, there is no need
83
	 * to reserve any queue entries for this purpose.
84
	 */
85
	if (q->n_window < trans->cfg->base_params->max_tfd_queue_size)
86 87
		max = q->n_window;
	else
88
		max = trans->cfg->base_params->max_tfd_queue_size - 1;
89

90
	/*
91 92
	 * max_tfd_queue_size is a power of 2, so the following is equivalent to
	 * modulo by max_tfd_queue_size and is well defined.
93
	 */
94 95
	used = (q->write_ptr - q->read_ptr) &
		(trans->cfg->base_params->max_tfd_queue_size - 1);
96 97 98 99 100

	if (WARN_ON(used > max))
		return 0;

	return max - used;
101 102 103 104 105
}

/*
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
106
static int iwl_queue_init(struct iwl_txq *q, int slots_num)
107 108 109 110
{
	q->n_window = slots_num;

	/* slots_num must be power-of-two size, otherwise
111
	 * iwl_pcie_get_cmd_index is broken. */
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = 0;
	q->read_ptr = 0;

	return 0;
}

129 130
int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
			   struct iwl_dma_ptr *ptr, size_t size)
131 132 133 134 135 136 137 138 139 140 141 142
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

143
void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
144 145 146 147 148 149 150 151
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

152
static void iwl_pcie_txq_stuck_timer(struct timer_list *t)
153
{
154
	struct iwl_txq *txq = from_timer(txq, t, stuck_timer);
155 156 157 158 159
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
160
	if (txq->read_ptr == txq->write_ptr) {
161 162 163 164 165
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);

166
	iwl_trans_pcie_log_scd_error(trans, txq);
167

L
Liad Kaufman 已提交
168
	iwl_force_nmi(trans);
169 170
}

171 172
/*
 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
173
 */
174
static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
175 176
					     struct iwl_txq *txq, u16 byte_cnt,
					     int num_tbs)
177
{
178
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
179
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
180 181
	int write_ptr = txq->write_ptr;
	int txq_id = txq->id;
182 183 184
	u8 sec_ctl = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
185
	struct iwl_tx_cmd *tx_cmd =
186
		(void *)txq->entries[txq->write_ptr].cmd->payload;
187
	u8 sta_id = tx_cmd->sta_id;
188

189 190
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

191
	sec_ctl = tx_cmd->sec_ctl;
192 193 194

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
195
		len += IEEE80211_CCMP_MIC_LEN;
196 197
		break;
	case TX_CMD_SEC_TKIP:
198
		len += IEEE80211_TKIP_ICV_LEN;
199 200
		break;
	case TX_CMD_SEC_WEP:
201
		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
202 203
		break;
	}
204 205 206
	if (trans_pcie->bc_table_dword)
		len = DIV_ROUND_UP(len, 4);

207 208 209
	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
		return;

210
	bc_ent = cpu_to_le16(len | (sta_id << 12));
211 212 213 214 215 216 217 218

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

219 220 221 222 223 224
static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
					    struct iwl_txq *txq)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
225 226
	int txq_id = txq->id;
	int read_ptr = txq->read_ptr;
227 228 229
	u8 sta_id = 0;
	__le16 bc_ent;
	struct iwl_tx_cmd *tx_cmd =
230
		(void *)txq->entries[read_ptr].cmd->payload;
231 232 233 234 235 236 237

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

	if (txq_id != trans_pcie->cmd_queue)
		sta_id = tx_cmd->sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
238

239 240 241 242 243 244 245
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

246 247
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
248
 */
249 250
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
251
{
252
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253
	u32 reg = 0;
254
	int txq_id = txq->id;
255

256
	lockdep_assert_held(&txq->lock);
257

258 259 260 261 262 263 264 265 266
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
	if (!trans->cfg->base_params->shadow_reg_enable &&
	    txq_id != trans_pcie->cmd_queue &&
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
267
		/*
268 269 270
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
271
		 */
272 273 274 275 276 277
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
278
				    BIT(trans->cfg->csr->flag_mac_access_req));
279
			txq->need_update = true;
280 281
			return;
		}
W
Wey-Yi Guy 已提交
282
	}
283 284 285 286 287

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
288
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
289 290
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
291
			    txq->write_ptr | (txq_id << 8));
292
}
293

294 295 296 297 298 299
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
300
		struct iwl_txq *txq = trans_pcie->txq[i];
301

302 303 304
		if (!test_bit(i, trans_pcie->queue_used))
			continue;

305
		spin_lock_bh(&txq->lock);
306
		if (txq->need_update) {
307
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
308
			txq->need_update = false;
309
		}
310
		spin_unlock_bh(&txq->lock);
311
	}
312 313
}

314
static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
315
						  void *_tfd, u8 idx)
316 317 318
{

	if (trans->cfg->use_tfh) {
319 320
		struct iwl_tfh_tfd *tfd = _tfd;
		struct iwl_tfh_tb *tb = &tfd->tbs[idx];
321 322

		return (dma_addr_t)(le64_to_cpu(tb->addr));
323 324 325 326 327
	} else {
		struct iwl_tfd *tfd = _tfd;
		struct iwl_tfd_tb *tb = &tfd->tbs[idx];
		dma_addr_t addr = get_unaligned_le32(&tb->lo);
		dma_addr_t hi_len;
328

329 330
		if (sizeof(dma_addr_t) <= sizeof(u32))
			return addr;
J
Johannes Berg 已提交
331

332
		hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
J
Johannes Berg 已提交
333

334 335 336 337 338 339 340
		/*
		 * shift by 16 twice to avoid warnings on 32-bit
		 * (where this code never runs anyway due to the
		 * if statement above)
		 */
		return addr | ((hi_len << 16) << 16);
	}
J
Johannes Berg 已提交
341 342
}

343 344
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
345
{
346 347
	struct iwl_tfd *tfd_fh = (void *)tfd;
	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
348

349
	u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
350

351 352
	put_unaligned_le32(addr, &tb->lo);
	hi_n_len |= iwl_get_dma_hi_addr(addr);
J
Johannes Berg 已提交
353

354
	tb->hi_n_len = cpu_to_le16(hi_n_len);
355

356
	tfd_fh->num_tbs = idx + 1;
J
Johannes Berg 已提交
357 358
}

359
static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
J
Johannes Berg 已提交
360
{
361
	if (trans->cfg->use_tfh) {
362
		struct iwl_tfh_tfd *tfd = _tfd;
363

364 365 366
		return le16_to_cpu(tfd->num_tbs) & 0x1f;
	} else {
		struct iwl_tfd *tfd = _tfd;
367

368 369
		return tfd->num_tbs & 0x1f;
	}
J
Johannes Berg 已提交
370 371
}

372
static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
373
			       struct iwl_cmd_meta *meta,
374
			       struct iwl_txq *txq, int index)
J
Johannes Berg 已提交
375
{
376 377
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i, num_tbs;
378
	void *tfd = iwl_pcie_get_tfd(trans, txq, index);
J
Johannes Berg 已提交
379 380

	/* Sanity check on number of chunks */
381
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
J
Johannes Berg 已提交
382

383
	if (num_tbs > trans_pcie->max_tbs) {
384
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
385 386 387 388
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

389
	/* first TB is never freed - it's the bidirectional DMA data */
J
Johannes Berg 已提交
390

J
Johannes Berg 已提交
391
	for (i = 1; i < num_tbs; i++) {
392
		if (meta->tbs & BIT(i))
J
Johannes Berg 已提交
393
			dma_unmap_page(trans->dev,
394 395
				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
J
Johannes Berg 已提交
396 397 398
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(trans->dev,
399 400 401 402
					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
								  i),
					 iwl_pcie_tfd_tb_get_len(trans, tfd,
								 i),
J
Johannes Berg 已提交
403 404
					 DMA_TO_DEVICE);
	}
405

406 407
	meta->tbs = 0;

408 409 410 411 412 413 414 415 416 417
	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	}

418 419
}

420 421
/*
 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
422
 * @trans - transport private data
423
 * @txq - tx queue
424
 * @dma_dir - the direction of the DMA mapping
425 426 427 428
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
429
void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
430
{
431 432 433
	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
	 * idx is bounded by n_window
	 */
434
	int rd_ptr = txq->read_ptr;
435
	int idx = iwl_pcie_get_cmd_index(txq, rd_ptr);
436

437 438
	lockdep_assert_held(&txq->lock);

439 440 441
	/* We have only q->n_window txq->entries, but we use
	 * TFD_QUEUE_SIZE_MAX tfds
	 */
442
	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
J
Johannes Berg 已提交
443 444

	/* free SKB */
445
	if (txq->entries) {
J
Johannes Berg 已提交
446 447
		struct sk_buff *skb;

448
		skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
449

450 451 452 453
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
454
		if (skb) {
455
			iwl_op_mode_free_skb(trans->op_mode, skb);
456
			txq->entries[idx].skb = NULL;
J
Johannes Berg 已提交
457 458 459 460
		}
	}
}

461
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
462
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
463
{
464
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
465
	void *tfd;
J
Johannes Berg 已提交
466 467
	u32 num_tbs;

468
	tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
J
Johannes Berg 已提交
469

470
	if (reset)
471
		memset(tfd, 0, trans_pcie->tfd_size);
472

473
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
474

475
	/* Each TFD can point to a maximum max_tbs Tx buffers */
476
	if (num_tbs >= trans_pcie->max_tbs) {
477
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
478
			trans_pcie->max_tbs);
479 480 481
		return -EINVAL;
	}

482 483
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
484 485
		return -EINVAL;

486
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
487

J
Johannes Berg 已提交
488
	return num_tbs;
489 490
}

491
int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
492
		       int slots_num, bool cmd_queue)
493 494
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
495 496
	size_t tfd_sz = trans_pcie->tfd_size *
		trans->cfg->base_params->max_tfd_queue_size;
497
	size_t tb0_buf_sz;
498 499 500 501 502
	int i;

	if (WARN_ON(txq->entries || txq->tfds))
		return -EINVAL;

503 504 505
	if (trans->cfg->use_tfh)
		tfd_sz = trans_pcie->tfd_size * slots_num;

506
	timer_setup(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, 0);
507 508
	txq->trans_pcie = trans_pcie;

509
	txq->n_window = slots_num;
510 511 512 513 514 515 516 517

	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_txq_entry),
			       GFP_KERNEL);

	if (!txq->entries)
		goto error;

518
	if (cmd_queue)
519 520 521 522 523 524 525 526 527 528 529
		for (i = 0; i < slots_num; i++) {
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
				goto error;
		}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
530
				       &txq->dma_addr, GFP_KERNEL);
531
	if (!txq->tfds)
532
		goto error;
533

534
	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
535

536
	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
537

538 539
	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
					      &txq->first_tb_dma,
540
					      GFP_KERNEL);
541
	if (!txq->first_tb_bufs)
542 543
		goto err_free_tfds;

544
	return 0;
545
err_free_tfds:
546
	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
547
error:
548
	if (txq->entries && cmd_queue)
549 550 551 552 553 554 555 556 557
		for (i = 0; i < slots_num; i++)
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;

	return -ENOMEM;

}

558
int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
559
		      int slots_num, bool cmd_queue)
560 561
{
	int ret;
562
	u32 tfd_queue_max_size = trans->cfg->base_params->max_tfd_queue_size;
563

564
	txq->need_update = false;
565

566
	/* max_tfd_queue_size must be power-of-two size, otherwise
567
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
568 569 570 571
	if (WARN_ONCE(tfd_queue_max_size & (tfd_queue_max_size - 1),
		      "Max tfd queue size must be a power of two, but is %d",
		      tfd_queue_max_size))
		return -EINVAL;
572 573

	/* Initialize queue's high/low-water marks, and head/tail indexes */
574
	ret = iwl_queue_init(txq, slots_num);
575 576 577 578
	if (ret)
		return ret;

	spin_lock_init(&txq->lock);
579

580
	if (cmd_queue) {
581 582 583 584 585
		static struct lock_class_key iwl_pcie_cmd_queue_lock_class;

		lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
	}

586
	__skb_queue_head_init(&txq->overflow_q);
587 588 589 590

	return 0;
}

591 592
void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
			    struct sk_buff *skb)
593
{
594
	struct page **page_ptr;
595

596
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
597

598 599 600
	if (*page_ptr) {
		__free_page(*page_ptr);
		*page_ptr = NULL;
601 602 603
	}
}

604 605 606 607 608 609 610 611 612
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->reg_lock);

	if (trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = false;
		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
613
		iwl_trans_unref(trans);
614 615 616 617 618 619 620 621 622
	}

	if (!trans->cfg->base_params->apmg_wake_up_wa)
		return;
	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
		return;

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
623
				   BIT(trans->cfg->csr->flag_mac_access_req));
624 625
}

626 627 628 629 630 631
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
632
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
633 634

	spin_lock_bh(&txq->lock);
635
	while (txq->write_ptr != txq->read_ptr) {
636
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
637
				   txq_id, txq->read_ptr);
638 639

		if (txq_id != trans_pcie->cmd_queue) {
640
			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
641 642 643 644

			if (WARN_ON_ONCE(!skb))
				continue;

645
			iwl_pcie_free_tso_page(trans_pcie, skb);
646
		}
647
		iwl_pcie_txq_free_tfd(trans, txq);
648
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
649

650
		if (txq->read_ptr == txq->write_ptr) {
651 652 653 654 655
			unsigned long flags;

			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
			if (txq_id != trans_pcie->cmd_queue) {
				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
656
					      txq->id);
657
				iwl_trans_unref(trans);
658 659 660 661 662
			} else {
				iwl_pcie_clear_cmd_in_flight(trans);
			}
			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		}
663
	}
664 665 666 667 668 669 670

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

671
	spin_unlock_bh(&txq->lock);
672 673 674

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
675 676 677 678 679 680 681 682 683 684 685 686 687
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
688
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
689 690 691 692 693 694 695 696 697 698
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
	if (txq_id == trans_pcie->cmd_queue)
699
		for (i = 0; i < txq->n_window; i++) {
700 701
			kzfree(txq->entries[i].cmd);
			kzfree(txq->entries[i].free_buf);
702 703 704
		}

	/* De-alloc circular buffer of TFDs */
705 706
	if (txq->tfds) {
		dma_free_coherent(dev,
707 708
				  trans_pcie->tfd_size *
				  trans->cfg->base_params->max_tfd_queue_size,
709 710
				  txq->tfds, txq->dma_addr);
		txq->dma_addr = 0;
711
		txq->tfds = NULL;
712 713

		dma_free_coherent(dev,
714
				  sizeof(*txq->first_tb_bufs) * txq->n_window,
715
				  txq->first_tb_bufs, txq->first_tb_dma);
716 717 718 719 720 721 722 723 724 725 726 727 728 729
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
730
	int nq = trans->cfg->base_params->num_of_queues;
731 732
	int chan;
	u32 reg_val;
733 734
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
735 736 737 738 739 740 741 742 743 744 745

	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

746 747 748 749
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
750 751 752 753 754 755 756

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
		       trans_pcie->scd_bc_tbls.dma >> 10);

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
757 758
	if (trans->cfg->base_params->scd_chain_ext_wa)
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
759 760

	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
761 762
				trans_pcie->cmd_fifo,
				trans_pcie->cmd_q_wdg_timeout);
763 764

	/* Activate all Tx DMA/FIFO channels */
765
	iwl_scd_activate_fifos(trans);
766 767 768 769 770 771 772 773 774 775 776 777 778

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
779
	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
780 781
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
782 783
}

784 785 786 787 788
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

789 790 791 792 793 794 795
	/*
	 * we should never get here in gen2 trans mode return early to avoid
	 * having invalid accesses
	 */
	if (WARN_ON_ONCE(trans->cfg->gen2))
		return;

796 797
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
798
		struct iwl_txq *txq = trans_pcie->txq[txq_id];
799 800 801
		if (trans->cfg->use_tfh)
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
802
					   txq->dma_addr);
803 804 805
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
806
					   txq->dma_addr >> 8);
807
		iwl_pcie_txq_unmap(trans, txq_id);
808 809
		txq->read_ptr = 0;
		txq->write_ptr = 0;
810 811 812 813 814 815
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

816 817 818 819 820 821
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
822 823
}

824 825 826 827 828 829 830 831 832
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ch, ret;
	u32 mask = 0;

	spin_lock(&trans_pcie->irq_lock);

833
	if (!iwl_trans_grab_nic_access(trans, &flags))
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

	iwl_trans_release_nic_access(trans, &flags);

out:
	spin_unlock(&trans_pcie->irq_lock);
}

855 856 857 858 859 860
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
861
	int txq_id;
862 863

	/* Turn off all Tx DMA fifos */
864
	iwl_scd_deactivate_fifos(trans);
865

866 867
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
868

869 870 871 872 873 874 875 876 877
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	/* This can happen: start_hw, stop_device */
878
	if (!trans_pcie->txq_memory)
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
		return 0;

	/* Unmap DMA from host system and free skb's */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

899 900
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

901
	/* Tx queues */
902
	if (trans_pcie->txq_memory) {
903
		for (txq_id = 0;
904 905
		     txq_id < trans->cfg->base_params->num_of_queues;
		     txq_id++) {
906
			iwl_pcie_txq_free(trans, txq_id);
907 908
			trans_pcie->txq[txq_id] = NULL;
		}
909 910
	}

911 912
	kfree(trans_pcie->txq_memory);
	trans_pcie->txq_memory = NULL;
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
928
	u16 bc_tbls_size = trans->cfg->base_params->num_of_queues;
929

930 931 932
	bc_tbls_size *= (trans->cfg->device_family >= IWL_DEVICE_FAMILY_22560) ?
		sizeof(struct iwl_gen3_bc_tbl) :
		sizeof(struct iwlagn_scd_bc_tbl);
933 934 935

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
936
	if (WARN_ON(trans_pcie->txq_memory)) {
937 938 939 940 941
		ret = -EINVAL;
		goto error;
	}

	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
942
				     bc_tbls_size);
943 944 945 946 947 948 949 950 951 952 953 954
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

955 956 957
	trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
					 sizeof(struct iwl_txq), GFP_KERNEL);
	if (!trans_pcie->txq_memory) {
958
		IWL_ERR(trans, "Not enough memory for txq\n");
959
		ret = -ENOMEM;
960 961 962 963 964 965
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
966 967
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

968
		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
969 970
		trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
		ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
971
					 slots_num, cmd_queue);
972 973 974 975
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
976
		trans_pcie->txq[txq_id]->id = txq_id;
977 978 979 980 981 982 983 984 985
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
986

987 988 989 990 991 992 993
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

994
	if (!trans_pcie->txq_memory) {
995 996 997 998 999 1000
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

1001
	spin_lock(&trans_pcie->irq_lock);
1002 1003

	/* Turn off all Tx DMA fifos */
1004
	iwl_scd_deactivate_fifos(trans);
1005 1006 1007 1008 1009

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

1010
	spin_unlock(&trans_pcie->irq_lock);
1011 1012 1013 1014

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
1015 1016
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

1017
		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
1018
		ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
1019
					slots_num, cmd_queue);
1020 1021 1022 1023 1024
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}

1025 1026 1027 1028 1029 1030 1031
		/*
		 * Tell nic where to find circular buffer of TFDs for a
		 * given Tx queue, and enable the DMA channel used for that
		 * queue.
		 * Circular buffer (TFD queue in DRAM) physical base address
		 */
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
1032
				   trans_pcie->txq[txq_id]->dma_addr >> 8);
1033
	}
1034

1035
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1036 1037 1038 1039
	if (trans->cfg->base_params->num_of_queues > 20)
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

1040 1041 1042 1043 1044 1045 1046 1047
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

1048
static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1049
{
1050 1051
	lockdep_assert_held(&txq->lock);

1052
	if (!txq->wd_timeout)
1053 1054
		return;

1055 1056 1057 1058 1059 1060 1061
	/*
	 * station is asleep and we send data - that must
	 * be uAPSD or PS-Poll. Don't rearm the timer.
	 */
	if (txq->frozen)
		return;

1062 1063 1064 1065
	/*
	 * if empty delete timer, otherwise move timer forward
	 * since we're making progress on this queue
	 */
1066
	if (txq->read_ptr == txq->write_ptr)
1067 1068
		del_timer(&txq->stuck_timer);
	else
1069
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1070 1071 1072
}

/* Frees buffers until index _not_ inclusive */
1073 1074
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs)
1075 1076
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1077
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1078 1079
	int tfd_num = iwl_pcie_get_cmd_index(txq, ssn);
	int read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
1080 1081 1082 1083
	int last_to_free;

	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1084
		return;
J
Johannes Berg 已提交
1085

1086
	spin_lock_bh(&txq->lock);
1087

1088
	if (!test_bit(txq_id, trans_pcie->queue_used)) {
1089 1090 1091 1092 1093
		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
				    txq_id, ssn);
		goto out;
	}

1094
	if (read_ptr == tfd_num)
1095 1096 1097
		goto out;

	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1098
			   txq_id, txq->read_ptr, tfd_num, ssn);
J
Johannes Berg 已提交
1099

1100 1101
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
1102
	last_to_free = iwl_queue_dec_wrap(trans, tfd_num);
1103

1104
	if (!iwl_queue_used(txq, last_to_free)) {
1105 1106
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1107 1108
			__func__, txq_id, last_to_free,
			trans->cfg->base_params->max_tfd_queue_size,
1109
			txq->write_ptr, txq->read_ptr);
1110
		goto out;
J
Johannes Berg 已提交
1111 1112
	}

1113
	if (WARN_ON(!skb_queue_empty(skbs)))
1114
		goto out;
J
Johannes Berg 已提交
1115

1116
	for (;
1117 1118 1119 1120
	     read_ptr != tfd_num;
	     txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr),
	     read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr)) {
		struct sk_buff *skb = txq->entries[read_ptr].skb;
J
Johannes Berg 已提交
1121

1122
		if (WARN_ON_ONCE(!skb))
1123
			continue;
J
Johannes Berg 已提交
1124

1125
		iwl_pcie_free_tso_page(trans_pcie, skb);
1126 1127

		__skb_queue_tail(skbs, skb);
J
Johannes Berg 已提交
1128

1129
		txq->entries[read_ptr].skb = NULL;
1130

1131 1132
		if (!trans->cfg->use_tfh)
			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1133

1134
		iwl_pcie_txq_free_tfd(trans, txq);
1135
	}
1136

1137
	iwl_pcie_txq_progress(txq);
1138

1139
	if (iwl_queue_space(trans, txq) > txq->low_mark &&
1140
	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1141
		struct sk_buff_head overflow_skbs;
1142

1143 1144
		__skb_queue_head_init(&overflow_skbs);
		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154

		/*
		 * This is tricky: we are in reclaim path which is non
		 * re-entrant, so noone will try to take the access the
		 * txq data from that path. We stopped tx, so we can't
		 * have tx as well. Bottom line, we can unlock and re-lock
		 * later.
		 */
		spin_unlock_bh(&txq->lock);

1155 1156
		while (!skb_queue_empty(&overflow_skbs)) {
			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1157 1158 1159 1160
			struct iwl_device_cmd *dev_cmd_ptr;

			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
						 trans_pcie->dev_cmd_offs);
1161 1162 1163 1164 1165 1166

			/*
			 * Note that we can very well be overflowing again.
			 * In that case, iwl_queue_space will be small again
			 * and we won't wake mac80211's queue.
			 */
1167
			iwl_trans_tx(trans, skb, dev_cmd_ptr, txq_id);
1168 1169 1170
		}
		spin_lock_bh(&txq->lock);

1171
		if (iwl_queue_space(trans, txq) > txq->low_mark)
1172 1173
			iwl_wake_queue(trans, txq);
	}
1174

1175 1176
	if (txq->read_ptr == txq->write_ptr) {
		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
1177
		iwl_trans_unref(trans);
1178 1179
	}

1180
out:
1181
	spin_unlock_bh(&txq->lock);
1182 1183
}

1184 1185
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
1186 1187
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1188
	const struct iwl_cfg *cfg = trans->cfg;
1189 1190 1191 1192
	int ret;

	lockdep_assert_held(&trans_pcie->reg_lock);

1193 1194 1195 1196
	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
	    !trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = true;
		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1197
		iwl_trans_ref(trans);
1198 1199
	}

1200 1201 1202 1203 1204 1205
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
	 * apmg_wake_up_wa set.
	 */
1206
	if (cfg->base_params->apmg_wake_up_wa &&
1207
	    !trans_pcie->cmd_hold_nic_awake) {
1208
		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1209
					 BIT(cfg->csr->flag_mac_access_req));
1210 1211

		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1212 1213
				   BIT(cfg->csr->flag_val_mac_access_en),
				   (BIT(cfg->csr->flag_mac_clock_ready) |
1214 1215 1216 1217
				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
				   15000);
		if (ret < 0) {
			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1218
					BIT(cfg->csr->flag_mac_access_req));
1219 1220 1221
			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
			return -EIO;
		}
1222
		trans_pcie->cmd_hold_nic_awake = true;
1223 1224 1225 1226 1227
	}

	return 0;
}

1228 1229 1230 1231 1232 1233 1234 1235
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1236
{
1237
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1238
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1239
	unsigned long flags;
1240
	int nfreed = 0;
1241
	u16 r;
1242

1243
	lockdep_assert_held(&txq->lock);
1244

1245 1246 1247
	idx = iwl_pcie_get_cmd_index(txq, idx);
	r = iwl_pcie_get_cmd_index(txq, txq->read_ptr);

1248 1249
	if (idx >= trans->cfg->base_params->max_tfd_queue_size ||
	    (!iwl_queue_used(txq, idx))) {
1250 1251
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1252 1253
			__func__, txq_id, idx,
			trans->cfg->base_params->max_tfd_queue_size,
1254
			txq->write_ptr, txq->read_ptr);
1255 1256
		return;
	}
1257

1258 1259 1260
	for (idx = iwl_queue_inc_wrap(trans, idx); r != idx;
	     r = iwl_queue_inc_wrap(trans, r)) {
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
1261

1262 1263
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1264
				idx, txq->write_ptr, r);
L
Liad Kaufman 已提交
1265
			iwl_force_nmi(trans);
1266 1267 1268
		}
	}

1269
	if (txq->read_ptr == txq->write_ptr) {
1270
		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1271
		iwl_pcie_clear_cmd_in_flight(trans);
1272 1273 1274
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
	}

1275
	iwl_pcie_txq_progress(txq);
1276 1277
}

1278
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1279
				 u16 txq_id)
1280
{
1281
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1282 1283 1284 1285 1286 1287
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

1288
	tbl_dw_addr = trans_pcie->scd_base_addr +
1289 1290
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

1291
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1292 1293 1294 1295 1296 1297

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

1298
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1299 1300 1301 1302

	return 0;
}

1303 1304 1305 1306
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

1307
bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1308 1309
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
1310
{
1311
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1312
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1313
	int fifo = -1;
1314
	bool scd_bug = false;
1315

1316 1317
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1318

1319 1320
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

1321 1322
	if (cfg) {
		fifo = cfg->fifo;
1323

1324
		/* Disable the scheduler prior configuring the cmd queue */
1325 1326
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1327 1328
			iwl_scd_enable_set_active(trans, 0);

1329 1330
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
1331

1332 1333 1334
		/* Set this queue as a chain-building queue unless it is CMD */
		if (txq_id != trans_pcie->cmd_queue)
			iwl_scd_txq_set_chain(trans, txq_id);
1335

1336
		if (cfg->aggregate) {
1337
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1338

1339 1340
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1341

1342 1343
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
1344
			txq->ampdu = true;
1345 1346 1347 1348 1349 1350 1351 1352
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

1353
			ssn = txq->read_ptr;
1354
		}
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
	} else {
		/*
		 * If we need to move the SCD write pointer by steps of
		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
		 * the op_mode know by returning true later.
		 * Do this only in case cfg is NULL since this trick can
		 * be done only if we have DQA enabled which is true for mvm
		 * only. And mvm never sets a cfg pointer.
		 * This is really ugly, but this is the easiest way out for
		 * this sad hardware issue.
		 * This bug has been fixed on devices 9000 and up.
		 */
		scd_bug = !trans->cfg->mq_rx_supported &&
			!((ssn - txq->write_ptr) & 0x3f) &&
			(ssn != txq->write_ptr);
		if (scd_bug)
			ssn++;
1372
	}
1373 1374 1375

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1376 1377
	txq->read_ptr = (ssn & 0xff);
	txq->write_ptr = (ssn & 0xff);
1378 1379
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
1380

1381 1382
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
1383

1384 1385 1386 1387 1388 1389 1390
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
1391
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1392 1393
			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
1394 1395 1396 1397 1398 1399 1400

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
1401 1402

		/* enable the scheduler for this queue (only) */
1403 1404
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1405
			iwl_scd_enable_set_active(trans, BIT(txq_id));
1406 1407 1408 1409 1410 1411 1412 1413

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
1414
	}
1415 1416

	return scd_bug;
1417 1418
}

1419 1420 1421 1422
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1423
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1424 1425 1426 1427

	txq->ampdu = !shared_mode;
}

1428 1429
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
1430
{
1431
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1432 1433 1434
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
1435

1436 1437
	trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
	trans_pcie->txq[txq_id]->frozen = false;
1438

1439 1440 1441 1442 1443 1444
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
1445
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1446 1447
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
1448
		return;
1449 1450
	}

1451 1452
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
1453

1454 1455 1456
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
1457

1458
	iwl_pcie_txq_unmap(trans, txq_id);
1459
	trans_pcie->txq[txq_id]->ampdu = false;
1460

1461
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1462 1463
}

1464 1465
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

1466
/*
1467
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1468
 * @priv: device private data point
1469
 * @cmd: a pointer to the ucode command structure
1470
 *
1471 1472
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
1473 1474
 * command queue.
 */
1475 1476
static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
				 struct iwl_host_cmd *cmd)
1477
{
1478
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1479
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
J
Johannes Berg 已提交
1480 1481
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
1482
	unsigned long flags;
1483
	void *dup_buf = NULL;
1484
	dma_addr_t phys_addr;
1485
	int idx;
1486
	u16 copy_size, cmd_size, tb0_size;
1487
	bool had_nocopy = false;
1488
	u8 group_id = iwl_cmd_groupid(cmd->id);
1489
	int i, ret;
1490
	u32 cmd_pos;
1491 1492
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1493

1494
	if (WARN(!trans->wide_cmd_header &&
1495
		 group_id > IWL_ALWAYS_LONG_GROUP,
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
1506 1507

	/* need one for the header if the first is NOCOPY */
1508
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1509

1510
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1511 1512 1513
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

1514 1515
		if (!cmd->len[i])
			continue;
1516

1517 1518 1519
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
1520 1521 1522 1523 1524 1525 1526 1527

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

1528 1529
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

1547
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1548 1549 1550
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
1551 1552
		} else {
			/* NOCOPY must not be followed by normal! */
1553 1554 1555 1556
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
1557
			copy_size += cmdlen[i];
1558 1559 1560
		}
		cmd_size += cmd->len[i];
	}
1561

1562 1563
	/*
	 * If any of the command structures end up being larger than
1564 1565 1566
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
1567
	 */
1568 1569
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
1570 1571
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
1572 1573 1574
		idx = -EINVAL;
		goto free_dup_buf;
	}
1575

1576
	spin_lock_bh(&txq->lock);
1577

1578
	if (iwl_queue_space(trans, txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1579
		spin_unlock_bh(&txq->lock);
1580

1581
		IWL_ERR(trans, "No space in command queue\n");
1582
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1583 1584
		idx = -ENOSPC;
		goto free_dup_buf;
1585 1586
	}

1587
	idx = iwl_pcie_get_cmd_index(txq, txq->write_ptr);
1588 1589
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1590

1591
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1592 1593
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1594

1595
	/* set up the header */
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1606
						 INDEX_TO_SEQ(txq->write_ptr));
1607 1608 1609 1610 1611 1612 1613

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1614
						 INDEX_TO_SEQ(txq->write_ptr));
1615 1616 1617 1618 1619
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1620 1621

	/* and copy the data that needs to be copied */
1622
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1623
		int copy;
1624

1625
		if (!cmd->len[i])
1626
			continue;
1627 1628 1629

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1630
					   IWL_HCMD_DFL_DUP))) {
1631 1632 1633 1634 1635
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1636 1637 1638 1639
			continue;
		}

		/*
1640 1641
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1642 1643 1644 1645 1646 1647 1648 1649
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1650 1651
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1652 1653 1654 1655

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1656
		}
1657 1658
	}

J
Johannes Berg 已提交
1659
	IWL_DEBUG_HC(trans,
1660
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1661
		     iwl_get_cmd_string(trans, cmd->id),
1662 1663
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1664
		     cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
1665

1666 1667 1668
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1669
	iwl_pcie_txq_build_tfd(trans, txq,
1670 1671
			       iwl_pcie_get_first_tb_dma(txq, idx),
			       tb0_size, true);
1672 1673

	/* map first command fragment, if any remains */
1674
	if (copy_size > tb0_size) {
1675
		phys_addr = dma_map_single(trans->dev,
1676 1677
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1678 1679
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1680 1681
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1682 1683 1684
			idx = -ENOMEM;
			goto out;
		}
1685

1686
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1687
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1688 1689
	}

1690
	/* map the remaining (adjusted) nocopy/dup fragments */
1691
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1692
		const void *data = cmddata[i];
1693

1694
		if (!cmdlen[i])
1695
			continue;
1696 1697
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1698
			continue;
1699 1700 1701
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
		phys_addr = dma_map_single(trans->dev, (void *)data,
1702
					   cmdlen[i], DMA_TO_DEVICE);
1703
		if (dma_mapping_error(trans->dev, phys_addr)) {
1704 1705
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1706 1707 1708 1709
			idx = -ENOMEM;
			goto out;
		}

1710
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1711
	}
R
Reinette Chatre 已提交
1712

1713
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1714
	out_meta->flags = cmd->flags;
1715
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1716
		kzfree(txq->entries[idx].free_buf);
1717
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1718

1719
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1720

1721
	/* start timer if queue currently empty */
1722
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1723
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1724

1725
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1726
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1727 1728 1729 1730
	if (ret < 0) {
		idx = ret;
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		goto out;
1731 1732
	}

1733
	/* Increment and update queue's write index */
1734
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
1735
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1736

1737 1738
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);

J
Johannes Berg 已提交
1739
 out:
1740
	spin_unlock_bh(&txq->lock);
1741 1742 1743
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1744
	return idx;
1745 1746
}

1747 1748
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1749 1750
 * @rxb: Rx buffer to reclaim
 */
1751
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1752
			    struct iwl_rx_cmd_buffer *rxb)
1753
{
Z
Zhu Yi 已提交
1754
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1755
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1756
	u8 group_id;
1757
	u32 cmd_id;
1758 1759 1760
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1761 1762
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1763
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1764
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1765 1766 1767 1768

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1769
	if (WARN(txq_id != trans_pcie->cmd_queue,
1770
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1771 1772
		 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
		 txq->write_ptr)) {
1773
		iwl_print_hex_error(trans, pkt, 32);
1774
		return;
1775
	}
1776

1777
	spin_lock_bh(&txq->lock);
1778

1779
	cmd_index = iwl_pcie_get_cmd_index(txq, index);
1780 1781
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1782
	group_id = cmd->hdr.group_id;
1783
	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1784

1785
	iwl_pcie_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1786

1787
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1788
	if (meta->flags & CMD_WANT_SKB) {
1789
		struct page *p = rxb_steal_page(rxb);
1790 1791 1792

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1793
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1794
	}
1795

1796 1797 1798
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1799
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1800

J
Johannes Berg 已提交
1801
	if (!(meta->flags & CMD_ASYNC)) {
1802
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1803 1804
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1805
				 iwl_get_cmd_string(trans, cmd_id));
1806
		}
1807
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1808
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1809
			       iwl_get_cmd_string(trans, cmd_id));
1810
		wake_up(&trans_pcie->wait_command_queue);
1811
	}
1812

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		set_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

	if (meta->flags & CMD_WAKE_UP_TRANS) {
		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		clear_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

Z
Zhu Yi 已提交
1827
	meta->flags = 0;
1828

1829
	spin_unlock_bh(&txq->lock);
1830
}
1831

1832
#define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1833

1834 1835
static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
				    struct iwl_host_cmd *cmd)
1836 1837 1838 1839 1840 1841 1842
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

1843
	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1844
	if (ret < 0) {
1845
		IWL_ERR(trans,
1846
			"Error sending %s: enqueue_hcmd failed: %d\n",
1847
			iwl_get_cmd_string(trans, cmd->id), ret);
1848 1849 1850 1851 1852
		return ret;
	}
	return 0;
}

1853 1854
static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
				   struct iwl_host_cmd *cmd)
1855
{
1856
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1857
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1858 1859 1860
	int cmd_idx;
	int ret;

1861
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1862
		       iwl_get_cmd_string(trans, cmd->id));
1863

1864 1865
	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
				  &trans->status),
1866
		 "Command %s: a command is already active!\n",
1867
		 iwl_get_cmd_string(trans, cmd->id)))
1868 1869
		return -EIO;

1870
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1871
		       iwl_get_cmd_string(trans, cmd->id));
1872

1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
		ret = wait_event_timeout(trans_pcie->d0i3_waitq,
				 pm_runtime_active(&trans_pcie->pci_dev->dev),
				 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
		if (!ret) {
			IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
			return -ETIMEDOUT;
		}
	}

1883
	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1884 1885
	if (cmd_idx < 0) {
		ret = cmd_idx;
1886
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1887
		IWL_ERR(trans,
1888
			"Error sending %s: enqueue_hcmd failed: %d\n",
1889
			iwl_get_cmd_string(trans, cmd->id), ret);
1890 1891 1892
		return ret;
	}

1893 1894 1895 1896
	ret = wait_event_timeout(trans_pcie->wait_command_queue,
				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
					   &trans->status),
				 HOST_COMPLETE_TIMEOUT);
1897
	if (!ret) {
1898
		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1899
			iwl_get_cmd_string(trans, cmd->id),
1900
			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1901

1902
		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1903
			txq->read_ptr, txq->write_ptr);
1904

1905
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1906
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1907
			       iwl_get_cmd_string(trans, cmd->id));
1908
		ret = -ETIMEDOUT;
1909

L
Liad Kaufman 已提交
1910
		iwl_force_nmi(trans);
1911
		iwl_trans_fw_error(trans);
1912

1913
		goto cancel;
1914 1915
	}

1916
	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1917
		iwl_trans_dump_regs(trans);
1918
		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1919
			iwl_get_cmd_string(trans, cmd->id));
1920
		dump_stack();
1921 1922 1923 1924
		ret = -EIO;
		goto cancel;
	}

1925
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1926
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1927 1928 1929 1930 1931
		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
		ret = -ERFKILL;
		goto cancel;
	}

1932
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1933
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1934
			iwl_get_cmd_string(trans, cmd->id));
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1949
		txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
1950
	}
1951

1952 1953 1954
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
1955 1956 1957 1958 1959
	}

	return ret;
}

1960
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1961
{
1962
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1963
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1964 1965
		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
				  cmd->id);
1966
		return -ERFKILL;
1967
	}
1968

1969
	if (cmd->flags & CMD_ASYNC)
1970
		return iwl_pcie_send_hcmd_async(trans, cmd);
1971

1972
	/* We still can fail on RFKILL that can be asserted while we wait */
1973
	return iwl_pcie_send_hcmd_sync(trans, cmd);
1974 1975
}

1976 1977 1978 1979 1980
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
			     struct iwl_cmd_meta *out_meta,
			     struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
1981
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
	u16 tb2_len;
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
	tb2_len = skb_headlen(skb) - hdr_len;

	if (tb2_len > 0) {
		dma_addr_t tb2_phys = dma_map_single(trans->dev,
						     skb->data + hdr_len,
						     tb2_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1996 1997
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
			return -EINVAL;
		}
		iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

		if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
2016 2017
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
2018 2019 2020 2021 2022
			return -EINVAL;
		}
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);

2023
		out_meta->tbs |= BIT(tb_idx);
2024 2025 2026
	}

	trace_iwlwifi_dev_tx(trans->dev, skb,
2027
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2028
			     trans_pcie->tfd_size,
2029
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
2030
			     hdr_len);
2031
	trace_iwlwifi_dev_tx_data(trans->dev, skb, hdr_len);
2032 2033 2034
	return 0;
}

2035
#ifdef CONFIG_INET
S
Sara Sharon 已提交
2036
struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);

	if (!p->page)
		goto alloc;

	/* enough room on this page */
	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
		return p;

	/* We don't have enough room on this page, get a new one. */
	__free_page(p->page);

alloc:
	p->page = alloc_page(GFP_ATOMIC);
	if (!p->page)
		return NULL;
	p->pos = page_address(p->page);
	return p;
}

static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
					bool ipv6, unsigned int len)
{
	if (ipv6) {
		struct ipv6hdr *iphv6 = iph;

		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
					       len + tcph->doff * 4,
					       IPPROTO_TCP, 0);
	} else {
		struct iphdr *iphv4 = iph;

		ip_send_check(iphv4);
		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
						 len + tcph->doff * 4,
						 IPPROTO_TCP, 0);
	}
}

2078 2079 2080 2081
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2082
{
2083
	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
2084 2085 2086 2087 2088 2089 2090
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
2091
	struct page **page_ptr;
2092 2093 2094 2095 2096 2097 2098 2099 2100
	int ret;
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
2101
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2102
			     trans_pcie->tfd_size,
2103
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
	hdr_page = get_page_hdr(trans, hdr_room);
	if (!hdr_page)
		return -ENOMEM;

	get_page(hdr_page->page);
	start_hdr = hdr_page->pos;
2121 2122
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
	*page_ptr = hdr_page->page;
2123 2124 2125 2126 2127 2128 2129 2130 2131
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

2132 2133 2134 2135 2136 2137 2138
	/*
	 * Remove the length of all the headers that we don't actually
	 * have in the MPDU by themselves, but that we duplicate into
	 * all the different MSDUs inside the A-MSDU.
	 */
	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);

2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		struct sk_buff *csum_skb = NULL;
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
		struct tcphdr *tcph;
2149
		u8 *iph, *subf_hdrs_start = hdr_page->pos;
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
		iph = hdr_page->pos + 8;
		tcph = (void *)(iph + ip_hdrlen);

		/* For testing on current hardware only */
		if (trans_pcie->sw_csum_tx) {
			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
					     GFP_ATOMIC);
			if (!csum_skb) {
				ret = -ENOMEM;
				goto out_unmap;
			}

			iwl_compute_pseudo_hdr_csum(iph, tcph,
						    skb->protocol ==
							htons(ETH_P_IPV6),
						    data_left);

2188
			skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
2189
			skb_reset_transport_header(csum_skb);
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
			csum_skb->csum_start =
				(unsigned char *)tcp_hdr(csum_skb) -
						 csum_skb->head;
		}

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
			dev_kfree_skb(csum_skb);
			ret = -EINVAL;
			goto out_unmap;
		}
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
		trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
					       hdr_tb_len);
2209 2210
		/* add this subframe's headers' length to the tx_cmd */
		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			if (trans_pcie->sw_csum_tx)
2222
				skb_put_data(csum_skb, tso.data, size);
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
				dev_kfree_skb(csum_skb);
				ret = -EINVAL;
				goto out_unmap;
			}

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
			trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
						       size);

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}

		/* For testing on early hardware only */
		if (trans_pcie->sw_csum_tx) {
			__wsum csum;

			csum = skb_checksum(csum_skb,
					    skb_checksum_start_offset(csum_skb),
					    csum_skb->len -
					    skb_checksum_start_offset(csum_skb),
					    0);
			dev_kfree_skb(csum_skb);
			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
						hdr_tb_len, DMA_TO_DEVICE);
			tcph->check = csum_fold(csum);
			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
						   hdr_tb_len, DMA_TO_DEVICE);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;

out_unmap:
2265
	iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
	return ret;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

2281 2282
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id)
2283
{
2284
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
2285
	struct ieee80211_hdr *hdr;
2286 2287 2288
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
2289 2290
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
2291
	void *tfd;
2292
	u16 len, tb1_len;
2293
	bool wait_write_ptr;
J
Johannes Berg 已提交
2294 2295
	__le16 fc;
	u8 hdr_len;
2296
	u16 wifi_seq;
2297
	bool amsdu;
2298

2299
	txq = trans_pcie->txq[txq_id];
2300

2301 2302
	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
		      "TX on unused queue %d\n", txq_id))
2303
		return -EINVAL;
2304

2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
	if (unlikely(trans_pcie->sw_csum_tx &&
		     skb->ip_summed == CHECKSUM_PARTIAL)) {
		int offs = skb_checksum_start_offset(skb);
		int csum_offs = offs + skb->csum_offset;
		__wsum csum;

		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
			return -1;

		csum = skb_checksum(skb, offs, skb->len - offs, 0);
		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2316 2317

		skb->ip_summed = CHECKSUM_UNNECESSARY;
2318 2319
	}

J
Johannes Berg 已提交
2320
	if (skb_is_nonlinear(skb) &&
2321
	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
J
Johannes Berg 已提交
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

2332
	spin_lock(&txq->lock);
2333

2334
	if (iwl_queue_space(trans, txq) < txq->high_mark) {
2335 2336 2337
		iwl_stop_queue(trans, txq);

		/* don't put the packet on the ring, if there is no room */
2338
		if (unlikely(iwl_queue_space(trans, txq) < 3)) {
2339 2340 2341 2342
			struct iwl_device_cmd **dev_cmd_ptr;

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
					       trans_pcie->dev_cmd_offs);
2343

2344
			*dev_cmd_ptr = dev_cmd;
2345 2346 2347 2348 2349 2350 2351
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

2352 2353 2354 2355 2356
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
2357
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2358
	WARN_ONCE(txq->ampdu &&
2359
		  (wifi_seq & 0xff) != txq->write_ptr,
2360
		  "Q: %d WiFi Seq %d tfdNum %d",
2361
		  txq_id, wifi_seq, txq->write_ptr);
2362 2363

	/* Set up driver data for this TFD */
2364 2365
	txq->entries[txq->write_ptr].skb = skb;
	txq->entries[txq->write_ptr].cmd = dev_cmd;
2366 2367 2368

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2369
			    INDEX_TO_SEQ(txq->write_ptr)));
2370

2371
	tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
2372 2373 2374 2375 2376 2377
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

2378
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2379
	out_meta = &txq->entries[txq->write_ptr].meta;
J
Johannes Berg 已提交
2380
	out_meta->flags = 0;
2381

2382
	/*
2383 2384 2385 2386
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
2387
	 */
2388
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2389
	      hdr_len - IWL_FIRST_TB_SIZE;
2390 2391 2392 2393 2394 2395 2396 2397
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
	if (trans_pcie->sw_csum_tx || !amsdu) {
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
J
Johannes Berg 已提交
2398
			tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
2399 2400 2401
	} else {
		tb1_len = len;
	}
2402

2403 2404 2405 2406
	/*
	 * The first TB points to bi-directional DMA data, we'll
	 * memcpy the data into it later.
	 */
2407
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2408
			       IWL_FIRST_TB_SIZE, true);
2409

2410
	/* there must be data left over for TB1 or this code must be changed */
2411
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2412 2413

	/* map the data for TB1 */
2414
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2415 2416 2417
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
2418
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2419

2420 2421 2422 2423 2424 2425 2426
	/*
	 * If gso_size wasn't set, don't give the frame "amsdu treatment"
	 * (adding subframes, etc.).
	 * This can happen in some testing flows when the amsdu was already
	 * pre-built, and we just need to send the resulting skb.
	 */
	if (amsdu && skb_shinfo(skb)->gso_size) {
2427 2428 2429 2430 2431 2432
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
	} else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
				       out_meta, dev_cmd, tb1_len))) {
2433
		goto out_err;
2434
	}
J
Johannes Berg 已提交
2435

2436 2437 2438 2439
	/* building the A-MSDU might have changed this data, so memcpy it now */
	memcpy(&txq->first_tb_bufs[txq->write_ptr], &dev_cmd->hdr,
	       IWL_FIRST_TB_SIZE);

2440
	tfd = iwl_pcie_get_tfd(trans, txq, txq->write_ptr);
2441
	/* Set up entry for this TFD in Tx byte-count array */
2442 2443
	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2444

2445
	wait_write_ptr = ieee80211_has_morefrags(fc);
2446

2447
	/* start timer if queue currently empty */
2448
	if (txq->read_ptr == txq->write_ptr) {
2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
		if (txq->wd_timeout) {
			/*
			 * If the TXQ is active, then set the timer, if not,
			 * set the timer in remainder so that the timer will
			 * be armed with the right value when the station will
			 * wake up.
			 */
			if (!txq->frozen)
				mod_timer(&txq->stuck_timer,
					  jiffies + txq->wd_timeout);
			else
				txq->frozen_expiry_remainder = txq->wd_timeout;
		}
2462
		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
2463
		iwl_trans_ref(trans);
2464
	}
2465 2466

	/* Tell device the write index *just past* this latest filled TFD */
2467
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
2468 2469
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2470 2471 2472

	/*
	 * At this point the frame is "transmitted" successfully
2473
	 * and we will get a TX status notification eventually.
2474 2475 2476 2477 2478 2479
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
	spin_unlock(&txq->lock);
	return -1;
2480
}