tx.c 68.0 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
4 5
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
 * Copyright(c) 2016 Intel Deutschland GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
27
 *  Intel Linux Wireless <linuxwifi@intel.com>
28 29 30
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
31
#include <linux/etherdevice.h>
32
#include <linux/ieee80211.h>
33
#include <linux/slab.h>
34
#include <linux/sched.h>
35
#include <linux/pm_runtime.h>
36 37
#include <net/ip6_checksum.h>
#include <net/tso.h>
38

39 40 41
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
42
#include "iwl-io.h"
43
#include "iwl-scd.h"
44
#include "iwl-op-mode.h"
45
#include "internal.h"
46
/* FIXME: need to abstract out TX command (once we know what it looks like) */
47
#include "dvm/commands.h"
48

49 50 51
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
73

74 75
static int iwl_queue_space(const struct iwl_queue *q)
{
76 77
	unsigned int max;
	unsigned int used;
78

79 80
	/*
	 * To avoid ambiguity between empty and completely full queues, there
81 82 83
	 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
	 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
	 * to reserve any queue entries for this purpose.
84
	 */
85
	if (q->n_window < TFD_QUEUE_SIZE_MAX)
86 87
		max = q->n_window;
	else
88
		max = TFD_QUEUE_SIZE_MAX - 1;
89

90
	/*
91 92
	 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
	 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
93
	 */
94
	used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
95 96 97 98 99

	if (WARN_ON(used > max))
		return 0;

	return max - used;
100 101 102 103 104
}

/*
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
105
static int iwl_queue_init(struct iwl_queue *q, int slots_num, u32 id)
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
{
	q->n_window = slots_num;
	q->id = id;

	/* slots_num must be power-of-two size, otherwise
	 * get_cmd_index is broken. */
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = 0;
	q->read_ptr = 0;

	return 0;
}

static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
				  struct iwl_dma_ptr *ptr, size_t size)
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
				  struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

static void iwl_pcie_txq_stuck_timer(unsigned long data)
{
	struct iwl_txq *txq = (void *)data;
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
	if (txq->q.read_ptr == txq->q.write_ptr) {
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);

	IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
168
		jiffies_to_msecs(txq->wd_timeout));
169 170

	iwl_trans_pcie_log_scd_error(trans, txq);
171

L
Liad Kaufman 已提交
172
	iwl_force_nmi(trans);
173 174
}

175 176
/*
 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
177
 */
178
static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
179 180
					     struct iwl_txq *txq, u16 byte_cnt,
					     int num_tbs)
181
{
182
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
183
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
184 185 186 187 188
	int write_ptr = txq->q.write_ptr;
	int txq_id = txq->q.id;
	u8 sec_ctl = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
189
	struct iwl_tx_cmd *tx_cmd =
190
		(void *) txq->entries[txq->q.write_ptr].cmd->payload;
191

192 193
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

194
	sec_ctl = tx_cmd->sec_ctl;
195 196 197

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
198
		len += IEEE80211_CCMP_MIC_LEN;
199 200
		break;
	case TX_CMD_SEC_TKIP:
201
		len += IEEE80211_TKIP_ICV_LEN;
202 203
		break;
	case TX_CMD_SEC_WEP:
204
		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
205 206
		break;
	}
207 208 209
	if (trans_pcie->bc_table_dword)
		len = DIV_ROUND_UP(len, 4);

210 211 212
	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
		return;

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	if (trans->cfg->use_tfh) {
		u8 filled_tfd_size = offsetof(struct iwl_tfh_tfd, tbs) +
				     num_tbs * sizeof(struct iwl_tfh_tb);
		/*
		 * filled_tfd_size contains the number of filled bytes in the
		 * TFD.
		 * Dividing it by 64 will give the number of chunks to fetch
		 * to SRAM- 0 for one chunk, 1 for 2 and so on.
		 * If, for example, TFD contains only 3 TBs then 32 bytes
		 * of the TFD are used, and only one chunk of 64 bytes should
		 * be fetched
		 */
		u8 num_fetch_chunks = DIV_ROUND_UP(filled_tfd_size, 64) - 1;

		bc_ent = cpu_to_le16(len | (num_fetch_chunks << 12));
	} else {
		u8 sta_id = tx_cmd->sta_id;

		bc_ent = cpu_to_le16(len | (sta_id << 12));
	}
233 234 235 236 237 238 239 240

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
					    struct iwl_txq *txq)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
	int txq_id = txq->q.id;
	int read_ptr = txq->q.read_ptr;
	u8 sta_id = 0;
	__le16 bc_ent;
	struct iwl_tx_cmd *tx_cmd =
		(void *)txq->entries[txq->q.read_ptr].cmd->payload;

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

	if (txq_id != trans_pcie->cmd_queue)
		sta_id = tx_cmd->sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
260

261 262 263 264 265 266 267
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

268 269
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
270
 */
271 272
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
273
{
274
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
275 276 277
	u32 reg = 0;
	int txq_id = txq->q.id;

278
	lockdep_assert_held(&txq->lock);
279

280 281 282 283 284 285 286 287 288
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
	if (!trans->cfg->base_params->shadow_reg_enable &&
	    txq_id != trans_pcie->cmd_queue &&
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
289
		/*
290 291 292
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
293
		 */
294 295 296 297 298 299 300
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
				    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
301
			txq->need_update = true;
302 303
			return;
		}
W
Wey-Yi Guy 已提交
304
	}
305 306 307 308 309 310

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->q.write_ptr);
311 312 313
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
			    txq->q.write_ptr | (txq_id << 8));
314
}
315

316 317 318 319 320 321 322 323
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
		struct iwl_txq *txq = &trans_pcie->txq[i];

324
		spin_lock_bh(&txq->lock);
325 326 327 328
		if (trans_pcie->txq[i].need_update) {
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
			trans_pcie->txq[i].need_update = false;
		}
329
		spin_unlock_bh(&txq->lock);
330
	}
331 332
}

333 334
static inline void *iwl_pcie_get_tfd(struct iwl_trans_pcie *trans_pcie,
				     struct iwl_txq *txq, int idx)
J
Johannes Berg 已提交
335
{
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
	return txq->tfds + trans_pcie->tfd_size * idx;
}

static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
						  void *tfd, u8 idx)
{
	struct iwl_tfd *tfd_fh;
	struct iwl_tfd_tb *tb;
	dma_addr_t addr;

	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;
		struct iwl_tfh_tb *tb = &tfd_fh->tbs[idx];

		return (dma_addr_t)(le64_to_cpu(tb->addr));
	}

	tfd_fh = (void *)tfd;
	tb = &tfd_fh->tbs[idx];
	addr = get_unaligned_le32(&tb->lo);
J
Johannes Berg 已提交
356 357 358 359 360 361 362 363

	if (sizeof(dma_addr_t) > sizeof(u32))
		addr |=
		((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;

	return addr;
}

364 365
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
366
{
367 368 369
	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;
		struct iwl_tfh_tb *tb = &tfd_fh->tbs[idx];
J
Johannes Berg 已提交
370

371 372 373 374 375 376 377
		put_unaligned_le64(addr, &tb->addr);
		tb->tb_len = cpu_to_le16(len);

		tfd_fh->num_tbs = cpu_to_le16(idx + 1);
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;
		struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
J
Johannes Berg 已提交
378

379
		u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
380

381 382 383 384 385 386 387 388
		put_unaligned_le32(addr, &tb->lo);
		if (sizeof(dma_addr_t) > sizeof(u32))
			hi_n_len |= ((addr >> 16) >> 16) & 0xF;

		tb->hi_n_len = cpu_to_le16(hi_n_len);

		tfd_fh->num_tbs = idx + 1;
	}
J
Johannes Berg 已提交
389 390
}

391
static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *tfd)
J
Johannes Berg 已提交
392
{
393 394 395 396 397 398 399 400 401 402
	struct iwl_tfd *tfd_fh;

	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		return le16_to_cpu(tfd_fh->num_tbs) & 0x1f;
	}

	tfd_fh = (void *)tfd;
	return tfd_fh->num_tbs & 0x1f;
J
Johannes Berg 已提交
403 404
}

405
static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
406
			       struct iwl_cmd_meta *meta,
407
			       struct iwl_txq *txq, int index)
J
Johannes Berg 已提交
408
{
409 410
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i, num_tbs;
411
	void *tfd = iwl_pcie_get_tfd(trans_pcie, txq, index);
J
Johannes Berg 已提交
412 413

	/* Sanity check on number of chunks */
414
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
J
Johannes Berg 已提交
415

416
	if (num_tbs >= trans_pcie->max_tbs) {
417
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
418 419 420 421
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

422
	/* first TB is never freed - it's the bidirectional DMA data */
J
Johannes Berg 已提交
423

J
Johannes Berg 已提交
424
	for (i = 1; i < num_tbs; i++) {
425
		if (meta->tbs & BIT(i))
J
Johannes Berg 已提交
426
			dma_unmap_page(trans->dev,
427 428
				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
J
Johannes Berg 已提交
429 430 431
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(trans->dev,
432 433 434 435
					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
								  i),
					 iwl_pcie_tfd_tb_get_len(trans, tfd,
								 i),
J
Johannes Berg 已提交
436 437
					 DMA_TO_DEVICE);
	}
438 439 440 441 442 443 444 445 446 447 448

	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	}

449 450
}

451 452
/*
 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
453
 * @trans - transport private data
454
 * @txq - tx queue
455
 * @dma_dir - the direction of the DMA mapping
456 457 458 459
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
460
static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
461
{
462 463 464
	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
	 * idx is bounded by n_window
	 */
465 466 467
	int rd_ptr = txq->q.read_ptr;
	int idx = get_cmd_index(&txq->q, rd_ptr);

468 469
	lockdep_assert_held(&txq->lock);

470 471 472
	/* We have only q->n_window txq->entries, but we use
	 * TFD_QUEUE_SIZE_MAX tfds
	 */
473
	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
J
Johannes Berg 已提交
474 475

	/* free SKB */
476
	if (txq->entries) {
J
Johannes Berg 已提交
477 478
		struct sk_buff *skb;

479
		skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
480

481 482 483 484
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
485
		if (skb) {
486
			iwl_op_mode_free_skb(trans->op_mode, skb);
487
			txq->entries[idx].skb = NULL;
J
Johannes Berg 已提交
488 489 490 491
		}
	}
}

492
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
493
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
494
{
495
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
496
	struct iwl_queue *q;
497
	void *tfd;
J
Johannes Berg 已提交
498 499 500
	u32 num_tbs;

	q = &txq->q;
501
	tfd = txq->tfds + trans_pcie->tfd_size * q->write_ptr;
J
Johannes Berg 已提交
502

503
	if (reset)
504
		memset(tfd, 0, trans_pcie->tfd_size);
505

506
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
507

508
	/* Each TFD can point to a maximum max_tbs Tx buffers */
509
	if (num_tbs >= trans_pcie->max_tbs) {
510
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
511
			trans_pcie->max_tbs);
512 513 514
		return -EINVAL;
	}

515 516
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
517 518
		return -EINVAL;

519
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
520

J
Johannes Berg 已提交
521
	return num_tbs;
522 523 524 525 526 527 528
}

static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
			       struct iwl_txq *txq, int slots_num,
			       u32 txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
529
	size_t tfd_sz = trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX;
530
	size_t tb0_buf_sz;
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
	int i;

	if (WARN_ON(txq->entries || txq->tfds))
		return -EINVAL;

	setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
		    (unsigned long)txq);
	txq->trans_pcie = trans_pcie;

	txq->q.n_window = slots_num;

	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_txq_entry),
			       GFP_KERNEL);

	if (!txq->entries)
		goto error;

	if (txq_id == trans_pcie->cmd_queue)
		for (i = 0; i < slots_num; i++) {
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
				goto error;
		}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
				       &txq->q.dma_addr, GFP_KERNEL);
562
	if (!txq->tfds)
563
		goto error;
564

565
	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
566

567
	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
568

569 570
	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
					      &txq->first_tb_dma,
571
					      GFP_KERNEL);
572
	if (!txq->first_tb_bufs)
573 574
		goto err_free_tfds;

575 576 577
	txq->q.id = txq_id;

	return 0;
578 579
err_free_tfds:
	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
error:
	if (txq->entries && txq_id == trans_pcie->cmd_queue)
		for (i = 0; i < slots_num; i++)
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;

	return -ENOMEM;

}

static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
			      int slots_num, u32 txq_id)
{
	int ret;

596
	txq->need_update = false;
597 598 599 600 601 602

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
603
	ret = iwl_queue_init(&txq->q, slots_num, txq_id);
604 605 606 607
	if (ret)
		return ret;

	spin_lock_init(&txq->lock);
608
	__skb_queue_head_init(&txq->overflow_q);
609 610 611 612 613

	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
614 615 616 617 618 619 620
	if (trans->cfg->use_tfh)
		iwl_write_direct64(trans,
				   FH_MEM_CBBC_QUEUE(trans, txq_id),
				   txq->q.dma_addr);
	else
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
				   txq->q.dma_addr >> 8);
621 622 623 624

	return 0;
}

625 626
static void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
				   struct sk_buff *skb)
627
{
628
	struct page **page_ptr;
629

630
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
631

632 633 634
	if (*page_ptr) {
		__free_page(*page_ptr);
		*page_ptr = NULL;
635 636 637
	}
}

638 639 640 641 642 643 644 645 646
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->reg_lock);

	if (trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = false;
		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
647
		iwl_trans_unref(trans);
648 649 650 651 652 653 654 655 656 657 658 659
	}

	if (!trans->cfg->base_params->apmg_wake_up_wa)
		return;
	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
		return;

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

660 661 662 663 664 665 666 667 668 669 670
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
	struct iwl_queue *q = &txq->q;

	spin_lock_bh(&txq->lock);
	while (q->write_ptr != q->read_ptr) {
671 672
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
				   txq_id, q->read_ptr);
673 674 675 676 677 678 679

		if (txq_id != trans_pcie->cmd_queue) {
			struct sk_buff *skb = txq->entries[q->read_ptr].skb;

			if (WARN_ON_ONCE(!skb))
				continue;

680
			iwl_pcie_free_tso_page(trans_pcie, skb);
681
		}
682
		iwl_pcie_txq_free_tfd(trans, txq);
683
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr);
684 685 686 687 688 689 690 691

		if (q->read_ptr == q->write_ptr) {
			unsigned long flags;

			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
			if (txq_id != trans_pcie->cmd_queue) {
				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
					      q->id);
692
				iwl_trans_unref(trans);
693 694 695 696 697
			} else {
				iwl_pcie_clear_cmd_in_flight(trans);
			}
			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		}
698
	}
699
	txq->active = false;
700 701 702 703 704 705 706

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

707
	spin_unlock_bh(&txq->lock);
708 709 710

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
	if (txq_id == trans_pcie->cmd_queue)
		for (i = 0; i < txq->q.n_window; i++) {
736 737
			kzfree(txq->entries[i].cmd);
			kzfree(txq->entries[i].free_buf);
738 739 740
		}

	/* De-alloc circular buffer of TFDs */
741 742
	if (txq->tfds) {
		dma_free_coherent(dev,
743
				  trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX,
744
				  txq->tfds, txq->q.dma_addr);
745
		txq->q.dma_addr = 0;
746
		txq->tfds = NULL;
747 748

		dma_free_coherent(dev,
749 750
				  sizeof(*txq->first_tb_bufs) * txq->q.n_window,
				  txq->first_tb_bufs, txq->first_tb_dma);
751 752 753 754 755 756 757 758 759 760 761 762 763 764
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
765
	int nq = trans->cfg->base_params->num_of_queues;
766 767
	int chan;
	u32 reg_val;
768 769
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
770 771 772 773 774

	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

775 776 777
	if (trans->cfg->use_tfh)
		return;

778 779 780 781 782 783
	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

784 785 786 787
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
788 789 790 791 792 793 794

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
		       trans_pcie->scd_bc_tbls.dma >> 10);

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
795 796
	if (trans->cfg->base_params->scd_chain_ext_wa)
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
797 798

	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
799 800
				trans_pcie->cmd_fifo,
				trans_pcie->cmd_q_wdg_timeout);
801 802

	/* Activate all Tx DMA/FIFO channels */
803
	iwl_scd_activate_fifos(trans);
804 805 806 807 808 809 810 811 812 813 814 815 816

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
817 818 819
	if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
820 821
}

822 823 824 825 826 827 828 829
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
		struct iwl_txq *txq = &trans_pcie->txq[txq_id];
830 831 832 833 834 835 836 837
		if (trans->cfg->use_tfh)
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
					   txq->q.dma_addr);
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
					   txq->q.dma_addr >> 8);
838 839 840 841 842 843 844 845 846
		iwl_pcie_txq_unmap(trans, txq_id);
		txq->q.read_ptr = 0;
		txq->q.write_ptr = 0;
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

847 848 849 850 851 852
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
853 854
}

855 856 857 858 859 860 861 862 863
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ch, ret;
	u32 mask = 0;

	spin_lock(&trans_pcie->irq_lock);

864
	if (!iwl_trans_grab_nic_access(trans, &flags))
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

	iwl_trans_release_nic_access(trans, &flags);

out:
	spin_unlock(&trans_pcie->irq_lock);
}

886 887 888 889 890 891
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
892
	int txq_id;
893 894

	/* Turn off all Tx DMA fifos */
895
	iwl_scd_deactivate_fifos(trans);
896

897 898
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
899

900 901 902 903 904 905 906 907 908 909
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	/* This can happen: start_hw, stop_device */
	if (!trans_pcie->txq)
910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
		return 0;

	/* Unmap DMA from host system and free skb's */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	/* Tx queues */
	if (trans_pcie->txq) {
		for (txq_id = 0;
		     txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
			iwl_pcie_txq_free(trans, txq_id);
	}

	kfree(trans_pcie->txq);
	trans_pcie->txq = NULL;

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
			sizeof(struct iwlagn_scd_bc_tbl);

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
	if (WARN_ON(trans_pcie->txq)) {
		ret = -EINVAL;
		goto error;
	}

	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
				   scd_bc_tbls_size);
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

	trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
				  sizeof(struct iwl_txq), GFP_KERNEL);
	if (!trans_pcie->txq) {
		IWL_ERR(trans, "Not enough memory for txq\n");
983
		ret = -ENOMEM;
984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
		slots_num = (txq_id == trans_pcie->cmd_queue) ?
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
		ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
					  slots_num, txq_id);
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

	if (!trans_pcie->txq) {
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

1021
	spin_lock(&trans_pcie->irq_lock);
1022 1023

	/* Turn off all Tx DMA fifos */
1024
	iwl_scd_deactivate_fifos(trans);
1025 1026 1027 1028 1029

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

1030
	spin_unlock(&trans_pcie->irq_lock);
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
		slots_num = (txq_id == trans_pcie->cmd_queue) ?
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
		ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
					 slots_num, txq_id);
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}
	}

1045
	if (trans->cfg->use_tfh) {
1046 1047 1048 1049
		iwl_write_direct32(trans, TFH_TRANSFER_MODE,
				   TFH_TRANSFER_MAX_PENDING_REQ |
				   TFH_CHUNK_SIZE_128 |
				   TFH_CHUNK_SPLIT_MODE);
1050 1051
		return 0;
	}
1052

1053
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1054 1055 1056 1057
	if (trans->cfg->base_params->num_of_queues > 20)
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

1058 1059 1060 1061 1062 1063 1064 1065
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

1066
static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1067
{
1068 1069
	lockdep_assert_held(&txq->lock);

1070
	if (!txq->wd_timeout)
1071 1072
		return;

1073 1074 1075 1076 1077 1078 1079
	/*
	 * station is asleep and we send data - that must
	 * be uAPSD or PS-Poll. Don't rearm the timer.
	 */
	if (txq->frozen)
		return;

1080 1081 1082 1083 1084 1085 1086
	/*
	 * if empty delete timer, otherwise move timer forward
	 * since we're making progress on this queue
	 */
	if (txq->q.read_ptr == txq->q.write_ptr)
		del_timer(&txq->stuck_timer);
	else
1087
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1088 1089 1090
}

/* Frees buffers until index _not_ inclusive */
1091 1092
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs)
1093 1094 1095
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1096
	int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
1097 1098 1099 1100 1101
	struct iwl_queue *q = &txq->q;
	int last_to_free;

	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1102
		return;
J
Johannes Berg 已提交
1103

1104
	spin_lock_bh(&txq->lock);
1105

1106 1107 1108 1109 1110 1111
	if (!txq->active) {
		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
				    txq_id, ssn);
		goto out;
	}

1112 1113 1114 1115 1116
	if (txq->q.read_ptr == tfd_num)
		goto out;

	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
			   txq_id, txq->q.read_ptr, tfd_num, ssn);
J
Johannes Berg 已提交
1117

1118 1119
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
1120
	last_to_free = iwl_queue_dec_wrap(tfd_num);
1121

1122
	if (!iwl_queue_used(q, last_to_free)) {
1123 1124
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1125
			__func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
1126
			q->write_ptr, q->read_ptr);
1127
		goto out;
J
Johannes Berg 已提交
1128 1129
	}

1130
	if (WARN_ON(!skb_queue_empty(skbs)))
1131
		goto out;
J
Johannes Berg 已提交
1132

1133
	for (;
1134
	     q->read_ptr != tfd_num;
1135
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
1136
		struct sk_buff *skb = txq->entries[txq->q.read_ptr].skb;
J
Johannes Berg 已提交
1137

1138
		if (WARN_ON_ONCE(!skb))
1139
			continue;
J
Johannes Berg 已提交
1140

1141
		iwl_pcie_free_tso_page(trans_pcie, skb);
1142 1143

		__skb_queue_tail(skbs, skb);
J
Johannes Berg 已提交
1144

1145
		txq->entries[txq->q.read_ptr].skb = NULL;
1146

1147 1148
		if (!trans->cfg->use_tfh)
			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1149

1150
		iwl_pcie_txq_free_tfd(trans, txq);
1151
	}
1152

1153
	iwl_pcie_txq_progress(txq);
1154

1155 1156
	if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1157
		struct sk_buff_head overflow_skbs;
1158

1159 1160
		__skb_queue_head_init(&overflow_skbs);
		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170

		/*
		 * This is tricky: we are in reclaim path which is non
		 * re-entrant, so noone will try to take the access the
		 * txq data from that path. We stopped tx, so we can't
		 * have tx as well. Bottom line, we can unlock and re-lock
		 * later.
		 */
		spin_unlock_bh(&txq->lock);

1171 1172
		while (!skb_queue_empty(&overflow_skbs)) {
			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1173 1174 1175 1176
			struct iwl_device_cmd *dev_cmd_ptr;

			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
						 trans_pcie->dev_cmd_offs);
1177 1178 1179 1180 1181 1182

			/*
			 * Note that we can very well be overflowing again.
			 * In that case, iwl_queue_space will be small again
			 * and we won't wake mac80211's queue.
			 */
1183
			iwl_trans_pcie_tx(trans, skb, dev_cmd_ptr, txq_id);
1184 1185 1186 1187 1188 1189
		}
		spin_lock_bh(&txq->lock);

		if (iwl_queue_space(&txq->q) > txq->q.low_mark)
			iwl_wake_queue(trans, txq);
	}
1190 1191 1192

	if (q->read_ptr == q->write_ptr) {
		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", q->id);
1193
		iwl_trans_unref(trans);
1194 1195
	}

1196
out:
1197
	spin_unlock_bh(&txq->lock);
1198 1199
}

1200 1201
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
1202 1203 1204 1205 1206 1207
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;

	lockdep_assert_held(&trans_pcie->reg_lock);

1208 1209 1210 1211
	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
	    !trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = true;
		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1212
		iwl_trans_ref(trans);
1213 1214
	}

1215 1216 1217 1218 1219 1220
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
	 * apmg_wake_up_wa set.
	 */
1221 1222
	if (trans->cfg->base_params->apmg_wake_up_wa &&
	    !trans_pcie->cmd_hold_nic_awake) {
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
					 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);

		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
				   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
				   15000);
		if (ret < 0) {
			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
			return -EIO;
		}
1237
		trans_pcie->cmd_hold_nic_awake = true;
1238 1239 1240 1241 1242
	}

	return 0;
}

1243 1244 1245 1246 1247 1248 1249 1250
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1251
{
1252 1253 1254
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
	struct iwl_queue *q = &txq->q;
1255
	unsigned long flags;
1256
	int nfreed = 0;
1257

1258
	lockdep_assert_held(&txq->lock);
1259

1260
	if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(q, idx))) {
1261 1262
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1263
			__func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
1264 1265 1266
			q->write_ptr, q->read_ptr);
		return;
	}
1267

1268 1269
	for (idx = iwl_queue_inc_wrap(idx); q->read_ptr != idx;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
1270

1271 1272 1273
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
				idx, q->write_ptr, q->read_ptr);
L
Liad Kaufman 已提交
1274
			iwl_force_nmi(trans);
1275 1276 1277
		}
	}

1278
	if (q->read_ptr == q->write_ptr) {
1279
		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1280
		iwl_pcie_clear_cmd_in_flight(trans);
1281 1282 1283
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
	}

1284
	iwl_pcie_txq_progress(txq);
1285 1286
}

1287
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1288
				 u16 txq_id)
1289
{
1290
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1291 1292 1293 1294 1295 1296
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

1297
	tbl_dw_addr = trans_pcie->scd_base_addr +
1298 1299
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

1300
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1301 1302 1303 1304 1305 1306

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

1307
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1308 1309 1310 1311

	return 0;
}

1312 1313 1314 1315
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

1316
void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1317 1318
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
1319
{
1320
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1321
	struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1322
	int fifo = -1;
1323

1324 1325
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1326

1327 1328 1329
	if (cfg && trans->cfg->use_tfh)
		WARN_ONCE(1, "Expected no calls to SCD configuration");

1330 1331
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

1332 1333
	if (cfg) {
		fifo = cfg->fifo;
1334

1335
		/* Disable the scheduler prior configuring the cmd queue */
1336 1337
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1338 1339
			iwl_scd_enable_set_active(trans, 0);

1340 1341
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
1342

1343 1344 1345
		/* Set this queue as a chain-building queue unless it is CMD */
		if (txq_id != trans_pcie->cmd_queue)
			iwl_scd_txq_set_chain(trans, txq_id);
1346

1347
		if (cfg->aggregate) {
1348
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1349

1350 1351
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1352

1353 1354
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
1355
			txq->ampdu = true;
1356 1357 1358 1359 1360 1361 1362 1363
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

1364
			ssn = txq->q.read_ptr;
1365
		}
1366
	}
1367 1368 1369

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1370 1371
	txq->q.read_ptr = (ssn & 0xff);
	txq->q.write_ptr = (ssn & 0xff);
1372 1373
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
1374

1375 1376
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
1377

1378 1379 1380 1381 1382 1383 1384
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
1385 1386
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
			((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1387
					SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1388
			((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1389 1390 1391 1392 1393 1394 1395 1396
					SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
1397 1398

		/* enable the scheduler for this queue (only) */
1399 1400
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1401
			iwl_scd_enable_set_active(trans, BIT(txq_id));
1402 1403 1404 1405 1406 1407 1408 1409

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
1410 1411
	}

1412
	txq->active = true;
1413 1414
}

1415 1416 1417 1418 1419 1420 1421 1422 1423
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_txq *txq = &trans_pcie->txq[txq_id];

	txq->ampdu = !shared_mode;
}

1424 1425 1426 1427 1428 1429 1430 1431
dma_addr_t iwl_trans_pcie_get_txq_byte_table(struct iwl_trans *trans, int txq)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	return trans_pcie->scd_bc_tbls.dma +
	       txq * sizeof(struct iwlagn_scd_bc_tbl);
}

1432 1433
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
1434
{
1435
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1436 1437 1438
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
1439

1440 1441 1442
	trans_pcie->txq[txq_id].frozen_expiry_remainder = 0;
	trans_pcie->txq[txq_id].frozen = false;

1443 1444 1445 1446 1447 1448
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
1449
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1450 1451
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
1452
		return;
1453 1454
	}

1455 1456 1457
	if (configure_scd && trans->cfg->use_tfh)
		WARN_ONCE(1, "Expected no calls to SCD configuration");

1458 1459
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
1460

1461 1462 1463
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
1464

1465
	iwl_pcie_txq_unmap(trans, txq_id);
1466
	trans_pcie->txq[txq_id].ampdu = false;
1467

1468
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1469 1470
}

1471 1472
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

1473
/*
1474
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1475
 * @priv: device private data point
1476
 * @cmd: a pointer to the ucode command structure
1477
 *
1478 1479
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
1480 1481
 * command queue.
 */
1482 1483
static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
				 struct iwl_host_cmd *cmd)
1484
{
1485
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1486
	struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1487
	struct iwl_queue *q = &txq->q;
J
Johannes Berg 已提交
1488 1489
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
1490
	unsigned long flags;
1491
	void *dup_buf = NULL;
1492
	dma_addr_t phys_addr;
1493
	int idx;
1494
	u16 copy_size, cmd_size, tb0_size;
1495
	bool had_nocopy = false;
1496
	u8 group_id = iwl_cmd_groupid(cmd->id);
1497
	int i, ret;
1498
	u32 cmd_pos;
1499 1500
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1501

1502 1503
	if (WARN(!trans_pcie->wide_cmd_header &&
		 group_id > IWL_ALWAYS_LONG_GROUP,
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
1514 1515

	/* need one for the header if the first is NOCOPY */
1516
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1517

1518
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1519 1520 1521
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

1522 1523
		if (!cmd->len[i])
			continue;
1524

1525 1526 1527
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
1528 1529 1530 1531 1532 1533 1534 1535

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

1536 1537
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

1555
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1556 1557 1558
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
1559 1560
		} else {
			/* NOCOPY must not be followed by normal! */
1561 1562 1563 1564
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
1565
			copy_size += cmdlen[i];
1566 1567 1568
		}
		cmd_size += cmd->len[i];
	}
1569

1570 1571
	/*
	 * If any of the command structures end up being larger than
1572 1573 1574
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
1575
	 */
1576 1577
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
1578 1579
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
1580 1581 1582
		idx = -EINVAL;
		goto free_dup_buf;
	}
1583

1584
	spin_lock_bh(&txq->lock);
1585

J
Johannes Berg 已提交
1586
	if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1587
		spin_unlock_bh(&txq->lock);
1588

1589
		IWL_ERR(trans, "No space in command queue\n");
1590
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1591 1592
		idx = -ENOSPC;
		goto free_dup_buf;
1593 1594
	}

1595
	idx = get_cmd_index(q, q->write_ptr);
1596 1597
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1598

1599
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1600 1601
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1602

1603
	/* set up the header */
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
						 INDEX_TO_SEQ(q->write_ptr));

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
						 INDEX_TO_SEQ(q->write_ptr));
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1628 1629

	/* and copy the data that needs to be copied */
1630
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1631
		int copy;
1632

1633
		if (!cmd->len[i])
1634
			continue;
1635 1636 1637

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1638
					   IWL_HCMD_DFL_DUP))) {
1639 1640 1641 1642 1643
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1644 1645 1646 1647
			continue;
		}

		/*
1648 1649
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1650 1651 1652 1653 1654 1655 1656 1657
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1658 1659
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1660 1661 1662 1663

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1664
		}
1665 1666
	}

J
Johannes Berg 已提交
1667
	IWL_DEBUG_HC(trans,
1668
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1669
		     iwl_get_cmd_string(trans, cmd->id),
1670 1671
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1672
		     cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
1673

1674 1675 1676
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1677
	iwl_pcie_txq_build_tfd(trans, txq,
1678 1679
			       iwl_pcie_get_first_tb_dma(txq, idx),
			       tb0_size, true);
1680 1681

	/* map first command fragment, if any remains */
1682
	if (copy_size > tb0_size) {
1683
		phys_addr = dma_map_single(trans->dev,
1684 1685
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1686 1687
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1688
			iwl_pcie_tfd_unmap(trans, out_meta, txq, q->write_ptr);
1689 1690 1691
			idx = -ENOMEM;
			goto out;
		}
1692

1693
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1694
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1695 1696
	}

1697
	/* map the remaining (adjusted) nocopy/dup fragments */
1698
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1699
		const void *data = cmddata[i];
1700

1701
		if (!cmdlen[i])
1702
			continue;
1703 1704
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1705
			continue;
1706 1707 1708
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
		phys_addr = dma_map_single(trans->dev, (void *)data,
1709
					   cmdlen[i], DMA_TO_DEVICE);
1710
		if (dma_mapping_error(trans->dev, phys_addr)) {
1711
			iwl_pcie_tfd_unmap(trans, out_meta, txq, q->write_ptr);
1712 1713 1714 1715
			idx = -ENOMEM;
			goto out;
		}

1716
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1717
	}
R
Reinette Chatre 已提交
1718

1719
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1720
	out_meta->flags = cmd->flags;
1721
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1722
		kzfree(txq->entries[idx].free_buf);
1723
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1724

1725
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1726

1727
	/* start timer if queue currently empty */
1728 1729
	if (q->read_ptr == q->write_ptr && txq->wd_timeout)
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1730

1731
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1732
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1733 1734 1735 1736
	if (ret < 0) {
		idx = ret;
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		goto out;
1737 1738
	}

1739
	/* Increment and update queue's write index */
1740
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
1741
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1742

1743 1744
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);

J
Johannes Berg 已提交
1745
 out:
1746
	spin_unlock_bh(&txq->lock);
1747 1748 1749
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1750
	return idx;
1751 1752
}

1753 1754
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1755 1756
 * @rxb: Rx buffer to reclaim
 */
1757
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1758
			    struct iwl_rx_cmd_buffer *rxb)
1759
{
Z
Zhu Yi 已提交
1760
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1761
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1762 1763
	u8 group_id = iwl_cmd_groupid(pkt->hdr.group_id);
	u32 cmd_id;
1764 1765 1766
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1767 1768
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1769
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1770
	struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1771 1772 1773 1774

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1775
	if (WARN(txq_id != trans_pcie->cmd_queue,
1776
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1777 1778 1779
		 txq_id, trans_pcie->cmd_queue, sequence,
		 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
		 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
1780
		iwl_print_hex_error(trans, pkt, 32);
1781
		return;
1782
	}
1783

1784
	spin_lock_bh(&txq->lock);
1785

1786
	cmd_index = get_cmd_index(&txq->q, index);
1787 1788
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1789
	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1790

1791
	iwl_pcie_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1792

1793
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1794
	if (meta->flags & CMD_WANT_SKB) {
1795
		struct page *p = rxb_steal_page(rxb);
1796 1797 1798

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1799
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1800
	}
1801

1802 1803 1804
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1805
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1806

J
Johannes Berg 已提交
1807
	if (!(meta->flags & CMD_ASYNC)) {
1808
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1809 1810
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1811
				 iwl_get_cmd_string(trans, cmd_id));
1812
		}
1813
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1814
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1815
			       iwl_get_cmd_string(trans, cmd_id));
1816
		wake_up(&trans_pcie->wait_command_queue);
1817
	}
1818

1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		set_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

	if (meta->flags & CMD_WAKE_UP_TRANS) {
		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		clear_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

Z
Zhu Yi 已提交
1833
	meta->flags = 0;
1834

1835
	spin_unlock_bh(&txq->lock);
1836
}
1837

1838
#define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1839

1840 1841
static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
				    struct iwl_host_cmd *cmd)
1842 1843 1844 1845 1846 1847 1848
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

1849
	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1850
	if (ret < 0) {
1851
		IWL_ERR(trans,
1852
			"Error sending %s: enqueue_hcmd failed: %d\n",
1853
			iwl_get_cmd_string(trans, cmd->id), ret);
1854 1855 1856 1857 1858
		return ret;
	}
	return 0;
}

1859 1860
static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
				   struct iwl_host_cmd *cmd)
1861
{
1862
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1863 1864 1865
	int cmd_idx;
	int ret;

1866
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1867
		       iwl_get_cmd_string(trans, cmd->id));
1868

1869 1870
	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
				  &trans->status),
1871
		 "Command %s: a command is already active!\n",
1872
		 iwl_get_cmd_string(trans, cmd->id)))
1873 1874
		return -EIO;

1875
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1876
		       iwl_get_cmd_string(trans, cmd->id));
1877

1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
	if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
		ret = wait_event_timeout(trans_pcie->d0i3_waitq,
				 pm_runtime_active(&trans_pcie->pci_dev->dev),
				 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
		if (!ret) {
			IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
			return -ETIMEDOUT;
		}
	}

1888
	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1889 1890
	if (cmd_idx < 0) {
		ret = cmd_idx;
1891
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1892
		IWL_ERR(trans,
1893
			"Error sending %s: enqueue_hcmd failed: %d\n",
1894
			iwl_get_cmd_string(trans, cmd->id), ret);
1895 1896 1897
		return ret;
	}

1898 1899 1900 1901
	ret = wait_event_timeout(trans_pcie->wait_command_queue,
				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
					   &trans->status),
				 HOST_COMPLETE_TIMEOUT);
1902
	if (!ret) {
1903 1904
		struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
		struct iwl_queue *q = &txq->q;
1905

1906
		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1907
			iwl_get_cmd_string(trans, cmd->id),
1908
			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1909

1910 1911
		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
			q->read_ptr, q->write_ptr);
1912

1913
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1914
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1915
			       iwl_get_cmd_string(trans, cmd->id));
1916
		ret = -ETIMEDOUT;
1917

L
Liad Kaufman 已提交
1918
		iwl_force_nmi(trans);
1919
		iwl_trans_fw_error(trans);
1920

1921
		goto cancel;
1922 1923
	}

1924
	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1925
		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1926
			iwl_get_cmd_string(trans, cmd->id));
1927
		dump_stack();
1928 1929 1930 1931
		ret = -EIO;
		goto cancel;
	}

1932
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1933
	    test_bit(STATUS_RFKILL, &trans->status)) {
1934 1935 1936 1937 1938
		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
		ret = -ERFKILL;
		goto cancel;
	}

1939
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1940
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1941
			iwl_get_cmd_string(trans, cmd->id));
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1956 1957
		trans_pcie->txq[trans_pcie->cmd_queue].
			entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
1958
	}
1959

1960 1961 1962
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
1963 1964 1965 1966 1967
	}

	return ret;
}

1968
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1969
{
1970
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1971
	    test_bit(STATUS_RFKILL, &trans->status)) {
1972 1973
		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
				  cmd->id);
1974
		return -ERFKILL;
1975
	}
1976

1977
	if (cmd->flags & CMD_ASYNC)
1978
		return iwl_pcie_send_hcmd_async(trans, cmd);
1979

1980
	/* We still can fail on RFKILL that can be asserted while we wait */
1981
	return iwl_pcie_send_hcmd_sync(trans, cmd);
1982 1983
}

1984 1985 1986 1987 1988
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
			     struct iwl_cmd_meta *out_meta,
			     struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
1989
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	struct iwl_queue *q = &txq->q;
	u16 tb2_len;
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
	tb2_len = skb_headlen(skb) - hdr_len;

	if (tb2_len > 0) {
		dma_addr_t tb2_phys = dma_map_single(trans->dev,
						     skb->data + hdr_len,
						     tb2_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
2005
			iwl_pcie_tfd_unmap(trans, out_meta, txq, q->write_ptr);
2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
			return -EINVAL;
		}
		iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

		if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
2024
			iwl_pcie_tfd_unmap(trans, out_meta, txq, q->write_ptr);
2025 2026 2027 2028 2029
			return -EINVAL;
		}
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);

2030
		out_meta->tbs |= BIT(tb_idx);
2031 2032 2033
	}

	trace_iwlwifi_dev_tx(trans->dev, skb,
2034 2035
			     iwl_pcie_get_tfd(trans_pcie, txq, q->write_ptr),
			     trans_pcie->tfd_size,
2036
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
2037 2038 2039 2040 2041 2042
			     skb->data + hdr_len, tb2_len);
	trace_iwlwifi_dev_tx_data(trans->dev, skb,
				  hdr_len, skb->len - hdr_len);
	return 0;
}

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
#ifdef CONFIG_INET
static struct iwl_tso_hdr_page *
get_page_hdr(struct iwl_trans *trans, size_t len)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);

	if (!p->page)
		goto alloc;

	/* enough room on this page */
	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
		return p;

	/* We don't have enough room on this page, get a new one. */
	__free_page(p->page);

alloc:
	p->page = alloc_page(GFP_ATOMIC);
	if (!p->page)
		return NULL;
	p->pos = page_address(p->page);
	return p;
}

static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
					bool ipv6, unsigned int len)
{
	if (ipv6) {
		struct ipv6hdr *iphv6 = iph;

		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
					       len + tcph->doff * 4,
					       IPPROTO_TCP, 0);
	} else {
		struct iphdr *iphv4 = iph;

		ip_send_check(iphv4);
		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
						 len + tcph->doff * 4,
						 IPPROTO_TCP, 0);
	}
}

static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	struct iwl_queue *q = &txq->q;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
2100
	struct page **page_ptr;
2101 2102 2103 2104 2105 2106 2107 2108 2109
	int ret;
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
2110 2111
			     iwl_pcie_get_tfd(trans_pcie, txq, q->write_ptr),
			     trans_pcie->tfd_size,
2112
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
			     NULL, 0);

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
	hdr_page = get_page_hdr(trans, hdr_room);
	if (!hdr_page)
		return -ENOMEM;

	get_page(hdr_page->page);
	start_hdr = hdr_page->pos;
2131 2132
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
	*page_ptr = hdr_page->page;
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		struct sk_buff *csum_skb = NULL;
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
		struct tcphdr *tcph;
		u8 *iph;

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
		iph = hdr_page->pos + 8;
		tcph = (void *)(iph + ip_hdrlen);

		/* For testing on current hardware only */
		if (trans_pcie->sw_csum_tx) {
			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
					     GFP_ATOMIC);
			if (!csum_skb) {
				ret = -ENOMEM;
				goto out_unmap;
			}

			iwl_compute_pseudo_hdr_csum(iph, tcph,
						    skb->protocol ==
							htons(ETH_P_IPV6),
						    data_left);

			memcpy(skb_put(csum_skb, tcp_hdrlen(skb)),
			       tcph, tcp_hdrlen(skb));
			skb_set_transport_header(csum_skb, 0);
			csum_skb->csum_start =
				(unsigned char *)tcp_hdr(csum_skb) -
						 csum_skb->head;
		}

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
			dev_kfree_skb(csum_skb);
			ret = -EINVAL;
			goto out_unmap;
		}
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
		trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
					       hdr_tb_len);

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			if (trans_pcie->sw_csum_tx)
				memcpy(skb_put(csum_skb, size), tso.data, size);

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
				dev_kfree_skb(csum_skb);
				ret = -EINVAL;
				goto out_unmap;
			}

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
			trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
						       size);

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}

		/* For testing on early hardware only */
		if (trans_pcie->sw_csum_tx) {
			__wsum csum;

			csum = skb_checksum(csum_skb,
					    skb_checksum_start_offset(csum_skb),
					    csum_skb->len -
					    skb_checksum_start_offset(csum_skb),
					    0);
			dev_kfree_skb(csum_skb);
			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
						hdr_tb_len, DMA_TO_DEVICE);
			tcph->check = csum_fold(csum);
			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
						   hdr_tb_len, DMA_TO_DEVICE);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;

out_unmap:
2267
	iwl_pcie_tfd_unmap(trans, out_meta, txq, q->write_ptr);
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
	return ret;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

2283 2284
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id)
2285
{
2286
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
2287
	struct ieee80211_hdr *hdr;
2288 2289 2290 2291
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
	struct iwl_queue *q;
2292 2293
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
2294
	void *tfd;
2295
	u16 len, tb1_len;
2296
	bool wait_write_ptr;
J
Johannes Berg 已提交
2297 2298
	__le16 fc;
	u8 hdr_len;
2299
	u16 wifi_seq;
2300
	bool amsdu;
2301 2302 2303

	txq = &trans_pcie->txq[txq_id];
	q = &txq->q;
2304

2305 2306
	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
		      "TX on unused queue %d\n", txq_id))
2307
		return -EINVAL;
2308

2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
	if (unlikely(trans_pcie->sw_csum_tx &&
		     skb->ip_summed == CHECKSUM_PARTIAL)) {
		int offs = skb_checksum_start_offset(skb);
		int csum_offs = offs + skb->csum_offset;
		__wsum csum;

		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
			return -1;

		csum = skb_checksum(skb, offs, skb->len - offs, 0);
		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2320 2321

		skb->ip_summed = CHECKSUM_UNNECESSARY;
2322 2323
	}

J
Johannes Berg 已提交
2324
	if (skb_is_nonlinear(skb) &&
2325
	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
J
Johannes Berg 已提交
2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

2336
	spin_lock(&txq->lock);
2337

2338 2339 2340 2341 2342
	if (iwl_queue_space(q) < q->high_mark) {
		iwl_stop_queue(trans, txq);

		/* don't put the packet on the ring, if there is no room */
		if (unlikely(iwl_queue_space(q) < 3)) {
2343 2344 2345 2346
			struct iwl_device_cmd **dev_cmd_ptr;

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
					       trans_pcie->dev_cmd_offs);
2347

2348
			*dev_cmd_ptr = dev_cmd;
2349 2350 2351 2352 2353 2354 2355
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

2356 2357 2358 2359 2360
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
2361
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2362
	WARN_ONCE(txq->ampdu &&
2363
		  (wifi_seq & 0xff) != q->write_ptr,
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
		  "Q: %d WiFi Seq %d tfdNum %d",
		  txq_id, wifi_seq, q->write_ptr);

	/* Set up driver data for this TFD */
	txq->entries[q->write_ptr].skb = skb;
	txq->entries[q->write_ptr].cmd = dev_cmd;

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
			    INDEX_TO_SEQ(q->write_ptr)));

2375
	tb0_phys = iwl_pcie_get_first_tb_dma(txq, q->write_ptr);
2376 2377 2378 2379 2380 2381
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

2382 2383
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
	out_meta = &txq->entries[q->write_ptr].meta;
J
Johannes Berg 已提交
2384
	out_meta->flags = 0;
2385

2386
	/*
2387 2388 2389 2390
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
2391
	 */
2392
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2393
	      hdr_len - IWL_FIRST_TB_SIZE;
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
	if (trans_pcie->sw_csum_tx || !amsdu) {
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
			tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
	} else {
		tb1_len = len;
	}
2406

2407 2408 2409
	/* The first TB points to bi-directional DMA data */
	memcpy(&txq->first_tb_bufs[q->write_ptr], &dev_cmd->hdr,
	       IWL_FIRST_TB_SIZE);
2410
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2411
			       IWL_FIRST_TB_SIZE, true);
2412

2413
	/* there must be data left over for TB1 or this code must be changed */
2414
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2415 2416

	/* map the data for TB1 */
2417
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2418 2419 2420
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
2421
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2422

2423
	if (amsdu) {
2424 2425 2426 2427 2428 2429
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
	} else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
				       out_meta, dev_cmd, tb1_len))) {
2430
		goto out_err;
2431
	}
J
Johannes Berg 已提交
2432

2433
	tfd = iwl_pcie_get_tfd(trans_pcie, txq, q->write_ptr);
2434
	/* Set up entry for this TFD in Tx byte-count array */
2435 2436
	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2437

2438
	wait_write_ptr = ieee80211_has_morefrags(fc);
2439

2440
	/* start timer if queue currently empty */
2441
	if (q->read_ptr == q->write_ptr) {
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		if (txq->wd_timeout) {
			/*
			 * If the TXQ is active, then set the timer, if not,
			 * set the timer in remainder so that the timer will
			 * be armed with the right value when the station will
			 * wake up.
			 */
			if (!txq->frozen)
				mod_timer(&txq->stuck_timer,
					  jiffies + txq->wd_timeout);
			else
				txq->frozen_expiry_remainder = txq->wd_timeout;
		}
2455
		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", q->id);
2456
		iwl_trans_ref(trans);
2457
	}
2458 2459

	/* Tell device the write index *just past* this latest filled TFD */
2460
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
2461 2462
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2463 2464 2465

	/*
	 * At this point the frame is "transmitted" successfully
2466
	 * and we will get a TX status notification eventually.
2467 2468 2469 2470 2471 2472
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
	spin_unlock(&txq->lock);
	return -1;
2473
}