tx.c 68.5 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
4
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
5
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
6
 * Copyright(c) 2018 Intel Corporation
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
28
 *  Intel Linux Wireless <linuxwifi@intel.com>
29 30 31
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
32
#include <linux/etherdevice.h>
33
#include <linux/ieee80211.h>
34
#include <linux/slab.h>
35
#include <linux/sched.h>
36
#include <linux/pm_runtime.h>
37 38
#include <net/ip6_checksum.h>
#include <net/tso.h>
39

40 41 42
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
43
#include "iwl-io.h"
44
#include "iwl-scd.h"
45
#include "iwl-op-mode.h"
46
#include "internal.h"
J
Johannes Berg 已提交
47
#include "fw/api/tx.h"
48

49 50 51
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
73

74
int iwl_queue_space(struct iwl_trans *trans, const struct iwl_txq *q)
75
{
76 77
	unsigned int max;
	unsigned int used;
78

79 80
	/*
	 * To avoid ambiguity between empty and completely full queues, there
81 82
	 * should always be less than max_tfd_queue_size elements in the queue.
	 * If q->n_window is smaller than max_tfd_queue_size, there is no need
83
	 * to reserve any queue entries for this purpose.
84
	 */
85
	if (q->n_window < trans->cfg->base_params->max_tfd_queue_size)
86 87
		max = q->n_window;
	else
88
		max = trans->cfg->base_params->max_tfd_queue_size - 1;
89

90
	/*
91 92
	 * max_tfd_queue_size is a power of 2, so the following is equivalent to
	 * modulo by max_tfd_queue_size and is well defined.
93
	 */
94 95
	used = (q->write_ptr - q->read_ptr) &
		(trans->cfg->base_params->max_tfd_queue_size - 1);
96 97 98 99 100

	if (WARN_ON(used > max))
		return 0;

	return max - used;
101 102 103 104 105
}

/*
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
106
static int iwl_queue_init(struct iwl_txq *q, int slots_num)
107 108 109 110
{
	q->n_window = slots_num;

	/* slots_num must be power-of-two size, otherwise
111
	 * iwl_pcie_get_cmd_index is broken. */
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = 0;
	q->read_ptr = 0;

	return 0;
}

129 130
int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
			   struct iwl_dma_ptr *ptr, size_t size)
131 132 133 134 135 136 137 138 139 140 141 142
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

143
void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
144 145 146 147 148 149 150 151
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

152
static void iwl_pcie_txq_stuck_timer(struct timer_list *t)
153
{
154
	struct iwl_txq *txq = from_timer(txq, t, stuck_timer);
155 156 157 158 159
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
160
	if (txq->read_ptr == txq->write_ptr) {
161 162 163 164 165
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);

166
	iwl_trans_pcie_log_scd_error(trans, txq);
167

L
Liad Kaufman 已提交
168
	iwl_force_nmi(trans);
169 170
}

171 172
/*
 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
173
 */
174
static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
175 176
					     struct iwl_txq *txq, u16 byte_cnt,
					     int num_tbs)
177
{
178
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
179
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
180 181
	int write_ptr = txq->write_ptr;
	int txq_id = txq->id;
182 183 184
	u8 sec_ctl = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
185
	struct iwl_tx_cmd *tx_cmd =
186
		(void *)txq->entries[txq->write_ptr].cmd->payload;
187
	u8 sta_id = tx_cmd->sta_id;
188

189 190
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

191
	sec_ctl = tx_cmd->sec_ctl;
192 193 194

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
195
		len += IEEE80211_CCMP_MIC_LEN;
196 197
		break;
	case TX_CMD_SEC_TKIP:
198
		len += IEEE80211_TKIP_ICV_LEN;
199 200
		break;
	case TX_CMD_SEC_WEP:
201
		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
202 203
		break;
	}
204 205 206
	if (trans_pcie->bc_table_dword)
		len = DIV_ROUND_UP(len, 4);

207 208 209
	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
		return;

210
	bc_ent = cpu_to_le16(len | (sta_id << 12));
211 212 213 214 215 216 217 218

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

219 220 221 222 223 224
static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
					    struct iwl_txq *txq)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
225 226
	int txq_id = txq->id;
	int read_ptr = txq->read_ptr;
227 228 229
	u8 sta_id = 0;
	__le16 bc_ent;
	struct iwl_tx_cmd *tx_cmd =
230
		(void *)txq->entries[read_ptr].cmd->payload;
231 232 233 234 235 236 237

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

	if (txq_id != trans_pcie->cmd_queue)
		sta_id = tx_cmd->sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
238

239 240 241 242 243 244 245
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

246 247
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
248
 */
249 250
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
251
{
252
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253
	u32 reg = 0;
254
	int txq_id = txq->id;
255

256
	lockdep_assert_held(&txq->lock);
257

258 259 260 261 262 263 264 265 266
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
	if (!trans->cfg->base_params->shadow_reg_enable &&
	    txq_id != trans_pcie->cmd_queue &&
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
267
		/*
268 269 270
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
271
		 */
272 273 274 275 276 277
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
278
				    BIT(trans->cfg->csr->flag_mac_access_req));
279
			txq->need_update = true;
280 281
			return;
		}
W
Wey-Yi Guy 已提交
282
	}
283 284 285 286 287

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
288
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
289 290
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
291
			    txq->write_ptr | (txq_id << 8));
292
}
293

294 295 296 297 298 299
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
300
		struct iwl_txq *txq = trans_pcie->txq[i];
301

302 303 304
		if (!test_bit(i, trans_pcie->queue_used))
			continue;

305
		spin_lock_bh(&txq->lock);
306
		if (txq->need_update) {
307
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
308
			txq->need_update = false;
309
		}
310
		spin_unlock_bh(&txq->lock);
311
	}
312 313
}

314
static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
315
						  void *_tfd, u8 idx)
316 317 318
{

	if (trans->cfg->use_tfh) {
319 320
		struct iwl_tfh_tfd *tfd = _tfd;
		struct iwl_tfh_tb *tb = &tfd->tbs[idx];
321 322

		return (dma_addr_t)(le64_to_cpu(tb->addr));
323 324 325 326 327
	} else {
		struct iwl_tfd *tfd = _tfd;
		struct iwl_tfd_tb *tb = &tfd->tbs[idx];
		dma_addr_t addr = get_unaligned_le32(&tb->lo);
		dma_addr_t hi_len;
328

329 330
		if (sizeof(dma_addr_t) <= sizeof(u32))
			return addr;
J
Johannes Berg 已提交
331

332
		hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
J
Johannes Berg 已提交
333

334 335 336 337 338 339 340
		/*
		 * shift by 16 twice to avoid warnings on 32-bit
		 * (where this code never runs anyway due to the
		 * if statement above)
		 */
		return addr | ((hi_len << 16) << 16);
	}
J
Johannes Berg 已提交
341 342
}

343 344
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
345
{
346 347
	struct iwl_tfd *tfd_fh = (void *)tfd;
	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
348

349
	u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
350

351 352
	put_unaligned_le32(addr, &tb->lo);
	hi_n_len |= iwl_get_dma_hi_addr(addr);
J
Johannes Berg 已提交
353

354
	tb->hi_n_len = cpu_to_le16(hi_n_len);
355

356
	tfd_fh->num_tbs = idx + 1;
J
Johannes Berg 已提交
357 358
}

359
static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
J
Johannes Berg 已提交
360
{
361
	if (trans->cfg->use_tfh) {
362
		struct iwl_tfh_tfd *tfd = _tfd;
363

364 365 366
		return le16_to_cpu(tfd->num_tbs) & 0x1f;
	} else {
		struct iwl_tfd *tfd = _tfd;
367

368 369
		return tfd->num_tbs & 0x1f;
	}
J
Johannes Berg 已提交
370 371
}

372
static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
373
			       struct iwl_cmd_meta *meta,
374
			       struct iwl_txq *txq, int index)
J
Johannes Berg 已提交
375
{
376 377
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i, num_tbs;
378
	void *tfd = iwl_pcie_get_tfd(trans, txq, index);
J
Johannes Berg 已提交
379 380

	/* Sanity check on number of chunks */
381
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
J
Johannes Berg 已提交
382

383
	if (num_tbs > trans_pcie->max_tbs) {
384
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
385 386 387 388
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

389
	/* first TB is never freed - it's the bidirectional DMA data */
J
Johannes Berg 已提交
390

J
Johannes Berg 已提交
391
	for (i = 1; i < num_tbs; i++) {
392
		if (meta->tbs & BIT(i))
J
Johannes Berg 已提交
393
			dma_unmap_page(trans->dev,
394 395
				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
J
Johannes Berg 已提交
396 397 398
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(trans->dev,
399 400 401 402
					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
								  i),
					 iwl_pcie_tfd_tb_get_len(trans, tfd,
								 i),
J
Johannes Berg 已提交
403 404
					 DMA_TO_DEVICE);
	}
405 406 407 408 409 410 411 412 413 414 415

	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	}

416 417
}

418 419
/*
 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
420
 * @trans - transport private data
421
 * @txq - tx queue
422
 * @dma_dir - the direction of the DMA mapping
423 424 425 426
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
427
void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
428
{
429 430 431
	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
	 * idx is bounded by n_window
	 */
432
	int rd_ptr = txq->read_ptr;
433
	int idx = iwl_pcie_get_cmd_index(txq, rd_ptr);
434

435 436
	lockdep_assert_held(&txq->lock);

437 438 439
	/* We have only q->n_window txq->entries, but we use
	 * TFD_QUEUE_SIZE_MAX tfds
	 */
440
	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
J
Johannes Berg 已提交
441 442

	/* free SKB */
443
	if (txq->entries) {
J
Johannes Berg 已提交
444 445
		struct sk_buff *skb;

446
		skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
447

448 449 450 451
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
452
		if (skb) {
453
			iwl_op_mode_free_skb(trans->op_mode, skb);
454
			txq->entries[idx].skb = NULL;
J
Johannes Berg 已提交
455 456 457 458
		}
	}
}

459
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
460
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
461
{
462
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
463
	void *tfd;
J
Johannes Berg 已提交
464 465
	u32 num_tbs;

466
	tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
J
Johannes Berg 已提交
467

468
	if (reset)
469
		memset(tfd, 0, trans_pcie->tfd_size);
470

471
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
472

473
	/* Each TFD can point to a maximum max_tbs Tx buffers */
474
	if (num_tbs >= trans_pcie->max_tbs) {
475
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
476
			trans_pcie->max_tbs);
477 478 479
		return -EINVAL;
	}

480 481
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
482 483
		return -EINVAL;

484
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
485

J
Johannes Berg 已提交
486
	return num_tbs;
487 488
}

489
int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
490
		       int slots_num, bool cmd_queue)
491 492
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
493 494
	size_t tfd_sz = trans_pcie->tfd_size *
		trans->cfg->base_params->max_tfd_queue_size;
495
	size_t tb0_buf_sz;
496 497 498 499 500
	int i;

	if (WARN_ON(txq->entries || txq->tfds))
		return -EINVAL;

501 502 503
	if (trans->cfg->use_tfh)
		tfd_sz = trans_pcie->tfd_size * slots_num;

504
	timer_setup(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, 0);
505 506
	txq->trans_pcie = trans_pcie;

507
	txq->n_window = slots_num;
508 509 510 511 512 513 514 515

	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_txq_entry),
			       GFP_KERNEL);

	if (!txq->entries)
		goto error;

516
	if (cmd_queue)
517 518 519 520 521 522 523 524 525 526 527
		for (i = 0; i < slots_num; i++) {
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
				goto error;
		}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
528
				       &txq->dma_addr, GFP_KERNEL);
529
	if (!txq->tfds)
530
		goto error;
531

532
	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
533

534
	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
535

536 537
	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
					      &txq->first_tb_dma,
538
					      GFP_KERNEL);
539
	if (!txq->first_tb_bufs)
540 541
		goto err_free_tfds;

542
	return 0;
543
err_free_tfds:
544
	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
545
error:
546
	if (txq->entries && cmd_queue)
547 548 549 550 551 552 553 554 555
		for (i = 0; i < slots_num; i++)
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;

	return -ENOMEM;

}

556
int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
557
		      int slots_num, bool cmd_queue)
558 559
{
	int ret;
560
	u32 tfd_queue_max_size = trans->cfg->base_params->max_tfd_queue_size;
561

562
	txq->need_update = false;
563

564
	/* max_tfd_queue_size must be power-of-two size, otherwise
565
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
566 567 568 569
	if (WARN_ONCE(tfd_queue_max_size & (tfd_queue_max_size - 1),
		      "Max tfd queue size must be a power of two, but is %d",
		      tfd_queue_max_size))
		return -EINVAL;
570 571

	/* Initialize queue's high/low-water marks, and head/tail indexes */
572
	ret = iwl_queue_init(txq, slots_num);
573 574 575 576
	if (ret)
		return ret;

	spin_lock_init(&txq->lock);
577

578
	if (cmd_queue) {
579 580 581 582 583
		static struct lock_class_key iwl_pcie_cmd_queue_lock_class;

		lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
	}

584
	__skb_queue_head_init(&txq->overflow_q);
585 586 587 588

	return 0;
}

589 590
void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
			    struct sk_buff *skb)
591
{
592
	struct page **page_ptr;
593

594
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
595

596 597 598
	if (*page_ptr) {
		__free_page(*page_ptr);
		*page_ptr = NULL;
599 600 601
	}
}

602 603 604 605 606 607 608 609 610
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->reg_lock);

	if (trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = false;
		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
611
		iwl_trans_unref(trans);
612 613 614 615 616 617 618 619 620
	}

	if (!trans->cfg->base_params->apmg_wake_up_wa)
		return;
	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
		return;

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
621
				   BIT(trans->cfg->csr->flag_mac_access_req));
622 623
}

624 625 626 627 628 629
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
630
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
631 632

	spin_lock_bh(&txq->lock);
633
	while (txq->write_ptr != txq->read_ptr) {
634
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
635
				   txq_id, txq->read_ptr);
636 637

		if (txq_id != trans_pcie->cmd_queue) {
638
			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
639 640 641 642

			if (WARN_ON_ONCE(!skb))
				continue;

643
			iwl_pcie_free_tso_page(trans_pcie, skb);
644
		}
645
		iwl_pcie_txq_free_tfd(trans, txq);
646
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
647

648
		if (txq->read_ptr == txq->write_ptr) {
649 650 651 652 653
			unsigned long flags;

			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
			if (txq_id != trans_pcie->cmd_queue) {
				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
654
					      txq->id);
655
				iwl_trans_unref(trans);
656 657 658 659 660
			} else {
				iwl_pcie_clear_cmd_in_flight(trans);
			}
			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		}
661
	}
662 663 664 665 666 667 668

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

669
	spin_unlock_bh(&txq->lock);
670 671 672

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
673 674 675 676 677 678 679 680 681 682 683 684 685
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
686
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
687 688 689 690 691 692 693 694 695 696
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
	if (txq_id == trans_pcie->cmd_queue)
697
		for (i = 0; i < txq->n_window; i++) {
698 699
			kzfree(txq->entries[i].cmd);
			kzfree(txq->entries[i].free_buf);
700 701 702
		}

	/* De-alloc circular buffer of TFDs */
703 704
	if (txq->tfds) {
		dma_free_coherent(dev,
705 706
				  trans_pcie->tfd_size *
				  trans->cfg->base_params->max_tfd_queue_size,
707 708
				  txq->tfds, txq->dma_addr);
		txq->dma_addr = 0;
709
		txq->tfds = NULL;
710 711

		dma_free_coherent(dev,
712
				  sizeof(*txq->first_tb_bufs) * txq->n_window,
713
				  txq->first_tb_bufs, txq->first_tb_dma);
714 715 716 717 718 719 720 721 722 723 724 725 726 727
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
728
	int nq = trans->cfg->base_params->num_of_queues;
729 730
	int chan;
	u32 reg_val;
731 732
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
733 734 735 736 737 738 739 740 741 742 743

	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

744 745 746 747
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
748 749 750 751 752 753 754

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
		       trans_pcie->scd_bc_tbls.dma >> 10);

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
755 756
	if (trans->cfg->base_params->scd_chain_ext_wa)
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
757 758

	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
759 760
				trans_pcie->cmd_fifo,
				trans_pcie->cmd_q_wdg_timeout);
761 762

	/* Activate all Tx DMA/FIFO channels */
763
	iwl_scd_activate_fifos(trans);
764 765 766 767 768 769 770 771 772 773 774 775 776

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
777
	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
778 779
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
780 781
}

782 783 784 785 786
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

787 788 789 790 791 792 793
	/*
	 * we should never get here in gen2 trans mode return early to avoid
	 * having invalid accesses
	 */
	if (WARN_ON_ONCE(trans->cfg->gen2))
		return;

794 795
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
796
		struct iwl_txq *txq = trans_pcie->txq[txq_id];
797 798 799
		if (trans->cfg->use_tfh)
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
800
					   txq->dma_addr);
801 802 803
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
804
					   txq->dma_addr >> 8);
805
		iwl_pcie_txq_unmap(trans, txq_id);
806 807
		txq->read_ptr = 0;
		txq->write_ptr = 0;
808 809 810 811 812 813
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

814 815 816 817 818 819
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
820 821
}

822 823 824 825 826 827 828 829 830
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ch, ret;
	u32 mask = 0;

	spin_lock(&trans_pcie->irq_lock);

831
	if (!iwl_trans_grab_nic_access(trans, &flags))
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

	iwl_trans_release_nic_access(trans, &flags);

out:
	spin_unlock(&trans_pcie->irq_lock);
}

853 854 855 856 857 858
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
859
	int txq_id;
860 861

	/* Turn off all Tx DMA fifos */
862
	iwl_scd_deactivate_fifos(trans);
863

864 865
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
866

867 868 869 870 871 872 873 874 875
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	/* This can happen: start_hw, stop_device */
876
	if (!trans_pcie->txq_memory)
877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
		return 0;

	/* Unmap DMA from host system and free skb's */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

897 898
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

899
	/* Tx queues */
900
	if (trans_pcie->txq_memory) {
901
		for (txq_id = 0;
902 903
		     txq_id < trans->cfg->base_params->num_of_queues;
		     txq_id++) {
904
			iwl_pcie_txq_free(trans, txq_id);
905 906
			trans_pcie->txq[txq_id] = NULL;
		}
907 908
	}

909 910
	kfree(trans_pcie->txq_memory);
	trans_pcie->txq_memory = NULL;
911 912 913 914 915 916 917 918 919 920 921 922 923 924 925

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
926
	u16 bc_tbls_size = trans->cfg->base_params->num_of_queues;
927

928 929 930
	bc_tbls_size *= (trans->cfg->device_family >= IWL_DEVICE_FAMILY_22560) ?
		sizeof(struct iwl_gen3_bc_tbl) :
		sizeof(struct iwlagn_scd_bc_tbl);
931 932 933

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
934
	if (WARN_ON(trans_pcie->txq_memory)) {
935 936 937 938 939
		ret = -EINVAL;
		goto error;
	}

	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
940
				     bc_tbls_size);
941 942 943 944 945 946 947 948 949 950 951 952
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

953 954 955
	trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
					 sizeof(struct iwl_txq), GFP_KERNEL);
	if (!trans_pcie->txq_memory) {
956
		IWL_ERR(trans, "Not enough memory for txq\n");
957
		ret = -ENOMEM;
958 959 960 961 962 963
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
964 965
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

966
		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
967 968
		trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
		ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
969
					 slots_num, cmd_queue);
970 971 972 973
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
974
		trans_pcie->txq[txq_id]->id = txq_id;
975 976 977 978 979 980 981 982 983
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
984

985 986 987 988 989 990 991
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

992
	if (!trans_pcie->txq_memory) {
993 994 995 996 997 998
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

999
	spin_lock(&trans_pcie->irq_lock);
1000 1001

	/* Turn off all Tx DMA fifos */
1002
	iwl_scd_deactivate_fifos(trans);
1003 1004 1005 1006 1007

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

1008
	spin_unlock(&trans_pcie->irq_lock);
1009 1010 1011 1012

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
1013 1014
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

1015
		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
1016
		ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
1017
					slots_num, cmd_queue);
1018 1019 1020 1021 1022
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}

1023 1024 1025 1026 1027 1028 1029
		/*
		 * Tell nic where to find circular buffer of TFDs for a
		 * given Tx queue, and enable the DMA channel used for that
		 * queue.
		 * Circular buffer (TFD queue in DRAM) physical base address
		 */
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
1030
				   trans_pcie->txq[txq_id]->dma_addr >> 8);
1031
	}
1032

1033
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1034 1035 1036 1037
	if (trans->cfg->base_params->num_of_queues > 20)
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

1038 1039 1040 1041 1042 1043 1044 1045
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

1046
static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1047
{
1048 1049
	lockdep_assert_held(&txq->lock);

1050
	if (!txq->wd_timeout)
1051 1052
		return;

1053 1054 1055 1056 1057 1058 1059
	/*
	 * station is asleep and we send data - that must
	 * be uAPSD or PS-Poll. Don't rearm the timer.
	 */
	if (txq->frozen)
		return;

1060 1061 1062 1063
	/*
	 * if empty delete timer, otherwise move timer forward
	 * since we're making progress on this queue
	 */
1064
	if (txq->read_ptr == txq->write_ptr)
1065 1066
		del_timer(&txq->stuck_timer);
	else
1067
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1068 1069 1070
}

/* Frees buffers until index _not_ inclusive */
1071 1072
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs)
1073 1074
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1075
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1076 1077
	int tfd_num = iwl_pcie_get_cmd_index(txq, ssn);
	int read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
1078 1079 1080 1081
	int last_to_free;

	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1082
		return;
J
Johannes Berg 已提交
1083

1084
	spin_lock_bh(&txq->lock);
1085

1086
	if (!test_bit(txq_id, trans_pcie->queue_used)) {
1087 1088 1089 1090 1091
		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
				    txq_id, ssn);
		goto out;
	}

1092
	if (read_ptr == tfd_num)
1093 1094 1095
		goto out;

	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1096
			   txq_id, txq->read_ptr, tfd_num, ssn);
J
Johannes Berg 已提交
1097

1098 1099
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
1100
	last_to_free = iwl_queue_dec_wrap(trans, tfd_num);
1101

1102
	if (!iwl_queue_used(txq, last_to_free)) {
1103 1104
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1105 1106
			__func__, txq_id, last_to_free,
			trans->cfg->base_params->max_tfd_queue_size,
1107
			txq->write_ptr, txq->read_ptr);
1108
		goto out;
J
Johannes Berg 已提交
1109 1110
	}

1111
	if (WARN_ON(!skb_queue_empty(skbs)))
1112
		goto out;
J
Johannes Berg 已提交
1113

1114
	for (;
1115 1116 1117 1118
	     read_ptr != tfd_num;
	     txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr),
	     read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr)) {
		struct sk_buff *skb = txq->entries[read_ptr].skb;
J
Johannes Berg 已提交
1119

1120
		if (WARN_ON_ONCE(!skb))
1121
			continue;
J
Johannes Berg 已提交
1122

1123
		iwl_pcie_free_tso_page(trans_pcie, skb);
1124 1125

		__skb_queue_tail(skbs, skb);
J
Johannes Berg 已提交
1126

1127
		txq->entries[read_ptr].skb = NULL;
1128

1129 1130
		if (!trans->cfg->use_tfh)
			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1131

1132
		iwl_pcie_txq_free_tfd(trans, txq);
1133
	}
1134

1135
	iwl_pcie_txq_progress(txq);
1136

1137
	if (iwl_queue_space(trans, txq) > txq->low_mark &&
1138
	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1139
		struct sk_buff_head overflow_skbs;
1140

1141 1142
		__skb_queue_head_init(&overflow_skbs);
		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152

		/*
		 * This is tricky: we are in reclaim path which is non
		 * re-entrant, so noone will try to take the access the
		 * txq data from that path. We stopped tx, so we can't
		 * have tx as well. Bottom line, we can unlock and re-lock
		 * later.
		 */
		spin_unlock_bh(&txq->lock);

1153 1154
		while (!skb_queue_empty(&overflow_skbs)) {
			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1155 1156 1157 1158
			struct iwl_device_cmd *dev_cmd_ptr;

			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
						 trans_pcie->dev_cmd_offs);
1159 1160 1161 1162 1163 1164

			/*
			 * Note that we can very well be overflowing again.
			 * In that case, iwl_queue_space will be small again
			 * and we won't wake mac80211's queue.
			 */
1165
			iwl_trans_tx(trans, skb, dev_cmd_ptr, txq_id);
1166 1167 1168
		}
		spin_lock_bh(&txq->lock);

1169
		if (iwl_queue_space(trans, txq) > txq->low_mark)
1170 1171
			iwl_wake_queue(trans, txq);
	}
1172

1173 1174
	if (txq->read_ptr == txq->write_ptr) {
		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
1175
		iwl_trans_unref(trans);
1176 1177
	}

1178
out:
1179
	spin_unlock_bh(&txq->lock);
1180 1181
}

1182 1183
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
1184 1185
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1186
	const struct iwl_cfg *cfg = trans->cfg;
1187 1188 1189 1190
	int ret;

	lockdep_assert_held(&trans_pcie->reg_lock);

1191 1192 1193 1194
	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
	    !trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = true;
		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1195
		iwl_trans_ref(trans);
1196 1197
	}

1198 1199 1200 1201 1202 1203
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
	 * apmg_wake_up_wa set.
	 */
1204
	if (cfg->base_params->apmg_wake_up_wa &&
1205
	    !trans_pcie->cmd_hold_nic_awake) {
1206
		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1207
					 BIT(cfg->csr->flag_mac_access_req));
1208 1209

		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1210 1211
				   BIT(cfg->csr->flag_val_mac_access_en),
				   (BIT(cfg->csr->flag_mac_clock_ready) |
1212 1213 1214 1215
				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
				   15000);
		if (ret < 0) {
			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1216
					BIT(cfg->csr->flag_mac_access_req));
1217 1218 1219
			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
			return -EIO;
		}
1220
		trans_pcie->cmd_hold_nic_awake = true;
1221 1222 1223 1224 1225
	}

	return 0;
}

1226 1227 1228 1229 1230 1231 1232 1233
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1234
{
1235
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1236
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1237
	unsigned long flags;
1238
	int nfreed = 0;
1239
	u16 r;
1240

1241
	lockdep_assert_held(&txq->lock);
1242

1243 1244 1245
	idx = iwl_pcie_get_cmd_index(txq, idx);
	r = iwl_pcie_get_cmd_index(txq, txq->read_ptr);

1246 1247
	if (idx >= trans->cfg->base_params->max_tfd_queue_size ||
	    (!iwl_queue_used(txq, idx))) {
1248 1249
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1250 1251
			__func__, txq_id, idx,
			trans->cfg->base_params->max_tfd_queue_size,
1252
			txq->write_ptr, txq->read_ptr);
1253 1254
		return;
	}
1255

1256 1257 1258
	for (idx = iwl_queue_inc_wrap(trans, idx); r != idx;
	     r = iwl_queue_inc_wrap(trans, r)) {
		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
1259

1260 1261
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1262
				idx, txq->write_ptr, r);
L
Liad Kaufman 已提交
1263
			iwl_force_nmi(trans);
1264 1265 1266
		}
	}

1267
	if (txq->read_ptr == txq->write_ptr) {
1268
		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1269
		iwl_pcie_clear_cmd_in_flight(trans);
1270 1271 1272
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
	}

1273
	iwl_pcie_txq_progress(txq);
1274 1275
}

1276
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1277
				 u16 txq_id)
1278
{
1279
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1280 1281 1282 1283 1284 1285
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

1286
	tbl_dw_addr = trans_pcie->scd_base_addr +
1287 1288
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

1289
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1290 1291 1292 1293 1294 1295

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

1296
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1297 1298 1299 1300

	return 0;
}

1301 1302 1303 1304
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

1305
bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1306 1307
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
1308
{
1309
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1310
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1311
	int fifo = -1;
1312
	bool scd_bug = false;
1313

1314 1315
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1316

1317 1318
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

1319 1320
	if (cfg) {
		fifo = cfg->fifo;
1321

1322
		/* Disable the scheduler prior configuring the cmd queue */
1323 1324
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1325 1326
			iwl_scd_enable_set_active(trans, 0);

1327 1328
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
1329

1330 1331 1332
		/* Set this queue as a chain-building queue unless it is CMD */
		if (txq_id != trans_pcie->cmd_queue)
			iwl_scd_txq_set_chain(trans, txq_id);
1333

1334
		if (cfg->aggregate) {
1335
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1336

1337 1338
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1339

1340 1341
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
1342
			txq->ampdu = true;
1343 1344 1345 1346 1347 1348 1349 1350
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

1351
			ssn = txq->read_ptr;
1352
		}
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
	} else {
		/*
		 * If we need to move the SCD write pointer by steps of
		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
		 * the op_mode know by returning true later.
		 * Do this only in case cfg is NULL since this trick can
		 * be done only if we have DQA enabled which is true for mvm
		 * only. And mvm never sets a cfg pointer.
		 * This is really ugly, but this is the easiest way out for
		 * this sad hardware issue.
		 * This bug has been fixed on devices 9000 and up.
		 */
		scd_bug = !trans->cfg->mq_rx_supported &&
			!((ssn - txq->write_ptr) & 0x3f) &&
			(ssn != txq->write_ptr);
		if (scd_bug)
			ssn++;
1370
	}
1371 1372 1373

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1374 1375
	txq->read_ptr = (ssn & 0xff);
	txq->write_ptr = (ssn & 0xff);
1376 1377
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
1378

1379 1380
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
1381

1382 1383 1384 1385 1386 1387 1388
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
1389
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1390 1391
			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
1392 1393 1394 1395 1396 1397 1398

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
1399 1400

		/* enable the scheduler for this queue (only) */
1401 1402
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1403
			iwl_scd_enable_set_active(trans, BIT(txq_id));
1404 1405 1406 1407 1408 1409 1410 1411

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
1412
	}
1413 1414

	return scd_bug;
1415 1416
}

1417 1418 1419 1420
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1421
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1422 1423 1424 1425

	txq->ampdu = !shared_mode;
}

1426 1427
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
1428
{
1429
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1430 1431 1432
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
1433

1434 1435
	trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
	trans_pcie->txq[txq_id]->frozen = false;
1436

1437 1438 1439 1440 1441 1442
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
1443
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1444 1445
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
1446
		return;
1447 1448
	}

1449 1450
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
1451

1452 1453 1454
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
1455

1456
	iwl_pcie_txq_unmap(trans, txq_id);
1457
	trans_pcie->txq[txq_id]->ampdu = false;
1458

1459
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1460 1461
}

1462 1463
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

1464
/*
1465
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1466
 * @priv: device private data point
1467
 * @cmd: a pointer to the ucode command structure
1468
 *
1469 1470
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
1471 1472
 * command queue.
 */
1473 1474
static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
				 struct iwl_host_cmd *cmd)
1475
{
1476
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1477
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
J
Johannes Berg 已提交
1478 1479
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
1480
	unsigned long flags;
1481
	void *dup_buf = NULL;
1482
	dma_addr_t phys_addr;
1483
	int idx;
1484
	u16 copy_size, cmd_size, tb0_size;
1485
	bool had_nocopy = false;
1486
	u8 group_id = iwl_cmd_groupid(cmd->id);
1487
	int i, ret;
1488
	u32 cmd_pos;
1489 1490
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1491

1492
	if (WARN(!trans->wide_cmd_header &&
1493
		 group_id > IWL_ALWAYS_LONG_GROUP,
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
1504 1505

	/* need one for the header if the first is NOCOPY */
1506
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1507

1508
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1509 1510 1511
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

1512 1513
		if (!cmd->len[i])
			continue;
1514

1515 1516 1517
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
1518 1519 1520 1521 1522 1523 1524 1525

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

1526 1527
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

1545
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1546 1547 1548
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
1549 1550
		} else {
			/* NOCOPY must not be followed by normal! */
1551 1552 1553 1554
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
1555
			copy_size += cmdlen[i];
1556 1557 1558
		}
		cmd_size += cmd->len[i];
	}
1559

1560 1561
	/*
	 * If any of the command structures end up being larger than
1562 1563 1564
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
1565
	 */
1566 1567
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
1568 1569
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
1570 1571 1572
		idx = -EINVAL;
		goto free_dup_buf;
	}
1573

1574
	spin_lock_bh(&txq->lock);
1575

1576
	if (iwl_queue_space(trans, txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1577
		spin_unlock_bh(&txq->lock);
1578

1579
		IWL_ERR(trans, "No space in command queue\n");
1580
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1581 1582
		idx = -ENOSPC;
		goto free_dup_buf;
1583 1584
	}

1585
	idx = iwl_pcie_get_cmd_index(txq, txq->write_ptr);
1586 1587
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1588

1589
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1590 1591
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1592

1593
	/* set up the header */
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1604
						 INDEX_TO_SEQ(txq->write_ptr));
1605 1606 1607 1608 1609 1610 1611

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1612
						 INDEX_TO_SEQ(txq->write_ptr));
1613 1614 1615 1616 1617
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1618 1619

	/* and copy the data that needs to be copied */
1620
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1621
		int copy;
1622

1623
		if (!cmd->len[i])
1624
			continue;
1625 1626 1627

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1628
					   IWL_HCMD_DFL_DUP))) {
1629 1630 1631 1632 1633
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1634 1635 1636 1637
			continue;
		}

		/*
1638 1639
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1640 1641 1642 1643 1644 1645 1646 1647
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1648 1649
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1650 1651 1652 1653

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1654
		}
1655 1656
	}

J
Johannes Berg 已提交
1657
	IWL_DEBUG_HC(trans,
1658
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1659
		     iwl_get_cmd_string(trans, cmd->id),
1660 1661
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1662
		     cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
1663

1664 1665 1666
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1667
	iwl_pcie_txq_build_tfd(trans, txq,
1668 1669
			       iwl_pcie_get_first_tb_dma(txq, idx),
			       tb0_size, true);
1670 1671

	/* map first command fragment, if any remains */
1672
	if (copy_size > tb0_size) {
1673
		phys_addr = dma_map_single(trans->dev,
1674 1675
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1676 1677
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1678 1679
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1680 1681 1682
			idx = -ENOMEM;
			goto out;
		}
1683

1684
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1685
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1686 1687
	}

1688
	/* map the remaining (adjusted) nocopy/dup fragments */
1689
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1690
		const void *data = cmddata[i];
1691

1692
		if (!cmdlen[i])
1693
			continue;
1694 1695
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1696
			continue;
1697 1698 1699
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
		phys_addr = dma_map_single(trans->dev, (void *)data,
1700
					   cmdlen[i], DMA_TO_DEVICE);
1701
		if (dma_mapping_error(trans->dev, phys_addr)) {
1702 1703
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1704 1705 1706 1707
			idx = -ENOMEM;
			goto out;
		}

1708
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1709
	}
R
Reinette Chatre 已提交
1710

1711
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1712
	out_meta->flags = cmd->flags;
1713
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1714
		kzfree(txq->entries[idx].free_buf);
1715
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1716

1717
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1718

1719
	/* start timer if queue currently empty */
1720
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1721
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1722

1723
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1724
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1725 1726 1727 1728
	if (ret < 0) {
		idx = ret;
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		goto out;
1729 1730
	}

1731
	/* Increment and update queue's write index */
1732
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
1733
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1734

1735 1736
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);

J
Johannes Berg 已提交
1737
 out:
1738
	spin_unlock_bh(&txq->lock);
1739 1740 1741
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1742
	return idx;
1743 1744
}

1745 1746
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1747 1748
 * @rxb: Rx buffer to reclaim
 */
1749
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1750
			    struct iwl_rx_cmd_buffer *rxb)
1751
{
Z
Zhu Yi 已提交
1752
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1753
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1754
	u8 group_id;
1755
	u32 cmd_id;
1756 1757 1758
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1759 1760
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1761
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1762
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1763 1764 1765 1766

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1767
	if (WARN(txq_id != trans_pcie->cmd_queue,
1768
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1769 1770
		 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
		 txq->write_ptr)) {
1771
		iwl_print_hex_error(trans, pkt, 32);
1772
		return;
1773
	}
1774

1775
	spin_lock_bh(&txq->lock);
1776

1777
	cmd_index = iwl_pcie_get_cmd_index(txq, index);
1778 1779
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1780
	group_id = cmd->hdr.group_id;
1781
	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1782

1783
	iwl_pcie_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1784

1785
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1786
	if (meta->flags & CMD_WANT_SKB) {
1787
		struct page *p = rxb_steal_page(rxb);
1788 1789 1790

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1791
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1792
	}
1793

1794 1795 1796
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1797
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1798

J
Johannes Berg 已提交
1799
	if (!(meta->flags & CMD_ASYNC)) {
1800
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1801 1802
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1803
				 iwl_get_cmd_string(trans, cmd_id));
1804
		}
1805
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1806
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1807
			       iwl_get_cmd_string(trans, cmd_id));
1808
		wake_up(&trans_pcie->wait_command_queue);
1809
	}
1810

1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		set_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

	if (meta->flags & CMD_WAKE_UP_TRANS) {
		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		clear_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

Z
Zhu Yi 已提交
1825
	meta->flags = 0;
1826

1827
	spin_unlock_bh(&txq->lock);
1828
}
1829

1830
#define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1831

1832 1833
static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
				    struct iwl_host_cmd *cmd)
1834 1835 1836 1837 1838 1839 1840
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

1841
	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1842
	if (ret < 0) {
1843
		IWL_ERR(trans,
1844
			"Error sending %s: enqueue_hcmd failed: %d\n",
1845
			iwl_get_cmd_string(trans, cmd->id), ret);
1846 1847 1848 1849 1850
		return ret;
	}
	return 0;
}

1851 1852
static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
				   struct iwl_host_cmd *cmd)
1853
{
1854
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1855
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1856 1857 1858
	int cmd_idx;
	int ret;

1859
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1860
		       iwl_get_cmd_string(trans, cmd->id));
1861

1862 1863
	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
				  &trans->status),
1864
		 "Command %s: a command is already active!\n",
1865
		 iwl_get_cmd_string(trans, cmd->id)))
1866 1867
		return -EIO;

1868
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1869
		       iwl_get_cmd_string(trans, cmd->id));
1870

1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
	if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
		ret = wait_event_timeout(trans_pcie->d0i3_waitq,
				 pm_runtime_active(&trans_pcie->pci_dev->dev),
				 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
		if (!ret) {
			IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
			return -ETIMEDOUT;
		}
	}

1881
	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1882 1883
	if (cmd_idx < 0) {
		ret = cmd_idx;
1884
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1885
		IWL_ERR(trans,
1886
			"Error sending %s: enqueue_hcmd failed: %d\n",
1887
			iwl_get_cmd_string(trans, cmd->id), ret);
1888 1889 1890
		return ret;
	}

1891 1892 1893 1894
	ret = wait_event_timeout(trans_pcie->wait_command_queue,
				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
					   &trans->status),
				 HOST_COMPLETE_TIMEOUT);
1895
	if (!ret) {
1896
		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1897
			iwl_get_cmd_string(trans, cmd->id),
1898
			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1899

1900
		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1901
			txq->read_ptr, txq->write_ptr);
1902

1903
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1904
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1905
			       iwl_get_cmd_string(trans, cmd->id));
1906
		ret = -ETIMEDOUT;
1907

L
Liad Kaufman 已提交
1908
		iwl_force_nmi(trans);
1909
		iwl_trans_fw_error(trans);
1910

1911
		goto cancel;
1912 1913
	}

1914
	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1915
		iwl_trans_dump_regs(trans);
1916
		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1917
			iwl_get_cmd_string(trans, cmd->id));
1918
		dump_stack();
1919 1920 1921 1922
		ret = -EIO;
		goto cancel;
	}

1923
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1924
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1925 1926 1927 1928 1929
		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
		ret = -ERFKILL;
		goto cancel;
	}

1930
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1931
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1932
			iwl_get_cmd_string(trans, cmd->id));
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1947
		txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
1948
	}
1949

1950 1951 1952
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
1953 1954 1955 1956 1957
	}

	return ret;
}

1958
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1959
{
1960
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1961
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1962 1963
		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
				  cmd->id);
1964
		return -ERFKILL;
1965
	}
1966

1967
	if (cmd->flags & CMD_ASYNC)
1968
		return iwl_pcie_send_hcmd_async(trans, cmd);
1969

1970
	/* We still can fail on RFKILL that can be asserted while we wait */
1971
	return iwl_pcie_send_hcmd_sync(trans, cmd);
1972 1973
}

1974 1975 1976 1977 1978
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
			     struct iwl_cmd_meta *out_meta,
			     struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
1979
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
	u16 tb2_len;
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
	tb2_len = skb_headlen(skb) - hdr_len;

	if (tb2_len > 0) {
		dma_addr_t tb2_phys = dma_map_single(trans->dev,
						     skb->data + hdr_len,
						     tb2_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1994 1995
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
			return -EINVAL;
		}
		iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

		if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
2014 2015
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
2016 2017 2018 2019 2020
			return -EINVAL;
		}
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);

2021
		out_meta->tbs |= BIT(tb_idx);
2022 2023 2024
	}

	trace_iwlwifi_dev_tx(trans->dev, skb,
2025
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2026
			     trans_pcie->tfd_size,
2027
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
2028
			     hdr_len);
2029
	trace_iwlwifi_dev_tx_data(trans->dev, skb, hdr_len);
2030 2031 2032
	return 0;
}

2033
#ifdef CONFIG_INET
S
Sara Sharon 已提交
2034
struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);

	if (!p->page)
		goto alloc;

	/* enough room on this page */
	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
		return p;

	/* We don't have enough room on this page, get a new one. */
	__free_page(p->page);

alloc:
	p->page = alloc_page(GFP_ATOMIC);
	if (!p->page)
		return NULL;
	p->pos = page_address(p->page);
	return p;
}

static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
					bool ipv6, unsigned int len)
{
	if (ipv6) {
		struct ipv6hdr *iphv6 = iph;

		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
					       len + tcph->doff * 4,
					       IPPROTO_TCP, 0);
	} else {
		struct iphdr *iphv4 = iph;

		ip_send_check(iphv4);
		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
						 len + tcph->doff * 4,
						 IPPROTO_TCP, 0);
	}
}

2076 2077 2078 2079
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2080
{
2081
	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
2082 2083 2084 2085 2086 2087 2088
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
2089
	struct page **page_ptr;
2090 2091 2092 2093 2094 2095 2096 2097 2098
	int ret;
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
2099
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2100
			     trans_pcie->tfd_size,
2101
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
	hdr_page = get_page_hdr(trans, hdr_room);
	if (!hdr_page)
		return -ENOMEM;

	get_page(hdr_page->page);
	start_hdr = hdr_page->pos;
2119 2120
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
	*page_ptr = hdr_page->page;
2121 2122 2123 2124 2125 2126 2127 2128 2129
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

2130 2131 2132 2133 2134 2135 2136
	/*
	 * Remove the length of all the headers that we don't actually
	 * have in the MPDU by themselves, but that we duplicate into
	 * all the different MSDUs inside the A-MSDU.
	 */
	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		struct sk_buff *csum_skb = NULL;
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
		struct tcphdr *tcph;
2147
		u8 *iph, *subf_hdrs_start = hdr_page->pos;
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
		iph = hdr_page->pos + 8;
		tcph = (void *)(iph + ip_hdrlen);

		/* For testing on current hardware only */
		if (trans_pcie->sw_csum_tx) {
			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
					     GFP_ATOMIC);
			if (!csum_skb) {
				ret = -ENOMEM;
				goto out_unmap;
			}

			iwl_compute_pseudo_hdr_csum(iph, tcph,
						    skb->protocol ==
							htons(ETH_P_IPV6),
						    data_left);

2186
			skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
2187
			skb_reset_transport_header(csum_skb);
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
			csum_skb->csum_start =
				(unsigned char *)tcp_hdr(csum_skb) -
						 csum_skb->head;
		}

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
			dev_kfree_skb(csum_skb);
			ret = -EINVAL;
			goto out_unmap;
		}
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
		trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
					       hdr_tb_len);
2207 2208
		/* add this subframe's headers' length to the tx_cmd */
		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			if (trans_pcie->sw_csum_tx)
2220
				skb_put_data(csum_skb, tso.data, size);
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
				dev_kfree_skb(csum_skb);
				ret = -EINVAL;
				goto out_unmap;
			}

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
			trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
						       size);

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}

		/* For testing on early hardware only */
		if (trans_pcie->sw_csum_tx) {
			__wsum csum;

			csum = skb_checksum(csum_skb,
					    skb_checksum_start_offset(csum_skb),
					    csum_skb->len -
					    skb_checksum_start_offset(csum_skb),
					    0);
			dev_kfree_skb(csum_skb);
			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
						hdr_tb_len, DMA_TO_DEVICE);
			tcph->check = csum_fold(csum);
			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
						   hdr_tb_len, DMA_TO_DEVICE);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;

out_unmap:
2263
	iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
	return ret;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

2279 2280
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id)
2281
{
2282
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
2283
	struct ieee80211_hdr *hdr;
2284 2285 2286
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
2287 2288
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
2289
	void *tfd;
2290
	u16 len, tb1_len;
2291
	bool wait_write_ptr;
J
Johannes Berg 已提交
2292 2293
	__le16 fc;
	u8 hdr_len;
2294
	u16 wifi_seq;
2295
	bool amsdu;
2296

2297
	txq = trans_pcie->txq[txq_id];
2298

2299 2300
	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
		      "TX on unused queue %d\n", txq_id))
2301
		return -EINVAL;
2302

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
	if (unlikely(trans_pcie->sw_csum_tx &&
		     skb->ip_summed == CHECKSUM_PARTIAL)) {
		int offs = skb_checksum_start_offset(skb);
		int csum_offs = offs + skb->csum_offset;
		__wsum csum;

		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
			return -1;

		csum = skb_checksum(skb, offs, skb->len - offs, 0);
		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2314 2315

		skb->ip_summed = CHECKSUM_UNNECESSARY;
2316 2317
	}

J
Johannes Berg 已提交
2318
	if (skb_is_nonlinear(skb) &&
2319
	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
J
Johannes Berg 已提交
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

2330
	spin_lock(&txq->lock);
2331

2332
	if (iwl_queue_space(trans, txq) < txq->high_mark) {
2333 2334 2335
		iwl_stop_queue(trans, txq);

		/* don't put the packet on the ring, if there is no room */
2336
		if (unlikely(iwl_queue_space(trans, txq) < 3)) {
2337 2338 2339 2340
			struct iwl_device_cmd **dev_cmd_ptr;

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
					       trans_pcie->dev_cmd_offs);
2341

2342
			*dev_cmd_ptr = dev_cmd;
2343 2344 2345 2346 2347 2348 2349
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

2350 2351 2352 2353 2354
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
2355
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2356
	WARN_ONCE(txq->ampdu &&
2357
		  (wifi_seq & 0xff) != txq->write_ptr,
2358
		  "Q: %d WiFi Seq %d tfdNum %d",
2359
		  txq_id, wifi_seq, txq->write_ptr);
2360 2361

	/* Set up driver data for this TFD */
2362 2363
	txq->entries[txq->write_ptr].skb = skb;
	txq->entries[txq->write_ptr].cmd = dev_cmd;
2364 2365 2366

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2367
			    INDEX_TO_SEQ(txq->write_ptr)));
2368

2369
	tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
2370 2371 2372 2373 2374 2375
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

2376
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2377
	out_meta = &txq->entries[txq->write_ptr].meta;
J
Johannes Berg 已提交
2378
	out_meta->flags = 0;
2379

2380
	/*
2381 2382 2383 2384
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
2385
	 */
2386
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2387
	      hdr_len - IWL_FIRST_TB_SIZE;
2388 2389 2390 2391 2392 2393 2394 2395
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
	if (trans_pcie->sw_csum_tx || !amsdu) {
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
J
Johannes Berg 已提交
2396
			tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
2397 2398 2399
	} else {
		tb1_len = len;
	}
2400

2401 2402 2403 2404
	/*
	 * The first TB points to bi-directional DMA data, we'll
	 * memcpy the data into it later.
	 */
2405
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2406
			       IWL_FIRST_TB_SIZE, true);
2407

2408
	/* there must be data left over for TB1 or this code must be changed */
2409
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2410 2411

	/* map the data for TB1 */
2412
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2413 2414 2415
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
2416
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2417

2418 2419 2420 2421 2422 2423 2424
	/*
	 * If gso_size wasn't set, don't give the frame "amsdu treatment"
	 * (adding subframes, etc.).
	 * This can happen in some testing flows when the amsdu was already
	 * pre-built, and we just need to send the resulting skb.
	 */
	if (amsdu && skb_shinfo(skb)->gso_size) {
2425 2426 2427 2428 2429 2430
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
	} else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
				       out_meta, dev_cmd, tb1_len))) {
2431
		goto out_err;
2432
	}
J
Johannes Berg 已提交
2433

2434 2435 2436 2437
	/* building the A-MSDU might have changed this data, so memcpy it now */
	memcpy(&txq->first_tb_bufs[txq->write_ptr], &dev_cmd->hdr,
	       IWL_FIRST_TB_SIZE);

2438
	tfd = iwl_pcie_get_tfd(trans, txq, txq->write_ptr);
2439
	/* Set up entry for this TFD in Tx byte-count array */
2440 2441
	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2442

2443
	wait_write_ptr = ieee80211_has_morefrags(fc);
2444

2445
	/* start timer if queue currently empty */
2446
	if (txq->read_ptr == txq->write_ptr) {
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
		if (txq->wd_timeout) {
			/*
			 * If the TXQ is active, then set the timer, if not,
			 * set the timer in remainder so that the timer will
			 * be armed with the right value when the station will
			 * wake up.
			 */
			if (!txq->frozen)
				mod_timer(&txq->stuck_timer,
					  jiffies + txq->wd_timeout);
			else
				txq->frozen_expiry_remainder = txq->wd_timeout;
		}
2460
		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
2461
		iwl_trans_ref(trans);
2462
	}
2463 2464

	/* Tell device the write index *just past* this latest filled TFD */
2465
	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
2466 2467
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2468 2469 2470

	/*
	 * At this point the frame is "transmitted" successfully
2471
	 * and we will get a TX status notification eventually.
2472 2473 2474 2475 2476 2477
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
	spin_unlock(&txq->lock);
	return -1;
2478
}