tx.c 67.4 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
4
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
5
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
27
 *  Intel Linux Wireless <linuxwifi@intel.com>
28 29 30
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
31
#include <linux/etherdevice.h>
32
#include <linux/ieee80211.h>
33
#include <linux/slab.h>
34
#include <linux/sched.h>
35
#include <linux/pm_runtime.h>
36 37
#include <net/ip6_checksum.h>
#include <net/tso.h>
38

39 40 41
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
42
#include "iwl-io.h"
43
#include "iwl-scd.h"
44
#include "iwl-op-mode.h"
45
#include "internal.h"
J
Johannes Berg 已提交
46
#include "fw/api/tx.h"
47

48 49 50
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
72

73
int iwl_queue_space(const struct iwl_txq *q)
74
{
75 76
	unsigned int max;
	unsigned int used;
77

78 79
	/*
	 * To avoid ambiguity between empty and completely full queues, there
80 81 82
	 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
	 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
	 * to reserve any queue entries for this purpose.
83
	 */
84
	if (q->n_window < TFD_QUEUE_SIZE_MAX)
85 86
		max = q->n_window;
	else
87
		max = TFD_QUEUE_SIZE_MAX - 1;
88

89
	/*
90 91
	 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
	 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
92
	 */
93
	used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
94 95 96 97 98

	if (WARN_ON(used > max))
		return 0;

	return max - used;
99 100 101 102 103
}

/*
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
104
static int iwl_queue_init(struct iwl_txq *q, int slots_num)
105 106 107 108
{
	q->n_window = slots_num;

	/* slots_num must be power-of-two size, otherwise
109
	 * iwl_pcie_get_cmd_index is broken. */
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = 0;
	q->read_ptr = 0;

	return 0;
}

127 128
int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
			   struct iwl_dma_ptr *ptr, size_t size)
129 130 131 132 133 134 135 136 137 138 139 140
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

141
void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
142 143 144 145 146 147 148 149
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

150
static void iwl_pcie_txq_stuck_timer(struct timer_list *t)
151
{
152
	struct iwl_txq *txq = from_timer(txq, t, stuck_timer);
153 154 155 156 157
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
158
	if (txq->read_ptr == txq->write_ptr) {
159 160 161 162 163
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);

164
	iwl_trans_pcie_log_scd_error(trans, txq);
165

L
Liad Kaufman 已提交
166
	iwl_force_nmi(trans);
167 168
}

169 170
/*
 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
171
 */
172
static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
173 174
					     struct iwl_txq *txq, u16 byte_cnt,
					     int num_tbs)
175
{
176
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
177
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
178 179
	int write_ptr = txq->write_ptr;
	int txq_id = txq->id;
180 181 182
	u8 sec_ctl = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
183
	struct iwl_tx_cmd *tx_cmd =
184
		(void *)txq->entries[txq->write_ptr].cmd->payload;
185
	u8 sta_id = tx_cmd->sta_id;
186

187 188
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

189
	sec_ctl = tx_cmd->sec_ctl;
190 191 192

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
193
		len += IEEE80211_CCMP_MIC_LEN;
194 195
		break;
	case TX_CMD_SEC_TKIP:
196
		len += IEEE80211_TKIP_ICV_LEN;
197 198
		break;
	case TX_CMD_SEC_WEP:
199
		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
200 201
		break;
	}
202 203 204
	if (trans_pcie->bc_table_dword)
		len = DIV_ROUND_UP(len, 4);

205 206 207
	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
		return;

208
	bc_ent = cpu_to_le16(len | (sta_id << 12));
209 210 211 212 213 214 215 216

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

217 218 219 220 221 222
static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
					    struct iwl_txq *txq)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
223 224
	int txq_id = txq->id;
	int read_ptr = txq->read_ptr;
225 226 227
	u8 sta_id = 0;
	__le16 bc_ent;
	struct iwl_tx_cmd *tx_cmd =
228
		(void *)txq->entries[read_ptr].cmd->payload;
229 230 231 232 233 234 235

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

	if (txq_id != trans_pcie->cmd_queue)
		sta_id = tx_cmd->sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
236

237 238 239 240 241 242 243
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

244 245
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
246
 */
247 248
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
249
{
250
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
251
	u32 reg = 0;
252
	int txq_id = txq->id;
253

254
	lockdep_assert_held(&txq->lock);
255

256 257 258 259 260 261 262 263 264
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
	if (!trans->cfg->base_params->shadow_reg_enable &&
	    txq_id != trans_pcie->cmd_queue &&
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
265
		/*
266 267 268
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
269
		 */
270 271 272 273 274 275 276
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
				    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
277
			txq->need_update = true;
278 279
			return;
		}
W
Wey-Yi Guy 已提交
280
	}
281 282 283 284 285

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
286
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
287 288
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
289
			    txq->write_ptr | (txq_id << 8));
290
}
291

292 293 294 295 296 297
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
298
		struct iwl_txq *txq = trans_pcie->txq[i];
299

300 301 302
		if (!test_bit(i, trans_pcie->queue_used))
			continue;

303
		spin_lock_bh(&txq->lock);
304
		if (txq->need_update) {
305
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
306
			txq->need_update = false;
307
		}
308
		spin_unlock_bh(&txq->lock);
309
	}
310 311
}

312
static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
313
						  void *_tfd, u8 idx)
314 315 316
{

	if (trans->cfg->use_tfh) {
317 318
		struct iwl_tfh_tfd *tfd = _tfd;
		struct iwl_tfh_tb *tb = &tfd->tbs[idx];
319 320

		return (dma_addr_t)(le64_to_cpu(tb->addr));
321 322 323 324 325
	} else {
		struct iwl_tfd *tfd = _tfd;
		struct iwl_tfd_tb *tb = &tfd->tbs[idx];
		dma_addr_t addr = get_unaligned_le32(&tb->lo);
		dma_addr_t hi_len;
326

327 328
		if (sizeof(dma_addr_t) <= sizeof(u32))
			return addr;
J
Johannes Berg 已提交
329

330
		hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
J
Johannes Berg 已提交
331

332 333 334 335 336 337 338
		/*
		 * shift by 16 twice to avoid warnings on 32-bit
		 * (where this code never runs anyway due to the
		 * if statement above)
		 */
		return addr | ((hi_len << 16) << 16);
	}
J
Johannes Berg 已提交
339 340
}

341 342
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
343
{
344 345
	struct iwl_tfd *tfd_fh = (void *)tfd;
	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
346

347
	u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
348

349 350
	put_unaligned_le32(addr, &tb->lo);
	hi_n_len |= iwl_get_dma_hi_addr(addr);
J
Johannes Berg 已提交
351

352
	tb->hi_n_len = cpu_to_le16(hi_n_len);
353

354
	tfd_fh->num_tbs = idx + 1;
J
Johannes Berg 已提交
355 356
}

357
static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
J
Johannes Berg 已提交
358
{
359
	if (trans->cfg->use_tfh) {
360
		struct iwl_tfh_tfd *tfd = _tfd;
361

362 363 364
		return le16_to_cpu(tfd->num_tbs) & 0x1f;
	} else {
		struct iwl_tfd *tfd = _tfd;
365

366 367
		return tfd->num_tbs & 0x1f;
	}
J
Johannes Berg 已提交
368 369
}

370
static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
371
			       struct iwl_cmd_meta *meta,
372
			       struct iwl_txq *txq, int index)
J
Johannes Berg 已提交
373
{
374 375
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i, num_tbs;
376
	void *tfd = iwl_pcie_get_tfd(trans, txq, index);
J
Johannes Berg 已提交
377 378

	/* Sanity check on number of chunks */
379
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
J
Johannes Berg 已提交
380

381
	if (num_tbs > trans_pcie->max_tbs) {
382
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
383 384 385 386
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

387
	/* first TB is never freed - it's the bidirectional DMA data */
J
Johannes Berg 已提交
388

J
Johannes Berg 已提交
389
	for (i = 1; i < num_tbs; i++) {
390
		if (meta->tbs & BIT(i))
J
Johannes Berg 已提交
391
			dma_unmap_page(trans->dev,
392 393
				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
J
Johannes Berg 已提交
394 395 396
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(trans->dev,
397 398 399 400
					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
								  i),
					 iwl_pcie_tfd_tb_get_len(trans, tfd,
								 i),
J
Johannes Berg 已提交
401 402
					 DMA_TO_DEVICE);
	}
403 404 405 406 407 408 409 410 411 412 413

	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	}

414 415
}

416 417
/*
 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
418
 * @trans - transport private data
419
 * @txq - tx queue
420
 * @dma_dir - the direction of the DMA mapping
421 422 423 424
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
425
void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
426
{
427 428 429
	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
	 * idx is bounded by n_window
	 */
430
	int rd_ptr = txq->read_ptr;
431
	int idx = iwl_pcie_get_cmd_index(txq, rd_ptr);
432

433 434
	lockdep_assert_held(&txq->lock);

435 436 437
	/* We have only q->n_window txq->entries, but we use
	 * TFD_QUEUE_SIZE_MAX tfds
	 */
438
	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
J
Johannes Berg 已提交
439 440

	/* free SKB */
441
	if (txq->entries) {
J
Johannes Berg 已提交
442 443
		struct sk_buff *skb;

444
		skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
445

446 447 448 449
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
450
		if (skb) {
451
			iwl_op_mode_free_skb(trans->op_mode, skb);
452
			txq->entries[idx].skb = NULL;
J
Johannes Berg 已提交
453 454 455 456
		}
	}
}

457
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
458
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
459
{
460
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
461
	void *tfd;
J
Johannes Berg 已提交
462 463
	u32 num_tbs;

464
	tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
J
Johannes Berg 已提交
465

466
	if (reset)
467
		memset(tfd, 0, trans_pcie->tfd_size);
468

469
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
470

471
	/* Each TFD can point to a maximum max_tbs Tx buffers */
472
	if (num_tbs >= trans_pcie->max_tbs) {
473
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
474
			trans_pcie->max_tbs);
475 476 477
		return -EINVAL;
	}

478 479
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
480 481
		return -EINVAL;

482
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
483

J
Johannes Berg 已提交
484
	return num_tbs;
485 486
}

487
int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
488
		       int slots_num, bool cmd_queue)
489 490
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
491
	size_t tfd_sz = trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX;
492
	size_t tb0_buf_sz;
493 494 495 496 497
	int i;

	if (WARN_ON(txq->entries || txq->tfds))
		return -EINVAL;

498 499 500
	if (trans->cfg->use_tfh)
		tfd_sz = trans_pcie->tfd_size * slots_num;

501
	timer_setup(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, 0);
502 503
	txq->trans_pcie = trans_pcie;

504
	txq->n_window = slots_num;
505 506 507 508 509 510 511 512

	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_txq_entry),
			       GFP_KERNEL);

	if (!txq->entries)
		goto error;

513
	if (cmd_queue)
514 515 516 517 518 519 520 521 522 523 524
		for (i = 0; i < slots_num; i++) {
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
				goto error;
		}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
525
				       &txq->dma_addr, GFP_KERNEL);
526
	if (!txq->tfds)
527
		goto error;
528

529
	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
530

531
	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
532

533 534
	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
					      &txq->first_tb_dma,
535
					      GFP_KERNEL);
536
	if (!txq->first_tb_bufs)
537 538
		goto err_free_tfds;

539
	return 0;
540
err_free_tfds:
541
	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
542
error:
543
	if (txq->entries && cmd_queue)
544 545 546 547 548 549 550 551 552
		for (i = 0; i < slots_num; i++)
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;

	return -ENOMEM;

}

553
int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
554
		      int slots_num, bool cmd_queue)
555 556 557
{
	int ret;

558
	txq->need_update = false;
559 560 561 562 563 564

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
565
	ret = iwl_queue_init(txq, slots_num);
566 567 568 569
	if (ret)
		return ret;

	spin_lock_init(&txq->lock);
570

571
	if (cmd_queue) {
572 573 574 575 576
		static struct lock_class_key iwl_pcie_cmd_queue_lock_class;

		lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
	}

577
	__skb_queue_head_init(&txq->overflow_q);
578 579 580 581

	return 0;
}

582 583
void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
			    struct sk_buff *skb)
584
{
585
	struct page **page_ptr;
586

587
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
588

589 590 591
	if (*page_ptr) {
		__free_page(*page_ptr);
		*page_ptr = NULL;
592 593 594
	}
}

595 596 597 598 599 600 601 602 603
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->reg_lock);

	if (trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = false;
		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
604
		iwl_trans_unref(trans);
605 606 607 608 609 610 611 612 613 614 615 616
	}

	if (!trans->cfg->base_params->apmg_wake_up_wa)
		return;
	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
		return;

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

617 618 619 620 621 622
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
623
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
624 625

	spin_lock_bh(&txq->lock);
626
	while (txq->write_ptr != txq->read_ptr) {
627
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
628
				   txq_id, txq->read_ptr);
629 630

		if (txq_id != trans_pcie->cmd_queue) {
631
			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
632 633 634 635

			if (WARN_ON_ONCE(!skb))
				continue;

636
			iwl_pcie_free_tso_page(trans_pcie, skb);
637
		}
638
		iwl_pcie_txq_free_tfd(trans, txq);
639
		txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr);
640

641
		if (txq->read_ptr == txq->write_ptr) {
642 643 644 645 646
			unsigned long flags;

			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
			if (txq_id != trans_pcie->cmd_queue) {
				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
647
					      txq->id);
648
				iwl_trans_unref(trans);
649 650 651 652 653
			} else {
				iwl_pcie_clear_cmd_in_flight(trans);
			}
			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		}
654
	}
655 656 657 658 659 660 661

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

662
	spin_unlock_bh(&txq->lock);
663 664 665

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
666 667 668 669 670 671 672 673 674 675 676 677 678
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
679
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
680 681 682 683 684 685 686 687 688 689
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
	if (txq_id == trans_pcie->cmd_queue)
690
		for (i = 0; i < txq->n_window; i++) {
691 692
			kzfree(txq->entries[i].cmd);
			kzfree(txq->entries[i].free_buf);
693 694 695
		}

	/* De-alloc circular buffer of TFDs */
696 697
	if (txq->tfds) {
		dma_free_coherent(dev,
698
				  trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX,
699 700
				  txq->tfds, txq->dma_addr);
		txq->dma_addr = 0;
701
		txq->tfds = NULL;
702 703

		dma_free_coherent(dev,
704
				  sizeof(*txq->first_tb_bufs) * txq->n_window,
705
				  txq->first_tb_bufs, txq->first_tb_dma);
706 707 708 709 710 711 712 713 714 715 716 717 718 719
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
720
	int nq = trans->cfg->base_params->num_of_queues;
721 722
	int chan;
	u32 reg_val;
723 724
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
725 726 727 728 729 730 731 732 733 734 735

	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

736 737 738 739
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
740 741 742 743 744 745 746

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
		       trans_pcie->scd_bc_tbls.dma >> 10);

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
747 748
	if (trans->cfg->base_params->scd_chain_ext_wa)
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
749 750

	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
751 752
				trans_pcie->cmd_fifo,
				trans_pcie->cmd_q_wdg_timeout);
753 754

	/* Activate all Tx DMA/FIFO channels */
755
	iwl_scd_activate_fifos(trans);
756 757 758 759 760 761 762 763 764 765 766 767 768

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
769
	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
770 771
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
772 773
}

774 775 776 777 778
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

779 780 781 782 783 784 785
	/*
	 * we should never get here in gen2 trans mode return early to avoid
	 * having invalid accesses
	 */
	if (WARN_ON_ONCE(trans->cfg->gen2))
		return;

786 787
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
788
		struct iwl_txq *txq = trans_pcie->txq[txq_id];
789 790 791
		if (trans->cfg->use_tfh)
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
792
					   txq->dma_addr);
793 794 795
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
796
					   txq->dma_addr >> 8);
797
		iwl_pcie_txq_unmap(trans, txq_id);
798 799
		txq->read_ptr = 0;
		txq->write_ptr = 0;
800 801 802 803 804 805
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

806 807 808 809 810 811
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
812 813
}

814 815 816 817 818 819 820 821 822
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ch, ret;
	u32 mask = 0;

	spin_lock(&trans_pcie->irq_lock);

823
	if (!iwl_trans_grab_nic_access(trans, &flags))
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

	iwl_trans_release_nic_access(trans, &flags);

out:
	spin_unlock(&trans_pcie->irq_lock);
}

845 846 847 848 849 850
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
851
	int txq_id;
852 853

	/* Turn off all Tx DMA fifos */
854
	iwl_scd_deactivate_fifos(trans);
855

856 857
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
858

859 860 861 862 863 864 865 866 867
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	/* This can happen: start_hw, stop_device */
868
	if (!trans_pcie->txq_memory)
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
		return 0;

	/* Unmap DMA from host system and free skb's */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

889 890
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

891
	/* Tx queues */
892
	if (trans_pcie->txq_memory) {
893
		for (txq_id = 0;
894 895
		     txq_id < trans->cfg->base_params->num_of_queues;
		     txq_id++) {
896
			iwl_pcie_txq_free(trans, txq_id);
897 898
			trans_pcie->txq[txq_id] = NULL;
		}
899 900
	}

901 902
	kfree(trans_pcie->txq_memory);
	trans_pcie->txq_memory = NULL;
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
			sizeof(struct iwlagn_scd_bc_tbl);

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
924
	if (WARN_ON(trans_pcie->txq_memory)) {
925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
		ret = -EINVAL;
		goto error;
	}

	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
				   scd_bc_tbls_size);
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

943 944 945
	trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
					 sizeof(struct iwl_txq), GFP_KERNEL);
	if (!trans_pcie->txq_memory) {
946
		IWL_ERR(trans, "Not enough memory for txq\n");
947
		ret = -ENOMEM;
948 949 950 951 952 953
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
954 955
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

956
		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
957 958
		trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
		ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
959
					 slots_num, cmd_queue);
960 961 962 963
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
964
		trans_pcie->txq[txq_id]->id = txq_id;
965 966 967 968 969 970 971 972 973
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
974

975 976 977 978 979 980 981
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

982
	if (!trans_pcie->txq_memory) {
983 984 985 986 987 988
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

989
	spin_lock(&trans_pcie->irq_lock);
990 991

	/* Turn off all Tx DMA fifos */
992
	iwl_scd_deactivate_fifos(trans);
993 994 995 996 997

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

998
	spin_unlock(&trans_pcie->irq_lock);
999 1000 1001 1002

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
1003 1004
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

1005
		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
1006
		ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
1007
					slots_num, cmd_queue);
1008 1009 1010 1011 1012
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}

1013 1014 1015 1016 1017 1018 1019
		/*
		 * Tell nic where to find circular buffer of TFDs for a
		 * given Tx queue, and enable the DMA channel used for that
		 * queue.
		 * Circular buffer (TFD queue in DRAM) physical base address
		 */
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
1020
				   trans_pcie->txq[txq_id]->dma_addr >> 8);
1021
	}
1022

1023
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1024 1025 1026 1027
	if (trans->cfg->base_params->num_of_queues > 20)
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

1028 1029 1030 1031 1032 1033 1034 1035
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

1036
static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1037
{
1038 1039
	lockdep_assert_held(&txq->lock);

1040
	if (!txq->wd_timeout)
1041 1042
		return;

1043 1044 1045 1046 1047 1048 1049
	/*
	 * station is asleep and we send data - that must
	 * be uAPSD or PS-Poll. Don't rearm the timer.
	 */
	if (txq->frozen)
		return;

1050 1051 1052 1053
	/*
	 * if empty delete timer, otherwise move timer forward
	 * since we're making progress on this queue
	 */
1054
	if (txq->read_ptr == txq->write_ptr)
1055 1056
		del_timer(&txq->stuck_timer);
	else
1057
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1058 1059 1060
}

/* Frees buffers until index _not_ inclusive */
1061 1062
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs)
1063 1064
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1065
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1066
	int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
1067 1068 1069 1070
	int last_to_free;

	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1071
		return;
J
Johannes Berg 已提交
1072

1073
	spin_lock_bh(&txq->lock);
1074

1075
	if (!test_bit(txq_id, trans_pcie->queue_used)) {
1076 1077 1078 1079 1080
		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
				    txq_id, ssn);
		goto out;
	}

1081
	if (txq->read_ptr == tfd_num)
1082 1083 1084
		goto out;

	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1085
			   txq_id, txq->read_ptr, tfd_num, ssn);
J
Johannes Berg 已提交
1086

1087 1088
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
1089
	last_to_free = iwl_queue_dec_wrap(tfd_num);
1090

1091
	if (!iwl_queue_used(txq, last_to_free)) {
1092 1093
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1094
			__func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
1095
			txq->write_ptr, txq->read_ptr);
1096
		goto out;
J
Johannes Berg 已提交
1097 1098
	}

1099
	if (WARN_ON(!skb_queue_empty(skbs)))
1100
		goto out;
J
Johannes Berg 已提交
1101

1102
	for (;
1103 1104
	     txq->read_ptr != tfd_num;
	     txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr)) {
1105 1106
		int idx = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
		struct sk_buff *skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
1107

1108
		if (WARN_ON_ONCE(!skb))
1109
			continue;
J
Johannes Berg 已提交
1110

1111
		iwl_pcie_free_tso_page(trans_pcie, skb);
1112 1113

		__skb_queue_tail(skbs, skb);
J
Johannes Berg 已提交
1114

1115
		txq->entries[idx].skb = NULL;
1116

1117 1118
		if (!trans->cfg->use_tfh)
			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1119

1120
		iwl_pcie_txq_free_tfd(trans, txq);
1121
	}
1122

1123
	iwl_pcie_txq_progress(txq);
1124

1125
	if (iwl_queue_space(txq) > txq->low_mark &&
1126
	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1127
		struct sk_buff_head overflow_skbs;
1128

1129 1130
		__skb_queue_head_init(&overflow_skbs);
		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140

		/*
		 * This is tricky: we are in reclaim path which is non
		 * re-entrant, so noone will try to take the access the
		 * txq data from that path. We stopped tx, so we can't
		 * have tx as well. Bottom line, we can unlock and re-lock
		 * later.
		 */
		spin_unlock_bh(&txq->lock);

1141 1142
		while (!skb_queue_empty(&overflow_skbs)) {
			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1143 1144 1145 1146
			struct iwl_device_cmd *dev_cmd_ptr;

			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
						 trans_pcie->dev_cmd_offs);
1147 1148 1149 1150 1151 1152

			/*
			 * Note that we can very well be overflowing again.
			 * In that case, iwl_queue_space will be small again
			 * and we won't wake mac80211's queue.
			 */
1153
			iwl_trans_tx(trans, skb, dev_cmd_ptr, txq_id);
1154 1155 1156
		}
		spin_lock_bh(&txq->lock);

1157
		if (iwl_queue_space(txq) > txq->low_mark)
1158 1159
			iwl_wake_queue(trans, txq);
	}
1160

1161 1162
	if (txq->read_ptr == txq->write_ptr) {
		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
1163
		iwl_trans_unref(trans);
1164 1165
	}

1166
out:
1167
	spin_unlock_bh(&txq->lock);
1168 1169
}

1170 1171
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
1172 1173 1174 1175 1176 1177
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;

	lockdep_assert_held(&trans_pcie->reg_lock);

1178 1179 1180 1181
	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
	    !trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = true;
		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1182
		iwl_trans_ref(trans);
1183 1184
	}

1185 1186 1187 1188 1189 1190
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
	 * apmg_wake_up_wa set.
	 */
1191 1192
	if (trans->cfg->base_params->apmg_wake_up_wa &&
	    !trans_pcie->cmd_hold_nic_awake) {
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
					 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);

		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
				   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
				   15000);
		if (ret < 0) {
			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
			return -EIO;
		}
1207
		trans_pcie->cmd_hold_nic_awake = true;
1208 1209 1210 1211 1212
	}

	return 0;
}

1213 1214 1215 1216 1217 1218 1219 1220
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1221
{
1222
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1223
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1224
	unsigned long flags;
1225
	int nfreed = 0;
1226

1227
	lockdep_assert_held(&txq->lock);
1228

1229
	if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(txq, idx))) {
1230 1231
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1232
			__func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
1233
			txq->write_ptr, txq->read_ptr);
1234 1235
		return;
	}
1236

1237 1238
	for (idx = iwl_queue_inc_wrap(idx); txq->read_ptr != idx;
	     txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr)) {
1239

1240 1241
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1242
				idx, txq->write_ptr, txq->read_ptr);
L
Liad Kaufman 已提交
1243
			iwl_force_nmi(trans);
1244 1245 1246
		}
	}

1247
	if (txq->read_ptr == txq->write_ptr) {
1248
		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1249
		iwl_pcie_clear_cmd_in_flight(trans);
1250 1251 1252
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
	}

1253
	iwl_pcie_txq_progress(txq);
1254 1255
}

1256
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1257
				 u16 txq_id)
1258
{
1259
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1260 1261 1262 1263 1264 1265
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

1266
	tbl_dw_addr = trans_pcie->scd_base_addr +
1267 1268
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

1269
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1270 1271 1272 1273 1274 1275

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

1276
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1277 1278 1279 1280

	return 0;
}

1281 1282 1283 1284
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

1285
bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1286 1287
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
1288
{
1289
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1290
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1291
	int fifo = -1;
1292
	bool scd_bug = false;
1293

1294 1295
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1296

1297 1298
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

1299 1300
	if (cfg) {
		fifo = cfg->fifo;
1301

1302
		/* Disable the scheduler prior configuring the cmd queue */
1303 1304
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1305 1306
			iwl_scd_enable_set_active(trans, 0);

1307 1308
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
1309

1310 1311 1312
		/* Set this queue as a chain-building queue unless it is CMD */
		if (txq_id != trans_pcie->cmd_queue)
			iwl_scd_txq_set_chain(trans, txq_id);
1313

1314
		if (cfg->aggregate) {
1315
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1316

1317 1318
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1319

1320 1321
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
1322
			txq->ampdu = true;
1323 1324 1325 1326 1327 1328 1329 1330
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

1331
			ssn = txq->read_ptr;
1332
		}
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	} else {
		/*
		 * If we need to move the SCD write pointer by steps of
		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
		 * the op_mode know by returning true later.
		 * Do this only in case cfg is NULL since this trick can
		 * be done only if we have DQA enabled which is true for mvm
		 * only. And mvm never sets a cfg pointer.
		 * This is really ugly, but this is the easiest way out for
		 * this sad hardware issue.
		 * This bug has been fixed on devices 9000 and up.
		 */
		scd_bug = !trans->cfg->mq_rx_supported &&
			!((ssn - txq->write_ptr) & 0x3f) &&
			(ssn != txq->write_ptr);
		if (scd_bug)
			ssn++;
1350
	}
1351 1352 1353

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1354 1355
	txq->read_ptr = (ssn & 0xff);
	txq->write_ptr = (ssn & 0xff);
1356 1357
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
1358

1359 1360
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
1361

1362 1363 1364 1365 1366 1367 1368
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
1369
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1370 1371
			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
1372 1373 1374 1375 1376 1377 1378

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
1379 1380

		/* enable the scheduler for this queue (only) */
1381 1382
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1383
			iwl_scd_enable_set_active(trans, BIT(txq_id));
1384 1385 1386 1387 1388 1389 1390 1391

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
1392
	}
1393 1394

	return scd_bug;
1395 1396
}

1397 1398 1399 1400
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1401
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1402 1403 1404 1405

	txq->ampdu = !shared_mode;
}

1406 1407
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
1408
{
1409
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1410 1411 1412
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
1413

1414 1415
	trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
	trans_pcie->txq[txq_id]->frozen = false;
1416

1417 1418 1419 1420 1421 1422
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
1423
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1424 1425
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
1426
		return;
1427 1428
	}

1429 1430
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
1431

1432 1433 1434
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
1435

1436
	iwl_pcie_txq_unmap(trans, txq_id);
1437
	trans_pcie->txq[txq_id]->ampdu = false;
1438

1439
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1440 1441
}

1442 1443
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

1444
/*
1445
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1446
 * @priv: device private data point
1447
 * @cmd: a pointer to the ucode command structure
1448
 *
1449 1450
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
1451 1452
 * command queue.
 */
1453 1454
static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
				 struct iwl_host_cmd *cmd)
1455
{
1456
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1457
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
J
Johannes Berg 已提交
1458 1459
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
1460
	unsigned long flags;
1461
	void *dup_buf = NULL;
1462
	dma_addr_t phys_addr;
1463
	int idx;
1464
	u16 copy_size, cmd_size, tb0_size;
1465
	bool had_nocopy = false;
1466
	u8 group_id = iwl_cmd_groupid(cmd->id);
1467
	int i, ret;
1468
	u32 cmd_pos;
1469 1470
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1471

1472
	if (WARN(!trans->wide_cmd_header &&
1473
		 group_id > IWL_ALWAYS_LONG_GROUP,
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
1484 1485

	/* need one for the header if the first is NOCOPY */
1486
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1487

1488
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1489 1490 1491
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

1492 1493
		if (!cmd->len[i])
			continue;
1494

1495 1496 1497
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
1498 1499 1500 1501 1502 1503 1504 1505

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

1506 1507
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

1525
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1526 1527 1528
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
1529 1530
		} else {
			/* NOCOPY must not be followed by normal! */
1531 1532 1533 1534
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
1535
			copy_size += cmdlen[i];
1536 1537 1538
		}
		cmd_size += cmd->len[i];
	}
1539

1540 1541
	/*
	 * If any of the command structures end up being larger than
1542 1543 1544
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
1545
	 */
1546 1547
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
1548 1549
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
1550 1551 1552
		idx = -EINVAL;
		goto free_dup_buf;
	}
1553

1554
	spin_lock_bh(&txq->lock);
1555

1556
	if (iwl_queue_space(txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1557
		spin_unlock_bh(&txq->lock);
1558

1559
		IWL_ERR(trans, "No space in command queue\n");
1560
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1561 1562
		idx = -ENOSPC;
		goto free_dup_buf;
1563 1564
	}

1565
	idx = iwl_pcie_get_cmd_index(txq, txq->write_ptr);
1566 1567
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1568

1569
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1570 1571
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1572

1573
	/* set up the header */
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1584
						 INDEX_TO_SEQ(txq->write_ptr));
1585 1586 1587 1588 1589 1590 1591

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1592
						 INDEX_TO_SEQ(txq->write_ptr));
1593 1594 1595 1596 1597
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1598 1599

	/* and copy the data that needs to be copied */
1600
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1601
		int copy;
1602

1603
		if (!cmd->len[i])
1604
			continue;
1605 1606 1607

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1608
					   IWL_HCMD_DFL_DUP))) {
1609 1610 1611 1612 1613
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1614 1615 1616 1617
			continue;
		}

		/*
1618 1619
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1620 1621 1622 1623 1624 1625 1626 1627
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1628 1629
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1630 1631 1632 1633

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1634
		}
1635 1636
	}

J
Johannes Berg 已提交
1637
	IWL_DEBUG_HC(trans,
1638
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1639
		     iwl_get_cmd_string(trans, cmd->id),
1640 1641
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1642
		     cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
1643

1644 1645 1646
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1647
	iwl_pcie_txq_build_tfd(trans, txq,
1648 1649
			       iwl_pcie_get_first_tb_dma(txq, idx),
			       tb0_size, true);
1650 1651

	/* map first command fragment, if any remains */
1652
	if (copy_size > tb0_size) {
1653
		phys_addr = dma_map_single(trans->dev,
1654 1655
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1656 1657
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1658 1659
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1660 1661 1662
			idx = -ENOMEM;
			goto out;
		}
1663

1664
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1665
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1666 1667
	}

1668
	/* map the remaining (adjusted) nocopy/dup fragments */
1669
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1670
		const void *data = cmddata[i];
1671

1672
		if (!cmdlen[i])
1673
			continue;
1674 1675
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1676
			continue;
1677 1678 1679
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
		phys_addr = dma_map_single(trans->dev, (void *)data,
1680
					   cmdlen[i], DMA_TO_DEVICE);
1681
		if (dma_mapping_error(trans->dev, phys_addr)) {
1682 1683
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1684 1685 1686 1687
			idx = -ENOMEM;
			goto out;
		}

1688
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1689
	}
R
Reinette Chatre 已提交
1690

1691
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1692
	out_meta->flags = cmd->flags;
1693
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1694
		kzfree(txq->entries[idx].free_buf);
1695
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1696

1697
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1698

1699
	/* start timer if queue currently empty */
1700
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1701
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1702

1703
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1704
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1705 1706 1707 1708
	if (ret < 0) {
		idx = ret;
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		goto out;
1709 1710
	}

1711
	/* Increment and update queue's write index */
1712
	txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
1713
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1714

1715 1716
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);

J
Johannes Berg 已提交
1717
 out:
1718
	spin_unlock_bh(&txq->lock);
1719 1720 1721
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1722
	return idx;
1723 1724
}

1725 1726
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1727 1728
 * @rxb: Rx buffer to reclaim
 */
1729
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1730
			    struct iwl_rx_cmd_buffer *rxb)
1731
{
Z
Zhu Yi 已提交
1732
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1733
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1734
	u8 group_id;
1735
	u32 cmd_id;
1736 1737 1738
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1739 1740
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1741
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1742
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1743 1744 1745 1746

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1747
	if (WARN(txq_id != trans_pcie->cmd_queue,
1748
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1749 1750
		 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
		 txq->write_ptr)) {
1751
		iwl_print_hex_error(trans, pkt, 32);
1752
		return;
1753
	}
1754

1755
	spin_lock_bh(&txq->lock);
1756

1757
	cmd_index = iwl_pcie_get_cmd_index(txq, index);
1758 1759
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1760
	group_id = cmd->hdr.group_id;
1761
	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1762

1763
	iwl_pcie_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1764

1765
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1766
	if (meta->flags & CMD_WANT_SKB) {
1767
		struct page *p = rxb_steal_page(rxb);
1768 1769 1770

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1771
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1772
	}
1773

1774 1775 1776
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1777
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1778

J
Johannes Berg 已提交
1779
	if (!(meta->flags & CMD_ASYNC)) {
1780
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1781 1782
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1783
				 iwl_get_cmd_string(trans, cmd_id));
1784
		}
1785
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1786
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1787
			       iwl_get_cmd_string(trans, cmd_id));
1788
		wake_up(&trans_pcie->wait_command_queue);
1789
	}
1790

1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		set_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

	if (meta->flags & CMD_WAKE_UP_TRANS) {
		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		clear_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

Z
Zhu Yi 已提交
1805
	meta->flags = 0;
1806

1807
	spin_unlock_bh(&txq->lock);
1808
}
1809

1810
#define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1811

1812 1813
static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
				    struct iwl_host_cmd *cmd)
1814 1815 1816 1817 1818 1819 1820
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

1821
	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1822
	if (ret < 0) {
1823
		IWL_ERR(trans,
1824
			"Error sending %s: enqueue_hcmd failed: %d\n",
1825
			iwl_get_cmd_string(trans, cmd->id), ret);
1826 1827 1828 1829 1830
		return ret;
	}
	return 0;
}

1831 1832
static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
				   struct iwl_host_cmd *cmd)
1833
{
1834
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1835
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1836 1837 1838
	int cmd_idx;
	int ret;

1839
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1840
		       iwl_get_cmd_string(trans, cmd->id));
1841

1842 1843
	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
				  &trans->status),
1844
		 "Command %s: a command is already active!\n",
1845
		 iwl_get_cmd_string(trans, cmd->id)))
1846 1847
		return -EIO;

1848
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1849
		       iwl_get_cmd_string(trans, cmd->id));
1850

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
		ret = wait_event_timeout(trans_pcie->d0i3_waitq,
				 pm_runtime_active(&trans_pcie->pci_dev->dev),
				 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
		if (!ret) {
			IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
			return -ETIMEDOUT;
		}
	}

1861
	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1862 1863
	if (cmd_idx < 0) {
		ret = cmd_idx;
1864
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1865
		IWL_ERR(trans,
1866
			"Error sending %s: enqueue_hcmd failed: %d\n",
1867
			iwl_get_cmd_string(trans, cmd->id), ret);
1868 1869 1870
		return ret;
	}

1871 1872 1873 1874
	ret = wait_event_timeout(trans_pcie->wait_command_queue,
				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
					   &trans->status),
				 HOST_COMPLETE_TIMEOUT);
1875
	if (!ret) {
1876
		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1877
			iwl_get_cmd_string(trans, cmd->id),
1878
			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1879

1880
		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1881
			txq->read_ptr, txq->write_ptr);
1882

1883
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1884
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1885
			       iwl_get_cmd_string(trans, cmd->id));
1886
		ret = -ETIMEDOUT;
1887

L
Liad Kaufman 已提交
1888
		iwl_force_nmi(trans);
1889
		iwl_trans_fw_error(trans);
1890

1891
		goto cancel;
1892 1893
	}

1894
	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1895
		iwl_trans_dump_regs(trans);
1896
		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1897
			iwl_get_cmd_string(trans, cmd->id));
1898
		dump_stack();
1899 1900 1901 1902
		ret = -EIO;
		goto cancel;
	}

1903
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1904
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1905 1906 1907 1908 1909
		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
		ret = -ERFKILL;
		goto cancel;
	}

1910
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1911
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1912
			iwl_get_cmd_string(trans, cmd->id));
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1927
		txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
1928
	}
1929

1930 1931 1932
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
1933 1934 1935 1936 1937
	}

	return ret;
}

1938
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1939
{
1940
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1941
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1942 1943
		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
				  cmd->id);
1944
		return -ERFKILL;
1945
	}
1946

1947
	if (cmd->flags & CMD_ASYNC)
1948
		return iwl_pcie_send_hcmd_async(trans, cmd);
1949

1950
	/* We still can fail on RFKILL that can be asserted while we wait */
1951
	return iwl_pcie_send_hcmd_sync(trans, cmd);
1952 1953
}

1954 1955 1956 1957 1958
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
			     struct iwl_cmd_meta *out_meta,
			     struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
1959
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
	u16 tb2_len;
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
	tb2_len = skb_headlen(skb) - hdr_len;

	if (tb2_len > 0) {
		dma_addr_t tb2_phys = dma_map_single(trans->dev,
						     skb->data + hdr_len,
						     tb2_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1974 1975
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
			return -EINVAL;
		}
		iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

		if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
1994 1995
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1996 1997 1998 1999 2000
			return -EINVAL;
		}
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);

2001
		out_meta->tbs |= BIT(tb_idx);
2002 2003 2004
	}

	trace_iwlwifi_dev_tx(trans->dev, skb,
2005
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2006
			     trans_pcie->tfd_size,
2007
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
2008
			     hdr_len);
2009
	trace_iwlwifi_dev_tx_data(trans->dev, skb, hdr_len);
2010 2011 2012
	return 0;
}

2013
#ifdef CONFIG_INET
S
Sara Sharon 已提交
2014
struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);

	if (!p->page)
		goto alloc;

	/* enough room on this page */
	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
		return p;

	/* We don't have enough room on this page, get a new one. */
	__free_page(p->page);

alloc:
	p->page = alloc_page(GFP_ATOMIC);
	if (!p->page)
		return NULL;
	p->pos = page_address(p->page);
	return p;
}

static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
					bool ipv6, unsigned int len)
{
	if (ipv6) {
		struct ipv6hdr *iphv6 = iph;

		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
					       len + tcph->doff * 4,
					       IPPROTO_TCP, 0);
	} else {
		struct iphdr *iphv4 = iph;

		ip_send_check(iphv4);
		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
						 len + tcph->doff * 4,
						 IPPROTO_TCP, 0);
	}
}

2056 2057 2058 2059
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2060
{
2061
	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
2062 2063 2064 2065 2066 2067 2068
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
2069
	struct page **page_ptr;
2070 2071 2072 2073 2074 2075 2076 2077 2078
	int ret;
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
2079
			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2080
			     trans_pcie->tfd_size,
2081
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
	hdr_page = get_page_hdr(trans, hdr_room);
	if (!hdr_page)
		return -ENOMEM;

	get_page(hdr_page->page);
	start_hdr = hdr_page->pos;
2099 2100
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
	*page_ptr = hdr_page->page;
2101 2102 2103 2104 2105 2106 2107 2108 2109
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

2110 2111 2112 2113 2114 2115 2116
	/*
	 * Remove the length of all the headers that we don't actually
	 * have in the MPDU by themselves, but that we duplicate into
	 * all the different MSDUs inside the A-MSDU.
	 */
	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);

2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		struct sk_buff *csum_skb = NULL;
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
		struct tcphdr *tcph;
2127
		u8 *iph, *subf_hdrs_start = hdr_page->pos;
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
		iph = hdr_page->pos + 8;
		tcph = (void *)(iph + ip_hdrlen);

		/* For testing on current hardware only */
		if (trans_pcie->sw_csum_tx) {
			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
					     GFP_ATOMIC);
			if (!csum_skb) {
				ret = -ENOMEM;
				goto out_unmap;
			}

			iwl_compute_pseudo_hdr_csum(iph, tcph,
						    skb->protocol ==
							htons(ETH_P_IPV6),
						    data_left);

2166
			skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
2167
			skb_reset_transport_header(csum_skb);
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
			csum_skb->csum_start =
				(unsigned char *)tcp_hdr(csum_skb) -
						 csum_skb->head;
		}

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
			dev_kfree_skb(csum_skb);
			ret = -EINVAL;
			goto out_unmap;
		}
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
		trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
					       hdr_tb_len);
2187 2188
		/* add this subframe's headers' length to the tx_cmd */
		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			if (trans_pcie->sw_csum_tx)
2200
				skb_put_data(csum_skb, tso.data, size);
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
				dev_kfree_skb(csum_skb);
				ret = -EINVAL;
				goto out_unmap;
			}

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
			trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
						       size);

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}

		/* For testing on early hardware only */
		if (trans_pcie->sw_csum_tx) {
			__wsum csum;

			csum = skb_checksum(csum_skb,
					    skb_checksum_start_offset(csum_skb),
					    csum_skb->len -
					    skb_checksum_start_offset(csum_skb),
					    0);
			dev_kfree_skb(csum_skb);
			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
						hdr_tb_len, DMA_TO_DEVICE);
			tcph->check = csum_fold(csum);
			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
						   hdr_tb_len, DMA_TO_DEVICE);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;

out_unmap:
2243
	iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
	return ret;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

2259 2260
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id)
2261
{
2262
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
2263
	struct ieee80211_hdr *hdr;
2264 2265 2266
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
2267 2268
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
2269
	void *tfd;
2270
	u16 len, tb1_len;
2271
	bool wait_write_ptr;
J
Johannes Berg 已提交
2272 2273
	__le16 fc;
	u8 hdr_len;
2274
	u16 wifi_seq;
2275
	bool amsdu;
2276

2277
	txq = trans_pcie->txq[txq_id];
2278

2279 2280
	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
		      "TX on unused queue %d\n", txq_id))
2281
		return -EINVAL;
2282

2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
	if (unlikely(trans_pcie->sw_csum_tx &&
		     skb->ip_summed == CHECKSUM_PARTIAL)) {
		int offs = skb_checksum_start_offset(skb);
		int csum_offs = offs + skb->csum_offset;
		__wsum csum;

		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
			return -1;

		csum = skb_checksum(skb, offs, skb->len - offs, 0);
		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2294 2295

		skb->ip_summed = CHECKSUM_UNNECESSARY;
2296 2297
	}

J
Johannes Berg 已提交
2298
	if (skb_is_nonlinear(skb) &&
2299
	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
J
Johannes Berg 已提交
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

2310
	spin_lock(&txq->lock);
2311

2312
	if (iwl_queue_space(txq) < txq->high_mark) {
2313 2314 2315
		iwl_stop_queue(trans, txq);

		/* don't put the packet on the ring, if there is no room */
2316
		if (unlikely(iwl_queue_space(txq) < 3)) {
2317 2318 2319 2320
			struct iwl_device_cmd **dev_cmd_ptr;

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
					       trans_pcie->dev_cmd_offs);
2321

2322
			*dev_cmd_ptr = dev_cmd;
2323 2324 2325 2326 2327 2328 2329
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

2330 2331 2332 2333 2334
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
2335
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2336
	WARN_ONCE(txq->ampdu &&
2337
		  (wifi_seq & 0xff) != txq->write_ptr,
2338
		  "Q: %d WiFi Seq %d tfdNum %d",
2339
		  txq_id, wifi_seq, txq->write_ptr);
2340 2341

	/* Set up driver data for this TFD */
2342 2343
	txq->entries[txq->write_ptr].skb = skb;
	txq->entries[txq->write_ptr].cmd = dev_cmd;
2344 2345 2346

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2347
			    INDEX_TO_SEQ(txq->write_ptr)));
2348

2349
	tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
2350 2351 2352 2353 2354 2355
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

2356
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2357
	out_meta = &txq->entries[txq->write_ptr].meta;
J
Johannes Berg 已提交
2358
	out_meta->flags = 0;
2359

2360
	/*
2361 2362 2363 2364
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
2365
	 */
2366
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2367
	      hdr_len - IWL_FIRST_TB_SIZE;
2368 2369 2370 2371 2372 2373 2374 2375
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
	if (trans_pcie->sw_csum_tx || !amsdu) {
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
J
Johannes Berg 已提交
2376
			tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
2377 2378 2379
	} else {
		tb1_len = len;
	}
2380

2381 2382 2383 2384
	/*
	 * The first TB points to bi-directional DMA data, we'll
	 * memcpy the data into it later.
	 */
2385
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2386
			       IWL_FIRST_TB_SIZE, true);
2387

2388
	/* there must be data left over for TB1 or this code must be changed */
2389
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2390 2391

	/* map the data for TB1 */
2392
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2393 2394 2395
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
2396
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2397

2398
	if (amsdu) {
2399 2400 2401 2402 2403 2404
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
	} else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
				       out_meta, dev_cmd, tb1_len))) {
2405
		goto out_err;
2406
	}
J
Johannes Berg 已提交
2407

2408 2409 2410 2411
	/* building the A-MSDU might have changed this data, so memcpy it now */
	memcpy(&txq->first_tb_bufs[txq->write_ptr], &dev_cmd->hdr,
	       IWL_FIRST_TB_SIZE);

2412
	tfd = iwl_pcie_get_tfd(trans, txq, txq->write_ptr);
2413
	/* Set up entry for this TFD in Tx byte-count array */
2414 2415
	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2416

2417
	wait_write_ptr = ieee80211_has_morefrags(fc);
2418

2419
	/* start timer if queue currently empty */
2420
	if (txq->read_ptr == txq->write_ptr) {
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
		if (txq->wd_timeout) {
			/*
			 * If the TXQ is active, then set the timer, if not,
			 * set the timer in remainder so that the timer will
			 * be armed with the right value when the station will
			 * wake up.
			 */
			if (!txq->frozen)
				mod_timer(&txq->stuck_timer,
					  jiffies + txq->wd_timeout);
			else
				txq->frozen_expiry_remainder = txq->wd_timeout;
		}
2434
		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
2435
		iwl_trans_ref(trans);
2436
	}
2437 2438

	/* Tell device the write index *just past* this latest filled TFD */
2439
	txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
2440 2441
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2442 2443 2444

	/*
	 * At this point the frame is "transmitted" successfully
2445
	 * and we will get a TX status notification eventually.
2446 2447 2448 2449 2450 2451
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
	spin_unlock(&txq->lock);
	return -1;
2452
}