tx.c 67.3 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
4
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
5
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
27
 *  Intel Linux Wireless <linuxwifi@intel.com>
28 29 30
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
31
#include <linux/etherdevice.h>
32
#include <linux/ieee80211.h>
33
#include <linux/slab.h>
34
#include <linux/sched.h>
35
#include <linux/pm_runtime.h>
36 37
#include <net/ip6_checksum.h>
#include <net/tso.h>
38

39 40 41
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
42
#include "iwl-io.h"
43
#include "iwl-scd.h"
44
#include "iwl-op-mode.h"
45
#include "internal.h"
46
/* FIXME: need to abstract out TX command (once we know what it looks like) */
47
#include "dvm/commands.h"
48

49 50 51
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/
73

74
int iwl_queue_space(const struct iwl_txq *q)
75
{
76 77
	unsigned int max;
	unsigned int used;
78

79 80
	/*
	 * To avoid ambiguity between empty and completely full queues, there
81 82 83
	 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
	 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
	 * to reserve any queue entries for this purpose.
84
	 */
85
	if (q->n_window < TFD_QUEUE_SIZE_MAX)
86 87
		max = q->n_window;
	else
88
		max = TFD_QUEUE_SIZE_MAX - 1;
89

90
	/*
91 92
	 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
	 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
93
	 */
94
	used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
95 96 97 98 99

	if (WARN_ON(used > max))
		return 0;

	return max - used;
100 101 102 103 104
}

/*
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
105
static int iwl_queue_init(struct iwl_txq *q, int slots_num)
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
{
	q->n_window = slots_num;

	/* slots_num must be power-of-two size, otherwise
	 * get_cmd_index is broken. */
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = 0;
	q->read_ptr = 0;

	return 0;
}

128 129
int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
			   struct iwl_dma_ptr *ptr, size_t size)
130 131 132 133 134 135 136 137 138 139 140 141
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

	ptr->addr = dma_alloc_coherent(trans->dev, size,
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

142
void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
{
	if (unlikely(!ptr->addr))
		return;

	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

static void iwl_pcie_txq_stuck_timer(unsigned long data)
{
	struct iwl_txq *txq = (void *)data;
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
159
	if (txq->read_ptr == txq->write_ptr) {
160 161 162 163 164
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);

165
	iwl_trans_pcie_log_scd_error(trans, txq);
166

L
Liad Kaufman 已提交
167
	iwl_force_nmi(trans);
168 169
}

170 171
/*
 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
172
 */
173
static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
174 175
					     struct iwl_txq *txq, u16 byte_cnt,
					     int num_tbs)
176
{
177
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
178
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
179 180
	int write_ptr = txq->write_ptr;
	int txq_id = txq->id;
181 182 183
	u8 sec_ctl = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
184
	struct iwl_tx_cmd *tx_cmd =
185
		(void *)txq->entries[txq->write_ptr].cmd->payload;
186
	u8 sta_id = tx_cmd->sta_id;
187

188 189
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

190
	sec_ctl = tx_cmd->sec_ctl;
191 192 193

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
194
		len += IEEE80211_CCMP_MIC_LEN;
195 196
		break;
	case TX_CMD_SEC_TKIP:
197
		len += IEEE80211_TKIP_ICV_LEN;
198 199
		break;
	case TX_CMD_SEC_WEP:
200
		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
201 202
		break;
	}
203 204 205
	if (trans_pcie->bc_table_dword)
		len = DIV_ROUND_UP(len, 4);

206 207 208
	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
		return;

209
	bc_ent = cpu_to_le16(len | (sta_id << 12));
210 211 212 213 214 215 216 217

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

218 219 220 221 222 223
static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
					    struct iwl_txq *txq)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
224 225
	int txq_id = txq->id;
	int read_ptr = txq->read_ptr;
226 227 228
	u8 sta_id = 0;
	__le16 bc_ent;
	struct iwl_tx_cmd *tx_cmd =
229
		(void *)txq->entries[read_ptr].cmd->payload;
230 231 232 233 234 235 236

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

	if (txq_id != trans_pcie->cmd_queue)
		sta_id = tx_cmd->sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
237

238 239 240 241 242 243 244
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

245 246
/*
 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
247
 */
248 249
static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
				    struct iwl_txq *txq)
250
{
251
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
252
	u32 reg = 0;
253
	int txq_id = txq->id;
254

255
	lockdep_assert_held(&txq->lock);
256

257 258 259 260 261 262 263 264 265
	/*
	 * explicitly wake up the NIC if:
	 * 1. shadow registers aren't enabled
	 * 2. NIC is woken up for CMD regardless of shadow outside this function
	 * 3. there is a chance that the NIC is asleep
	 */
	if (!trans->cfg->base_params->shadow_reg_enable &&
	    txq_id != trans_pcie->cmd_queue &&
	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
W
Wey-Yi Guy 已提交
266
		/*
267 268 269
		 * wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part.
W
Wey-Yi Guy 已提交
270
		 */
271 272 273 274 275 276 277
		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
				       txq_id, reg);
			iwl_set_bit(trans, CSR_GP_CNTRL,
				    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
278
			txq->need_update = true;
279 280
			return;
		}
W
Wey-Yi Guy 已提交
281
	}
282 283 284 285 286

	/*
	 * if not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx).
	 */
287
	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
288 289
	if (!txq->block)
		iwl_write32(trans, HBUS_TARG_WRPTR,
290
			    txq->write_ptr | (txq_id << 8));
291
}
292

293 294 295 296 297 298
void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
299
		struct iwl_txq *txq = trans_pcie->txq[i];
300

301
		spin_lock_bh(&txq->lock);
302
		if (txq->need_update) {
303
			iwl_pcie_txq_inc_wr_ptr(trans, txq);
304
			txq->need_update = false;
305
		}
306
		spin_unlock_bh(&txq->lock);
307
	}
308 309
}

310
static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
311
						  void *_tfd, u8 idx)
312 313 314
{

	if (trans->cfg->use_tfh) {
315 316
		struct iwl_tfh_tfd *tfd = _tfd;
		struct iwl_tfh_tb *tb = &tfd->tbs[idx];
317 318

		return (dma_addr_t)(le64_to_cpu(tb->addr));
319 320 321 322 323
	} else {
		struct iwl_tfd *tfd = _tfd;
		struct iwl_tfd_tb *tb = &tfd->tbs[idx];
		dma_addr_t addr = get_unaligned_le32(&tb->lo);
		dma_addr_t hi_len;
324

325 326
		if (sizeof(dma_addr_t) <= sizeof(u32))
			return addr;
J
Johannes Berg 已提交
327

328
		hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
J
Johannes Berg 已提交
329

330 331 332 333 334 335 336
		/*
		 * shift by 16 twice to avoid warnings on 32-bit
		 * (where this code never runs anyway due to the
		 * if statement above)
		 */
		return addr | ((hi_len << 16) << 16);
	}
J
Johannes Berg 已提交
337 338
}

339 340
static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
				       u8 idx, dma_addr_t addr, u16 len)
J
Johannes Berg 已提交
341
{
342 343
	struct iwl_tfd *tfd_fh = (void *)tfd;
	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
344

345
	u16 hi_n_len = len << 4;
J
Johannes Berg 已提交
346

347 348
	put_unaligned_le32(addr, &tb->lo);
	hi_n_len |= iwl_get_dma_hi_addr(addr);
J
Johannes Berg 已提交
349

350
	tb->hi_n_len = cpu_to_le16(hi_n_len);
351

352
	tfd_fh->num_tbs = idx + 1;
J
Johannes Berg 已提交
353 354
}

355
static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
J
Johannes Berg 已提交
356
{
357
	if (trans->cfg->use_tfh) {
358
		struct iwl_tfh_tfd *tfd = _tfd;
359

360 361 362
		return le16_to_cpu(tfd->num_tbs) & 0x1f;
	} else {
		struct iwl_tfd *tfd = _tfd;
363

364 365
		return tfd->num_tbs & 0x1f;
	}
J
Johannes Berg 已提交
366 367
}

368
static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
369
			       struct iwl_cmd_meta *meta,
370
			       struct iwl_txq *txq, int index)
J
Johannes Berg 已提交
371
{
372 373
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i, num_tbs;
374
	void *tfd = iwl_pcie_get_tfd(trans_pcie, txq, index);
J
Johannes Berg 已提交
375 376

	/* Sanity check on number of chunks */
377
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
J
Johannes Berg 已提交
378

379
	if (num_tbs >= trans_pcie->max_tbs) {
380
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
381 382 383 384
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

385
	/* first TB is never freed - it's the bidirectional DMA data */
J
Johannes Berg 已提交
386

J
Johannes Berg 已提交
387
	for (i = 1; i < num_tbs; i++) {
388
		if (meta->tbs & BIT(i))
J
Johannes Berg 已提交
389
			dma_unmap_page(trans->dev,
390 391
				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
J
Johannes Berg 已提交
392 393 394
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(trans->dev,
395 396 397 398
					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
								  i),
					 iwl_pcie_tfd_tb_get_len(trans, tfd,
								 i),
J
Johannes Berg 已提交
399 400
					 DMA_TO_DEVICE);
	}
401 402 403 404 405 406 407 408 409 410 411

	if (trans->cfg->use_tfh) {
		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	} else {
		struct iwl_tfd *tfd_fh = (void *)tfd;

		tfd_fh->num_tbs = 0;
	}

412 413
}

414 415
/*
 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
416
 * @trans - transport private data
417
 * @txq - tx queue
418
 * @dma_dir - the direction of the DMA mapping
419 420 421 422
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
423
void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
424
{
425 426 427
	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
	 * idx is bounded by n_window
	 */
428 429
	int rd_ptr = txq->read_ptr;
	int idx = get_cmd_index(txq, rd_ptr);
430

431 432
	lockdep_assert_held(&txq->lock);

433 434 435
	/* We have only q->n_window txq->entries, but we use
	 * TFD_QUEUE_SIZE_MAX tfds
	 */
436
	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
J
Johannes Berg 已提交
437 438

	/* free SKB */
439
	if (txq->entries) {
J
Johannes Berg 已提交
440 441
		struct sk_buff *skb;

442
		skb = txq->entries[idx].skb;
J
Johannes Berg 已提交
443

444 445 446 447
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
448
		if (skb) {
449
			iwl_op_mode_free_skb(trans->op_mode, skb);
450
			txq->entries[idx].skb = NULL;
J
Johannes Berg 已提交
451 452 453 454
		}
	}
}

455
static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
456
				  dma_addr_t addr, u16 len, bool reset)
J
Johannes Berg 已提交
457
{
458
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
459
	void *tfd;
J
Johannes Berg 已提交
460 461
	u32 num_tbs;

462
	tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
J
Johannes Berg 已提交
463

464
	if (reset)
465
		memset(tfd, 0, trans_pcie->tfd_size);
466

467
	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
468

469
	/* Each TFD can point to a maximum max_tbs Tx buffers */
470
	if (num_tbs >= trans_pcie->max_tbs) {
471
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
472
			trans_pcie->max_tbs);
473 474 475
		return -EINVAL;
	}

476 477
	if (WARN(addr & ~IWL_TX_DMA_MASK,
		 "Unaligned address = %llx\n", (unsigned long long)addr))
478 479
		return -EINVAL;

480
	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
481

J
Johannes Berg 已提交
482
	return num_tbs;
483 484
}

485
int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
486
		       int slots_num, bool cmd_queue)
487 488
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
489
	size_t tfd_sz = trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX;
490
	size_t tb0_buf_sz;
491 492 493 494 495 496 497 498 499
	int i;

	if (WARN_ON(txq->entries || txq->tfds))
		return -EINVAL;

	setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
		    (unsigned long)txq);
	txq->trans_pcie = trans_pcie;

500
	txq->n_window = slots_num;
501 502 503 504 505 506 507 508

	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_txq_entry),
			       GFP_KERNEL);

	if (!txq->entries)
		goto error;

509
	if (cmd_queue)
510 511 512 513 514 515 516 517 518 519 520
		for (i = 0; i < slots_num; i++) {
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
				goto error;
		}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
521
				       &txq->dma_addr, GFP_KERNEL);
522
	if (!txq->tfds)
523
		goto error;
524

525
	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
526

527
	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
528

529 530
	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
					      &txq->first_tb_dma,
531
					      GFP_KERNEL);
532
	if (!txq->first_tb_bufs)
533 534
		goto err_free_tfds;

535
	return 0;
536
err_free_tfds:
537
	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
538
error:
539
	if (txq->entries && cmd_queue)
540 541 542 543 544 545 546 547 548
		for (i = 0; i < slots_num; i++)
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;

	return -ENOMEM;

}

549
int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
550
		      int slots_num, bool cmd_queue)
551 552 553
{
	int ret;

554
	txq->need_update = false;
555 556 557 558 559 560

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
561
	ret = iwl_queue_init(txq, slots_num);
562 563 564 565
	if (ret)
		return ret;

	spin_lock_init(&txq->lock);
566

567
	if (cmd_queue) {
568 569 570 571 572
		static struct lock_class_key iwl_pcie_cmd_queue_lock_class;

		lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
	}

573
	__skb_queue_head_init(&txq->overflow_q);
574 575 576 577

	return 0;
}

578 579
static void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
				   struct sk_buff *skb)
580
{
581
	struct page **page_ptr;
582

583
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
584

585 586 587
	if (*page_ptr) {
		__free_page(*page_ptr);
		*page_ptr = NULL;
588 589 590
	}
}

591 592 593 594 595 596 597 598 599
static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->reg_lock);

	if (trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = false;
		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
600
		iwl_trans_unref(trans);
601 602 603 604 605 606 607 608 609 610 611 612
	}

	if (!trans->cfg->base_params->apmg_wake_up_wa)
		return;
	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
		return;

	trans_pcie->cmd_hold_nic_awake = false;
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

613 614 615 616 617 618
/*
 * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
 */
static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
619
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
620 621

	spin_lock_bh(&txq->lock);
622
	while (txq->write_ptr != txq->read_ptr) {
623
		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
624
				   txq_id, txq->read_ptr);
625 626

		if (txq_id != trans_pcie->cmd_queue) {
627
			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
628 629 630 631

			if (WARN_ON_ONCE(!skb))
				continue;

632
			iwl_pcie_free_tso_page(trans_pcie, skb);
633
		}
634
		iwl_pcie_txq_free_tfd(trans, txq);
635
		txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr);
636

637
		if (txq->read_ptr == txq->write_ptr) {
638 639 640 641 642
			unsigned long flags;

			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
			if (txq_id != trans_pcie->cmd_queue) {
				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
643
					      txq->id);
644
				iwl_trans_unref(trans);
645 646 647 648 649
			} else {
				iwl_pcie_clear_cmd_in_flight(trans);
			}
			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		}
650
	}
651 652 653 654 655 656 657

	while (!skb_queue_empty(&txq->overflow_q)) {
		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);

		iwl_op_mode_free_skb(trans->op_mode, skb);
	}

658
	spin_unlock_bh(&txq->lock);
659 660 661

	/* just in case - this queue may have been stopped */
	iwl_wake_queue(trans, txq);
662 663 664 665 666 667 668 669 670 671 672 673 674
}

/*
 * iwl_pcie_txq_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
675
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
676 677 678 679 680 681 682 683 684 685
	struct device *dev = trans->dev;
	int i;

	if (WARN_ON(!txq))
		return;

	iwl_pcie_txq_unmap(trans, txq_id);

	/* De-alloc array of command/tx buffers */
	if (txq_id == trans_pcie->cmd_queue)
686
		for (i = 0; i < txq->n_window; i++) {
687 688
			kzfree(txq->entries[i].cmd);
			kzfree(txq->entries[i].free_buf);
689 690 691
		}

	/* De-alloc circular buffer of TFDs */
692 693
	if (txq->tfds) {
		dma_free_coherent(dev,
694
				  trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX,
695 696
				  txq->tfds, txq->dma_addr);
		txq->dma_addr = 0;
697
		txq->tfds = NULL;
698 699

		dma_free_coherent(dev,
700
				  sizeof(*txq->first_tb_bufs) * txq->n_window,
701
				  txq->first_tb_bufs, txq->first_tb_dma);
702 703 704 705 706 707 708 709 710 711 712 713 714 715
	}

	kfree(txq->entries);
	txq->entries = NULL;

	del_timer_sync(&txq->stuck_timer);

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
716
	int nq = trans->cfg->base_params->num_of_queues;
717 718
	int chan;
	u32 reg_val;
719 720
	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
721 722 723 724 725 726 727 728 729 730 731

	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	trans_pcie->scd_base_addr =
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);

	WARN_ON(scd_base_addr != 0 &&
		scd_base_addr != trans_pcie->scd_base_addr);

732 733 734 735
	/* reset context data, TX status and translation data */
	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
				   SCD_CONTEXT_MEM_LOWER_BOUND,
			    NULL, clear_dwords);
736 737 738 739 740 741 742

	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
		       trans_pcie->scd_bc_tbls.dma >> 10);

	/* The chain extension of the SCD doesn't work well. This feature is
	 * enabled by default by the HW, so we need to disable it manually.
	 */
743 744
	if (trans->cfg->base_params->scd_chain_ext_wa)
		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
745 746

	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
747 748
				trans_pcie->cmd_fifo,
				trans_pcie->cmd_q_wdg_timeout);
749 750

	/* Activate all Tx DMA/FIFO channels */
751
	iwl_scd_activate_fifos(trans);
752 753 754 755 756 757 758 759 760 761 762 763 764

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

	/* Enable L1-Active */
765
	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
766 767
		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
768 769
}

770 771 772 773 774
void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int txq_id;

775 776 777 778 779 780 781
	/*
	 * we should never get here in gen2 trans mode return early to avoid
	 * having invalid accesses
	 */
	if (WARN_ON_ONCE(trans->cfg->gen2))
		return;

782 783
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
784
		struct iwl_txq *txq = trans_pcie->txq[txq_id];
785 786 787
		if (trans->cfg->use_tfh)
			iwl_write_direct64(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
788
					   txq->dma_addr);
789 790 791
		else
			iwl_write_direct32(trans,
					   FH_MEM_CBBC_QUEUE(trans, txq_id),
792
					   txq->dma_addr >> 8);
793
		iwl_pcie_txq_unmap(trans, txq_id);
794 795
		txq->read_ptr = 0;
		txq->write_ptr = 0;
796 797 798 799 800 801
	}

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

802 803 804 805 806 807
	/*
	 * Send 0 as the scd_base_addr since the device may have be reset
	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
	 * contain garbage.
	 */
	iwl_pcie_tx_start(trans, 0);
808 809
}

810 811 812 813 814 815 816 817 818
static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ch, ret;
	u32 mask = 0;

	spin_lock(&trans_pcie->irq_lock);

819
	if (!iwl_trans_grab_nic_access(trans, &flags))
820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
		goto out;

	/* Stop each Tx DMA channel */
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
	}

	/* Wait for DMA channels to be idle */
	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
	if (ret < 0)
		IWL_ERR(trans,
			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));

	iwl_trans_release_nic_access(trans, &flags);

out:
	spin_unlock(&trans_pcie->irq_lock);
}

841 842 843 844 845 846
/*
 * iwl_pcie_tx_stop - Stop all Tx DMA channels
 */
int iwl_pcie_tx_stop(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
847
	int txq_id;
848 849

	/* Turn off all Tx DMA fifos */
850
	iwl_scd_deactivate_fifos(trans);
851

852 853
	/* Turn off all Tx DMA channels */
	iwl_pcie_tx_stop_fh(trans);
854

855 856 857 858 859 860 861 862 863
	/*
	 * This function can be called before the op_mode disabled the
	 * queues. This happens when we have an rfkill interrupt.
	 * Since we stop Tx altogether - mark the queues as stopped.
	 */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

	/* This can happen: start_hw, stop_device */
864
	if (!trans_pcie->txq_memory)
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
		return 0;

	/* Unmap DMA from host system and free skb's */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++)
		iwl_pcie_txq_unmap(trans, txq_id);

	return 0;
}

/*
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_pcie_tx_free(struct iwl_trans *trans)
{
	int txq_id;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

885 886
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));

887
	/* Tx queues */
888
	if (trans_pcie->txq_memory) {
889
		for (txq_id = 0;
890 891
		     txq_id < trans->cfg->base_params->num_of_queues;
		     txq_id++) {
892
			iwl_pcie_txq_free(trans, txq_id);
893 894
			trans_pcie->txq[txq_id] = NULL;
		}
895 896
	}

897 898
	kfree(trans_pcie->txq_memory);
	trans_pcie->txq_memory = NULL;
899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);

	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
}

/*
 * iwl_pcie_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 */
static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
{
	int ret;
	int txq_id, slots_num;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
			sizeof(struct iwlagn_scd_bc_tbl);

	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
920
	if (WARN_ON(trans_pcie->txq_memory)) {
921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
		ret = -EINVAL;
		goto error;
	}

	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
				   scd_bc_tbls_size);
	if (ret) {
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
		goto error;
	}

	/* Alloc keep-warm buffer */
	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
	if (ret) {
		IWL_ERR(trans, "Keep Warm allocation failed\n");
		goto error;
	}

939 940 941
	trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
					 sizeof(struct iwl_txq), GFP_KERNEL);
	if (!trans_pcie->txq_memory) {
942
		IWL_ERR(trans, "Not enough memory for txq\n");
943
		ret = -ENOMEM;
944 945 946 947 948 949
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
950 951 952
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
953 954
		trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
		ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
955
					 slots_num, cmd_queue);
956 957 958 959
		if (ret) {
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
			goto error;
		}
960
		trans_pcie->txq[txq_id]->id = txq_id;
961 962 963 964 965 966 967 968 969
	}

	return 0;

error:
	iwl_pcie_tx_free(trans);

	return ret;
}
970

971 972 973 974 975 976 977
int iwl_pcie_tx_init(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;
	int txq_id, slots_num;
	bool alloc = false;

978
	if (!trans_pcie->txq_memory) {
979 980 981 982 983 984
		ret = iwl_pcie_tx_alloc(trans);
		if (ret)
			goto error;
		alloc = true;
	}

985
	spin_lock(&trans_pcie->irq_lock);
986 987

	/* Turn off all Tx DMA fifos */
988
	iwl_scd_deactivate_fifos(trans);
989 990 991 992 993

	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);

994
	spin_unlock(&trans_pcie->irq_lock);
995 996 997 998

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
	     txq_id++) {
999 1000 1001
		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);

		slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
1002
		ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
1003
					slots_num, cmd_queue);
1004 1005 1006 1007 1008
		if (ret) {
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
			goto error;
		}

1009 1010 1011 1012 1013 1014 1015
		/*
		 * Tell nic where to find circular buffer of TFDs for a
		 * given Tx queue, and enable the DMA channel used for that
		 * queue.
		 * Circular buffer (TFD queue in DRAM) physical base address
		 */
		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
1016
				   trans_pcie->txq[txq_id]->dma_addr >> 8);
1017
	}
1018

1019
	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1020 1021 1022 1023
	if (trans->cfg->base_params->num_of_queues > 20)
		iwl_set_bits_prph(trans, SCD_GP_CTRL,
				  SCD_GP_CTRL_ENABLE_31_QUEUES);

1024 1025 1026 1027 1028 1029 1030 1031
	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
		iwl_pcie_tx_free(trans);
	return ret;
}

1032
static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1033
{
1034 1035
	lockdep_assert_held(&txq->lock);

1036
	if (!txq->wd_timeout)
1037 1038
		return;

1039 1040 1041 1042 1043 1044 1045
	/*
	 * station is asleep and we send data - that must
	 * be uAPSD or PS-Poll. Don't rearm the timer.
	 */
	if (txq->frozen)
		return;

1046 1047 1048 1049
	/*
	 * if empty delete timer, otherwise move timer forward
	 * since we're making progress on this queue
	 */
1050
	if (txq->read_ptr == txq->write_ptr)
1051 1052
		del_timer(&txq->stuck_timer);
	else
1053
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1054 1055 1056
}

/* Frees buffers until index _not_ inclusive */
1057 1058
void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
			    struct sk_buff_head *skbs)
1059 1060
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1061
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1062
	int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
1063 1064 1065 1066
	int last_to_free;

	/* This function is not meant to release cmd queue*/
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1067
		return;
J
Johannes Berg 已提交
1068

1069
	spin_lock_bh(&txq->lock);
1070

1071
	if (!test_bit(txq_id, trans_pcie->queue_used)) {
1072 1073 1074 1075 1076
		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
				    txq_id, ssn);
		goto out;
	}

1077
	if (txq->read_ptr == tfd_num)
1078 1079 1080
		goto out;

	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1081
			   txq_id, txq->read_ptr, tfd_num, ssn);
J
Johannes Berg 已提交
1082

1083 1084
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
1085
	last_to_free = iwl_queue_dec_wrap(tfd_num);
1086

1087
	if (!iwl_queue_used(txq, last_to_free)) {
1088 1089
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1090
			__func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
1091
			txq->write_ptr, txq->read_ptr);
1092
		goto out;
J
Johannes Berg 已提交
1093 1094
	}

1095
	if (WARN_ON(!skb_queue_empty(skbs)))
1096
		goto out;
J
Johannes Berg 已提交
1097

1098
	for (;
1099 1100 1101
	     txq->read_ptr != tfd_num;
	     txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr)) {
		struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
J
Johannes Berg 已提交
1102

1103
		if (WARN_ON_ONCE(!skb))
1104
			continue;
J
Johannes Berg 已提交
1105

1106
		iwl_pcie_free_tso_page(trans_pcie, skb);
1107 1108

		__skb_queue_tail(skbs, skb);
J
Johannes Berg 已提交
1109

1110
		txq->entries[txq->read_ptr].skb = NULL;
1111

1112 1113
		if (!trans->cfg->use_tfh)
			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1114

1115
		iwl_pcie_txq_free_tfd(trans, txq);
1116
	}
1117

1118
	iwl_pcie_txq_progress(txq);
1119

1120
	if (iwl_queue_space(txq) > txq->low_mark &&
1121
	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1122
		struct sk_buff_head overflow_skbs;
1123

1124 1125
		__skb_queue_head_init(&overflow_skbs);
		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135

		/*
		 * This is tricky: we are in reclaim path which is non
		 * re-entrant, so noone will try to take the access the
		 * txq data from that path. We stopped tx, so we can't
		 * have tx as well. Bottom line, we can unlock and re-lock
		 * later.
		 */
		spin_unlock_bh(&txq->lock);

1136 1137
		while (!skb_queue_empty(&overflow_skbs)) {
			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1138 1139 1140 1141
			struct iwl_device_cmd *dev_cmd_ptr;

			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
						 trans_pcie->dev_cmd_offs);
1142 1143 1144 1145 1146 1147

			/*
			 * Note that we can very well be overflowing again.
			 * In that case, iwl_queue_space will be small again
			 * and we won't wake mac80211's queue.
			 */
1148
			iwl_trans_pcie_tx(trans, skb, dev_cmd_ptr, txq_id);
1149 1150 1151
		}
		spin_lock_bh(&txq->lock);

1152
		if (iwl_queue_space(txq) > txq->low_mark)
1153 1154
			iwl_wake_queue(trans, txq);
	}
1155

1156 1157
	if (txq->read_ptr == txq->write_ptr) {
		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
1158
		iwl_trans_unref(trans);
1159 1160
	}

1161
out:
1162
	spin_unlock_bh(&txq->lock);
1163 1164
}

1165 1166
static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
				      const struct iwl_host_cmd *cmd)
1167 1168 1169 1170 1171 1172
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;

	lockdep_assert_held(&trans_pcie->reg_lock);

1173 1174 1175 1176
	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
	    !trans_pcie->ref_cmd_in_flight) {
		trans_pcie->ref_cmd_in_flight = true;
		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1177
		iwl_trans_ref(trans);
1178 1179
	}

1180 1181 1182 1183 1184 1185
	/*
	 * wake up the NIC to make sure that the firmware will see the host
	 * command - we will let the NIC sleep once all the host commands
	 * returned. This needs to be done only on NICs that have
	 * apmg_wake_up_wa set.
	 */
1186 1187
	if (trans->cfg->base_params->apmg_wake_up_wa &&
	    !trans_pcie->cmd_hold_nic_awake) {
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
					 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);

		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
				   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
				   15000);
		if (ret < 0) {
			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
			return -EIO;
		}
1202
		trans_pcie->cmd_hold_nic_awake = true;
1203 1204 1205 1206 1207
	}

	return 0;
}

1208 1209 1210 1211 1212 1213 1214 1215
/*
 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1216
{
1217
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1218
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1219
	unsigned long flags;
1220
	int nfreed = 0;
1221

1222
	lockdep_assert_held(&txq->lock);
1223

1224
	if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(txq, idx))) {
1225 1226
		IWL_ERR(trans,
			"%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1227
			__func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
1228
			txq->write_ptr, txq->read_ptr);
1229 1230
		return;
	}
1231

1232 1233
	for (idx = iwl_queue_inc_wrap(idx); txq->read_ptr != idx;
	     txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr)) {
1234

1235 1236
		if (nfreed++ > 0) {
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1237
				idx, txq->write_ptr, txq->read_ptr);
L
Liad Kaufman 已提交
1238
			iwl_force_nmi(trans);
1239 1240 1241
		}
	}

1242
	if (txq->read_ptr == txq->write_ptr) {
1243
		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1244
		iwl_pcie_clear_cmd_in_flight(trans);
1245 1246 1247
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
	}

1248
	iwl_pcie_txq_progress(txq);
1249 1250
}

1251
static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1252
				 u16 txq_id)
1253
{
1254
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1255 1256 1257 1258 1259 1260
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

1261
	tbl_dw_addr = trans_pcie->scd_base_addr +
1262 1263
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

1264
	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1265 1266 1267 1268 1269 1270

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

1271
	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1272 1273 1274 1275

	return 0;
}

1276 1277 1278 1279
/* Receiver address (actually, Rx station's index into station table),
 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
#define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))

1280
bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1281 1282
			       const struct iwl_trans_txq_scd_cfg *cfg,
			       unsigned int wdg_timeout)
1283
{
1284
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1285
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1286
	int fifo = -1;
1287
	bool scd_bug = false;
1288

1289 1290
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1291

1292 1293
	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);

1294 1295
	if (cfg) {
		fifo = cfg->fifo;
1296

1297
		/* Disable the scheduler prior configuring the cmd queue */
1298 1299
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1300 1301
			iwl_scd_enable_set_active(trans, 0);

1302 1303
		/* Stop this Tx queue before configuring it */
		iwl_scd_txq_set_inactive(trans, txq_id);
1304

1305 1306 1307
		/* Set this queue as a chain-building queue unless it is CMD */
		if (txq_id != trans_pcie->cmd_queue)
			iwl_scd_txq_set_chain(trans, txq_id);
1308

1309
		if (cfg->aggregate) {
1310
			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1311

1312 1313
			/* Map receiver-address / traffic-ID to this queue */
			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1314

1315 1316
			/* enable aggregations for the queue */
			iwl_scd_txq_enable_agg(trans, txq_id);
1317
			txq->ampdu = true;
1318 1319 1320 1321 1322 1323 1324 1325
		} else {
			/*
			 * disable aggregations for the queue, this will also
			 * make the ra_tid mapping configuration irrelevant
			 * since it is now a non-AGG queue.
			 */
			iwl_scd_txq_disable_agg(trans, txq_id);

1326
			ssn = txq->read_ptr;
1327
		}
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
	} else {
		/*
		 * If we need to move the SCD write pointer by steps of
		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
		 * the op_mode know by returning true later.
		 * Do this only in case cfg is NULL since this trick can
		 * be done only if we have DQA enabled which is true for mvm
		 * only. And mvm never sets a cfg pointer.
		 * This is really ugly, but this is the easiest way out for
		 * this sad hardware issue.
		 * This bug has been fixed on devices 9000 and up.
		 */
		scd_bug = !trans->cfg->mq_rx_supported &&
			!((ssn - txq->write_ptr) & 0x3f) &&
			(ssn != txq->write_ptr);
		if (scd_bug)
			ssn++;
1345
	}
1346 1347 1348

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1349 1350
	txq->read_ptr = (ssn & 0xff);
	txq->write_ptr = (ssn & 0xff);
1351 1352
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
			   (ssn & 0xff) | (txq_id << 8));
1353

1354 1355
	if (cfg) {
		u8 frame_limit = cfg->frame_limit;
1356

1357 1358 1359 1360 1361 1362 1363
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);

		/* Set up Tx window size and frame limit for this queue */
		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
		iwl_trans_write_mem32(trans,
			trans_pcie->scd_base_addr +
1364
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1365 1366
			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
1367 1368 1369 1370 1371 1372 1373

		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			       SCD_QUEUE_STTS_REG_MSK);
1374 1375

		/* enable the scheduler for this queue (only) */
1376 1377
		if (txq_id == trans_pcie->cmd_queue &&
		    trans_pcie->scd_set_active)
1378
			iwl_scd_enable_set_active(trans, BIT(txq_id));
1379 1380 1381 1382 1383 1384 1385 1386

		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d on FIFO %d WrPtr: %d\n",
				    txq_id, fifo, ssn & 0xff);
	} else {
		IWL_DEBUG_TX_QUEUES(trans,
				    "Activate queue %d WrPtr: %d\n",
				    txq_id, ssn & 0xff);
1387
	}
1388 1389

	return scd_bug;
1390 1391
}

1392 1393 1394 1395
void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
					bool shared_mode)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1396
	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1397 1398 1399 1400

	txq->ampdu = !shared_mode;
}

1401 1402
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
				bool configure_scd)
1403
{
1404
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1405 1406 1407
	u32 stts_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
	static const u32 zero_val[4] = {};
1408

1409 1410
	trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
	trans_pcie->txq[txq_id]->frozen = false;
1411

1412 1413 1414 1415 1416 1417
	/*
	 * Upon HW Rfkill - we stop the device, and then stop the queues
	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
	 * allow the op_mode to call txq_disable after it already called
	 * stop_device.
	 */
1418
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1419 1420
		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
			  "queue %d not used", txq_id);
1421
		return;
1422 1423
	}

1424 1425
	if (configure_scd) {
		iwl_scd_txq_set_inactive(trans, txq_id);
1426

1427 1428 1429
		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
				    ARRAY_SIZE(zero_val));
	}
1430

1431
	iwl_pcie_txq_unmap(trans, txq_id);
1432
	trans_pcie->txq[txq_id]->ampdu = false;
1433

1434
	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1435 1436
}

1437 1438
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

1439
/*
1440
 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1441
 * @priv: device private data point
1442
 * @cmd: a pointer to the ucode command structure
1443
 *
1444 1445
 * The function returns < 0 values to indicate the operation
 * failed. On success, it returns the index (>= 0) of command in the
1446 1447
 * command queue.
 */
1448 1449
static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
				 struct iwl_host_cmd *cmd)
1450
{
1451
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1452
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
J
Johannes Berg 已提交
1453 1454
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
1455
	unsigned long flags;
1456
	void *dup_buf = NULL;
1457
	dma_addr_t phys_addr;
1458
	int idx;
1459
	u16 copy_size, cmd_size, tb0_size;
1460
	bool had_nocopy = false;
1461
	u8 group_id = iwl_cmd_groupid(cmd->id);
1462
	int i, ret;
1463
	u32 cmd_pos;
1464 1465
	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1466

1467
	if (WARN(!trans->wide_cmd_header &&
1468
		 group_id > IWL_ALWAYS_LONG_GROUP,
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
		 "unsupported wide command %#x\n", cmd->id))
		return -EINVAL;

	if (group_id != 0) {
		copy_size = sizeof(struct iwl_cmd_header_wide);
		cmd_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		copy_size = sizeof(struct iwl_cmd_header);
		cmd_size = sizeof(struct iwl_cmd_header);
	}
1479 1480

	/* need one for the header if the first is NOCOPY */
1481
	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1482

1483
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1484 1485 1486
		cmddata[i] = cmd->data[i];
		cmdlen[i] = cmd->len[i];

1487 1488
		if (!cmd->len[i])
			continue;
1489

1490 1491 1492
		/* need at least IWL_FIRST_TB_SIZE copied */
		if (copy_size < IWL_FIRST_TB_SIZE) {
			int copy = IWL_FIRST_TB_SIZE - copy_size;
1493 1494 1495 1496 1497 1498 1499 1500

			if (copy > cmdlen[i])
				copy = cmdlen[i];
			cmdlen[i] -= copy;
			cmddata[i] += copy;
			copy_size += copy;
		}

1501 1502
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
			/*
			 * This is also a chunk that isn't copied
			 * to the static buffer so set had_nocopy.
			 */
			had_nocopy = true;

			/* only allowed once */
			if (WARN_ON(dup_buf)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}

1520
			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1521 1522 1523
					  GFP_ATOMIC);
			if (!dup_buf)
				return -ENOMEM;
1524 1525
		} else {
			/* NOCOPY must not be followed by normal! */
1526 1527 1528 1529
			if (WARN_ON(had_nocopy)) {
				idx = -EINVAL;
				goto free_dup_buf;
			}
1530
			copy_size += cmdlen[i];
1531 1532 1533
		}
		cmd_size += cmd->len[i];
	}
1534

1535 1536
	/*
	 * If any of the command structures end up being larger than
1537 1538 1539
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
1540
	 */
1541 1542
	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
		 "Command %s (%#x) is too large (%d bytes)\n",
1543 1544
		 iwl_get_cmd_string(trans, cmd->id),
		 cmd->id, copy_size)) {
1545 1546 1547
		idx = -EINVAL;
		goto free_dup_buf;
	}
1548

1549
	spin_lock_bh(&txq->lock);
1550

1551
	if (iwl_queue_space(txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1552
		spin_unlock_bh(&txq->lock);
1553

1554
		IWL_ERR(trans, "No space in command queue\n");
1555
		iwl_op_mode_cmd_queue_full(trans->op_mode);
1556 1557
		idx = -ENOSPC;
		goto free_dup_buf;
1558 1559
	}

1560
	idx = get_cmd_index(txq, txq->write_ptr);
1561 1562
	out_cmd = txq->entries[idx].cmd;
	out_meta = &txq->entries[idx].meta;
J
Johannes Berg 已提交
1563

1564
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
1565 1566
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
1567

1568
	/* set up the header */
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	if (group_id != 0) {
		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr_wide.group_id = group_id;
		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
		out_cmd->hdr_wide.length =
			cpu_to_le16(cmd_size -
				    sizeof(struct iwl_cmd_header_wide));
		out_cmd->hdr_wide.reserved = 0;
		out_cmd->hdr_wide.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1579
						 INDEX_TO_SEQ(txq->write_ptr));
1580 1581 1582 1583 1584 1585 1586

		cmd_pos = sizeof(struct iwl_cmd_header_wide);
		copy_size = sizeof(struct iwl_cmd_header_wide);
	} else {
		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
		out_cmd->hdr.sequence =
			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1587
						 INDEX_TO_SEQ(txq->write_ptr));
1588 1589 1590 1591 1592
		out_cmd->hdr.group_id = 0;

		cmd_pos = sizeof(struct iwl_cmd_header);
		copy_size = sizeof(struct iwl_cmd_header);
	}
1593 1594

	/* and copy the data that needs to be copied */
1595
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1596
		int copy;
1597

1598
		if (!cmd->len[i])
1599
			continue;
1600 1601 1602

		/* copy everything if not nocopy/dup */
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1603
					   IWL_HCMD_DFL_DUP))) {
1604 1605 1606 1607 1608
			copy = cmd->len[i];

			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
			cmd_pos += copy;
			copy_size += copy;
1609 1610 1611 1612
			continue;
		}

		/*
1613 1614
		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
		 * in total (for bi-directional DMA), but copy up to what
1615 1616 1617 1618 1619 1620 1621 1622
		 * we can fit into the payload for debug dump purposes.
		 */
		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);

		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
		cmd_pos += copy;

		/* However, treat copy_size the proper way, we need it below */
1623 1624
		if (copy_size < IWL_FIRST_TB_SIZE) {
			copy = IWL_FIRST_TB_SIZE - copy_size;
1625 1626 1627 1628

			if (copy > cmd->len[i])
				copy = cmd->len[i];
			copy_size += copy;
1629
		}
1630 1631
	}

J
Johannes Berg 已提交
1632
	IWL_DEBUG_HC(trans,
1633
		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1634
		     iwl_get_cmd_string(trans, cmd->id),
1635 1636
		     group_id, out_cmd->hdr.cmd,
		     le16_to_cpu(out_cmd->hdr.sequence),
1637
		     cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
1638

1639 1640 1641
	/* start the TFD with the minimum copy bytes */
	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1642
	iwl_pcie_txq_build_tfd(trans, txq,
1643 1644
			       iwl_pcie_get_first_tb_dma(txq, idx),
			       tb0_size, true);
1645 1646

	/* map first command fragment, if any remains */
1647
	if (copy_size > tb0_size) {
1648
		phys_addr = dma_map_single(trans->dev,
1649 1650
					   ((u8 *)&out_cmd->hdr) + tb0_size,
					   copy_size - tb0_size,
1651 1652
					   DMA_TO_DEVICE);
		if (dma_mapping_error(trans->dev, phys_addr)) {
1653 1654
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1655 1656 1657
			idx = -ENOMEM;
			goto out;
		}
1658

1659
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1660
				       copy_size - tb0_size, false);
J
Johannes Berg 已提交
1661 1662
	}

1663
	/* map the remaining (adjusted) nocopy/dup fragments */
1664
	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1665
		const void *data = cmddata[i];
1666

1667
		if (!cmdlen[i])
1668
			continue;
1669 1670
		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
					   IWL_HCMD_DFL_DUP)))
1671
			continue;
1672 1673 1674
		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
			data = dup_buf;
		phys_addr = dma_map_single(trans->dev, (void *)data,
1675
					   cmdlen[i], DMA_TO_DEVICE);
1676
		if (dma_mapping_error(trans->dev, phys_addr)) {
1677 1678
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1679 1680 1681 1682
			idx = -ENOMEM;
			goto out;
		}

1683
		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1684
	}
R
Reinette Chatre 已提交
1685

1686
	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1687
	out_meta->flags = cmd->flags;
1688
	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1689
		kzfree(txq->entries[idx].free_buf);
1690
	txq->entries[idx].free_buf = dup_buf;
J
Johannes Berg 已提交
1691

1692
	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
R
Reinette Chatre 已提交
1693

1694
	/* start timer if queue currently empty */
1695
	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1696
		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1697

1698
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1699
	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1700 1701 1702 1703
	if (ret < 0) {
		idx = ret;
		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
		goto out;
1704 1705
	}

1706
	/* Increment and update queue's write index */
1707
	txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
1708
	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1709

1710 1711
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);

J
Johannes Berg 已提交
1712
 out:
1713
	spin_unlock_bh(&txq->lock);
1714 1715 1716
 free_dup_buf:
	if (idx < 0)
		kfree(dup_buf);
1717
	return idx;
1718 1719
}

1720 1721
/*
 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1722 1723
 * @rxb: Rx buffer to reclaim
 */
1724
void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1725
			    struct iwl_rx_cmd_buffer *rxb)
1726
{
Z
Zhu Yi 已提交
1727
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1728
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1729
	u8 group_id;
1730
	u32 cmd_id;
1731 1732 1733
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
1734 1735
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1736
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1737
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1738 1739 1740 1741

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1742
	if (WARN(txq_id != trans_pcie->cmd_queue,
1743
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1744 1745
		 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
		 txq->write_ptr)) {
1746
		iwl_print_hex_error(trans, pkt, 32);
1747
		return;
1748
	}
1749

1750
	spin_lock_bh(&txq->lock);
1751

1752
	cmd_index = get_cmd_index(txq, index);
1753 1754
	cmd = txq->entries[cmd_index].cmd;
	meta = &txq->entries[cmd_index].meta;
1755
	group_id = cmd->hdr.group_id;
1756
	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1757

1758
	iwl_pcie_tfd_unmap(trans, meta, txq, index);
R
Reinette Chatre 已提交
1759

1760
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1761
	if (meta->flags & CMD_WANT_SKB) {
1762
		struct page *p = rxb_steal_page(rxb);
1763 1764 1765

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1766
		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1767
	}
1768

1769 1770 1771
	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
		iwl_op_mode_async_cb(trans->op_mode, cmd);

1772
	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1773

J
Johannes Berg 已提交
1774
	if (!(meta->flags & CMD_ASYNC)) {
1775
		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1776 1777
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
1778
				 iwl_get_cmd_string(trans, cmd_id));
1779
		}
1780
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1781
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1782
			       iwl_get_cmd_string(trans, cmd_id));
1783
		wake_up(&trans_pcie->wait_command_queue);
1784
	}
1785

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		set_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

	if (meta->flags & CMD_WAKE_UP_TRANS) {
		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
		clear_bit(STATUS_TRANS_IDLE, &trans->status);
		wake_up(&trans_pcie->d0i3_waitq);
	}

Z
Zhu Yi 已提交
1800
	meta->flags = 0;
1801

1802
	spin_unlock_bh(&txq->lock);
1803
}
1804

1805
#define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1806

1807 1808
static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
				    struct iwl_host_cmd *cmd)
1809 1810 1811 1812 1813 1814 1815
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

1816
	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1817
	if (ret < 0) {
1818
		IWL_ERR(trans,
1819
			"Error sending %s: enqueue_hcmd failed: %d\n",
1820
			iwl_get_cmd_string(trans, cmd->id), ret);
1821 1822 1823 1824 1825
		return ret;
	}
	return 0;
}

1826 1827
static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
				   struct iwl_host_cmd *cmd)
1828
{
1829
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1830
	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1831 1832 1833
	int cmd_idx;
	int ret;

1834
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1835
		       iwl_get_cmd_string(trans, cmd->id));
1836

1837 1838
	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
				  &trans->status),
1839
		 "Command %s: a command is already active!\n",
1840
		 iwl_get_cmd_string(trans, cmd->id)))
1841 1842
		return -EIO;

1843
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1844
		       iwl_get_cmd_string(trans, cmd->id));
1845

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
		ret = wait_event_timeout(trans_pcie->d0i3_waitq,
				 pm_runtime_active(&trans_pcie->pci_dev->dev),
				 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
		if (!ret) {
			IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
			return -ETIMEDOUT;
		}
	}

1856
	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1857 1858
	if (cmd_idx < 0) {
		ret = cmd_idx;
1859
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1860
		IWL_ERR(trans,
1861
			"Error sending %s: enqueue_hcmd failed: %d\n",
1862
			iwl_get_cmd_string(trans, cmd->id), ret);
1863 1864 1865
		return ret;
	}

1866 1867 1868 1869
	ret = wait_event_timeout(trans_pcie->wait_command_queue,
				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
					   &trans->status),
				 HOST_COMPLETE_TIMEOUT);
1870
	if (!ret) {
1871
		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1872
			iwl_get_cmd_string(trans, cmd->id),
1873
			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1874

1875
		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1876
			txq->read_ptr, txq->write_ptr);
1877

1878
		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1879
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1880
			       iwl_get_cmd_string(trans, cmd->id));
1881
		ret = -ETIMEDOUT;
1882

L
Liad Kaufman 已提交
1883
		iwl_force_nmi(trans);
1884
		iwl_trans_fw_error(trans);
1885

1886
		goto cancel;
1887 1888
	}

1889
	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1890
		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1891
			iwl_get_cmd_string(trans, cmd->id));
1892
		dump_stack();
1893 1894 1895 1896
		ret = -EIO;
		goto cancel;
	}

1897
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1898
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1899 1900 1901 1902 1903
		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
		ret = -ERFKILL;
		goto cancel;
	}

1904
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1905
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1906
			iwl_get_cmd_string(trans, cmd->id));
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1921
		txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
1922
	}
1923

1924 1925 1926
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
1927 1928 1929 1930 1931
	}

	return ret;
}

1932
int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1933
{
1934
	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1935
	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1936 1937
		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
				  cmd->id);
1938
		return -ERFKILL;
1939
	}
1940

1941
	if (cmd->flags & CMD_ASYNC)
1942
		return iwl_pcie_send_hcmd_async(trans, cmd);
1943

1944
	/* We still can fail on RFKILL that can be asserted while we wait */
1945
	return iwl_pcie_send_hcmd_sync(trans, cmd);
1946 1947
}

1948 1949 1950 1951 1952
static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
			     struct iwl_txq *txq, u8 hdr_len,
			     struct iwl_cmd_meta *out_meta,
			     struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
1953
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	u16 tb2_len;
	int i;

	/*
	 * Set up TFD's third entry to point directly to remainder
	 * of skb's head, if any
	 */
	tb2_len = skb_headlen(skb) - hdr_len;

	if (tb2_len > 0) {
		dma_addr_t tb2_phys = dma_map_single(trans->dev,
						     skb->data + hdr_len,
						     tb2_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1968 1969
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
			return -EINVAL;
		}
		iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
	}

	/* set up the remaining entries to point to the data */
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		dma_addr_t tb_phys;
		int tb_idx;

		if (!skb_frag_size(frag))
			continue;

		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
					   skb_frag_size(frag), DMA_TO_DEVICE);

		if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
1988 1989
			iwl_pcie_tfd_unmap(trans, out_meta, txq,
					   txq->write_ptr);
1990 1991 1992 1993 1994
			return -EINVAL;
		}
		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
						skb_frag_size(frag), false);

1995
		out_meta->tbs |= BIT(tb_idx);
1996 1997 1998
	}

	trace_iwlwifi_dev_tx(trans->dev, skb,
1999
			     iwl_pcie_get_tfd(trans_pcie, txq, txq->write_ptr),
2000
			     trans_pcie->tfd_size,
2001
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
2002
			     hdr_len);
2003
	trace_iwlwifi_dev_tx_data(trans->dev, skb, hdr_len);
2004 2005 2006
	return 0;
}

2007
#ifdef CONFIG_INET
S
Sara Sharon 已提交
2008
struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);

	if (!p->page)
		goto alloc;

	/* enough room on this page */
	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
		return p;

	/* We don't have enough room on this page, get a new one. */
	__free_page(p->page);

alloc:
	p->page = alloc_page(GFP_ATOMIC);
	if (!p->page)
		return NULL;
	p->pos = page_address(p->page);
	return p;
}

static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
					bool ipv6, unsigned int len)
{
	if (ipv6) {
		struct ipv6hdr *iphv6 = iph;

		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
					       len + tcph->doff * 4,
					       IPPROTO_TCP, 0);
	} else {
		struct iphdr *iphv4 = iph;

		ip_send_check(iphv4);
		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
						 len + tcph->doff * 4,
						 IPPROTO_TCP, 0);
	}
}

2050 2051 2052 2053
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2054
{
2055
	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
2056 2057 2058 2059 2060 2061 2062
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
	unsigned int mss = skb_shinfo(skb)->gso_size;
	u16 length, iv_len, amsdu_pad;
	u8 *start_hdr;
	struct iwl_tso_hdr_page *hdr_page;
2063
	struct page **page_ptr;
2064 2065 2066 2067 2068 2069 2070 2071 2072
	int ret;
	struct tso_t tso;

	/* if the packet is protected, then it must be CCMP or GCMP */
	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
	iv_len = ieee80211_has_protected(hdr->frame_control) ?
		IEEE80211_CCMP_HDR_LEN : 0;

	trace_iwlwifi_dev_tx(trans->dev, skb,
2073
			     iwl_pcie_get_tfd(trans_pcie, txq, txq->write_ptr),
2074
			     trans_pcie->tfd_size,
2075
			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092

	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
	amsdu_pad = 0;

	/* total amount of header we may need for this A-MSDU */
	hdr_room = DIV_ROUND_UP(total_len, mss) *
		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;

	/* Our device supports 9 segments at most, it will fit in 1 page */
	hdr_page = get_page_hdr(trans, hdr_room);
	if (!hdr_page)
		return -ENOMEM;

	get_page(hdr_page->page);
	start_hdr = hdr_page->pos;
2093 2094
	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
	*page_ptr = hdr_page->page;
2095 2096 2097 2098 2099 2100 2101 2102 2103
	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
	hdr_page->pos += iv_len;

	/*
	 * Pull the ieee80211 header + IV to be able to use TSO core,
	 * we will restore it for the tx_status flow.
	 */
	skb_pull(skb, hdr_len + iv_len);

2104 2105 2106 2107 2108 2109 2110
	/*
	 * Remove the length of all the headers that we don't actually
	 * have in the MPDU by themselves, but that we duplicate into
	 * all the different MSDUs inside the A-MSDU.
	 */
	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
	tso_start(skb, &tso);

	while (total_len) {
		/* this is the data left for this subframe */
		unsigned int data_left =
			min_t(unsigned int, mss, total_len);
		struct sk_buff *csum_skb = NULL;
		unsigned int hdr_tb_len;
		dma_addr_t hdr_tb_phys;
		struct tcphdr *tcph;
2121
		u8 *iph, *subf_hdrs_start = hdr_page->pos;
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159

		total_len -= data_left;

		memset(hdr_page->pos, 0, amsdu_pad);
		hdr_page->pos += amsdu_pad;
		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
				  data_left)) & 0x3;
		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
		hdr_page->pos += ETH_ALEN;
		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
		hdr_page->pos += ETH_ALEN;

		length = snap_ip_tcp_hdrlen + data_left;
		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
		hdr_page->pos += sizeof(length);

		/*
		 * This will copy the SNAP as well which will be considered
		 * as MAC header.
		 */
		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
		iph = hdr_page->pos + 8;
		tcph = (void *)(iph + ip_hdrlen);

		/* For testing on current hardware only */
		if (trans_pcie->sw_csum_tx) {
			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
					     GFP_ATOMIC);
			if (!csum_skb) {
				ret = -ENOMEM;
				goto out_unmap;
			}

			iwl_compute_pseudo_hdr_csum(iph, tcph,
						    skb->protocol ==
							htons(ETH_P_IPV6),
						    data_left);

2160
			skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
2161
			skb_reset_transport_header(csum_skb);
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
			csum_skb->csum_start =
				(unsigned char *)tcp_hdr(csum_skb) -
						 csum_skb->head;
		}

		hdr_page->pos += snap_ip_tcp_hdrlen;

		hdr_tb_len = hdr_page->pos - start_hdr;
		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
					     hdr_tb_len, DMA_TO_DEVICE);
		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
			dev_kfree_skb(csum_skb);
			ret = -EINVAL;
			goto out_unmap;
		}
		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
				       hdr_tb_len, false);
		trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
					       hdr_tb_len);
2181 2182
		/* add this subframe's headers' length to the tx_cmd */
		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193

		/* prepare the start_hdr for the next subframe */
		start_hdr = hdr_page->pos;

		/* put the payload */
		while (data_left) {
			unsigned int size = min_t(unsigned int, tso.size,
						  data_left);
			dma_addr_t tb_phys;

			if (trans_pcie->sw_csum_tx)
2194
				skb_put_data(csum_skb, tso.data, size);
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236

			tb_phys = dma_map_single(trans->dev, tso.data,
						 size, DMA_TO_DEVICE);
			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
				dev_kfree_skb(csum_skb);
				ret = -EINVAL;
				goto out_unmap;
			}

			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
					       size, false);
			trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
						       size);

			data_left -= size;
			tso_build_data(skb, &tso, size);
		}

		/* For testing on early hardware only */
		if (trans_pcie->sw_csum_tx) {
			__wsum csum;

			csum = skb_checksum(csum_skb,
					    skb_checksum_start_offset(csum_skb),
					    csum_skb->len -
					    skb_checksum_start_offset(csum_skb),
					    0);
			dev_kfree_skb(csum_skb);
			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
						hdr_tb_len, DMA_TO_DEVICE);
			tcph->check = csum_fold(csum);
			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
						   hdr_tb_len, DMA_TO_DEVICE);
		}
	}

	/* re -add the WiFi header and IV */
	skb_push(skb, hdr_len + iv_len);

	return 0;

out_unmap:
2237
	iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	return ret;
}
#else /* CONFIG_INET */
static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
				   struct iwl_txq *txq, u8 hdr_len,
				   struct iwl_cmd_meta *out_meta,
				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
{
	/* No A-MSDU without CONFIG_INET */
	WARN_ON(1);

	return -1;
}
#endif /* CONFIG_INET */

2253 2254
int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
		      struct iwl_device_cmd *dev_cmd, int txq_id)
2255
{
2256
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
J
Johannes Berg 已提交
2257
	struct ieee80211_hdr *hdr;
2258 2259 2260
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
	struct iwl_cmd_meta *out_meta;
	struct iwl_txq *txq;
2261 2262
	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
	void *tb1_addr;
2263
	void *tfd;
2264
	u16 len, tb1_len;
2265
	bool wait_write_ptr;
J
Johannes Berg 已提交
2266 2267
	__le16 fc;
	u8 hdr_len;
2268
	u16 wifi_seq;
2269
	bool amsdu;
2270

2271
	txq = trans_pcie->txq[txq_id];
2272

2273 2274
	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
		      "TX on unused queue %d\n", txq_id))
2275
		return -EINVAL;
2276

2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
	if (unlikely(trans_pcie->sw_csum_tx &&
		     skb->ip_summed == CHECKSUM_PARTIAL)) {
		int offs = skb_checksum_start_offset(skb);
		int csum_offs = offs + skb->csum_offset;
		__wsum csum;

		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
			return -1;

		csum = skb_checksum(skb, offs, skb->len - offs, 0);
		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2288 2289

		skb->ip_summed = CHECKSUM_UNNECESSARY;
2290 2291
	}

J
Johannes Berg 已提交
2292
	if (skb_is_nonlinear(skb) &&
2293
	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
J
Johannes Berg 已提交
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
	    __skb_linearize(skb))
		return -ENOMEM;

	/* mac80211 always puts the full header into the SKB's head,
	 * so there's no need to check if it's readable there
	 */
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
	hdr_len = ieee80211_hdrlen(fc);

2304
	spin_lock(&txq->lock);
2305

2306
	if (iwl_queue_space(txq) < txq->high_mark) {
2307 2308 2309
		iwl_stop_queue(trans, txq);

		/* don't put the packet on the ring, if there is no room */
2310
		if (unlikely(iwl_queue_space(txq) < 3)) {
2311 2312 2313 2314
			struct iwl_device_cmd **dev_cmd_ptr;

			dev_cmd_ptr = (void *)((u8 *)skb->cb +
					       trans_pcie->dev_cmd_offs);
2315

2316
			*dev_cmd_ptr = dev_cmd;
2317 2318 2319 2320 2321 2322 2323
			__skb_queue_tail(&txq->overflow_q, skb);

			spin_unlock(&txq->lock);
			return 0;
		}
	}

2324 2325 2326 2327 2328
	/* In AGG mode, the index in the ring must correspond to the WiFi
	 * sequence number. This is a HW requirements to help the SCD to parse
	 * the BA.
	 * Check here that the packets are in the right place on the ring.
	 */
2329
	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2330
	WARN_ONCE(txq->ampdu &&
2331
		  (wifi_seq & 0xff) != txq->write_ptr,
2332
		  "Q: %d WiFi Seq %d tfdNum %d",
2333
		  txq_id, wifi_seq, txq->write_ptr);
2334 2335

	/* Set up driver data for this TFD */
2336 2337
	txq->entries[txq->write_ptr].skb = skb;
	txq->entries[txq->write_ptr].cmd = dev_cmd;
2338 2339 2340

	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2341
			    INDEX_TO_SEQ(txq->write_ptr)));
2342

2343
	tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
2344 2345 2346 2347 2348 2349
	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
		       offsetof(struct iwl_tx_cmd, scratch);

	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

2350
	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2351
	out_meta = &txq->entries[txq->write_ptr].meta;
J
Johannes Berg 已提交
2352
	out_meta->flags = 0;
2353

2354
	/*
2355 2356 2357 2358
	 * The second TB (tb1) points to the remainder of the TX command
	 * and the 802.11 header - dword aligned size
	 * (This calculation modifies the TX command, so do it before the
	 * setup of the first TB)
2359
	 */
2360
	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2361
	      hdr_len - IWL_FIRST_TB_SIZE;
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
	/* do not align A-MSDU to dword as the subframe header aligns it */
	amsdu = ieee80211_is_data_qos(fc) &&
		(*ieee80211_get_qos_ctl(hdr) &
		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
	if (trans_pcie->sw_csum_tx || !amsdu) {
		tb1_len = ALIGN(len, 4);
		/* Tell NIC about any 2-byte padding after MAC header */
		if (tb1_len != len)
			tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
	} else {
		tb1_len = len;
	}
2374

2375 2376 2377 2378
	/*
	 * The first TB points to bi-directional DMA data, we'll
	 * memcpy the data into it later.
	 */
2379
	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2380
			       IWL_FIRST_TB_SIZE, true);
2381

2382
	/* there must be data left over for TB1 or this code must be changed */
2383
	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2384 2385

	/* map the data for TB1 */
2386
	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2387 2388 2389
	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
		goto out_err;
2390
	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2391

2392
	if (amsdu) {
2393 2394 2395 2396 2397 2398
		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
						     out_meta, dev_cmd,
						     tb1_len)))
			goto out_err;
	} else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
				       out_meta, dev_cmd, tb1_len))) {
2399
		goto out_err;
2400
	}
J
Johannes Berg 已提交
2401

2402 2403 2404 2405
	/* building the A-MSDU might have changed this data, so memcpy it now */
	memcpy(&txq->first_tb_bufs[txq->write_ptr], &dev_cmd->hdr,
	       IWL_FIRST_TB_SIZE);

2406
	tfd = iwl_pcie_get_tfd(trans_pcie, txq, txq->write_ptr);
2407
	/* Set up entry for this TFD in Tx byte-count array */
2408 2409
	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2410

2411
	wait_write_ptr = ieee80211_has_morefrags(fc);
2412

2413
	/* start timer if queue currently empty */
2414
	if (txq->read_ptr == txq->write_ptr) {
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
		if (txq->wd_timeout) {
			/*
			 * If the TXQ is active, then set the timer, if not,
			 * set the timer in remainder so that the timer will
			 * be armed with the right value when the station will
			 * wake up.
			 */
			if (!txq->frozen)
				mod_timer(&txq->stuck_timer,
					  jiffies + txq->wd_timeout);
			else
				txq->frozen_expiry_remainder = txq->wd_timeout;
		}
2428
		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
2429
		iwl_trans_ref(trans);
2430
	}
2431 2432

	/* Tell device the write index *just past* this latest filled TFD */
2433
	txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
2434 2435
	if (!wait_write_ptr)
		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2436 2437 2438

	/*
	 * At this point the frame is "transmitted" successfully
2439
	 * and we will get a TX status notification eventually.
2440 2441 2442 2443 2444 2445
	 */
	spin_unlock(&txq->lock);
	return 0;
out_err:
	spin_unlock(&txq->lock);
	return -1;
2446
}