patch_hdmi.c 103.2 KB
Newer Older
1 2 3 4 5
/*
 *
 *  patch_hdmi.c - routines for HDMI/DisplayPort codecs
 *
 *  Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
6 7 8
 *  Copyright (c) 2006 ATI Technologies Inc.
 *  Copyright (c) 2008 NVIDIA Corp.  All rights reserved.
 *  Copyright (c) 2008 Wei Ni <wni@nvidia.com>
9
 *  Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 *  Authors:
 *			Wu Fengguang <wfg@linux.intel.com>
 *
 *  Maintained by:
 *			Wu Fengguang <wfg@linux.intel.com>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but
 *  WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 *  or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 *  for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, write to the Free Software Foundation,
 *  Inc., 59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 */

32 33 34
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/slab.h>
35
#include <linux/module.h>
36
#include <sound/core.h>
37
#include <sound/jack.h>
38
#include <sound/asoundef.h>
39
#include <sound/tlv.h>
40 41
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
42
#include <sound/hda_chmap.h>
43 44
#include "hda_codec.h"
#include "hda_local.h"
45
#include "hda_jack.h"
46

47 48 49 50
static bool static_hdmi_pcm;
module_param(static_hdmi_pcm, bool, 0644);
MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");

51 52 53
#define is_haswell(codec)  ((codec)->core.vendor_id == 0x80862807)
#define is_broadwell(codec)    ((codec)->core.vendor_id == 0x80862808)
#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
54
#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
55
#define is_kabylake(codec) ((codec)->core.vendor_id == 0x8086280b)
56 57
#define is_geminilake(codec) (((codec)->core.vendor_id == 0x8086280d) || \
				((codec)->core.vendor_id == 0x80862800))
58
#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
59
				|| is_skylake(codec) || is_broxton(codec) \
60
				|| is_kabylake(codec)) || is_geminilake(codec)
61

62 63
#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
64
#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
65

66 67 68 69 70 71 72 73 74
struct hdmi_spec_per_cvt {
	hda_nid_t cvt_nid;
	int assigned;
	unsigned int channels_min;
	unsigned int channels_max;
	u32 rates;
	u64 formats;
	unsigned int maxbps;
};
75

76 77 78
/* max. connections to a widget */
#define HDA_MAX_CONNECTIONS	32

79 80
struct hdmi_spec_per_pin {
	hda_nid_t pin_nid;
81
	int dev_id;
82 83
	/* pin idx, different device entries on the same pin use the same idx */
	int pin_nid_idx;
84 85
	int num_mux_nids;
	hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
86
	int mux_idx;
87
	hda_nid_t cvt_nid;
W
Wu Fengguang 已提交
88 89

	struct hda_codec *codec;
90
	struct hdmi_eld sink_eld;
91
	struct mutex lock;
W
Wu Fengguang 已提交
92
	struct delayed_work work;
93
	struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
94
	int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
95
	int repoll_count;
96 97
	bool setup; /* the stream has been set up by prepare callback */
	int channels; /* current number of channels */
98
	bool non_pcm;
99 100
	bool chmap_set;		/* channel-map override by ALSA API? */
	unsigned char chmap[8]; /* ALSA API channel-map */
101
#ifdef CONFIG_SND_PROC_FS
102 103
	struct snd_info_entry *proc_entry;
#endif
104
};
105

106 107 108 109 110 111 112 113 114 115 116 117 118 119
/* operations used by generic code that can be overridden by patches */
struct hdmi_ops {
	int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
			   unsigned char *buf, int *eld_size);

	void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
				    int ca, int active_channels, int conn_type);

	/* enable/disable HBR (HD passthrough) */
	int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);

	int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
			    hda_nid_t pin_nid, u32 stream_tag, int format);

120 121 122
	void (*pin_cvt_fixup)(struct hda_codec *codec,
			      struct hdmi_spec_per_pin *per_pin,
			      hda_nid_t cvt_nid);
123 124
};

125 126 127
struct hdmi_pcm {
	struct hda_pcm *pcm;
	struct snd_jack *jack;
128
	struct snd_kcontrol *eld_ctl;
129 130
};

131 132
struct hdmi_spec {
	int num_cvts;
133 134
	struct snd_array cvts; /* struct hdmi_spec_per_cvt */
	hda_nid_t cvt_nids[4]; /* only for haswell fix */
135

136 137 138 139 140
	/*
	 * num_pins is the number of virtual pins
	 * for example, there are 3 pins, and each pin
	 * has 4 device entries, then the num_pins is 12
	 */
141
	int num_pins;
142 143 144 145 146 147 148 149 150 151 152
	/*
	 * num_nids is the number of real pins
	 * In the above example, num_nids is 3
	 */
	int num_nids;
	/*
	 * dev_num is the number of device entries
	 * on each pin.
	 * In the above example, dev_num is 4
	 */
	int dev_num;
153
	struct snd_array pins; /* struct hdmi_spec_per_pin */
154
	struct hdmi_pcm pcm_rec[16];
155
	struct mutex pcm_lock;
156 157
	/* pcm_bitmap means which pcms have been assigned to pins*/
	unsigned long pcm_bitmap;
158
	int pcm_used;	/* counter of pcm_rec[] */
159 160 161 162 163
	/* bitmap shows whether the pcm is opened in user space
	 * bit 0 means the first playback PCM (PCM3);
	 * bit 1 means the second playback PCM, and so on.
	 */
	unsigned long pcm_in_use;
164

165
	struct hdmi_eld temp_eld;
166
	struct hdmi_ops ops;
167 168

	bool dyn_pin_out;
169
	bool dyn_pcm_assign;
170
	/*
171
	 * Non-generic VIA/NVIDIA specific
172 173
	 */
	struct hda_multi_out multiout;
174
	struct hda_pcm_stream pcm_playback;
175 176

	/* i915/powerwell (Haswell+/Valleyview+) specific */
177
	bool use_acomp_notifier; /* use i915 eld_notify callback for hotplug */
178
	struct i915_audio_component_audio_ops i915_audio_ops;
179 180

	struct hdac_chmap chmap;
181
	hda_nid_t vendor_nid;
182 183
};

184
#ifdef CONFIG_SND_HDA_I915
185 186 187 188 189
static inline bool codec_has_acomp(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	return spec->use_acomp_notifier;
}
190 191 192
#else
#define codec_has_acomp(codec)	false
#endif
193 194 195 196 197 198

struct hdmi_audio_infoframe {
	u8 type; /* 0x84 */
	u8 ver;  /* 0x01 */
	u8 len;  /* 0x0a */

199 200
	u8 checksum;

201 202 203 204 205
	u8 CC02_CT47;	/* CC in bits 0:2, CT in 4:7 */
	u8 SS01_SF24;
	u8 CXT04;
	u8 CA;
	u8 LFEPBL01_LSV36_DM_INH7;
206 207 208 209 210 211 212 213 214 215 216 217
};

struct dp_audio_infoframe {
	u8 type; /* 0x84 */
	u8 len;  /* 0x1b */
	u8 ver;  /* 0x11 << 2 */

	u8 CC02_CT47;	/* match with HDMI infoframe from this on */
	u8 SS01_SF24;
	u8 CXT04;
	u8 CA;
	u8 LFEPBL01_LSV36_DM_INH7;
218 219
};

220 221 222 223 224 225
union audio_infoframe {
	struct hdmi_audio_infoframe hdmi;
	struct dp_audio_infoframe dp;
	u8 bytes[0];
};

226 227 228 229
/*
 * HDMI routines
 */

230 231 232 233
#define get_pin(spec, idx) \
	((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
#define get_cvt(spec, idx) \
	((struct hdmi_spec_per_cvt  *)snd_array_elem(&spec->cvts, idx))
234 235 236 237
/* obtain hdmi_pcm object assigned to idx */
#define get_hdmi_pcm(spec, idx)	(&(spec)->pcm_rec[idx])
/* obtain hda_pcm object assigned to idx */
#define get_pcm_rec(spec, idx)	(get_hdmi_pcm(spec, idx)->pcm)
238

239 240
static int pin_id_to_pin_index(struct hda_codec *codec,
			       hda_nid_t pin_nid, int dev_id)
241
{
242
	struct hdmi_spec *spec = codec->spec;
243
	int pin_idx;
244
	struct hdmi_spec_per_pin *per_pin;
245

246 247 248 249 250 251 252 253 254 255 256
	/*
	 * (dev_id == -1) means it is NON-MST pin
	 * return the first virtual pin on this port
	 */
	if (dev_id == -1)
		dev_id = 0;

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		per_pin = get_pin(spec, pin_idx);
		if ((per_pin->pin_nid == pin_nid) &&
			(per_pin->dev_id == dev_id))
257
			return pin_idx;
258
	}
259

260
	codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
261 262 263
	return -EINVAL;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277
static int hinfo_to_pcm_index(struct hda_codec *codec,
			struct hda_pcm_stream *hinfo)
{
	struct hdmi_spec *spec = codec->spec;
	int pcm_idx;

	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
		if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
			return pcm_idx;

	codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
	return -EINVAL;
}

278
static int hinfo_to_pin_index(struct hda_codec *codec,
279 280
			      struct hda_pcm_stream *hinfo)
{
281
	struct hdmi_spec *spec = codec->spec;
282
	struct hdmi_spec_per_pin *per_pin;
283 284
	int pin_idx;

285 286
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		per_pin = get_pin(spec, pin_idx);
287 288
		if (per_pin->pcm &&
			per_pin->pcm->pcm->stream == hinfo)
289
			return pin_idx;
290
	}
291

292
	codec_dbg(codec, "HDMI: hinfo %p not registered\n", hinfo);
293 294 295
	return -EINVAL;
}

296 297 298 299 300 301 302 303 304 305 306 307 308 309
static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
						int pcm_idx)
{
	int i;
	struct hdmi_spec_per_pin *per_pin;

	for (i = 0; i < spec->num_pins; i++) {
		per_pin = get_pin(spec, i);
		if (per_pin->pcm_idx == pcm_idx)
			return per_pin;
	}
	return NULL;
}

310
static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
311
{
312
	struct hdmi_spec *spec = codec->spec;
313 314 315
	int cvt_idx;

	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
316
		if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
317 318
			return cvt_idx;

319
	codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
320 321 322
	return -EINVAL;
}

323 324 325 326
static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_info *uinfo)
{
	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
327
	struct hdmi_spec *spec = codec->spec;
328
	struct hdmi_spec_per_pin *per_pin;
329
	struct hdmi_eld *eld;
330
	int pcm_idx;
331 332 333

	uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;

334 335 336 337 338 339 340 341 342
	pcm_idx = kcontrol->private_value;
	mutex_lock(&spec->pcm_lock);
	per_pin = pcm_idx_to_pin(spec, pcm_idx);
	if (!per_pin) {
		/* no pin is bound to the pcm */
		uinfo->count = 0;
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
343
	eld = &per_pin->sink_eld;
344
	uinfo->count = eld->eld_valid ? eld->eld_size : 0;
345
	mutex_unlock(&spec->pcm_lock);
346 347 348 349 350 351 352 353

	return 0;
}

static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
354
	struct hdmi_spec *spec = codec->spec;
355
	struct hdmi_spec_per_pin *per_pin;
356
	struct hdmi_eld *eld;
357
	int pcm_idx;
358

359 360 361 362 363 364 365 366 367 368
	pcm_idx = kcontrol->private_value;
	mutex_lock(&spec->pcm_lock);
	per_pin = pcm_idx_to_pin(spec, pcm_idx);
	if (!per_pin) {
		/* no pin is bound to the pcm */
		memset(ucontrol->value.bytes.data, 0,
		       ARRAY_SIZE(ucontrol->value.bytes.data));
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
369
	eld = &per_pin->sink_eld;
370

371 372
	if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
	    eld->eld_size > ELD_MAX_SIZE) {
373
		mutex_unlock(&spec->pcm_lock);
374 375 376 377 378 379 380 381 382
		snd_BUG();
		return -EINVAL;
	}

	memset(ucontrol->value.bytes.data, 0,
	       ARRAY_SIZE(ucontrol->value.bytes.data));
	if (eld->eld_valid)
		memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
		       eld->eld_size);
383
	mutex_unlock(&spec->pcm_lock);
384 385 386 387

	return 0;
}

388
static const struct snd_kcontrol_new eld_bytes_ctl = {
389 390 391 392 393 394 395
	.access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
	.iface = SNDRV_CTL_ELEM_IFACE_PCM,
	.name = "ELD",
	.info = hdmi_eld_ctl_info,
	.get = hdmi_eld_ctl_get,
};

396
static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
397 398 399 400 401 402 403 404 405
			int device)
{
	struct snd_kcontrol *kctl;
	struct hdmi_spec *spec = codec->spec;
	int err;

	kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
	if (!kctl)
		return -ENOMEM;
406
	kctl->private_value = pcm_idx;
407 408
	kctl->id.device = device;

409 410 411 412
	/* no pin nid is associated with the kctl now
	 * tbd: associate pin nid to eld ctl later
	 */
	err = snd_hda_ctl_add(codec, 0, kctl);
413 414 415
	if (err < 0)
		return err;

416
	get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
417 418 419
	return 0;
}

420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
#ifdef BE_PARANOID
static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
				int *packet_index, int *byte_index)
{
	int val;

	val = snd_hda_codec_read(codec, pin_nid, 0,
				 AC_VERB_GET_HDMI_DIP_INDEX, 0);

	*packet_index = val >> 5;
	*byte_index = val & 0x1f;
}
#endif

static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
				int packet_index, int byte_index)
{
	int val;

	val = (packet_index << 5) | (byte_index & 0x1f);

	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
}

static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
				unsigned char val)
{
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
}

450
static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
451
{
452 453 454
	struct hdmi_spec *spec = codec->spec;
	int pin_out;

455 456 457 458
	/* Unmute */
	if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
		snd_hda_codec_write(codec, pin_nid, 0,
				AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
459 460 461 462 463 464 465 466 467 468

	if (spec->dyn_pin_out)
		/* Disable pin out until stream is active */
		pin_out = 0;
	else
		/* Enable pin out: some machines with GM965 gets broken output
		 * when the pin is disabled or changed while using with HDMI
		 */
		pin_out = PIN_OUT;

469
	snd_hda_codec_write(codec, pin_nid, 0,
470
			    AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
471 472
}

473 474 475 476
/*
 * ELD proc files
 */

477
#ifdef CONFIG_SND_PROC_FS
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
static void print_eld_info(struct snd_info_entry *entry,
			   struct snd_info_buffer *buffer)
{
	struct hdmi_spec_per_pin *per_pin = entry->private_data;

	mutex_lock(&per_pin->lock);
	snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
	mutex_unlock(&per_pin->lock);
}

static void write_eld_info(struct snd_info_entry *entry,
			   struct snd_info_buffer *buffer)
{
	struct hdmi_spec_per_pin *per_pin = entry->private_data;

	mutex_lock(&per_pin->lock);
	snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
	mutex_unlock(&per_pin->lock);
}

static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
{
	char name[32];
	struct hda_codec *codec = per_pin->codec;
	struct snd_info_entry *entry;
	int err;

	snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
506
	err = snd_card_proc_new(codec->card, name, &entry);
507 508 509 510 511 512 513 514 515 516 517 518 519
	if (err < 0)
		return err;

	snd_info_set_text_ops(entry, per_pin, print_eld_info);
	entry->c.text.write = write_eld_info;
	entry->mode |= S_IWUSR;
	per_pin->proc_entry = entry;

	return 0;
}

static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
{
520
	if (!per_pin->codec->bus->shutdown) {
521
		snd_info_free_entry(per_pin->proc_entry);
522 523 524 525
		per_pin->proc_entry = NULL;
	}
}
#else
526 527
static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
			       int index)
528 529 530
{
	return 0;
}
531
static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
532 533 534
{
}
#endif
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568

/*
 * Audio InfoFrame routines
 */

/*
 * Enable Audio InfoFrame Transmission
 */
static void hdmi_start_infoframe_trans(struct hda_codec *codec,
				       hda_nid_t pin_nid)
{
	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
						AC_DIPXMIT_BEST);
}

/*
 * Disable Audio InfoFrame Transmission
 */
static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
				      hda_nid_t pin_nid)
{
	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
						AC_DIPXMIT_DISABLE);
}

static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
{
#ifdef CONFIG_SND_DEBUG_VERBOSE
	int i;
	int size;

	size = snd_hdmi_get_eld_size(codec, pin_nid);
569
	codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
570 571 572 573

	for (i = 0; i < 8; i++) {
		size = snd_hda_codec_read(codec, pin_nid, 0,
						AC_VERB_GET_HDMI_DIP_SIZE, i);
574
		codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	}
#endif
}

static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
{
#ifdef BE_PARANOID
	int i, j;
	int size;
	int pi, bi;
	for (i = 0; i < 8; i++) {
		size = snd_hda_codec_read(codec, pin_nid, 0,
						AC_VERB_GET_HDMI_DIP_SIZE, i);
		if (size == 0)
			continue;

		hdmi_set_dip_index(codec, pin_nid, i, 0x0);
		for (j = 1; j < 1000; j++) {
			hdmi_write_dip_byte(codec, pin_nid, 0x0);
			hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
			if (pi != i)
596
				codec_dbg(codec, "dip index %d: %d != %d\n",
597 598 599 600
						bi, pi, i);
			if (bi == 0) /* byte index wrapped around */
				break;
		}
601
		codec_dbg(codec,
602 603 604 605 606 607
			"HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
			i, size, j);
	}
#endif
}

608
static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
609
{
610
	u8 *bytes = (u8 *)hdmi_ai;
611 612 613
	u8 sum = 0;
	int i;

614
	hdmi_ai->checksum = 0;
615

616
	for (i = 0; i < sizeof(*hdmi_ai); i++)
617 618
		sum += bytes[i];

619
	hdmi_ai->checksum = -sum;
620 621 622 623
}

static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
				      hda_nid_t pin_nid,
624
				      u8 *dip, int size)
625 626 627 628 629 630 631
{
	int i;

	hdmi_debug_dip_size(codec, pin_nid);
	hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */

	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
632 633
	for (i = 0; i < size; i++)
		hdmi_write_dip_byte(codec, pin_nid, dip[i]);
634 635 636
}

static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
637
				    u8 *dip, int size)
638 639 640 641 642 643 644 645 646
{
	u8 val;
	int i;

	if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
							    != AC_DIPXMIT_BEST)
		return false;

	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
647
	for (i = 0; i < size; i++) {
648 649
		val = snd_hda_codec_read(codec, pin_nid, 0,
					 AC_VERB_GET_HDMI_DIP_DATA, 0);
650
		if (val != dip[i])
651 652 653 654 655 656
			return false;
	}

	return true;
}

657 658 659 660 661 662 663
static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
				     hda_nid_t pin_nid,
				     int ca, int active_channels,
				     int conn_type)
{
	union audio_infoframe ai;

664
	memset(&ai, 0, sizeof(ai));
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
	if (conn_type == 0) { /* HDMI */
		struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;

		hdmi_ai->type		= 0x84;
		hdmi_ai->ver		= 0x01;
		hdmi_ai->len		= 0x0a;
		hdmi_ai->CC02_CT47	= active_channels - 1;
		hdmi_ai->CA		= ca;
		hdmi_checksum_audio_infoframe(hdmi_ai);
	} else if (conn_type == 1) { /* DisplayPort */
		struct dp_audio_infoframe *dp_ai = &ai.dp;

		dp_ai->type		= 0x84;
		dp_ai->len		= 0x1b;
		dp_ai->ver		= 0x11 << 2;
		dp_ai->CC02_CT47	= active_channels - 1;
		dp_ai->CA		= ca;
	} else {
683
		codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
684 685 686 687 688 689 690 691 692 693 694
			    pin_nid);
		return;
	}

	/*
	 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
	 * sizeof(*dp_ai) to avoid partial match/update problems when
	 * the user switches between HDMI/DP monitors.
	 */
	if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
					sizeof(ai))) {
695 696
		codec_dbg(codec,
			  "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
697 698 699 700 701 702 703 704 705
			    pin_nid,
			    active_channels, ca);
		hdmi_stop_infoframe_trans(codec, pin_nid);
		hdmi_fill_audio_infoframe(codec, pin_nid,
					    ai.bytes, sizeof(ai));
		hdmi_start_infoframe_trans(codec, pin_nid);
	}
}

706 707 708
static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
				       struct hdmi_spec_per_pin *per_pin,
				       bool non_pcm)
709
{
710
	struct hdmi_spec *spec = codec->spec;
711
	struct hdac_chmap *chmap = &spec->chmap;
712
	hda_nid_t pin_nid = per_pin->pin_nid;
713
	int channels = per_pin->channels;
714
	int active_channels;
715
	struct hdmi_eld *eld;
716
	int ca;
717

718 719 720
	if (!channels)
		return;

721 722
	/* some HW (e.g. HSW+) needs reprogramming the amp at each time */
	if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
723 724 725 726
		snd_hda_codec_write(codec, pin_nid, 0,
					    AC_VERB_SET_AMP_GAIN_MUTE,
					    AMP_OUT_UNMUTE);

727
	eld = &per_pin->sink_eld;
728

729
	ca = snd_hdac_channel_allocation(&codec->core,
730 731
			eld->info.spk_alloc, channels,
			per_pin->chmap_set, non_pcm, per_pin->chmap);
732

733
	active_channels = snd_hdac_get_active_channels(ca);
734

735 736
	chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
						active_channels);
737

738 739 740 741
	/*
	 * always configure channel mapping, it may have been changed by the
	 * user in the meantime
	 */
742
	snd_hdac_setup_channel_mapping(&spec->chmap,
743 744
				pin_nid, non_pcm, ca, channels,
				per_pin->chmap, per_pin->chmap_set);
745

746 747
	spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
				      eld->info.conn_type);
748

749
	per_pin->non_pcm = non_pcm;
750 751 752 753 754 755
}

/*
 * Unsolicited events
 */

756
static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
757

758 759
static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid,
				      int dev_id)
760 761
{
	struct hdmi_spec *spec = codec->spec;
762
	int pin_idx = pin_id_to_pin_index(codec, nid, dev_id);
763

764 765 766 767 768 769
	if (pin_idx < 0)
		return;
	if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
		snd_hda_jack_report_sync(codec);
}

770 771 772
static void jack_callback(struct hda_codec *codec,
			  struct hda_jack_callback *jack)
{
773 774
	/* hda_jack don't support DP MST */
	check_presence_and_report(codec, jack->nid, 0);
775 776
}

777 778
static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
{
779 780
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	struct hda_jack_tbl *jack;
781
	int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
782

783 784 785 786 787 788
	/*
	 * assume DP MST uses dyn_pcm_assign and acomp and
	 * never comes here
	 * if DP MST supports unsol event, below code need
	 * consider dev_entry
	 */
789 790 791 792
	jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
	if (!jack)
		return;
	jack->jack_dirty = 1;
793

794
	codec_dbg(codec,
795
		"HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
796
		codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
797
		!!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
798

799 800
	/* hda_jack don't support DP MST */
	check_presence_and_report(codec, jack->nid, 0);
801 802 803 804 805 806 807 808 809
}

static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
{
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
	int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
	int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);

810
	codec_info(codec,
811
		"HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
812
		codec->addr,
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
		tag,
		subtag,
		cp_state,
		cp_ready);

	/* TODO */
	if (cp_state)
		;
	if (cp_ready)
		;
}


static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
{
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;

831
	if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
832
		codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
833 834 835 836 837 838 839 840 841
		return;
	}

	if (subtag == 0)
		hdmi_intrinsic_event(codec, res);
	else
		hdmi_non_intrinsic_event(codec, res);
}

842
static void haswell_verify_D0(struct hda_codec *codec,
843
		hda_nid_t cvt_nid, hda_nid_t nid)
844
{
845
	int pwr;
846

847 848 849
	/* For Haswell, the converter 1/2 may keep in D3 state after bootup,
	 * thus pins could only choose converter 0 for use. Make sure the
	 * converters are in correct power state */
850
	if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
851 852
		snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);

853
	if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
854 855 856 857 858
		snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
				    AC_PWRST_D0);
		msleep(40);
		pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
		pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
859
		codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
860 861 862
	}
}

863 864 865 866
/*
 * Callbacks
 */

867 868 869 870
/* HBR should be Non-PCM, 8 channels */
#define is_hbr_format(format) \
	((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)

871 872
static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
			      bool hbr)
873
{
874
	int pinctl, new_pinctl;
875

876 877
	if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
		pinctl = snd_hda_codec_read(codec, pin_nid, 0,
878 879
					    AC_VERB_GET_PIN_WIDGET_CONTROL, 0);

880 881 882
		if (pinctl < 0)
			return hbr ? -EINVAL : 0;

883
		new_pinctl = pinctl & ~AC_PINCTL_EPT;
884
		if (hbr)
885 886 887 888
			new_pinctl |= AC_PINCTL_EPT_HBR;
		else
			new_pinctl |= AC_PINCTL_EPT_NATIVE;

889 890
		codec_dbg(codec,
			  "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
891
			    pin_nid,
892 893 894 895
			    pinctl == new_pinctl ? "" : "new-",
			    new_pinctl);

		if (pinctl != new_pinctl)
896
			snd_hda_codec_write(codec, pin_nid, 0,
897 898
					    AC_VERB_SET_PIN_WIDGET_CONTROL,
					    new_pinctl);
899 900
	} else if (hbr)
		return -EINVAL;
901

902 903 904 905 906 907 908 909 910 911 912 913
	return 0;
}

static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
			      hda_nid_t pin_nid, u32 stream_tag, int format)
{
	struct hdmi_spec *spec = codec->spec;
	int err;

	err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));

	if (err) {
914
		codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
915
		return err;
916
	}
917

918
	snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
919
	return 0;
920 921
}

922 923 924 925 926
/* Try to find an available converter
 * If pin_idx is less then zero, just try to find an available converter.
 * Otherwise, try to find an available converter and get the cvt mux index
 * of the pin.
 */
927
static int hdmi_choose_cvt(struct hda_codec *codec,
928
			   int pin_idx, int *cvt_id)
929 930
{
	struct hdmi_spec *spec = codec->spec;
931 932
	struct hdmi_spec_per_pin *per_pin;
	struct hdmi_spec_per_cvt *per_cvt = NULL;
933
	int cvt_idx, mux_idx = 0;
934

935 936 937 938 939
	/* pin_idx < 0 means no pin will be bound to the converter */
	if (pin_idx < 0)
		per_pin = NULL;
	else
		per_pin = get_pin(spec, pin_idx);
940 941 942

	/* Dynamically assign converter to stream */
	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
943
		per_cvt = get_cvt(spec, cvt_idx);
944

945 946 947
		/* Must not already be assigned */
		if (per_cvt->assigned)
			continue;
948 949
		if (per_pin == NULL)
			break;
950 951 952 953 954 955 956 957 958
		/* Must be in pin's mux's list of converters */
		for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
			if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
				break;
		/* Not in mux list */
		if (mux_idx == per_pin->num_mux_nids)
			continue;
		break;
	}
959

960 961
	/* No free converters */
	if (cvt_idx == spec->num_cvts)
962
		return -EBUSY;
963

964 965
	if (per_pin != NULL)
		per_pin->mux_idx = mux_idx;
966

967 968 969 970 971 972
	if (cvt_id)
		*cvt_id = cvt_idx;

	return 0;
}

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
/* Assure the pin select the right convetor */
static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
			struct hdmi_spec_per_pin *per_pin)
{
	hda_nid_t pin_nid = per_pin->pin_nid;
	int mux_idx, curr;

	mux_idx = per_pin->mux_idx;
	curr = snd_hda_codec_read(codec, pin_nid, 0,
					  AC_VERB_GET_CONNECT_SEL, 0);
	if (curr != mux_idx)
		snd_hda_codec_write_cache(codec, pin_nid, 0,
					    AC_VERB_SET_CONNECT_SEL,
					    mux_idx);
}

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
/* get the mux index for the converter of the pins
 * converter's mux index is the same for all pins on Intel platform
 */
static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
			hda_nid_t cvt_nid)
{
	int i;

	for (i = 0; i < spec->num_cvts; i++)
		if (spec->cvt_nids[i] == cvt_nid)
			return i;
	return -EINVAL;
}

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
/* Intel HDMI workaround to fix audio routing issue:
 * For some Intel display codecs, pins share the same connection list.
 * So a conveter can be selected by multiple pins and playback on any of these
 * pins will generate sound on the external display, because audio flows from
 * the same converter to the display pipeline. Also muting one pin may make
 * other pins have no sound output.
 * So this function assures that an assigned converter for a pin is not selected
 * by any other pins.
 */
static void intel_not_share_assigned_cvt(struct hda_codec *codec,
1013 1014
					 hda_nid_t pin_nid,
					 int dev_id, int mux_idx)
1015 1016
{
	struct hdmi_spec *spec = codec->spec;
1017
	hda_nid_t nid;
1018 1019
	int cvt_idx, curr;
	struct hdmi_spec_per_cvt *per_cvt;
1020 1021 1022 1023 1024 1025 1026
	struct hdmi_spec_per_pin *per_pin;
	int pin_idx;

	/* configure the pins connections */
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		int dev_id_saved;
		int dev_num;
1027

1028 1029 1030 1031 1032 1033 1034
		per_pin = get_pin(spec, pin_idx);
		/*
		 * pin not connected to monitor
		 * no need to operate on it
		 */
		if (!per_pin->pcm)
			continue;
1035

1036 1037
		if ((per_pin->pin_nid == pin_nid) &&
			(per_pin->dev_id == dev_id))
1038
			continue;
1039

1040 1041 1042 1043 1044 1045 1046 1047
		/*
		 * if per_pin->dev_id >= dev_num,
		 * snd_hda_get_dev_select() will fail,
		 * and the following operation is unpredictable.
		 * So skip this situation.
		 */
		dev_num = snd_hda_get_num_devices(codec, per_pin->pin_nid) + 1;
		if (per_pin->dev_id >= dev_num)
1048 1049
			continue;

1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
		nid = per_pin->pin_nid;

		/*
		 * Calling this function should not impact
		 * on the device entry selection
		 * So let's save the dev id for each pin,
		 * and restore it when return
		 */
		dev_id_saved = snd_hda_get_dev_select(codec, nid);
		snd_hda_set_dev_select(codec, nid, per_pin->dev_id);
1060
		curr = snd_hda_codec_read(codec, nid, 0,
1061
					  AC_VERB_GET_CONNECT_SEL, 0);
1062 1063
		if (curr != mux_idx) {
			snd_hda_set_dev_select(codec, nid, dev_id_saved);
1064
			continue;
1065 1066
		}

1067

1068 1069 1070 1071 1072 1073
		/* choose an unassigned converter. The conveters in the
		 * connection list are in the same order as in the codec.
		 */
		for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
			per_cvt = get_cvt(spec, cvt_idx);
			if (!per_cvt->assigned) {
1074 1075
				codec_dbg(codec,
					  "choose cvt %d for pin nid %d\n",
1076 1077
					cvt_idx, nid);
				snd_hda_codec_write_cache(codec, nid, 0,
1078
					    AC_VERB_SET_CONNECT_SEL,
1079 1080 1081
					    cvt_idx);
				break;
			}
1082
		}
1083
		snd_hda_set_dev_select(codec, nid, dev_id_saved);
1084 1085 1086
	}
}

1087 1088
/* A wrapper of intel_not_share_asigned_cvt() */
static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
1089
			hda_nid_t pin_nid, int dev_id, hda_nid_t cvt_nid)
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
{
	int mux_idx;
	struct hdmi_spec *spec = codec->spec;

	/* On Intel platform, the mapping of converter nid to
	 * mux index of the pins are always the same.
	 * The pin nid may be 0, this means all pins will not
	 * share the converter.
	 */
	mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
	if (mux_idx >= 0)
1101
		intel_not_share_assigned_cvt(codec, pin_nid, dev_id, mux_idx);
1102 1103
}

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
/* skeleton caller of pin_cvt_fixup ops */
static void pin_cvt_fixup(struct hda_codec *codec,
			  struct hdmi_spec_per_pin *per_pin,
			  hda_nid_t cvt_nid)
{
	struct hdmi_spec *spec = codec->spec;

	if (spec->ops.pin_cvt_fixup)
		spec->ops.pin_cvt_fixup(codec, per_pin, cvt_nid);
}

1115 1116 1117 1118 1119 1120 1121 1122 1123
/* called in hdmi_pcm_open when no pin is assigned to the PCM
 * in dyn_pcm_assign mode.
 */
static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
			 struct hda_codec *codec,
			 struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_pcm_runtime *runtime = substream->runtime;
1124
	int cvt_idx, pcm_idx;
1125 1126 1127
	struct hdmi_spec_per_cvt *per_cvt = NULL;
	int err;

1128 1129 1130 1131
	pcm_idx = hinfo_to_pcm_index(codec, hinfo);
	if (pcm_idx < 0)
		return -EINVAL;

1132
	err = hdmi_choose_cvt(codec, -1, &cvt_idx);
1133 1134 1135 1136 1137 1138 1139
	if (err)
		return err;

	per_cvt = get_cvt(spec, cvt_idx);
	per_cvt->assigned = 1;
	hinfo->nid = per_cvt->cvt_nid;

1140
	pin_cvt_fixup(codec, NULL, per_cvt->cvt_nid);
1141

1142
	set_bit(pcm_idx, &spec->pcm_in_use);
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	/* todo: setup spdif ctls assign */

	/* Initially set the converter's capabilities */
	hinfo->channels_min = per_cvt->channels_min;
	hinfo->channels_max = per_cvt->channels_max;
	hinfo->rates = per_cvt->rates;
	hinfo->formats = per_cvt->formats;
	hinfo->maxbps = per_cvt->maxbps;

	/* Store the updated parameters */
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;

	snd_pcm_hw_constraint_step(substream->runtime, 0,
				   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
	return 0;
}

1163 1164 1165 1166 1167 1168 1169 1170 1171
/*
 * HDA PCM callbacks
 */
static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
			 struct hda_codec *codec,
			 struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_pcm_runtime *runtime = substream->runtime;
1172
	int pin_idx, cvt_idx, pcm_idx;
1173 1174 1175 1176 1177 1178
	struct hdmi_spec_per_pin *per_pin;
	struct hdmi_eld *eld;
	struct hdmi_spec_per_cvt *per_cvt = NULL;
	int err;

	/* Validate hinfo */
1179 1180
	pcm_idx = hinfo_to_pcm_index(codec, hinfo);
	if (pcm_idx < 0)
1181
		return -EINVAL;
1182

1183
	mutex_lock(&spec->pcm_lock);
1184
	pin_idx = hinfo_to_pin_index(codec, hinfo);
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
	if (!spec->dyn_pcm_assign) {
		if (snd_BUG_ON(pin_idx < 0)) {
			mutex_unlock(&spec->pcm_lock);
			return -EINVAL;
		}
	} else {
		/* no pin is assigned to the PCM
		 * PA need pcm open successfully when probe
		 */
		if (pin_idx < 0) {
			err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
			mutex_unlock(&spec->pcm_lock);
			return err;
		}
	}
1200

1201
	err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx);
1202 1203
	if (err < 0) {
		mutex_unlock(&spec->pcm_lock);
1204
		return err;
1205
	}
1206 1207

	per_cvt = get_cvt(spec, cvt_idx);
1208 1209
	/* Claim converter */
	per_cvt->assigned = 1;
1210

1211
	set_bit(pcm_idx, &spec->pcm_in_use);
1212
	per_pin = get_pin(spec, pin_idx);
1213
	per_pin->cvt_nid = per_cvt->cvt_nid;
1214 1215
	hinfo->nid = per_cvt->cvt_nid;

1216
	snd_hda_set_dev_select(codec, per_pin->pin_nid, per_pin->dev_id);
1217
	snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1218
			    AC_VERB_SET_CONNECT_SEL,
1219
			    per_pin->mux_idx);
1220 1221

	/* configure unused pins to choose other converters */
1222
	pin_cvt_fixup(codec, per_pin, 0);
1223

1224
	snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
1225

1226
	/* Initially set the converter's capabilities */
1227 1228 1229 1230 1231
	hinfo->channels_min = per_cvt->channels_min;
	hinfo->channels_max = per_cvt->channels_max;
	hinfo->rates = per_cvt->rates;
	hinfo->formats = per_cvt->formats;
	hinfo->maxbps = per_cvt->maxbps;
1232

1233
	eld = &per_pin->sink_eld;
1234
	/* Restrict capabilities by ELD if this isn't disabled */
1235
	if (!static_hdmi_pcm && eld->eld_valid) {
1236
		snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
1237
		if (hinfo->channels_min > hinfo->channels_max ||
1238 1239 1240
		    !hinfo->rates || !hinfo->formats) {
			per_cvt->assigned = 0;
			hinfo->nid = 0;
1241
			snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1242
			mutex_unlock(&spec->pcm_lock);
1243
			return -ENODEV;
1244
		}
1245
	}
1246

1247
	mutex_unlock(&spec->pcm_lock);
1248
	/* Store the updated parameters */
1249 1250 1251 1252
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
1253 1254 1255

	snd_pcm_hw_constraint_step(substream->runtime, 0,
				   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1256 1257 1258
	return 0;
}

1259 1260 1261
/*
 * HDA/HDMI auto parsing
 */
1262
static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
1263 1264
{
	struct hdmi_spec *spec = codec->spec;
1265
	struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1266
	hda_nid_t pin_nid = per_pin->pin_nid;
1267 1268

	if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
1269 1270
		codec_warn(codec,
			   "HDMI: pin %d wcaps %#x does not support connection list\n",
1271 1272 1273 1274
			   pin_nid, get_wcaps(codec, pin_nid));
		return -EINVAL;
	}

1275
	/* all the device entries on the same pin have the same conn list */
1276 1277 1278
	per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
							per_pin->mux_nids,
							HDA_MAX_CONNECTIONS);
1279 1280 1281 1282

	return 0;
}

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int i;

	/* try the prefer PCM */
	if (!test_bit(per_pin->pin_nid_idx, &spec->pcm_bitmap))
		return per_pin->pin_nid_idx;

	/* have a second try; check the "reserved area" over num_pins */
1293
	for (i = spec->num_nids; i < spec->pcm_used; i++) {
1294 1295 1296 1297 1298
		if (!test_bit(i, &spec->pcm_bitmap))
			return i;
	}

	/* the last try; check the empty slots in pins */
1299
	for (i = 0; i < spec->num_nids; i++) {
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
		if (!test_bit(i, &spec->pcm_bitmap))
			return i;
	}
	return -EBUSY;
}

static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int idx;

	/* pcm already be attached to the pin */
	if (per_pin->pcm)
		return;
	idx = hdmi_find_pcm_slot(spec, per_pin);
1315
	if (idx == -EBUSY)
1316 1317
		return;
	per_pin->pcm_idx = idx;
1318
	per_pin->pcm = get_hdmi_pcm(spec, idx);
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	set_bit(idx, &spec->pcm_bitmap);
}

static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int idx;

	/* pcm already be detached from the pin */
	if (!per_pin->pcm)
		return;
	idx = per_pin->pcm_idx;
	per_pin->pcm_idx = -1;
	per_pin->pcm = NULL;
	if (idx >= 0 && idx < spec->pcm_used)
		clear_bit(idx, &spec->pcm_bitmap);
}

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
		struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
{
	int mux_idx;

	for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
		if (per_pin->mux_nids[mux_idx] == cvt_nid)
			break;
	return mux_idx;
}

static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);

static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
			   struct hdmi_spec_per_pin *per_pin)
{
	struct hda_codec *codec = per_pin->codec;
	struct hda_pcm *pcm;
	struct hda_pcm_stream *hinfo;
	struct snd_pcm_substream *substream;
	int mux_idx;
	bool non_pcm;

	if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1361
		pcm = get_pcm_rec(spec, per_pin->pcm_idx);
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
	else
		return;
	if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
		return;

	/* hdmi audio only uses playback and one substream */
	hinfo = pcm->stream;
	substream = pcm->pcm->streams[0].substream;

	per_pin->cvt_nid = hinfo->nid;

	mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
1374 1375 1376
	if (mux_idx < per_pin->num_mux_nids) {
		snd_hda_set_dev_select(codec, per_pin->pin_nid,
				   per_pin->dev_id);
1377 1378 1379
		snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
				AC_VERB_SET_CONNECT_SEL,
				mux_idx);
1380
	}
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
	snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);

	non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
	if (substream->runtime)
		per_pin->channels = substream->runtime->channels;
	per_pin->setup = true;
	per_pin->mux_idx = mux_idx;

	hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
}

static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
			   struct hdmi_spec_per_pin *per_pin)
{
	if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
		snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);

	per_pin->chmap_set = false;
	memset(per_pin->chmap, 0, sizeof(per_pin->chmap));

	per_pin->setup = false;
	per_pin->channels = 0;
}

1405 1406 1407 1408 1409 1410 1411 1412
/* update per_pin ELD from the given new ELD;
 * setup info frame and notification accordingly
 */
static void update_eld(struct hda_codec *codec,
		       struct hdmi_spec_per_pin *per_pin,
		       struct hdmi_eld *eld)
{
	struct hdmi_eld *pin_eld = &per_pin->sink_eld;
1413
	struct hdmi_spec *spec = codec->spec;
1414 1415
	bool old_eld_valid = pin_eld->eld_valid;
	bool eld_changed;
1416
	int pcm_idx = -1;
1417

1418 1419
	/* for monitor disconnection, save pcm_idx firstly */
	pcm_idx = per_pin->pcm_idx;
1420
	if (spec->dyn_pcm_assign) {
1421
		if (eld->eld_valid) {
1422
			hdmi_attach_hda_pcm(spec, per_pin);
1423 1424 1425
			hdmi_pcm_setup_pin(spec, per_pin);
		} else {
			hdmi_pcm_reset_pin(spec, per_pin);
1426
			hdmi_detach_hda_pcm(spec, per_pin);
1427
		}
1428
	}
1429 1430 1431 1432 1433
	/* if pcm_idx == -1, it means this is in monitor connection event
	 * we can get the correct pcm_idx now.
	 */
	if (pcm_idx == -1)
		pcm_idx = per_pin->pcm_idx;
1434

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	if (eld->eld_valid)
		snd_hdmi_show_eld(codec, &eld->info);

	eld_changed = (pin_eld->eld_valid != eld->eld_valid);
	if (eld->eld_valid && pin_eld->eld_valid)
		if (pin_eld->eld_size != eld->eld_size ||
		    memcmp(pin_eld->eld_buffer, eld->eld_buffer,
			   eld->eld_size) != 0)
			eld_changed = true;

1445
	pin_eld->monitor_present = eld->monitor_present;
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	pin_eld->eld_valid = eld->eld_valid;
	pin_eld->eld_size = eld->eld_size;
	if (eld->eld_valid)
		memcpy(pin_eld->eld_buffer, eld->eld_buffer, eld->eld_size);
	pin_eld->info = eld->info;

	/*
	 * Re-setup pin and infoframe. This is needed e.g. when
	 * - sink is first plugged-in
	 * - transcoder can change during stream playback on Haswell
	 *   and this can make HW reset converter selection on a pin.
	 */
	if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
1459
		pin_cvt_fixup(codec, per_pin, 0);
1460 1461 1462
		hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
	}

1463
	if (eld_changed && pcm_idx >= 0)
1464 1465 1466
		snd_ctl_notify(codec->card,
			       SNDRV_CTL_EVENT_MASK_VALUE |
			       SNDRV_CTL_EVENT_MASK_INFO,
1467
			       &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
1468 1469
}

1470 1471 1472
/* update ELD and jack state via HD-audio verbs */
static bool hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
					 int repoll)
1473
{
1474
	struct hda_jack_tbl *jack;
W
Wu Fengguang 已提交
1475
	struct hda_codec *codec = per_pin->codec;
1476 1477
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_eld *eld = &spec->temp_eld;
W
Wu Fengguang 已提交
1478
	hda_nid_t pin_nid = per_pin->pin_nid;
1479 1480 1481 1482 1483 1484 1485 1486
	/*
	 * Always execute a GetPinSense verb here, even when called from
	 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
	 * response's PD bit is not the real PD value, but indicates that
	 * the real PD value changed. An older version of the HD-audio
	 * specification worked this way. Hence, we just ignore the data in
	 * the unsolicited response to avoid custom WARs.
	 */
1487
	int present;
1488
	bool ret;
1489
	bool do_repoll = false;
1490

1491 1492
	present = snd_hda_pin_sense(codec, pin_nid);

1493
	mutex_lock(&per_pin->lock);
1494 1495
	eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
	if (eld->monitor_present)
1496 1497 1498
		eld->eld_valid  = !!(present & AC_PINSENSE_ELDV);
	else
		eld->eld_valid = false;
1499

1500
	codec_dbg(codec,
1501
		"HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
1502
		codec->addr, pin_nid, eld->monitor_present, eld->eld_valid);
1503

1504
	if (eld->eld_valid) {
1505
		if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
1506
						     &eld->eld_size) < 0)
1507
			eld->eld_valid = false;
1508
		else {
1509
			if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
1510
						    eld->eld_size) < 0)
1511
				eld->eld_valid = false;
1512
		}
1513 1514
		if (!eld->eld_valid && repoll)
			do_repoll = true;
W
Wu Fengguang 已提交
1515
	}
1516

1517
	if (do_repoll)
1518 1519 1520
		schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
	else
		update_eld(codec, per_pin, eld);
1521

1522
	ret = !repoll || !eld->monitor_present || eld->eld_valid;
1523 1524 1525 1526 1527

	jack = snd_hda_jack_tbl_get(codec, pin_nid);
	if (jack)
		jack->block_report = !ret;

1528
	mutex_unlock(&per_pin->lock);
1529
	return ret;
1530 1531
}

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
static struct snd_jack *pin_idx_to_jack(struct hda_codec *codec,
				 struct hdmi_spec_per_pin *per_pin)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_jack *jack = NULL;
	struct hda_jack_tbl *jack_tbl;

	/* if !dyn_pcm_assign, get jack from hda_jack_tbl
	 * in !dyn_pcm_assign case, spec->pcm_rec[].jack is not
	 * NULL even after snd_hda_jack_tbl_clear() is called to
	 * free snd_jack. This may cause access invalid memory
	 * when calling snd_jack_report
	 */
	if (per_pin->pcm_idx >= 0 && spec->dyn_pcm_assign)
		jack = spec->pcm_rec[per_pin->pcm_idx].jack;
	else if (!spec->dyn_pcm_assign) {
1548 1549 1550 1551 1552
		/*
		 * jack tbl doesn't support DP MST
		 * DP MST will use dyn_pcm_assign,
		 * so DP MST will never come here
		 */
1553 1554 1555 1556 1557 1558 1559
		jack_tbl = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
		if (jack_tbl)
			jack = jack_tbl->jack;
	}
	return jack;
}

1560 1561 1562 1563 1564 1565
/* update ELD and jack state via audio component */
static void sync_eld_via_acomp(struct hda_codec *codec,
			       struct hdmi_spec_per_pin *per_pin)
{
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_eld *eld = &spec->temp_eld;
1566
	struct snd_jack *jack = NULL;
1567 1568
	int size;

1569
	mutex_lock(&per_pin->lock);
1570
	eld->monitor_present = false;
1571 1572 1573
	size = snd_hdac_acomp_get_eld(&codec->core, per_pin->pin_nid,
				      per_pin->dev_id, &eld->monitor_present,
				      eld->eld_buffer, ELD_MAX_SIZE);
1574 1575 1576 1577 1578 1579
	if (size > 0) {
		size = min(size, ELD_MAX_SIZE);
		if (snd_hdmi_parse_eld(codec, &eld->info,
				       eld->eld_buffer, size) < 0)
			size = -EINVAL;
	}
1580

1581 1582 1583 1584 1585 1586
	if (size > 0) {
		eld->eld_valid = true;
		eld->eld_size = size;
	} else {
		eld->eld_valid = false;
		eld->eld_size = 0;
1587
	}
1588

1589 1590 1591
	/* pcm_idx >=0 before update_eld() means it is in monitor
	 * disconnected event. Jack must be fetched before update_eld()
	 */
1592
	jack = pin_idx_to_jack(codec, per_pin);
1593
	update_eld(codec, per_pin, eld);
1594 1595
	if (jack == NULL)
		jack = pin_idx_to_jack(codec, per_pin);
1596 1597 1598
	if (jack == NULL)
		goto unlock;
	snd_jack_report(jack,
1599 1600 1601
			eld->monitor_present ? SND_JACK_AVOUT : 0);
 unlock:
	mutex_unlock(&per_pin->lock);
1602 1603 1604 1605 1606
}

static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
{
	struct hda_codec *codec = per_pin->codec;
1607 1608
	struct hdmi_spec *spec = codec->spec;
	int ret;
1609

1610 1611 1612 1613
	/* no temporary power up/down needed for component notifier */
	if (!codec_has_acomp(codec))
		snd_hda_power_up_pm(codec);

1614
	mutex_lock(&spec->pcm_lock);
1615 1616
	if (codec_has_acomp(codec)) {
		sync_eld_via_acomp(codec, per_pin);
1617
		ret = false; /* don't call snd_hda_jack_report_sync() */
1618
	} else {
1619
		ret = hdmi_present_sense_via_verbs(per_pin, repoll);
1620
	}
1621 1622
	mutex_unlock(&spec->pcm_lock);

1623 1624 1625
	if (!codec_has_acomp(codec))
		snd_hda_power_down_pm(codec);

1626
	return ret;
1627 1628
}

W
Wu Fengguang 已提交
1629 1630 1631 1632 1633
static void hdmi_repoll_eld(struct work_struct *work)
{
	struct hdmi_spec_per_pin *per_pin =
	container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);

1634 1635 1636
	if (per_pin->repoll_count++ > 6)
		per_pin->repoll_count = 0;

1637 1638
	if (hdmi_present_sense(per_pin, per_pin->repoll_count))
		snd_hda_jack_report_sync(per_pin->codec);
W
Wu Fengguang 已提交
1639 1640
}

1641 1642 1643
static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
					     hda_nid_t nid);

1644 1645 1646
static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
{
	struct hdmi_spec *spec = codec->spec;
1647 1648 1649
	unsigned int caps, config;
	int pin_idx;
	struct hdmi_spec_per_pin *per_pin;
1650
	int err;
1651
	int dev_num, i;
1652

1653
	caps = snd_hda_query_pin_caps(codec, pin_nid);
1654 1655 1656
	if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
		return 0;

1657 1658 1659 1660
	/*
	 * For DP MST audio, Configuration Default is the same for
	 * all device entries on the same pin
	 */
1661
	config = snd_hda_codec_get_pincfg(codec, pin_nid);
1662 1663 1664
	if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
		return 0;

1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
	/*
	 * To simplify the implementation, malloc all
	 * the virtual pins in the initialization statically
	 */
	if (is_haswell_plus(codec)) {
		/*
		 * On Intel platforms, device entries number is
		 * changed dynamically. If there is a DP MST
		 * hub connected, the device entries number is 3.
		 * Otherwise, it is 1.
		 * Here we manually set dev_num to 3, so that
		 * we can initialize all the device entries when
		 * bootup statically.
		 */
		dev_num = 3;
		spec->dev_num = 3;
	} else if (spec->dyn_pcm_assign && codec->dp_mst) {
		dev_num = snd_hda_get_num_devices(codec, pin_nid) + 1;
		/*
		 * spec->dev_num is the maxinum number of device entries
		 * among all the pins
		 */
		spec->dev_num = (spec->dev_num > dev_num) ?
			spec->dev_num : dev_num;
	} else {
		/*
		 * If the platform doesn't support DP MST,
		 * manually set dev_num to 1. This means
		 * the pin has only one device entry.
		 */
		dev_num = 1;
		spec->dev_num = 1;
1697
	}
1698

1699 1700 1701
	for (i = 0; i < dev_num; i++) {
		pin_idx = spec->num_pins;
		per_pin = snd_array_new(&spec->pins);
1702

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
		if (!per_pin)
			return -ENOMEM;

		if (spec->dyn_pcm_assign) {
			per_pin->pcm = NULL;
			per_pin->pcm_idx = -1;
		} else {
			per_pin->pcm = get_hdmi_pcm(spec, pin_idx);
			per_pin->pcm_idx = pin_idx;
		}
		per_pin->pin_nid = pin_nid;
		per_pin->pin_nid_idx = spec->num_nids;
		per_pin->dev_id = i;
		per_pin->non_pcm = false;
		snd_hda_set_dev_select(codec, pin_nid, i);
		if (is_haswell_plus(codec))
			intel_haswell_fixup_connect_list(codec, pin_nid);
		err = hdmi_read_pin_conn(codec, pin_idx);
		if (err < 0)
			return err;
		spec->num_pins++;
	}
	spec->num_nids++;
1726

1727
	return 0;
1728 1729
}

1730
static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1731 1732
{
	struct hdmi_spec *spec = codec->spec;
1733 1734 1735
	struct hdmi_spec_per_cvt *per_cvt;
	unsigned int chans;
	int err;
1736

1737 1738 1739
	chans = get_wcaps(codec, cvt_nid);
	chans = get_wcaps_channels(chans);

1740 1741 1742
	per_cvt = snd_array_new(&spec->cvts);
	if (!per_cvt)
		return -ENOMEM;
1743 1744 1745

	per_cvt->cvt_nid = cvt_nid;
	per_cvt->channels_min = 2;
1746
	if (chans <= 16) {
1747
		per_cvt->channels_max = chans;
1748 1749
		if (chans > spec->chmap.channels_max)
			spec->chmap.channels_max = chans;
1750
	}
1751 1752 1753 1754 1755 1756 1757 1758

	err = snd_hda_query_supported_pcm(codec, cvt_nid,
					  &per_cvt->rates,
					  &per_cvt->formats,
					  &per_cvt->maxbps);
	if (err < 0)
		return err;

1759 1760 1761
	if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
		spec->cvt_nids[spec->num_cvts] = cvt_nid;
	spec->num_cvts++;
1762 1763 1764 1765 1766 1767 1768 1769 1770

	return 0;
}

static int hdmi_parse_codec(struct hda_codec *codec)
{
	hda_nid_t nid;
	int i, nodes;

1771
	nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
1772
	if (!nid || nodes < 0) {
1773
		codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
1774 1775 1776 1777 1778 1779 1780
		return -EINVAL;
	}

	for (i = 0; i < nodes; i++, nid++) {
		unsigned int caps;
		unsigned int type;

1781
		caps = get_wcaps(codec, nid);
1782 1783 1784 1785 1786 1787 1788
		type = get_wcaps_type(caps);

		if (!(caps & AC_WCAP_DIGITAL))
			continue;

		switch (type) {
		case AC_WID_AUD_OUT:
1789
			hdmi_add_cvt(codec, nid);
1790 1791
			break;
		case AC_WID_PIN:
1792
			hdmi_add_pin(codec, nid);
1793 1794 1795 1796 1797 1798 1799
			break;
		}
	}

	return 0;
}

1800 1801
/*
 */
1802 1803 1804 1805 1806 1807 1808
static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
{
	struct hda_spdif_out *spdif;
	bool non_pcm;

	mutex_lock(&codec->spdif_mutex);
	spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1809 1810 1811 1812 1813
	/* Add sanity check to pass klockwork check.
	 * This should never happen.
	 */
	if (WARN_ON(spdif == NULL))
		return true;
1814 1815 1816 1817 1818
	non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
	mutex_unlock(&codec->spdif_mutex);
	return non_pcm;
}

1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
/*
 * HDMI callbacks
 */

static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
					   struct hda_codec *codec,
					   unsigned int stream_tag,
					   unsigned int format,
					   struct snd_pcm_substream *substream)
{
1829 1830
	hda_nid_t cvt_nid = hinfo->nid;
	struct hdmi_spec *spec = codec->spec;
1831 1832 1833
	int pin_idx;
	struct hdmi_spec_per_pin *per_pin;
	hda_nid_t pin_nid;
1834
	struct snd_pcm_runtime *runtime = substream->runtime;
1835
	bool non_pcm;
1836
	int pinctl;
1837
	int err;
1838

1839 1840 1841 1842 1843 1844 1845
	mutex_lock(&spec->pcm_lock);
	pin_idx = hinfo_to_pin_index(codec, hinfo);
	if (spec->dyn_pcm_assign && pin_idx < 0) {
		/* when dyn_pcm_assign and pcm is not bound to a pin
		 * skip pin setup and return 0 to make audio playback
		 * be ongoing
		 */
1846
		pin_cvt_fixup(codec, NULL, cvt_nid);
1847 1848 1849 1850 1851
		snd_hda_codec_setup_stream(codec, cvt_nid,
					stream_tag, 0, format);
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
1852

1853 1854 1855 1856 1857 1858
	if (snd_BUG_ON(pin_idx < 0)) {
		mutex_unlock(&spec->pcm_lock);
		return -EINVAL;
	}
	per_pin = get_pin(spec, pin_idx);
	pin_nid = per_pin->pin_nid;
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868

	/* Verify pin:cvt selections to avoid silent audio after S3.
	 * After S3, the audio driver restores pin:cvt selections
	 * but this can happen before gfx is ready and such selection
	 * is overlooked by HW. Thus multiple pins can share a same
	 * default convertor and mute control will affect each other,
	 * which can cause a resumed audio playback become silent
	 * after S3.
	 */
	pin_cvt_fixup(codec, per_pin, 0);
1869

1870 1871
	/* Call sync_audio_rate to set the N/CTS/M manually if necessary */
	/* Todo: add DP1.2 MST audio support later */
1872
	if (codec_has_acomp(codec))
1873
		snd_hdac_sync_audio_rate(&codec->core, pin_nid, per_pin->dev_id,
1874
					 runtime->rate);
1875

1876
	non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
1877
	mutex_lock(&per_pin->lock);
1878 1879
	per_pin->channels = substream->runtime->channels;
	per_pin->setup = true;
1880

1881
	hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1882
	mutex_unlock(&per_pin->lock);
1883 1884 1885 1886 1887 1888 1889 1890
	if (spec->dyn_pin_out) {
		pinctl = snd_hda_codec_read(codec, pin_nid, 0,
					    AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
		snd_hda_codec_write(codec, pin_nid, 0,
				    AC_VERB_SET_PIN_WIDGET_CONTROL,
				    pinctl | PIN_OUT);
	}

1891
	/* snd_hda_set_dev_select() has been called before */
1892 1893 1894 1895
	err = spec->ops.setup_stream(codec, cvt_nid, pin_nid,
				 stream_tag, format);
	mutex_unlock(&spec->pcm_lock);
	return err;
1896 1897
}

1898 1899 1900 1901 1902 1903 1904 1905
static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
					     struct hda_codec *codec,
					     struct snd_pcm_substream *substream)
{
	snd_hda_codec_cleanup_stream(codec, hinfo->nid);
	return 0;
}

1906 1907 1908
static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
			  struct hda_codec *codec,
			  struct snd_pcm_substream *substream)
1909 1910
{
	struct hdmi_spec *spec = codec->spec;
1911
	int cvt_idx, pin_idx, pcm_idx;
1912 1913
	struct hdmi_spec_per_cvt *per_cvt;
	struct hdmi_spec_per_pin *per_pin;
1914
	int pinctl;
1915 1916

	if (hinfo->nid) {
1917 1918 1919
		pcm_idx = hinfo_to_pcm_index(codec, hinfo);
		if (snd_BUG_ON(pcm_idx < 0))
			return -EINVAL;
1920
		cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
1921 1922
		if (snd_BUG_ON(cvt_idx < 0))
			return -EINVAL;
1923
		per_cvt = get_cvt(spec, cvt_idx);
1924 1925 1926 1927 1928

		snd_BUG_ON(!per_cvt->assigned);
		per_cvt->assigned = 0;
		hinfo->nid = 0;

1929
		mutex_lock(&spec->pcm_lock);
1930
		snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1931
		clear_bit(pcm_idx, &spec->pcm_in_use);
1932
		pin_idx = hinfo_to_pin_index(codec, hinfo);
1933 1934 1935 1936 1937 1938 1939
		if (spec->dyn_pcm_assign && pin_idx < 0) {
			mutex_unlock(&spec->pcm_lock);
			return 0;
		}

		if (snd_BUG_ON(pin_idx < 0)) {
			mutex_unlock(&spec->pcm_lock);
1940
			return -EINVAL;
1941
		}
1942
		per_pin = get_pin(spec, pin_idx);
1943

1944 1945 1946 1947 1948 1949 1950 1951
		if (spec->dyn_pin_out) {
			pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
					AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
			snd_hda_codec_write(codec, per_pin->pin_nid, 0,
					    AC_VERB_SET_PIN_WIDGET_CONTROL,
					    pinctl & ~PIN_OUT);
		}

1952
		mutex_lock(&per_pin->lock);
1953 1954
		per_pin->chmap_set = false;
		memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1955 1956 1957

		per_pin->setup = false;
		per_pin->channels = 0;
1958
		mutex_unlock(&per_pin->lock);
1959
		mutex_unlock(&spec->pcm_lock);
1960
	}
1961

1962 1963 1964 1965 1966
	return 0;
}

static const struct hda_pcm_ops generic_ops = {
	.open = hdmi_pcm_open,
1967
	.close = hdmi_pcm_close,
1968
	.prepare = generic_hdmi_playback_pcm_prepare,
1969
	.cleanup = generic_hdmi_playback_pcm_cleanup,
1970 1971
};

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
static int hdmi_get_spk_alloc(struct hdac_device *hdac, int pcm_idx)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

	if (!per_pin)
		return 0;

	return per_pin->sink_eld.info.spk_alloc;
}

1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
					unsigned char *chmap)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

	/* chmap is already set to 0 in caller */
	if (!per_pin)
		return;

	memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
}

static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
				unsigned char *chmap, int prepared)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

2005 2006
	if (!per_pin)
		return;
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
	mutex_lock(&per_pin->lock);
	per_pin->chmap_set = true;
	memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
	if (prepared)
		hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
	mutex_unlock(&per_pin->lock);
}

static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

	return per_pin ? true:false;
}

2024 2025 2026
static int generic_hdmi_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2027
	int idx;
2028

2029 2030 2031 2032 2033 2034 2035
	/*
	 * for non-mst mode, pcm number is the same as before
	 * for DP MST mode, pcm number is (nid number + dev_num - 1)
	 *  dev_num is the device entry number in a pin
	 *
	 */
	for (idx = 0; idx < spec->num_nids + spec->dev_num - 1; idx++) {
2036
		struct hda_pcm *info;
2037
		struct hda_pcm_stream *pstr;
2038

2039
		info = snd_hda_codec_pcm_new(codec, "HDMI %d", idx);
2040 2041
		if (!info)
			return -ENOMEM;
2042

2043
		spec->pcm_rec[idx].pcm = info;
2044
		spec->pcm_used++;
2045
		info->pcm_type = HDA_PCM_TYPE_HDMI;
2046
		info->own_chmap = true;
2047

2048
		pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2049 2050
		pstr->substreams = 1;
		pstr->ops = generic_ops;
2051 2052 2053
		/* pcm number is less than 16 */
		if (spec->pcm_used >= 16)
			break;
2054
		/* other pstr fields are set in open */
2055 2056 2057 2058 2059
	}

	return 0;
}

2060
static void free_hdmi_jack_priv(struct snd_jack *jack)
2061
{
2062
	struct hdmi_pcm *pcm = jack->private_data;
2063

2064
	pcm->jack = NULL;
2065 2066
}

2067 2068 2069
static int add_hdmi_jack_kctl(struct hda_codec *codec,
			       struct hdmi_spec *spec,
			       int pcm_idx,
2070 2071 2072 2073 2074 2075 2076 2077 2078
			       const char *name)
{
	struct snd_jack *jack;
	int err;

	err = snd_jack_new(codec->card, name, SND_JACK_AVOUT, &jack,
			   true, false);
	if (err < 0)
		return err;
2079 2080 2081 2082

	spec->pcm_rec[pcm_idx].jack = jack;
	jack->private_data = &spec->pcm_rec[pcm_idx];
	jack->private_free = free_hdmi_jack_priv;
2083 2084 2085
	return 0;
}

2086
static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
2087
{
2088
	char hdmi_str[32] = "HDMI/DP";
2089
	struct hdmi_spec *spec = codec->spec;
2090 2091 2092
	struct hdmi_spec_per_pin *per_pin;
	struct hda_jack_tbl *jack;
	int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
2093
	bool phantom_jack;
2094
	int ret;
2095

2096 2097
	if (pcmdev > 0)
		sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107

	if (spec->dyn_pcm_assign)
		return add_hdmi_jack_kctl(codec, spec, pcm_idx, hdmi_str);

	/* for !dyn_pcm_assign, we still use hda_jack for compatibility */
	/* if !dyn_pcm_assign, it must be non-MST mode.
	 * This means pcms and pins are statically mapped.
	 * And pcm_idx is pin_idx.
	 */
	per_pin = get_pin(spec, pcm_idx);
2108 2109
	phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
	if (phantom_jack)
2110 2111
		strncat(hdmi_str, " Phantom",
			sizeof(hdmi_str) - strlen(hdmi_str) - 1);
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
	ret = snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
				    phantom_jack);
	if (ret < 0)
		return ret;
	jack = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
	if (jack == NULL)
		return 0;
	/* assign jack->jack to pcm_rec[].jack to
	 * align with dyn_pcm_assign mode
	 */
	spec->pcm_rec[pcm_idx].jack = jack->jack;
	return 0;
2124 2125
}

2126 2127 2128 2129
static int generic_hdmi_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int err;
2130
	int pin_idx, pcm_idx;
2131

2132

2133 2134
	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
		err = generic_hdmi_build_jack(codec, pcm_idx);
2135 2136 2137
		if (err < 0)
			return err;

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
		/* create the spdif for each pcm
		 * pin will be bound when monitor is connected
		 */
		if (spec->dyn_pcm_assign)
			err = snd_hda_create_dig_out_ctls(codec,
					  0, spec->cvt_nids[0],
					  HDA_PCM_TYPE_HDMI);
		else {
			struct hdmi_spec_per_pin *per_pin =
				get_pin(spec, pcm_idx);
			err = snd_hda_create_dig_out_ctls(codec,
2149 2150 2151
						  per_pin->pin_nid,
						  per_pin->mux_nids[0],
						  HDA_PCM_TYPE_HDMI);
2152
		}
2153 2154
		if (err < 0)
			return err;
2155
		snd_hda_spdif_ctls_unassign(codec, pcm_idx);
2156 2157

		/* add control for ELD Bytes */
2158 2159
		err = hdmi_create_eld_ctl(codec, pcm_idx,
					get_pcm_rec(spec, pcm_idx)->device);
2160 2161
		if (err < 0)
			return err;
2162 2163 2164 2165
	}

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2166

2167
		hdmi_present_sense(per_pin, 0);
2168 2169
	}

2170
	/* add channel maps */
2171
	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2172
		struct hda_pcm *pcm;
2173

2174
		pcm = get_pcm_rec(spec, pcm_idx);
2175
		if (!pcm || !pcm->pcm)
2176
			break;
2177
		err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
2178 2179 2180 2181
		if (err < 0)
			return err;
	}

2182 2183 2184
	return 0;
}

2185
static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2186 2187
{
	struct hdmi_spec *spec = codec->spec;
2188 2189 2190
	int pin_idx;

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2191
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2192

W
Wu Fengguang 已提交
2193
		per_pin->codec = codec;
2194
		mutex_init(&per_pin->lock);
W
Wu Fengguang 已提交
2195
		INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
2196
		eld_proc_new(per_pin, pin_idx);
2197
	}
2198 2199 2200 2201 2202 2203 2204 2205 2206
	return 0;
}

static int generic_hdmi_init(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int pin_idx;

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2207
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2208
		hda_nid_t pin_nid = per_pin->pin_nid;
2209
		int dev_id = per_pin->dev_id;
2210

2211
		snd_hda_set_dev_select(codec, pin_nid, dev_id);
2212
		hdmi_init_pin(codec, pin_nid);
2213 2214 2215 2216
		if (!codec_has_acomp(codec))
			snd_hda_jack_detect_enable_callback(codec, pin_nid,
				codec->jackpoll_interval > 0 ?
				jack_callback : NULL);
2217
	}
2218 2219 2220
	return 0;
}

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
static void hdmi_array_init(struct hdmi_spec *spec, int nums)
{
	snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
	snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
}

static void hdmi_array_free(struct hdmi_spec *spec)
{
	snd_array_free(&spec->pins);
	snd_array_free(&spec->cvts);
}

2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
static void generic_spec_free(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;

	if (spec) {
		hdmi_array_free(spec);
		kfree(spec);
		codec->spec = NULL;
	}
	codec->dp_mst = false;
}

2245 2246 2247
static void generic_hdmi_free(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2248
	int pin_idx, pcm_idx;
2249

2250
	if (codec_has_acomp(codec))
2251 2252
		snd_hdac_i915_register_notifier(NULL);

2253
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2254
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2255
		cancel_delayed_work_sync(&per_pin->work);
2256
		eld_proc_free(per_pin);
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
	}

	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
		if (spec->pcm_rec[pcm_idx].jack == NULL)
			continue;
		if (spec->dyn_pcm_assign)
			snd_device_free(codec->card,
					spec->pcm_rec[pcm_idx].jack);
		else
			spec->pcm_rec[pcm_idx].jack = NULL;
2267
	}
2268

2269
	generic_spec_free(codec);
2270 2271
}

2272 2273 2274 2275 2276 2277
#ifdef CONFIG_PM
static int generic_hdmi_resume(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int pin_idx;

2278
	codec->patch_ops.init(codec);
2279
	regcache_sync(codec->core.regmap);
2280 2281 2282 2283 2284 2285 2286 2287 2288

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
		hdmi_present_sense(per_pin, 1);
	}
	return 0;
}
#endif

2289
static const struct hda_codec_ops generic_hdmi_patch_ops = {
2290 2291 2292 2293 2294
	.init			= generic_hdmi_init,
	.free			= generic_hdmi_free,
	.build_pcms		= generic_hdmi_build_pcms,
	.build_controls		= generic_hdmi_build_controls,
	.unsol_event		= hdmi_unsol_event,
2295 2296 2297
#ifdef CONFIG_PM
	.resume			= generic_hdmi_resume,
#endif
2298 2299
};

2300 2301 2302 2303 2304
static const struct hdmi_ops generic_standard_hdmi_ops = {
	.pin_get_eld				= snd_hdmi_get_eld,
	.pin_setup_infoframe			= hdmi_pin_setup_infoframe,
	.pin_hbr_setup				= hdmi_pin_hbr_setup,
	.setup_stream				= hdmi_setup_stream,
2305 2306
};

2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
/* allocate codec->spec and assign/initialize generic parser ops */
static int alloc_generic_hdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;

	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
	if (!spec)
		return -ENOMEM;

	spec->ops = generic_standard_hdmi_ops;
2317
	spec->dev_num = 1;	/* initialize to 1 */
2318 2319 2320 2321 2322 2323
	mutex_init(&spec->pcm_lock);
	snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);

	spec->chmap.ops.get_chmap = hdmi_get_chmap;
	spec->chmap.ops.set_chmap = hdmi_set_chmap;
	spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;
2324
	spec->chmap.ops.get_spk_alloc = hdmi_get_spk_alloc,
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356

	codec->spec = spec;
	hdmi_array_init(spec, 4);

	codec->patch_ops = generic_hdmi_patch_ops;

	return 0;
}

/* generic HDMI parser */
static int patch_generic_hdmi(struct hda_codec *codec)
{
	int err;

	err = alloc_generic_hdmi(codec);
	if (err < 0)
		return err;

	err = hdmi_parse_codec(codec);
	if (err < 0) {
		generic_spec_free(codec);
		return err;
	}

	generic_hdmi_init_per_pins(codec);
	return 0;
}

/*
 * Intel codec parsers and helpers
 */

2357 2358 2359 2360 2361 2362
static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
					     hda_nid_t nid)
{
	struct hdmi_spec *spec = codec->spec;
	hda_nid_t conns[4];
	int nconns;
2363

2364 2365 2366
	nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
	if (nconns == spec->num_cvts &&
	    !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
2367 2368
		return;

2369
	/* override pins connection list */
2370
	codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
2371
	snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
2372 2373
}

2374
#define INTEL_VENDOR_NID 0x08
2375
#define INTEL_GLK_VENDOR_NID 0x0B
2376 2377 2378 2379 2380 2381
#define INTEL_GET_VENDOR_VERB 0xf81
#define INTEL_SET_VENDOR_VERB 0x781
#define INTEL_EN_DP12			0x02 /* enable DP 1.2 features */
#define INTEL_EN_ALL_PIN_CVTS	0x01 /* enable 2nd & 3rd pins and convertors */

static void intel_haswell_enable_all_pins(struct hda_codec *codec,
2382
					  bool update_tree)
2383 2384
{
	unsigned int vendor_param;
2385
	struct hdmi_spec *spec = codec->spec;
2386

2387
	vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2388 2389 2390 2391 2392
				INTEL_GET_VENDOR_VERB, 0);
	if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
		return;

	vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2393
	vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2394 2395 2396 2397
				INTEL_SET_VENDOR_VERB, vendor_param);
	if (vendor_param == -1)
		return;

2398 2399
	if (update_tree)
		snd_hda_codec_update_widgets(codec);
2400 2401
}

2402 2403 2404
static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
{
	unsigned int vendor_param;
2405
	struct hdmi_spec *spec = codec->spec;
2406

2407
	vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
2408 2409 2410 2411 2412 2413
				INTEL_GET_VENDOR_VERB, 0);
	if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
		return;

	/* enable DP1.2 mode */
	vendor_param |= INTEL_EN_DP12;
2414
	snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
2415
	snd_hda_codec_write_cache(codec, spec->vendor_nid, 0,
2416 2417 2418
				INTEL_SET_VENDOR_VERB, vendor_param);
}

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
 * Otherwise you may get severe h/w communication errors.
 */
static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
				unsigned int power_state)
{
	if (power_state == AC_PWRST_D0) {
		intel_haswell_enable_all_pins(codec, false);
		intel_haswell_fixup_enable_dp12(codec);
	}
2429

2430 2431 2432
	snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
	snd_hda_codec_set_power_to_all(codec, fg, power_state);
}
2433

2434
static void intel_pin_eld_notify(void *audio_ptr, int port, int pipe)
2435 2436
{
	struct hda_codec *codec = audio_ptr;
2437
	int pin_nid;
2438
	int dev_id = pipe;
2439

2440 2441 2442 2443
	/* we assume only from port-B to port-D */
	if (port < 1 || port > 3)
		return;

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
	switch (codec->core.vendor_id) {
	case 0x80860054: /* ILK */
	case 0x80862804: /* ILK */
	case 0x80862882: /* VLV */
		pin_nid = port + 0x03;
		break;
	default:
		pin_nid = port + 0x04;
		break;
	}

2455 2456 2457 2458 2459
	/* skip notification during system suspend (but not in runtime PM);
	 * the state will be updated at resume
	 */
	if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
		return;
2460 2461 2462
	/* ditto during suspend/resume process itself */
	if (atomic_read(&(codec)->core.in_pm))
		return;
2463

2464
	snd_hdac_i915_set_bclk(&codec->bus->core);
2465
	check_presence_and_report(codec, pin_nid, dev_id);
2466 2467
}

2468 2469
/* register i915 component pin_eld_notify callback */
static void register_i915_notifier(struct hda_codec *codec)
2470
{
2471
	struct hdmi_spec *spec = codec->spec;
2472

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
	spec->use_acomp_notifier = true;
	spec->i915_audio_ops.audio_ptr = codec;
	/* intel_audio_codec_enable() or intel_audio_codec_disable()
	 * will call pin_eld_notify with using audio_ptr pointer
	 * We need make sure audio_ptr is really setup
	 */
	wmb();
	spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
	snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
}
2483

2484 2485 2486 2487 2488 2489 2490
/* setup_stream ops override for HSW+ */
static int i915_hsw_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
				 hda_nid_t pin_nid, u32 stream_tag, int format)
{
	haswell_verify_D0(codec, cvt_nid, pin_nid);
	return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
}
2491

2492 2493 2494 2495 2496 2497
/* pin_cvt_fixup ops override for HSW+ and VLV+ */
static void i915_pin_cvt_fixup(struct hda_codec *codec,
			       struct hdmi_spec_per_pin *per_pin,
			       hda_nid_t cvt_nid)
{
	if (per_pin) {
2498 2499
		snd_hda_set_dev_select(codec, per_pin->pin_nid,
			       per_pin->dev_id);
2500 2501
		intel_verify_pin_cvt_connect(codec, per_pin);
		intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
2502
				     per_pin->dev_id, per_pin->mux_idx);
2503
	} else {
2504
		intel_not_share_assigned_cvt_nid(codec, 0, 0, cvt_nid);
2505 2506
	}
}
2507

2508 2509
/* precondition and allocation for Intel codecs */
static int alloc_intel_hdmi(struct hda_codec *codec)
2510
{
2511
	/* requires i915 binding */
2512 2513 2514
	if (!codec->bus->core.audio_component) {
		codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
		return -ENODEV;
2515
	}
2516

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
	return alloc_generic_hdmi(codec);
}

/* parse and post-process for Intel codecs */
static int parse_intel_hdmi(struct hda_codec *codec)
{
	int err;

	err = hdmi_parse_codec(codec);
	if (err < 0) {
		generic_spec_free(codec);
		return err;
	}

	generic_hdmi_init_per_pins(codec);
	register_i915_notifier(codec);
	return 0;
}

/* Intel Haswell and onwards; audio component with eld notifier */
static int intel_hsw_common_init(struct hda_codec *codec, hda_nid_t vendor_nid)
{
	struct hdmi_spec *spec;
	int err;

	err = alloc_intel_hdmi(codec);
2543 2544 2545
	if (err < 0)
		return err;
	spec = codec->spec;
2546 2547
	codec->dp_mst = true;
	spec->dyn_pcm_assign = true;
2548
	spec->vendor_nid = vendor_nid;
2549

2550 2551 2552 2553
	intel_haswell_enable_all_pins(codec, true);
	intel_haswell_fixup_enable_dp12(codec);

	/* For Haswell/Broadwell, the controller is also in the power well and
2554 2555
	 * can cover the codec power request, and so need not set this flag.
	 */
2556
	if (!is_haswell(codec) && !is_broadwell(codec))
2557 2558
		codec->core.link_power_control = 1;

2559 2560 2561 2562
	codec->patch_ops.set_power_state = haswell_set_power_state;
	codec->depop_delay = 0;
	codec->auto_runtime_pm = 1;

2563
	spec->ops.setup_stream = i915_hsw_setup_stream;
2564
	spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
2565

2566
	return parse_intel_hdmi(codec);
2567 2568
}

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
static int patch_i915_hsw_hdmi(struct hda_codec *codec)
{
	return intel_hsw_common_init(codec, INTEL_VENDOR_NID);
}

static int patch_i915_glk_hdmi(struct hda_codec *codec)
{
	return intel_hsw_common_init(codec, INTEL_GLK_VENDOR_NID);
}

2579
/* Intel Baytrail and Braswell; with eld notifier */
2580 2581 2582 2583 2584
static int patch_i915_byt_hdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err;

2585
	err = alloc_intel_hdmi(codec);
2586 2587 2588
	if (err < 0)
		return err;
	spec = codec->spec;
2589

2590 2591 2592 2593
	/* For Valleyview/Cherryview, only the display codec is in the display
	 * power well and can use link_power ops to request/release the power.
	 */
	codec->core.link_power_control = 1;
2594

2595 2596
	codec->depop_delay = 0;
	codec->auto_runtime_pm = 1;
2597

2598 2599
	spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;

2600
	return parse_intel_hdmi(codec);
2601 2602
}

2603
/* Intel IronLake, SandyBridge and IvyBridge; with eld notifier */
2604 2605 2606 2607
static int patch_i915_cpt_hdmi(struct hda_codec *codec)
{
	int err;

2608
	err = alloc_intel_hdmi(codec);
2609 2610
	if (err < 0)
		return err;
2611
	return parse_intel_hdmi(codec);
2612 2613
}

2614 2615 2616 2617 2618 2619 2620
/*
 * Shared non-generic implementations
 */

static int simple_playback_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2621
	struct hda_pcm *info;
2622 2623
	unsigned int chans;
	struct hda_pcm_stream *pstr;
2624
	struct hdmi_spec_per_cvt *per_cvt;
2625

2626 2627
	per_cvt = get_cvt(spec, 0);
	chans = get_wcaps(codec, per_cvt->cvt_nid);
2628
	chans = get_wcaps_channels(chans);
2629

2630
	info = snd_hda_codec_pcm_new(codec, "HDMI 0");
2631 2632
	if (!info)
		return -ENOMEM;
2633
	spec->pcm_rec[0].pcm = info;
2634 2635 2636
	info->pcm_type = HDA_PCM_TYPE_HDMI;
	pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
	*pstr = spec->pcm_playback;
2637
	pstr->nid = per_cvt->cvt_nid;
2638 2639
	if (pstr->channels_max <= 2 && chans && chans <= 16)
		pstr->channels_max = chans;
2640 2641 2642 2643

	return 0;
}

2644 2645 2646 2647
/* unsolicited event for jack sensing */
static void simple_hdmi_unsol_event(struct hda_codec *codec,
				    unsigned int res)
{
2648
	snd_hda_jack_set_dirty_all(codec);
2649 2650 2651 2652 2653 2654 2655 2656
	snd_hda_jack_report_sync(codec);
}

/* generic_hdmi_build_jack can be used for simple_hdmi, too,
 * as long as spec->pins[] is set correctly
 */
#define simple_hdmi_build_jack	generic_hdmi_build_jack

2657 2658 2659
static int simple_playback_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2660
	struct hdmi_spec_per_cvt *per_cvt;
2661 2662
	int err;

2663
	per_cvt = get_cvt(spec, 0);
2664 2665 2666
	err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
					  per_cvt->cvt_nid,
					  HDA_PCM_TYPE_HDMI);
2667 2668 2669
	if (err < 0)
		return err;
	return simple_hdmi_build_jack(codec, 0);
2670 2671
}

2672 2673 2674
static int simple_playback_init(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2675 2676
	struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
	hda_nid_t pin = per_pin->pin_nid;
2677 2678 2679 2680 2681 2682 2683

	snd_hda_codec_write(codec, pin, 0,
			    AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
	/* some codecs require to unmute the pin */
	if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
		snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
				    AMP_OUT_UNMUTE);
2684
	snd_hda_jack_detect_enable(codec, pin);
2685 2686 2687
	return 0;
}

2688 2689 2690 2691
static void simple_playback_free(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;

2692
	hdmi_array_free(spec);
2693 2694 2695
	kfree(spec);
}

2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
/*
 * Nvidia specific implementations
 */

#define Nv_VERB_SET_Channel_Allocation          0xF79
#define Nv_VERB_SET_Info_Frame_Checksum         0xF7A
#define Nv_VERB_SET_Audio_Protection_On         0xF98
#define Nv_VERB_SET_Audio_Protection_Off        0xF99

#define nvhdmi_master_con_nid_7x	0x04
#define nvhdmi_master_pin_nid_7x	0x05

2708
static const hda_nid_t nvhdmi_con_nids_7x[4] = {
2709 2710 2711 2712
	/*front, rear, clfe, rear_surr */
	0x6, 0x8, 0xa, 0xc,
};

2713 2714 2715 2716 2717 2718 2719 2720 2721
static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
	/* set audio protect on */
	{ 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
	/* enable digital output on pin widget */
	{ 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{} /* terminator */
};

static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
	/* set audio protect on */
	{ 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
	/* enable digital output on pin widget */
	{ 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{} /* terminator */
};

#ifdef LIMITED_RATE_FMT_SUPPORT
/* support only the safe format and rate */
#define SUPPORTED_RATES		SNDRV_PCM_RATE_48000
#define SUPPORTED_MAXBPS	16
#define SUPPORTED_FORMATS	SNDRV_PCM_FMTBIT_S16_LE
#else
/* support all rates and formats */
#define SUPPORTED_RATES \
	(SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
	SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
	 SNDRV_PCM_RATE_192000)
#define SUPPORTED_MAXBPS	24
#define SUPPORTED_FORMATS \
	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
#endif

2749 2750 2751 2752 2753 2754 2755
static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
{
	snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
	return 0;
}

static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2756
{
2757
	snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
2758 2759 2760
	return 0;
}

2761
static const unsigned int channels_2_6_8[] = {
2762 2763 2764
	2, 6, 8
};

2765
static const unsigned int channels_2_8[] = {
2766 2767 2768
	2, 8
};

2769
static const struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2770 2771 2772 2773 2774
	.count = ARRAY_SIZE(channels_2_6_8),
	.list = channels_2_6_8,
	.mask = 0,
};

2775
static const struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2776 2777 2778 2779 2780
	.count = ARRAY_SIZE(channels_2_8),
	.list = channels_2_8,
	.mask = 0,
};

2781 2782 2783 2784 2785
static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
				    struct hda_codec *codec,
				    struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
2786
	const struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2787

2788
	switch (codec->preset->vendor_id) {
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805
	case 0x10de0002:
	case 0x10de0003:
	case 0x10de0005:
	case 0x10de0006:
		hw_constraints_channels = &hw_constraints_2_8_channels;
		break;
	case 0x10de0007:
		hw_constraints_channels = &hw_constraints_2_6_8_channels;
		break;
	default:
		break;
	}

	if (hw_constraints_channels != NULL) {
		snd_pcm_hw_constraint_list(substream->runtime, 0,
				SNDRV_PCM_HW_PARAM_CHANNELS,
				hw_constraints_channels);
2806 2807 2808
	} else {
		snd_pcm_hw_constraint_step(substream->runtime, 0,
					   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
2809 2810
	}

2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
	return snd_hda_multi_out_dig_open(codec, &spec->multiout);
}

static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
				     struct hda_codec *codec,
				     struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
}

static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
				       struct hda_codec *codec,
				       unsigned int stream_tag,
				       unsigned int format,
				       struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
					     stream_tag, format, substream);
}

2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
static const struct hda_pcm_stream simple_pcm_playback = {
	.substreams = 1,
	.channels_min = 2,
	.channels_max = 2,
	.ops = {
		.open = simple_playback_pcm_open,
		.close = simple_playback_pcm_close,
		.prepare = simple_playback_pcm_prepare
	},
};

static const struct hda_codec_ops simple_hdmi_patch_ops = {
	.build_controls = simple_playback_build_controls,
	.build_pcms = simple_playback_build_pcms,
	.init = simple_playback_init,
	.free = simple_playback_free,
2849
	.unsol_event = simple_hdmi_unsol_event,
2850 2851 2852 2853 2854 2855
};

static int patch_simple_hdmi(struct hda_codec *codec,
			     hda_nid_t cvt_nid, hda_nid_t pin_nid)
{
	struct hdmi_spec *spec;
2856 2857
	struct hdmi_spec_per_cvt *per_cvt;
	struct hdmi_spec_per_pin *per_pin;
2858 2859 2860 2861 2862 2863

	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
	if (!spec)
		return -ENOMEM;

	codec->spec = spec;
2864
	hdmi_array_init(spec, 1);
2865 2866 2867 2868 2869 2870

	spec->multiout.num_dacs = 0;  /* no analog */
	spec->multiout.max_channels = 2;
	spec->multiout.dig_out_nid = cvt_nid;
	spec->num_cvts = 1;
	spec->num_pins = 1;
2871 2872 2873 2874 2875 2876 2877 2878
	per_pin = snd_array_new(&spec->pins);
	per_cvt = snd_array_new(&spec->cvts);
	if (!per_pin || !per_cvt) {
		simple_playback_free(codec);
		return -ENOMEM;
	}
	per_cvt->cvt_nid = cvt_nid;
	per_pin->pin_nid = pin_nid;
2879 2880 2881 2882 2883 2884 2885
	spec->pcm_playback = simple_pcm_playback;

	codec->patch_ops = simple_hdmi_patch_ops;

	return 0;
}

2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918
static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
						    int channels)
{
	unsigned int chanmask;
	int chan = channels ? (channels - 1) : 1;

	switch (channels) {
	default:
	case 0:
	case 2:
		chanmask = 0x00;
		break;
	case 4:
		chanmask = 0x08;
		break;
	case 6:
		chanmask = 0x0b;
		break;
	case 8:
		chanmask = 0x13;
		break;
	}

	/* Set the audio infoframe channel allocation and checksum fields.  The
	 * channel count is computed implicitly by the hardware. */
	snd_hda_codec_write(codec, 0x1, 0,
			Nv_VERB_SET_Channel_Allocation, chanmask);

	snd_hda_codec_write(codec, 0x1, 0,
			Nv_VERB_SET_Info_Frame_Checksum,
			(0x71 - chan - chanmask));
}

2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
				   struct hda_codec *codec,
				   struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	int i;

	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
			0, AC_VERB_SET_CHANNEL_STREAMID, 0);
	for (i = 0; i < 4; i++) {
		/* set the stream id */
		snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
				AC_VERB_SET_CHANNEL_STREAMID, 0);
		/* set the stream format */
		snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
				AC_VERB_SET_STREAM_FORMAT, 0);
	}

2937 2938 2939 2940
	/* The audio hardware sends a channel count of 0x7 (8ch) when all the
	 * streams are disabled. */
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);

2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
}

static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
				     struct hda_codec *codec,
				     unsigned int stream_tag,
				     unsigned int format,
				     struct snd_pcm_substream *substream)
{
	int chs;
T
Takashi Iwai 已提交
2951
	unsigned int dataDCC2, channel_id;
2952
	int i;
2953
	struct hdmi_spec *spec = codec->spec;
2954
	struct hda_spdif_out *spdif;
2955
	struct hdmi_spec_per_cvt *per_cvt;
2956 2957

	mutex_lock(&codec->spdif_mutex);
2958 2959
	per_cvt = get_cvt(spec, 0);
	spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
2960 2961 2962 2963 2964 2965

	chs = substream->runtime->channels;

	dataDCC2 = 0x2;

	/* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
2966
	if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
2967 2968 2969 2970
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
2971
				spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982

	/* set the stream id */
	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
			AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);

	/* set the stream format */
	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
			AC_VERB_SET_STREAM_FORMAT, format);

	/* turn on again (if needed) */
	/* enable and set the channel status audio/data flag */
2983
	if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
2984 2985 2986 2987
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
2988
				spdif->ctls & 0xff);
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
	}

	for (i = 0; i < 4; i++) {
		if (chs == 2)
			channel_id = 0;
		else
			channel_id = i * 2;

		/* turn off SPDIF once;
		 *otherwise the IEC958 bits won't be updated
		 */
		if (codec->spdif_status_reset &&
3005
		(spdif->ctls & AC_DIG1_ENABLE))
3006 3007 3008 3009
			snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
3010
				spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025
		/* set the stream id */
		snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_CHANNEL_STREAMID,
				(stream_tag << 4) | channel_id);
		/* set the stream format */
		snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_STREAM_FORMAT,
				format);
		/* turn on again (if needed) */
		/* enable and set the channel status audio/data flag */
		if (codec->spdif_status_reset &&
3026
		(spdif->ctls & AC_DIG1_ENABLE)) {
3027 3028 3029 3030
			snd_hda_codec_write(codec,
					nvhdmi_con_nids_7x[i],
					0,
					AC_VERB_SET_DIGI_CONVERT_1,
3031
					spdif->ctls & 0xff);
3032 3033 3034 3035 3036 3037 3038
			snd_hda_codec_write(codec,
					nvhdmi_con_nids_7x[i],
					0,
					AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
		}
	}

3039
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
3040 3041 3042 3043 3044

	mutex_unlock(&codec->spdif_mutex);
	return 0;
}

3045
static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
	.substreams = 1,
	.channels_min = 2,
	.channels_max = 8,
	.nid = nvhdmi_master_con_nid_7x,
	.rates = SUPPORTED_RATES,
	.maxbps = SUPPORTED_MAXBPS,
	.formats = SUPPORTED_FORMATS,
	.ops = {
		.open = simple_playback_pcm_open,
		.close = nvhdmi_8ch_7x_pcm_close,
		.prepare = nvhdmi_8ch_7x_pcm_prepare
	},
};

static int patch_nvhdmi_2ch(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
3063 3064 3065 3066
	int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
				    nvhdmi_master_pin_nid_7x);
	if (err < 0)
		return err;
3067

3068
	codec->patch_ops.init = nvhdmi_7x_init_2ch;
3069 3070 3071 3072 3073
	/* override the PCM rates, etc, as the codec doesn't give full list */
	spec = codec->spec;
	spec->pcm_playback.rates = SUPPORTED_RATES;
	spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
	spec->pcm_playback.formats = SUPPORTED_FORMATS;
3074 3075 3076
	return 0;
}

3077 3078 3079 3080
static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int err = simple_playback_build_pcms(codec);
3081 3082 3083 3084
	if (!err) {
		struct hda_pcm *info = get_pcm_rec(spec, 0);
		info->own_chmap = true;
	}
3085 3086 3087 3088 3089 3090
	return err;
}

static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
3091
	struct hda_pcm *info;
3092 3093 3094 3095 3096 3097 3098 3099
	struct snd_pcm_chmap *chmap;
	int err;

	err = simple_playback_build_controls(codec);
	if (err < 0)
		return err;

	/* add channel maps */
3100 3101
	info = get_pcm_rec(spec, 0);
	err = snd_pcm_add_chmap_ctls(info->pcm,
3102 3103 3104 3105
				     SNDRV_PCM_STREAM_PLAYBACK,
				     snd_pcm_alt_chmaps, 8, 0, &chmap);
	if (err < 0)
		return err;
3106
	switch (codec->preset->vendor_id) {
3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
	case 0x10de0002:
	case 0x10de0003:
	case 0x10de0005:
	case 0x10de0006:
		chmap->channel_mask = (1U << 2) | (1U << 8);
		break;
	case 0x10de0007:
		chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
	}
	return 0;
}

3119 3120 3121 3122 3123 3124 3125 3126
static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err = patch_nvhdmi_2ch(codec);
	if (err < 0)
		return err;
	spec = codec->spec;
	spec->multiout.max_channels = 8;
3127
	spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
3128
	codec->patch_ops.init = nvhdmi_7x_init_8ch;
3129 3130
	codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
	codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
3131 3132 3133 3134 3135

	/* Initialize the audio infoframe channel mask and checksum to something
	 * valid */
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);

3136 3137 3138
	return 0;
}

3139 3140 3141 3142 3143
/*
 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
 * - 0x10de0015
 * - 0x10de0040
 */
3144
static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
3145
		struct hdac_cea_channel_speaker_allocation *cap, int channels)
3146 3147 3148 3149
{
	if (cap->ca_index == 0x00 && channels == 2)
		return SNDRV_CTL_TLVT_CHMAP_FIXED;

3150 3151 3152 3153 3154 3155
	/* If the speaker allocation matches the channel count, it is OK. */
	if (cap->channels != channels)
		return -1;

	/* all channels are remappable freely */
	return SNDRV_CTL_TLVT_CHMAP_VAR;
3156 3157
}

3158 3159
static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
		int ca, int chs, unsigned char *map)
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
{
	if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
		return -EINVAL;

	return 0;
}

static int patch_nvhdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err;

	err = patch_generic_hdmi(codec);
	if (err)
		return err;

	spec = codec->spec;
3177
	spec->dyn_pin_out = true;
3178

3179
	spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3180
		nvhdmi_chmap_cea_alloc_validate_get_type;
3181
	spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
3182 3183 3184 3185

	return 0;
}

3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
/*
 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
 * accessed using vendor-defined verbs. These registers can be used for
 * interoperability between the HDA and HDMI drivers.
 */

/* Audio Function Group node */
#define NVIDIA_AFG_NID 0x01

/*
 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
 * additional bit (at position 30) to signal the validity of the format.
 *
 * | 31      | 30    | 29  16 | 15   0 |
 * +---------+-------+--------+--------+
 * | TRIGGER | VALID | UNUSED | FORMAT |
 * +-----------------------------------|
 *
 * Note that for the trigger bit to take effect it needs to change value
 * (i.e. it needs to be toggled).
 */
#define NVIDIA_GET_SCRATCH0		0xfa6
#define NVIDIA_SET_SCRATCH0_BYTE0	0xfa7
#define NVIDIA_SET_SCRATCH0_BYTE1	0xfa8
#define NVIDIA_SET_SCRATCH0_BYTE2	0xfa9
#define NVIDIA_SET_SCRATCH0_BYTE3	0xfaa
#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
#define NVIDIA_SCRATCH_VALID   (1 << 6)

#define NVIDIA_GET_SCRATCH1		0xfab
#define NVIDIA_SET_SCRATCH1_BYTE0	0xfac
#define NVIDIA_SET_SCRATCH1_BYTE1	0xfad
#define NVIDIA_SET_SCRATCH1_BYTE2	0xfae
#define NVIDIA_SET_SCRATCH1_BYTE3	0xfaf

/*
 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
 * the format is invalidated so that the HDMI codec can be disabled.
 */
static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
{
	unsigned int value;

	/* bits [31:30] contain the trigger and valid bits */
	value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
				   NVIDIA_GET_SCRATCH0, 0);
	value = (value >> 24) & 0xff;

	/* bits [15:0] are used to store the HDA format */
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE0,
			    (format >> 0) & 0xff);
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE1,
			    (format >> 8) & 0xff);

	/* bits [16:24] are unused */
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE2, 0);

	/*
	 * Bit 30 signals that the data is valid and hence that HDMI audio can
	 * be enabled.
	 */
	if (format == 0)
		value &= ~NVIDIA_SCRATCH_VALID;
	else
		value |= NVIDIA_SCRATCH_VALID;

	/*
	 * Whenever the trigger bit is toggled, an interrupt is raised in the
	 * HDMI codec. The HDMI driver will use that as trigger to update its
	 * configuration.
	 */
	value ^= NVIDIA_SCRATCH_TRIGGER;

	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE3, value);
}

static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
				  struct hda_codec *codec,
				  unsigned int stream_tag,
				  unsigned int format,
				  struct snd_pcm_substream *substream)
{
	int err;

	err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
						format, substream);
	if (err < 0)
		return err;

	/* notify the HDMI codec of the format change */
	tegra_hdmi_set_format(codec, format);

	return 0;
}

static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
				  struct hda_codec *codec,
				  struct snd_pcm_substream *substream)
{
	/* invalidate the format in the HDMI codec */
	tegra_hdmi_set_format(codec, 0);

	return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
}

static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
{
	struct hdmi_spec *spec = codec->spec;
	unsigned int i;

	for (i = 0; i < spec->num_pins; i++) {
		struct hda_pcm *pcm = get_pcm_rec(spec, i);

		if (pcm->pcm_type == type)
			return pcm;
	}

	return NULL;
}

static int tegra_hdmi_build_pcms(struct hda_codec *codec)
{
	struct hda_pcm_stream *stream;
	struct hda_pcm *pcm;
	int err;

	err = generic_hdmi_build_pcms(codec);
	if (err < 0)
		return err;

	pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
	if (!pcm)
		return -ENODEV;

	/*
	 * Override ->prepare() and ->cleanup() operations to notify the HDMI
	 * codec about format changes.
	 */
	stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
	stream->ops.prepare = tegra_hdmi_pcm_prepare;
	stream->ops.cleanup = tegra_hdmi_pcm_cleanup;

	return 0;
}

static int patch_tegra_hdmi(struct hda_codec *codec)
{
	int err;

	err = patch_generic_hdmi(codec);
	if (err)
		return err;

	codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;

	return 0;
}

3351
/*
3352
 * ATI/AMD-specific implementations
3353 3354
 */

3355
#define is_amdhdmi_rev3_or_later(codec) \
3356 3357
	((codec)->core.vendor_id == 0x1002aa01 && \
	 ((codec)->core.revision_id & 0xff00) >= 0x0300)
3358 3359 3360 3361 3362 3363 3364 3365 3366
#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)

/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
#define ATI_VERB_SET_CHANNEL_ALLOCATION	0x771
#define ATI_VERB_SET_DOWNMIX_INFO	0x772
#define ATI_VERB_SET_MULTICHANNEL_01	0x777
#define ATI_VERB_SET_MULTICHANNEL_23	0x778
#define ATI_VERB_SET_MULTICHANNEL_45	0x779
#define ATI_VERB_SET_MULTICHANNEL_67	0x77a
3367
#define ATI_VERB_SET_HBR_CONTROL	0x77c
3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
#define ATI_VERB_SET_MULTICHANNEL_1	0x785
#define ATI_VERB_SET_MULTICHANNEL_3	0x786
#define ATI_VERB_SET_MULTICHANNEL_5	0x787
#define ATI_VERB_SET_MULTICHANNEL_7	0x788
#define ATI_VERB_SET_MULTICHANNEL_MODE	0x789
#define ATI_VERB_GET_CHANNEL_ALLOCATION	0xf71
#define ATI_VERB_GET_DOWNMIX_INFO	0xf72
#define ATI_VERB_GET_MULTICHANNEL_01	0xf77
#define ATI_VERB_GET_MULTICHANNEL_23	0xf78
#define ATI_VERB_GET_MULTICHANNEL_45	0xf79
#define ATI_VERB_GET_MULTICHANNEL_67	0xf7a
3379
#define ATI_VERB_GET_HBR_CONTROL	0xf7c
3380 3381 3382 3383 3384 3385
#define ATI_VERB_GET_MULTICHANNEL_1	0xf85
#define ATI_VERB_GET_MULTICHANNEL_3	0xf86
#define ATI_VERB_GET_MULTICHANNEL_5	0xf87
#define ATI_VERB_GET_MULTICHANNEL_7	0xf88
#define ATI_VERB_GET_MULTICHANNEL_MODE	0xf89

3386 3387 3388 3389
/* AMD specific HDA cvt verbs */
#define ATI_VERB_SET_RAMP_RATE		0x770
#define ATI_VERB_GET_RAMP_RATE		0xf70

3390 3391 3392 3393 3394
#define ATI_OUT_ENABLE 0x1

#define ATI_MULTICHANNEL_MODE_PAIRED	0
#define ATI_MULTICHANNEL_MODE_SINGLE	1

3395 3396 3397
#define ATI_HBR_CAPABLE 0x01
#define ATI_HBR_ENABLE 0x10

3398 3399 3400 3401 3402 3403 3404 3405
static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
			   unsigned char *buf, int *eld_size)
{
	/* call hda_eld.c ATI/AMD-specific function */
	return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
				    is_amdhdmi_rev3_or_later(codec));
}

3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
					int active_channels, int conn_type)
{
	snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
}

static int atihdmi_paired_swap_fc_lfe(int pos)
{
	/*
	 * ATI/AMD have automatic FC/LFE swap built-in
	 * when in pairwise mapping mode.
	 */

	switch (pos) {
		/* see channel_allocations[].speakers[] */
		case 2: return 3;
		case 3: return 2;
		default: break;
	}

	return pos;
}

3429 3430
static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
			int ca, int chs, unsigned char *map)
3431
{
3432
	struct hdac_cea_channel_speaker_allocation *cap;
3433 3434 3435 3436
	int i, j;

	/* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */

3437
	cap = snd_hdac_get_ch_alloc_from_ca(ca);
3438
	for (i = 0; i < chs; ++i) {
3439
		int mask = snd_hdac_chmap_to_spk_mask(map[i]);
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
		bool ok = false;
		bool companion_ok = false;

		if (!mask)
			continue;

		for (j = 0 + i % 2; j < 8; j += 2) {
			int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
			if (cap->speakers[chan_idx] == mask) {
				/* channel is in a supported position */
				ok = true;

				if (i % 2 == 0 && i + 1 < chs) {
					/* even channel, check the odd companion */
					int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3455
					int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
					int comp_mask_act = cap->speakers[comp_chan_idx];

					if (comp_mask_req == comp_mask_act)
						companion_ok = true;
					else
						return -EINVAL;
				}
				break;
			}
		}

		if (!ok)
			return -EINVAL;

		if (companion_ok)
			i++; /* companion channel already checked */
	}

	return 0;
}

3477 3478
static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
		hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
3479
{
3480
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512
	int verb;
	int ati_channel_setup = 0;

	if (hdmi_slot > 7)
		return -EINVAL;

	if (!has_amd_full_remap_support(codec)) {
		hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);

		/* In case this is an odd slot but without stream channel, do not
		 * disable the slot since the corresponding even slot could have a
		 * channel. In case neither have a channel, the slot pair will be
		 * disabled when this function is called for the even slot. */
		if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
			return 0;

		hdmi_slot -= hdmi_slot % 2;

		if (stream_channel != 0xf)
			stream_channel -= stream_channel % 2;
	}

	verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;

	/* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */

	if (stream_channel != 0xf)
		ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;

	return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
}

3513 3514
static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
				hda_nid_t pin_nid, int asp_slot)
3515
{
3516
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
	bool was_odd = false;
	int ati_asp_slot = asp_slot;
	int verb;
	int ati_channel_setup;

	if (asp_slot > 7)
		return -EINVAL;

	if (!has_amd_full_remap_support(codec)) {
		ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
		if (ati_asp_slot % 2 != 0) {
			ati_asp_slot -= 1;
			was_odd = true;
		}
	}

	verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;

	ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);

	if (!(ati_channel_setup & ATI_OUT_ENABLE))
		return 0xf;

	return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
}
3542

3543 3544
static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
		struct hdac_chmap *chmap,
3545
		struct hdac_cea_channel_speaker_allocation *cap,
3546
		int channels)
3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572
{
	int c;

	/*
	 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
	 * we need to take that into account (a single channel may take 2
	 * channel slots if we need to carry a silent channel next to it).
	 * On Rev3+ AMD codecs this function is not used.
	 */
	int chanpairs = 0;

	/* We only produce even-numbered channel count TLVs */
	if ((channels % 2) != 0)
		return -1;

	for (c = 0; c < 7; c += 2) {
		if (cap->speakers[c] || cap->speakers[c+1])
			chanpairs++;
	}

	if (chanpairs * 2 != channels)
		return -1;

	return SNDRV_CTL_TLVT_CHMAP_PAIRED;
}

3573
static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
3574 3575
		struct hdac_cea_channel_speaker_allocation *cap,
		unsigned int *chmap, int channels)
3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591
{
	/* produce paired maps for pre-rev3 ATI/AMD codecs */
	int count = 0;
	int c;

	for (c = 7; c >= 0; c--) {
		int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
		int spk = cap->speakers[chan];
		if (!spk) {
			/* add N/A channel if the companion channel is occupied */
			if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
				chmap[count++] = SNDRV_CHMAP_NA;

			continue;
		}

3592
		chmap[count++] = snd_hdac_spk_to_chmap(spk);
3593 3594 3595 3596 3597
	}

	WARN_ON(count != channels);
}

3598 3599 3600 3601 3602 3603
static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
				 bool hbr)
{
	int hbr_ctl, hbr_ctl_new;

	hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
3604
	if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
3605 3606 3607 3608 3609
		if (hbr)
			hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
		else
			hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;

3610 3611
		codec_dbg(codec,
			  "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626
				pin_nid,
				hbr_ctl == hbr_ctl_new ? "" : "new-",
				hbr_ctl_new);

		if (hbr_ctl != hbr_ctl_new)
			snd_hda_codec_write(codec, pin_nid, 0,
						ATI_VERB_SET_HBR_CONTROL,
						hbr_ctl_new);

	} else if (hbr)
		return -EINVAL;

	return 0;
}

3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643
static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
				hda_nid_t pin_nid, u32 stream_tag, int format)
{

	if (is_amdhdmi_rev3_or_later(codec)) {
		int ramp_rate = 180; /* default as per AMD spec */
		/* disable ramp-up/down for non-pcm as per AMD spec */
		if (format & AC_FMT_TYPE_NON_PCM)
			ramp_rate = 0;

		snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
	}

	return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
}


3644
static int atihdmi_init(struct hda_codec *codec)
3645 3646
{
	struct hdmi_spec *spec = codec->spec;
3647
	int pin_idx, err;
3648

3649 3650 3651
	err = generic_hdmi_init(codec);

	if (err)
3652
		return err;
3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);

		/* make sure downmix information in infoframe is zero */
		snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);

		/* enable channel-wise remap mode if supported */
		if (has_amd_full_remap_support(codec))
			snd_hda_codec_write(codec, per_pin->pin_nid, 0,
					    ATI_VERB_SET_MULTICHANNEL_MODE,
					    ATI_MULTICHANNEL_MODE_SINGLE);
3665
	}
3666

3667 3668 3669 3670 3671 3672
	return 0;
}

static int patch_atihdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
3673 3674 3675 3676 3677 3678
	struct hdmi_spec_per_cvt *per_cvt;
	int err, cvt_idx;

	err = patch_generic_hdmi(codec);

	if (err)
3679
		return err;
3680 3681 3682

	codec->patch_ops.init = atihdmi_init;

3683
	spec = codec->spec;
3684

3685
	spec->ops.pin_get_eld = atihdmi_pin_get_eld;
3686
	spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
3687
	spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
3688
	spec->ops.setup_stream = atihdmi_setup_stream;
3689

3690 3691 3692
	spec->chmap.ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
	spec->chmap.ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;

3693 3694
	if (!has_amd_full_remap_support(codec)) {
		/* override to ATI/AMD-specific versions with pairwise mapping */
3695
		spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3696
			atihdmi_paired_chmap_cea_alloc_validate_get_type;
3697 3698 3699
		spec->chmap.ops.cea_alloc_to_tlv_chmap =
				atihdmi_paired_cea_alloc_to_tlv_chmap;
		spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
	}

	/* ATI/AMD converters do not advertise all of their capabilities */
	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
		per_cvt = get_cvt(spec, cvt_idx);
		per_cvt->channels_max = max(per_cvt->channels_max, 8u);
		per_cvt->rates |= SUPPORTED_RATES;
		per_cvt->formats |= SUPPORTED_FORMATS;
		per_cvt->maxbps = max(per_cvt->maxbps, 24u);
	}

3711
	spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
3712

3713 3714 3715
	return 0;
}

3716 3717 3718 3719 3720 3721
/* VIA HDMI Implementation */
#define VIAHDMI_CVT_NID	0x02	/* audio converter1 */
#define VIAHDMI_PIN_NID	0x03	/* HDMI output pin1 */

static int patch_via_hdmi(struct hda_codec *codec)
{
3722
	return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
3723
}
3724 3725 3726 3727

/*
 * patch entries
 */
3728 3729 3730 3731 3732 3733 3734 3735
static const struct hda_device_id snd_hda_id_hdmi[] = {
HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI",	patch_generic_hdmi),
3736
HDA_CODEC_ENTRY(0x10de0001, "MCP73 HDMI",	patch_nvhdmi_2ch),
3737 3738
HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
3739
HDA_CODEC_ENTRY(0x10de0004, "GPU 04 HDMI",	patch_nvhdmi_8ch_7x),
3740 3741 3742
HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI",	patch_nvhdmi_8ch_7x),
3743 3744
HDA_CODEC_ENTRY(0x10de0008, "GPU 08 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0009, "GPU 09 HDMI/DP",	patch_nvhdmi),
3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755
HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP",	patch_nvhdmi),
3756
/* 17 is known to be absent */
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP",	patch_nvhdmi),
3771 3772
HDA_CODEC_ENTRY(0x10de0045, "GPU 45 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0050, "GPU 50 HDMI/DP",	patch_nvhdmi),
3773
HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP",	patch_nvhdmi),
3774
HDA_CODEC_ENTRY(0x10de0052, "GPU 52 HDMI/DP",	patch_nvhdmi),
3775
HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP",	patch_nvhdmi),
3776 3777
HDA_CODEC_ENTRY(0x10de0061, "GPU 61 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0062, "GPU 62 HDMI/DP",	patch_nvhdmi),
3778 3779 3780 3781
HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI",	patch_nvhdmi_2ch),
HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP",	patch_nvhdmi),
3782 3783 3784 3785 3786
HDA_CODEC_ENTRY(0x10de0073, "GPU 73 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0074, "GPU 74 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0076, "GPU 76 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de007b, "GPU 7b HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de007c, "GPU 7c HDMI/DP",	patch_nvhdmi),
3787
HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP",	patch_nvhdmi),
3788
HDA_CODEC_ENTRY(0x10de007e, "GPU 7e HDMI/DP",	patch_nvhdmi),
3789
HDA_CODEC_ENTRY(0x10de0080, "GPU 80 HDMI/DP",	patch_nvhdmi),
3790
HDA_CODEC_ENTRY(0x10de0081, "GPU 81 HDMI/DP",	patch_nvhdmi),
3791
HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP",	patch_nvhdmi),
3792
HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP",	patch_nvhdmi),
3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
HDA_CODEC_ENTRY(0x10de0084, "GPU 84 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0090, "GPU 90 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0091, "GPU 91 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0092, "GPU 92 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0093, "GPU 93 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0094, "GPU 94 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0095, "GPU 95 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0097, "GPU 97 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0098, "GPU 98 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0099, "GPU 99 HDMI/DP",	patch_nvhdmi),
3803
HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI",	patch_nvhdmi_2ch),
3804
HDA_CODEC_ENTRY(0x10de8067, "MCP67/68 HDMI",	patch_nvhdmi_2ch),
3805 3806 3807 3808
HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP",	patch_via_hdmi),
HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP",	patch_via_hdmi),
HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP",	patch_generic_hdmi),
3809
HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI",	patch_i915_cpt_hdmi),
3810 3811 3812
HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI",	patch_generic_hdmi),
3813
HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI",	patch_i915_cpt_hdmi),
3814 3815
HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI",	patch_i915_cpt_hdmi),
HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_i915_cpt_hdmi),
3816 3817 3818 3819 3820
HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI",	patch_i915_hsw_hdmi),
HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI",	patch_i915_hsw_hdmi),
HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI",	patch_i915_hsw_hdmi),
HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI",	patch_i915_hsw_hdmi),
HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI",	patch_i915_hsw_hdmi),
3821
HDA_CODEC_ENTRY(0x8086280d, "Geminilake HDMI",	patch_i915_glk_hdmi),
3822
HDA_CODEC_ENTRY(0x80862800, "Geminilake HDMI",	patch_i915_glk_hdmi),
3823
HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI",	patch_generic_hdmi),
3824 3825
HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI",	patch_i915_byt_hdmi),
HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI",	patch_i915_byt_hdmi),
3826
HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI",	patch_generic_hdmi),
3827
/* special ID for generic HDMI */
3828
HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
3829 3830
{} /* terminator */
};
3831
MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
3832 3833 3834 3835 3836 3837 3838

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("HDMI HD-audio codec");
MODULE_ALIAS("snd-hda-codec-intelhdmi");
MODULE_ALIAS("snd-hda-codec-nvhdmi");
MODULE_ALIAS("snd-hda-codec-atihdmi");

3839
static struct hda_codec_driver hdmi_driver = {
3840
	.id = snd_hda_id_hdmi,
3841 3842
};

3843
module_hda_codec_driver(hdmi_driver);