patch_hdmi.c 97.5 KB
Newer Older
1 2 3 4 5
/*
 *
 *  patch_hdmi.c - routines for HDMI/DisplayPort codecs
 *
 *  Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
6 7 8
 *  Copyright (c) 2006 ATI Technologies Inc.
 *  Copyright (c) 2008 NVIDIA Corp.  All rights reserved.
 *  Copyright (c) 2008 Wei Ni <wni@nvidia.com>
9
 *  Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 *  Authors:
 *			Wu Fengguang <wfg@linux.intel.com>
 *
 *  Maintained by:
 *			Wu Fengguang <wfg@linux.intel.com>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but
 *  WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 *  or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 *  for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, write to the Free Software Foundation,
 *  Inc., 59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 */

32 33 34
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/slab.h>
35
#include <linux/module.h>
36
#include <sound/core.h>
37
#include <sound/jack.h>
38
#include <sound/asoundef.h>
39
#include <sound/tlv.h>
40 41
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
42
#include <sound/hda_chmap.h>
43 44
#include "hda_codec.h"
#include "hda_local.h"
45
#include "hda_jack.h"
46

47 48 49 50
static bool static_hdmi_pcm;
module_param(static_hdmi_pcm, bool, 0644);
MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");

51 52 53
#define is_haswell(codec)  ((codec)->core.vendor_id == 0x80862807)
#define is_broadwell(codec)    ((codec)->core.vendor_id == 0x80862808)
#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
54
#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
55
#define is_kabylake(codec) ((codec)->core.vendor_id == 0x8086280b)
56
#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
57 58
				|| is_skylake(codec) || is_broxton(codec) \
				|| is_kabylake(codec))
59

60 61
#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
62
#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
63

64 65 66 67 68 69 70 71 72
struct hdmi_spec_per_cvt {
	hda_nid_t cvt_nid;
	int assigned;
	unsigned int channels_min;
	unsigned int channels_max;
	u32 rates;
	u64 formats;
	unsigned int maxbps;
};
73

74 75 76
/* max. connections to a widget */
#define HDA_MAX_CONNECTIONS	32

77 78
struct hdmi_spec_per_pin {
	hda_nid_t pin_nid;
79 80
	/* pin idx, different device entries on the same pin use the same idx */
	int pin_nid_idx;
81 82
	int num_mux_nids;
	hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
83
	int mux_idx;
84
	hda_nid_t cvt_nid;
W
Wu Fengguang 已提交
85 86

	struct hda_codec *codec;
87
	struct hdmi_eld sink_eld;
88
	struct mutex lock;
W
Wu Fengguang 已提交
89
	struct delayed_work work;
90
	struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
91
	int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
92
	int repoll_count;
93 94
	bool setup; /* the stream has been set up by prepare callback */
	int channels; /* current number of channels */
95
	bool non_pcm;
96 97
	bool chmap_set;		/* channel-map override by ALSA API? */
	unsigned char chmap[8]; /* ALSA API channel-map */
98
#ifdef CONFIG_SND_PROC_FS
99 100
	struct snd_info_entry *proc_entry;
#endif
101
};
102

103 104 105 106 107 108 109 110 111 112 113 114 115 116
/* operations used by generic code that can be overridden by patches */
struct hdmi_ops {
	int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
			   unsigned char *buf, int *eld_size);

	void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
				    int ca, int active_channels, int conn_type);

	/* enable/disable HBR (HD passthrough) */
	int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);

	int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
			    hda_nid_t pin_nid, u32 stream_tag, int format);

117 118 119
	void (*pin_cvt_fixup)(struct hda_codec *codec,
			      struct hdmi_spec_per_pin *per_pin,
			      hda_nid_t cvt_nid);
120 121
};

122 123 124
struct hdmi_pcm {
	struct hda_pcm *pcm;
	struct snd_jack *jack;
125
	struct snd_kcontrol *eld_ctl;
126 127
};

128 129
struct hdmi_spec {
	int num_cvts;
130 131
	struct snd_array cvts; /* struct hdmi_spec_per_cvt */
	hda_nid_t cvt_nids[4]; /* only for haswell fix */
132

133
	int num_pins;
134
	struct snd_array pins; /* struct hdmi_spec_per_pin */
135
	struct hdmi_pcm pcm_rec[16];
136
	struct mutex pcm_lock;
137 138
	/* pcm_bitmap means which pcms have been assigned to pins*/
	unsigned long pcm_bitmap;
139
	int pcm_used;	/* counter of pcm_rec[] */
140 141 142 143 144
	/* bitmap shows whether the pcm is opened in user space
	 * bit 0 means the first playback PCM (PCM3);
	 * bit 1 means the second playback PCM, and so on.
	 */
	unsigned long pcm_in_use;
145

146
	struct hdmi_eld temp_eld;
147
	struct hdmi_ops ops;
148 149

	bool dyn_pin_out;
150
	bool dyn_pcm_assign;
151
	/*
152
	 * Non-generic VIA/NVIDIA specific
153 154
	 */
	struct hda_multi_out multiout;
155
	struct hda_pcm_stream pcm_playback;
156 157

	/* i915/powerwell (Haswell+/Valleyview+) specific */
158
	bool use_acomp_notifier; /* use i915 eld_notify callback for hotplug */
159
	struct i915_audio_component_audio_ops i915_audio_ops;
160
	bool i915_bound; /* was i915 bound in this driver? */
161 162

	struct hdac_chmap chmap;
163 164
};

165
#ifdef CONFIG_SND_HDA_I915
166 167 168 169 170
static inline bool codec_has_acomp(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	return spec->use_acomp_notifier;
}
171 172 173
#else
#define codec_has_acomp(codec)	false
#endif
174 175 176 177 178 179

struct hdmi_audio_infoframe {
	u8 type; /* 0x84 */
	u8 ver;  /* 0x01 */
	u8 len;  /* 0x0a */

180 181
	u8 checksum;

182 183 184 185 186
	u8 CC02_CT47;	/* CC in bits 0:2, CT in 4:7 */
	u8 SS01_SF24;
	u8 CXT04;
	u8 CA;
	u8 LFEPBL01_LSV36_DM_INH7;
187 188 189 190 191 192 193 194 195 196 197 198
};

struct dp_audio_infoframe {
	u8 type; /* 0x84 */
	u8 len;  /* 0x1b */
	u8 ver;  /* 0x11 << 2 */

	u8 CC02_CT47;	/* match with HDMI infoframe from this on */
	u8 SS01_SF24;
	u8 CXT04;
	u8 CA;
	u8 LFEPBL01_LSV36_DM_INH7;
199 200
};

201 202 203 204 205 206
union audio_infoframe {
	struct hdmi_audio_infoframe hdmi;
	struct dp_audio_infoframe dp;
	u8 bytes[0];
};

207 208 209 210
/*
 * HDMI routines
 */

211 212 213 214
#define get_pin(spec, idx) \
	((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
#define get_cvt(spec, idx) \
	((struct hdmi_spec_per_cvt  *)snd_array_elem(&spec->cvts, idx))
215 216 217 218
/* obtain hdmi_pcm object assigned to idx */
#define get_hdmi_pcm(spec, idx)	(&(spec)->pcm_rec[idx])
/* obtain hda_pcm object assigned to idx */
#define get_pcm_rec(spec, idx)	(get_hdmi_pcm(spec, idx)->pcm)
219

220
static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
221
{
222
	struct hdmi_spec *spec = codec->spec;
223
	int pin_idx;
224

225
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
226
		if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
227
			return pin_idx;
228

229
	codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
230 231 232
	return -EINVAL;
}

233 234 235 236 237 238 239 240 241 242 243 244 245 246
static int hinfo_to_pcm_index(struct hda_codec *codec,
			struct hda_pcm_stream *hinfo)
{
	struct hdmi_spec *spec = codec->spec;
	int pcm_idx;

	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
		if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
			return pcm_idx;

	codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
	return -EINVAL;
}

247
static int hinfo_to_pin_index(struct hda_codec *codec,
248 249
			      struct hda_pcm_stream *hinfo)
{
250
	struct hdmi_spec *spec = codec->spec;
251
	struct hdmi_spec_per_pin *per_pin;
252 253
	int pin_idx;

254 255
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		per_pin = get_pin(spec, pin_idx);
256 257
		if (per_pin->pcm &&
			per_pin->pcm->pcm->stream == hinfo)
258
			return pin_idx;
259
	}
260

261
	codec_dbg(codec, "HDMI: hinfo %p not registered\n", hinfo);
262 263 264
	return -EINVAL;
}

265 266 267 268 269 270 271 272 273 274 275 276 277 278
static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
						int pcm_idx)
{
	int i;
	struct hdmi_spec_per_pin *per_pin;

	for (i = 0; i < spec->num_pins; i++) {
		per_pin = get_pin(spec, i);
		if (per_pin->pcm_idx == pcm_idx)
			return per_pin;
	}
	return NULL;
}

279
static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
280
{
281
	struct hdmi_spec *spec = codec->spec;
282 283 284
	int cvt_idx;

	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
285
		if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
286 287
			return cvt_idx;

288
	codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
289 290 291
	return -EINVAL;
}

292 293 294 295
static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_info *uinfo)
{
	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
296
	struct hdmi_spec *spec = codec->spec;
297
	struct hdmi_spec_per_pin *per_pin;
298
	struct hdmi_eld *eld;
299
	int pcm_idx;
300 301 302

	uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;

303 304 305 306 307 308 309 310 311
	pcm_idx = kcontrol->private_value;
	mutex_lock(&spec->pcm_lock);
	per_pin = pcm_idx_to_pin(spec, pcm_idx);
	if (!per_pin) {
		/* no pin is bound to the pcm */
		uinfo->count = 0;
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
312
	eld = &per_pin->sink_eld;
313
	uinfo->count = eld->eld_valid ? eld->eld_size : 0;
314
	mutex_unlock(&spec->pcm_lock);
315 316 317 318 319 320 321 322

	return 0;
}

static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
323
	struct hdmi_spec *spec = codec->spec;
324
	struct hdmi_spec_per_pin *per_pin;
325
	struct hdmi_eld *eld;
326
	int pcm_idx;
327

328 329 330 331 332 333 334 335 336 337
	pcm_idx = kcontrol->private_value;
	mutex_lock(&spec->pcm_lock);
	per_pin = pcm_idx_to_pin(spec, pcm_idx);
	if (!per_pin) {
		/* no pin is bound to the pcm */
		memset(ucontrol->value.bytes.data, 0,
		       ARRAY_SIZE(ucontrol->value.bytes.data));
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
338
	eld = &per_pin->sink_eld;
339

340 341
	if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
	    eld->eld_size > ELD_MAX_SIZE) {
342
		mutex_unlock(&spec->pcm_lock);
343 344 345 346 347 348 349 350 351
		snd_BUG();
		return -EINVAL;
	}

	memset(ucontrol->value.bytes.data, 0,
	       ARRAY_SIZE(ucontrol->value.bytes.data));
	if (eld->eld_valid)
		memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
		       eld->eld_size);
352
	mutex_unlock(&spec->pcm_lock);
353 354 355 356 357 358 359 360 361 362 363 364

	return 0;
}

static struct snd_kcontrol_new eld_bytes_ctl = {
	.access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
	.iface = SNDRV_CTL_ELEM_IFACE_PCM,
	.name = "ELD",
	.info = hdmi_eld_ctl_info,
	.get = hdmi_eld_ctl_get,
};

365
static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
366 367 368 369 370 371 372 373 374
			int device)
{
	struct snd_kcontrol *kctl;
	struct hdmi_spec *spec = codec->spec;
	int err;

	kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
	if (!kctl)
		return -ENOMEM;
375
	kctl->private_value = pcm_idx;
376 377
	kctl->id.device = device;

378 379 380 381
	/* no pin nid is associated with the kctl now
	 * tbd: associate pin nid to eld ctl later
	 */
	err = snd_hda_ctl_add(codec, 0, kctl);
382 383 384
	if (err < 0)
		return err;

385
	get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
386 387 388
	return 0;
}

389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
#ifdef BE_PARANOID
static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
				int *packet_index, int *byte_index)
{
	int val;

	val = snd_hda_codec_read(codec, pin_nid, 0,
				 AC_VERB_GET_HDMI_DIP_INDEX, 0);

	*packet_index = val >> 5;
	*byte_index = val & 0x1f;
}
#endif

static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
				int packet_index, int byte_index)
{
	int val;

	val = (packet_index << 5) | (byte_index & 0x1f);

	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
}

static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
				unsigned char val)
{
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
}

419
static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
420
{
421 422 423
	struct hdmi_spec *spec = codec->spec;
	int pin_out;

424 425 426 427
	/* Unmute */
	if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
		snd_hda_codec_write(codec, pin_nid, 0,
				AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
428 429 430 431 432 433 434 435 436 437

	if (spec->dyn_pin_out)
		/* Disable pin out until stream is active */
		pin_out = 0;
	else
		/* Enable pin out: some machines with GM965 gets broken output
		 * when the pin is disabled or changed while using with HDMI
		 */
		pin_out = PIN_OUT;

438
	snd_hda_codec_write(codec, pin_nid, 0,
439
			    AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
440 441
}

442 443 444 445
/*
 * ELD proc files
 */

446
#ifdef CONFIG_SND_PROC_FS
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
static void print_eld_info(struct snd_info_entry *entry,
			   struct snd_info_buffer *buffer)
{
	struct hdmi_spec_per_pin *per_pin = entry->private_data;

	mutex_lock(&per_pin->lock);
	snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
	mutex_unlock(&per_pin->lock);
}

static void write_eld_info(struct snd_info_entry *entry,
			   struct snd_info_buffer *buffer)
{
	struct hdmi_spec_per_pin *per_pin = entry->private_data;

	mutex_lock(&per_pin->lock);
	snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
	mutex_unlock(&per_pin->lock);
}

static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
{
	char name[32];
	struct hda_codec *codec = per_pin->codec;
	struct snd_info_entry *entry;
	int err;

	snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
475
	err = snd_card_proc_new(codec->card, name, &entry);
476 477 478 479 480 481 482 483 484 485 486 487 488
	if (err < 0)
		return err;

	snd_info_set_text_ops(entry, per_pin, print_eld_info);
	entry->c.text.write = write_eld_info;
	entry->mode |= S_IWUSR;
	per_pin->proc_entry = entry;

	return 0;
}

static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
{
489
	if (!per_pin->codec->bus->shutdown) {
490
		snd_info_free_entry(per_pin->proc_entry);
491 492 493 494
		per_pin->proc_entry = NULL;
	}
}
#else
495 496
static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
			       int index)
497 498 499
{
	return 0;
}
500
static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
501 502 503
{
}
#endif
504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537

/*
 * Audio InfoFrame routines
 */

/*
 * Enable Audio InfoFrame Transmission
 */
static void hdmi_start_infoframe_trans(struct hda_codec *codec,
				       hda_nid_t pin_nid)
{
	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
						AC_DIPXMIT_BEST);
}

/*
 * Disable Audio InfoFrame Transmission
 */
static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
				      hda_nid_t pin_nid)
{
	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
	snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
						AC_DIPXMIT_DISABLE);
}

static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
{
#ifdef CONFIG_SND_DEBUG_VERBOSE
	int i;
	int size;

	size = snd_hdmi_get_eld_size(codec, pin_nid);
538
	codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
539 540 541 542

	for (i = 0; i < 8; i++) {
		size = snd_hda_codec_read(codec, pin_nid, 0,
						AC_VERB_GET_HDMI_DIP_SIZE, i);
543
		codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
	}
#endif
}

static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
{
#ifdef BE_PARANOID
	int i, j;
	int size;
	int pi, bi;
	for (i = 0; i < 8; i++) {
		size = snd_hda_codec_read(codec, pin_nid, 0,
						AC_VERB_GET_HDMI_DIP_SIZE, i);
		if (size == 0)
			continue;

		hdmi_set_dip_index(codec, pin_nid, i, 0x0);
		for (j = 1; j < 1000; j++) {
			hdmi_write_dip_byte(codec, pin_nid, 0x0);
			hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
			if (pi != i)
565
				codec_dbg(codec, "dip index %d: %d != %d\n",
566 567 568 569
						bi, pi, i);
			if (bi == 0) /* byte index wrapped around */
				break;
		}
570
		codec_dbg(codec,
571 572 573 574 575 576
			"HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
			i, size, j);
	}
#endif
}

577
static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
578
{
579
	u8 *bytes = (u8 *)hdmi_ai;
580 581 582
	u8 sum = 0;
	int i;

583
	hdmi_ai->checksum = 0;
584

585
	for (i = 0; i < sizeof(*hdmi_ai); i++)
586 587
		sum += bytes[i];

588
	hdmi_ai->checksum = -sum;
589 590 591 592
}

static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
				      hda_nid_t pin_nid,
593
				      u8 *dip, int size)
594 595 596 597 598 599 600
{
	int i;

	hdmi_debug_dip_size(codec, pin_nid);
	hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */

	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
601 602
	for (i = 0; i < size; i++)
		hdmi_write_dip_byte(codec, pin_nid, dip[i]);
603 604 605
}

static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
606
				    u8 *dip, int size)
607 608 609 610 611 612 613 614 615
{
	u8 val;
	int i;

	if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
							    != AC_DIPXMIT_BEST)
		return false;

	hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
616
	for (i = 0; i < size; i++) {
617 618
		val = snd_hda_codec_read(codec, pin_nid, 0,
					 AC_VERB_GET_HDMI_DIP_DATA, 0);
619
		if (val != dip[i])
620 621 622 623 624 625
			return false;
	}

	return true;
}

626 627 628 629 630 631 632
static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
				     hda_nid_t pin_nid,
				     int ca, int active_channels,
				     int conn_type)
{
	union audio_infoframe ai;

633
	memset(&ai, 0, sizeof(ai));
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
	if (conn_type == 0) { /* HDMI */
		struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;

		hdmi_ai->type		= 0x84;
		hdmi_ai->ver		= 0x01;
		hdmi_ai->len		= 0x0a;
		hdmi_ai->CC02_CT47	= active_channels - 1;
		hdmi_ai->CA		= ca;
		hdmi_checksum_audio_infoframe(hdmi_ai);
	} else if (conn_type == 1) { /* DisplayPort */
		struct dp_audio_infoframe *dp_ai = &ai.dp;

		dp_ai->type		= 0x84;
		dp_ai->len		= 0x1b;
		dp_ai->ver		= 0x11 << 2;
		dp_ai->CC02_CT47	= active_channels - 1;
		dp_ai->CA		= ca;
	} else {
652
		codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
653 654 655 656 657 658 659 660 661 662 663
			    pin_nid);
		return;
	}

	/*
	 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
	 * sizeof(*dp_ai) to avoid partial match/update problems when
	 * the user switches between HDMI/DP monitors.
	 */
	if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
					sizeof(ai))) {
664 665
		codec_dbg(codec,
			  "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
666 667 668 669 670 671 672 673 674
			    pin_nid,
			    active_channels, ca);
		hdmi_stop_infoframe_trans(codec, pin_nid);
		hdmi_fill_audio_infoframe(codec, pin_nid,
					    ai.bytes, sizeof(ai));
		hdmi_start_infoframe_trans(codec, pin_nid);
	}
}

675 676 677
static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
				       struct hdmi_spec_per_pin *per_pin,
				       bool non_pcm)
678
{
679
	struct hdmi_spec *spec = codec->spec;
680
	struct hdac_chmap *chmap = &spec->chmap;
681
	hda_nid_t pin_nid = per_pin->pin_nid;
682
	int channels = per_pin->channels;
683
	int active_channels;
684
	struct hdmi_eld *eld;
685
	int ca;
686

687 688 689
	if (!channels)
		return;

690 691
	/* some HW (e.g. HSW+) needs reprogramming the amp at each time */
	if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
692 693 694 695
		snd_hda_codec_write(codec, pin_nid, 0,
					    AC_VERB_SET_AMP_GAIN_MUTE,
					    AMP_OUT_UNMUTE);

696
	eld = &per_pin->sink_eld;
697

698
	ca = snd_hdac_channel_allocation(&codec->core,
699 700
			eld->info.spk_alloc, channels,
			per_pin->chmap_set, non_pcm, per_pin->chmap);
701

702
	active_channels = snd_hdac_get_active_channels(ca);
703

704 705
	chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
						active_channels);
706

707 708 709 710
	/*
	 * always configure channel mapping, it may have been changed by the
	 * user in the meantime
	 */
711
	snd_hdac_setup_channel_mapping(&spec->chmap,
712 713
				pin_nid, non_pcm, ca, channels,
				per_pin->chmap, per_pin->chmap_set);
714

715 716
	spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
				      eld->info.conn_type);
717

718
	per_pin->non_pcm = non_pcm;
719 720 721 722 723 724
}

/*
 * Unsolicited events
 */

725
static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
726

727
static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
728 729
{
	struct hdmi_spec *spec = codec->spec;
730 731
	int pin_idx = pin_nid_to_pin_index(codec, nid);

732 733 734 735 736 737
	if (pin_idx < 0)
		return;
	if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
		snd_hda_jack_report_sync(codec);
}

738 739 740
static void jack_callback(struct hda_codec *codec,
			  struct hda_jack_callback *jack)
{
741
	check_presence_and_report(codec, jack->nid);
742 743
}

744 745
static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
{
746 747
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	struct hda_jack_tbl *jack;
748
	int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
749 750 751 752 753

	jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
	if (!jack)
		return;
	jack->jack_dirty = 1;
754

755
	codec_dbg(codec,
756
		"HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
757
		codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
758
		!!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
759

760
	check_presence_and_report(codec, jack->nid);
761 762 763 764 765 766 767 768 769
}

static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
{
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
	int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
	int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);

770
	codec_info(codec,
771
		"HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
772
		codec->addr,
773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
		tag,
		subtag,
		cp_state,
		cp_ready);

	/* TODO */
	if (cp_state)
		;
	if (cp_ready)
		;
}


static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
{
	int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
	int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;

791
	if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
792
		codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
793 794 795 796 797 798 799 800 801
		return;
	}

	if (subtag == 0)
		hdmi_intrinsic_event(codec, res);
	else
		hdmi_non_intrinsic_event(codec, res);
}

802
static void haswell_verify_D0(struct hda_codec *codec,
803
		hda_nid_t cvt_nid, hda_nid_t nid)
804
{
805
	int pwr;
806

807 808 809
	/* For Haswell, the converter 1/2 may keep in D3 state after bootup,
	 * thus pins could only choose converter 0 for use. Make sure the
	 * converters are in correct power state */
810
	if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
811 812
		snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);

813
	if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
814 815 816 817 818
		snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
				    AC_PWRST_D0);
		msleep(40);
		pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
		pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
819
		codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
820 821 822
	}
}

823 824 825 826
/*
 * Callbacks
 */

827 828 829 830
/* HBR should be Non-PCM, 8 channels */
#define is_hbr_format(format) \
	((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)

831 832
static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
			      bool hbr)
833
{
834
	int pinctl, new_pinctl;
835

836 837
	if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
		pinctl = snd_hda_codec_read(codec, pin_nid, 0,
838 839
					    AC_VERB_GET_PIN_WIDGET_CONTROL, 0);

840 841 842
		if (pinctl < 0)
			return hbr ? -EINVAL : 0;

843
		new_pinctl = pinctl & ~AC_PINCTL_EPT;
844
		if (hbr)
845 846 847 848
			new_pinctl |= AC_PINCTL_EPT_HBR;
		else
			new_pinctl |= AC_PINCTL_EPT_NATIVE;

849 850
		codec_dbg(codec,
			  "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
851
			    pin_nid,
852 853 854 855
			    pinctl == new_pinctl ? "" : "new-",
			    new_pinctl);

		if (pinctl != new_pinctl)
856
			snd_hda_codec_write(codec, pin_nid, 0,
857 858
					    AC_VERB_SET_PIN_WIDGET_CONTROL,
					    new_pinctl);
859 860
	} else if (hbr)
		return -EINVAL;
861

862 863 864 865 866 867 868 869 870 871 872 873
	return 0;
}

static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
			      hda_nid_t pin_nid, u32 stream_tag, int format)
{
	struct hdmi_spec *spec = codec->spec;
	int err;

	err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));

	if (err) {
874
		codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
875
		return err;
876
	}
877

878
	snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
879
	return 0;
880 881
}

882 883 884 885 886
/* Try to find an available converter
 * If pin_idx is less then zero, just try to find an available converter.
 * Otherwise, try to find an available converter and get the cvt mux index
 * of the pin.
 */
887
static int hdmi_choose_cvt(struct hda_codec *codec,
888
			   int pin_idx, int *cvt_id)
889 890
{
	struct hdmi_spec *spec = codec->spec;
891 892
	struct hdmi_spec_per_pin *per_pin;
	struct hdmi_spec_per_cvt *per_cvt = NULL;
893
	int cvt_idx, mux_idx = 0;
894

895 896 897 898 899
	/* pin_idx < 0 means no pin will be bound to the converter */
	if (pin_idx < 0)
		per_pin = NULL;
	else
		per_pin = get_pin(spec, pin_idx);
900 901 902

	/* Dynamically assign converter to stream */
	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
903
		per_cvt = get_cvt(spec, cvt_idx);
904

905 906 907
		/* Must not already be assigned */
		if (per_cvt->assigned)
			continue;
908 909
		if (per_pin == NULL)
			break;
910 911 912 913 914 915 916 917 918
		/* Must be in pin's mux's list of converters */
		for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
			if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
				break;
		/* Not in mux list */
		if (mux_idx == per_pin->num_mux_nids)
			continue;
		break;
	}
919

920 921
	/* No free converters */
	if (cvt_idx == spec->num_cvts)
922
		return -EBUSY;
923

924 925
	if (per_pin != NULL)
		per_pin->mux_idx = mux_idx;
926

927 928 929 930 931 932
	if (cvt_id)
		*cvt_id = cvt_idx;

	return 0;
}

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
/* Assure the pin select the right convetor */
static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
			struct hdmi_spec_per_pin *per_pin)
{
	hda_nid_t pin_nid = per_pin->pin_nid;
	int mux_idx, curr;

	mux_idx = per_pin->mux_idx;
	curr = snd_hda_codec_read(codec, pin_nid, 0,
					  AC_VERB_GET_CONNECT_SEL, 0);
	if (curr != mux_idx)
		snd_hda_codec_write_cache(codec, pin_nid, 0,
					    AC_VERB_SET_CONNECT_SEL,
					    mux_idx);
}

949 950 951 952 953 954 955 956 957 958 959 960 961 962
/* get the mux index for the converter of the pins
 * converter's mux index is the same for all pins on Intel platform
 */
static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
			hda_nid_t cvt_nid)
{
	int i;

	for (i = 0; i < spec->num_cvts; i++)
		if (spec->cvt_nids[i] == cvt_nid)
			return i;
	return -EINVAL;
}

963 964 965 966 967 968 969 970 971 972
/* Intel HDMI workaround to fix audio routing issue:
 * For some Intel display codecs, pins share the same connection list.
 * So a conveter can be selected by multiple pins and playback on any of these
 * pins will generate sound on the external display, because audio flows from
 * the same converter to the display pipeline. Also muting one pin may make
 * other pins have no sound output.
 * So this function assures that an assigned converter for a pin is not selected
 * by any other pins.
 */
static void intel_not_share_assigned_cvt(struct hda_codec *codec,
973
			hda_nid_t pin_nid, int mux_idx)
974 975
{
	struct hdmi_spec *spec = codec->spec;
976
	hda_nid_t nid;
977 978
	int cvt_idx, curr;
	struct hdmi_spec_per_cvt *per_cvt;
979

980
	/* configure all pins, including "no physical connection" ones */
981
	for_each_hda_codec_node(nid, codec) {
982 983 984 985 986
		unsigned int wid_caps = get_wcaps(codec, nid);
		unsigned int wid_type = get_wcaps_type(wid_caps);

		if (wid_type != AC_WID_PIN)
			continue;
987

988
		if (nid == pin_nid)
989 990
			continue;

991
		curr = snd_hda_codec_read(codec, nid, 0,
992
					  AC_VERB_GET_CONNECT_SEL, 0);
993 994
		if (curr != mux_idx)
			continue;
995

996 997 998 999 1000 1001
		/* choose an unassigned converter. The conveters in the
		 * connection list are in the same order as in the codec.
		 */
		for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
			per_cvt = get_cvt(spec, cvt_idx);
			if (!per_cvt->assigned) {
1002 1003
				codec_dbg(codec,
					  "choose cvt %d for pin nid %d\n",
1004 1005
					cvt_idx, nid);
				snd_hda_codec_write_cache(codec, nid, 0,
1006
					    AC_VERB_SET_CONNECT_SEL,
1007 1008 1009
					    cvt_idx);
				break;
			}
1010 1011 1012 1013
		}
	}
}

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
/* A wrapper of intel_not_share_asigned_cvt() */
static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
			hda_nid_t pin_nid, hda_nid_t cvt_nid)
{
	int mux_idx;
	struct hdmi_spec *spec = codec->spec;

	/* On Intel platform, the mapping of converter nid to
	 * mux index of the pins are always the same.
	 * The pin nid may be 0, this means all pins will not
	 * share the converter.
	 */
	mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
	if (mux_idx >= 0)
		intel_not_share_assigned_cvt(codec, pin_nid, mux_idx);
}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
/* skeleton caller of pin_cvt_fixup ops */
static void pin_cvt_fixup(struct hda_codec *codec,
			  struct hdmi_spec_per_pin *per_pin,
			  hda_nid_t cvt_nid)
{
	struct hdmi_spec *spec = codec->spec;

	if (spec->ops.pin_cvt_fixup)
		spec->ops.pin_cvt_fixup(codec, per_pin, cvt_nid);
}

1042 1043 1044 1045 1046 1047 1048 1049 1050
/* called in hdmi_pcm_open when no pin is assigned to the PCM
 * in dyn_pcm_assign mode.
 */
static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
			 struct hda_codec *codec,
			 struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_pcm_runtime *runtime = substream->runtime;
1051
	int cvt_idx, pcm_idx;
1052 1053 1054
	struct hdmi_spec_per_cvt *per_cvt = NULL;
	int err;

1055 1056 1057 1058
	pcm_idx = hinfo_to_pcm_index(codec, hinfo);
	if (pcm_idx < 0)
		return -EINVAL;

1059
	err = hdmi_choose_cvt(codec, -1, &cvt_idx);
1060 1061 1062 1063 1064 1065 1066
	if (err)
		return err;

	per_cvt = get_cvt(spec, cvt_idx);
	per_cvt->assigned = 1;
	hinfo->nid = per_cvt->cvt_nid;

1067
	pin_cvt_fixup(codec, NULL, per_cvt->cvt_nid);
1068

1069
	set_bit(pcm_idx, &spec->pcm_in_use);
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	/* todo: setup spdif ctls assign */

	/* Initially set the converter's capabilities */
	hinfo->channels_min = per_cvt->channels_min;
	hinfo->channels_max = per_cvt->channels_max;
	hinfo->rates = per_cvt->rates;
	hinfo->formats = per_cvt->formats;
	hinfo->maxbps = per_cvt->maxbps;

	/* Store the updated parameters */
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;

	snd_pcm_hw_constraint_step(substream->runtime, 0,
				   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
	return 0;
}

1090 1091 1092 1093 1094 1095 1096 1097 1098
/*
 * HDA PCM callbacks
 */
static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
			 struct hda_codec *codec,
			 struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_pcm_runtime *runtime = substream->runtime;
1099
	int pin_idx, cvt_idx, pcm_idx;
1100 1101 1102 1103 1104 1105
	struct hdmi_spec_per_pin *per_pin;
	struct hdmi_eld *eld;
	struct hdmi_spec_per_cvt *per_cvt = NULL;
	int err;

	/* Validate hinfo */
1106 1107
	pcm_idx = hinfo_to_pcm_index(codec, hinfo);
	if (pcm_idx < 0)
1108
		return -EINVAL;
1109

1110
	mutex_lock(&spec->pcm_lock);
1111
	pin_idx = hinfo_to_pin_index(codec, hinfo);
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
	if (!spec->dyn_pcm_assign) {
		if (snd_BUG_ON(pin_idx < 0)) {
			mutex_unlock(&spec->pcm_lock);
			return -EINVAL;
		}
	} else {
		/* no pin is assigned to the PCM
		 * PA need pcm open successfully when probe
		 */
		if (pin_idx < 0) {
			err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
			mutex_unlock(&spec->pcm_lock);
			return err;
		}
	}
1127

1128
	err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx);
1129 1130
	if (err < 0) {
		mutex_unlock(&spec->pcm_lock);
1131
		return err;
1132
	}
1133 1134

	per_cvt = get_cvt(spec, cvt_idx);
1135 1136
	/* Claim converter */
	per_cvt->assigned = 1;
1137

1138
	set_bit(pcm_idx, &spec->pcm_in_use);
1139
	per_pin = get_pin(spec, pin_idx);
1140
	per_pin->cvt_nid = per_cvt->cvt_nid;
1141 1142
	hinfo->nid = per_cvt->cvt_nid;

1143
	snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1144
			    AC_VERB_SET_CONNECT_SEL,
1145
			    per_pin->mux_idx);
1146 1147

	/* configure unused pins to choose other converters */
1148
	pin_cvt_fixup(codec, per_pin, 0);
1149

1150
	snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
1151

1152
	/* Initially set the converter's capabilities */
1153 1154 1155 1156 1157
	hinfo->channels_min = per_cvt->channels_min;
	hinfo->channels_max = per_cvt->channels_max;
	hinfo->rates = per_cvt->rates;
	hinfo->formats = per_cvt->formats;
	hinfo->maxbps = per_cvt->maxbps;
1158

1159
	eld = &per_pin->sink_eld;
1160
	/* Restrict capabilities by ELD if this isn't disabled */
1161
	if (!static_hdmi_pcm && eld->eld_valid) {
1162
		snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
1163
		if (hinfo->channels_min > hinfo->channels_max ||
1164 1165 1166
		    !hinfo->rates || !hinfo->formats) {
			per_cvt->assigned = 0;
			hinfo->nid = 0;
1167
			snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1168
			mutex_unlock(&spec->pcm_lock);
1169
			return -ENODEV;
1170
		}
1171
	}
1172

1173
	mutex_unlock(&spec->pcm_lock);
1174
	/* Store the updated parameters */
1175 1176 1177 1178
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
1179 1180 1181

	snd_pcm_hw_constraint_step(substream->runtime, 0,
				   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1182 1183 1184
	return 0;
}

1185 1186 1187
/*
 * HDA/HDMI auto parsing
 */
1188
static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
1189 1190
{
	struct hdmi_spec *spec = codec->spec;
1191
	struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1192
	hda_nid_t pin_nid = per_pin->pin_nid;
1193 1194

	if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
1195 1196
		codec_warn(codec,
			   "HDMI: pin %d wcaps %#x does not support connection list\n",
1197 1198 1199 1200
			   pin_nid, get_wcaps(codec, pin_nid));
		return -EINVAL;
	}

1201 1202 1203
	per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
							per_pin->mux_nids,
							HDA_MAX_CONNECTIONS);
1204 1205 1206 1207

	return 0;
}

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int i;

	/* try the prefer PCM */
	if (!test_bit(per_pin->pin_nid_idx, &spec->pcm_bitmap))
		return per_pin->pin_nid_idx;

	/* have a second try; check the "reserved area" over num_pins */
	for (i = spec->num_pins; i < spec->pcm_used; i++) {
		if (!test_bit(i, &spec->pcm_bitmap))
			return i;
	}

	/* the last try; check the empty slots in pins */
	for (i = 0; i < spec->num_pins; i++) {
		if (!test_bit(i, &spec->pcm_bitmap))
			return i;
	}
	return -EBUSY;
}

static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int idx;

	/* pcm already be attached to the pin */
	if (per_pin->pcm)
		return;
	idx = hdmi_find_pcm_slot(spec, per_pin);
1240
	if (idx == -EBUSY)
1241 1242
		return;
	per_pin->pcm_idx = idx;
1243
	per_pin->pcm = get_hdmi_pcm(spec, idx);
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	set_bit(idx, &spec->pcm_bitmap);
}

static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
				struct hdmi_spec_per_pin *per_pin)
{
	int idx;

	/* pcm already be detached from the pin */
	if (!per_pin->pcm)
		return;
	idx = per_pin->pcm_idx;
	per_pin->pcm_idx = -1;
	per_pin->pcm = NULL;
	if (idx >= 0 && idx < spec->pcm_used)
		clear_bit(idx, &spec->pcm_bitmap);
}

1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
		struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
{
	int mux_idx;

	for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
		if (per_pin->mux_nids[mux_idx] == cvt_nid)
			break;
	return mux_idx;
}

static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);

static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
			   struct hdmi_spec_per_pin *per_pin)
{
	struct hda_codec *codec = per_pin->codec;
	struct hda_pcm *pcm;
	struct hda_pcm_stream *hinfo;
	struct snd_pcm_substream *substream;
	int mux_idx;
	bool non_pcm;

	if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1286
		pcm = get_pcm_rec(spec, per_pin->pcm_idx);
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	else
		return;
	if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
		return;

	/* hdmi audio only uses playback and one substream */
	hinfo = pcm->stream;
	substream = pcm->pcm->streams[0].substream;

	per_pin->cvt_nid = hinfo->nid;

	mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
	if (mux_idx < per_pin->num_mux_nids)
		snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
				AC_VERB_SET_CONNECT_SEL,
				mux_idx);
	snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);

	non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
	if (substream->runtime)
		per_pin->channels = substream->runtime->channels;
	per_pin->setup = true;
	per_pin->mux_idx = mux_idx;

	hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
}

static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
			   struct hdmi_spec_per_pin *per_pin)
{
	if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
		snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);

	per_pin->chmap_set = false;
	memset(per_pin->chmap, 0, sizeof(per_pin->chmap));

	per_pin->setup = false;
	per_pin->channels = 0;
}

1327 1328 1329 1330 1331 1332 1333 1334
/* update per_pin ELD from the given new ELD;
 * setup info frame and notification accordingly
 */
static void update_eld(struct hda_codec *codec,
		       struct hdmi_spec_per_pin *per_pin,
		       struct hdmi_eld *eld)
{
	struct hdmi_eld *pin_eld = &per_pin->sink_eld;
1335
	struct hdmi_spec *spec = codec->spec;
1336 1337
	bool old_eld_valid = pin_eld->eld_valid;
	bool eld_changed;
1338
	int pcm_idx = -1;
1339

1340 1341
	/* for monitor disconnection, save pcm_idx firstly */
	pcm_idx = per_pin->pcm_idx;
1342
	if (spec->dyn_pcm_assign) {
1343
		if (eld->eld_valid) {
1344
			hdmi_attach_hda_pcm(spec, per_pin);
1345 1346 1347
			hdmi_pcm_setup_pin(spec, per_pin);
		} else {
			hdmi_pcm_reset_pin(spec, per_pin);
1348
			hdmi_detach_hda_pcm(spec, per_pin);
1349
		}
1350
	}
1351 1352 1353 1354 1355
	/* if pcm_idx == -1, it means this is in monitor connection event
	 * we can get the correct pcm_idx now.
	 */
	if (pcm_idx == -1)
		pcm_idx = per_pin->pcm_idx;
1356

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	if (eld->eld_valid)
		snd_hdmi_show_eld(codec, &eld->info);

	eld_changed = (pin_eld->eld_valid != eld->eld_valid);
	if (eld->eld_valid && pin_eld->eld_valid)
		if (pin_eld->eld_size != eld->eld_size ||
		    memcmp(pin_eld->eld_buffer, eld->eld_buffer,
			   eld->eld_size) != 0)
			eld_changed = true;

1367
	pin_eld->monitor_present = eld->monitor_present;
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
	pin_eld->eld_valid = eld->eld_valid;
	pin_eld->eld_size = eld->eld_size;
	if (eld->eld_valid)
		memcpy(pin_eld->eld_buffer, eld->eld_buffer, eld->eld_size);
	pin_eld->info = eld->info;

	/*
	 * Re-setup pin and infoframe. This is needed e.g. when
	 * - sink is first plugged-in
	 * - transcoder can change during stream playback on Haswell
	 *   and this can make HW reset converter selection on a pin.
	 */
	if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
1381
		pin_cvt_fixup(codec, per_pin, 0);
1382 1383 1384
		hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
	}

1385
	if (eld_changed && pcm_idx >= 0)
1386 1387 1388
		snd_ctl_notify(codec->card,
			       SNDRV_CTL_EVENT_MASK_VALUE |
			       SNDRV_CTL_EVENT_MASK_INFO,
1389
			       &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
1390 1391
}

1392 1393 1394
/* update ELD and jack state via HD-audio verbs */
static bool hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
					 int repoll)
1395
{
1396
	struct hda_jack_tbl *jack;
W
Wu Fengguang 已提交
1397
	struct hda_codec *codec = per_pin->codec;
1398 1399
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_eld *eld = &spec->temp_eld;
W
Wu Fengguang 已提交
1400
	hda_nid_t pin_nid = per_pin->pin_nid;
1401 1402 1403 1404 1405 1406 1407 1408
	/*
	 * Always execute a GetPinSense verb here, even when called from
	 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
	 * response's PD bit is not the real PD value, but indicates that
	 * the real PD value changed. An older version of the HD-audio
	 * specification worked this way. Hence, we just ignore the data in
	 * the unsolicited response to avoid custom WARs.
	 */
1409
	int present;
1410
	bool ret;
1411
	bool do_repoll = false;
1412

1413 1414
	present = snd_hda_pin_sense(codec, pin_nid);

1415
	mutex_lock(&per_pin->lock);
1416 1417
	eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
	if (eld->monitor_present)
1418 1419 1420
		eld->eld_valid  = !!(present & AC_PINSENSE_ELDV);
	else
		eld->eld_valid = false;
1421

1422
	codec_dbg(codec,
1423
		"HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
1424
		codec->addr, pin_nid, eld->monitor_present, eld->eld_valid);
1425

1426
	if (eld->eld_valid) {
1427
		if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
1428
						     &eld->eld_size) < 0)
1429
			eld->eld_valid = false;
1430
		else {
1431
			if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
1432
						    eld->eld_size) < 0)
1433
				eld->eld_valid = false;
1434
		}
1435 1436
		if (!eld->eld_valid && repoll)
			do_repoll = true;
W
Wu Fengguang 已提交
1437
	}
1438

1439
	if (do_repoll)
1440 1441 1442
		schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
	else
		update_eld(codec, per_pin, eld);
1443

1444
	ret = !repoll || !eld->monitor_present || eld->eld_valid;
1445 1446 1447 1448 1449

	jack = snd_hda_jack_tbl_get(codec, pin_nid);
	if (jack)
		jack->block_report = !ret;

1450
	mutex_unlock(&per_pin->lock);
1451
	return ret;
1452 1453
}

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
static struct snd_jack *pin_idx_to_jack(struct hda_codec *codec,
				 struct hdmi_spec_per_pin *per_pin)
{
	struct hdmi_spec *spec = codec->spec;
	struct snd_jack *jack = NULL;
	struct hda_jack_tbl *jack_tbl;

	/* if !dyn_pcm_assign, get jack from hda_jack_tbl
	 * in !dyn_pcm_assign case, spec->pcm_rec[].jack is not
	 * NULL even after snd_hda_jack_tbl_clear() is called to
	 * free snd_jack. This may cause access invalid memory
	 * when calling snd_jack_report
	 */
	if (per_pin->pcm_idx >= 0 && spec->dyn_pcm_assign)
		jack = spec->pcm_rec[per_pin->pcm_idx].jack;
	else if (!spec->dyn_pcm_assign) {
		jack_tbl = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
		if (jack_tbl)
			jack = jack_tbl->jack;
	}
	return jack;
}

1477 1478 1479 1480 1481 1482
/* update ELD and jack state via audio component */
static void sync_eld_via_acomp(struct hda_codec *codec,
			       struct hdmi_spec_per_pin *per_pin)
{
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_eld *eld = &spec->temp_eld;
1483
	struct snd_jack *jack = NULL;
1484 1485
	int size;

1486
	mutex_lock(&per_pin->lock);
1487
	eld->monitor_present = false;
1488
	size = snd_hdac_acomp_get_eld(&codec->core, per_pin->pin_nid, -1,
1489 1490 1491 1492 1493 1494 1495 1496
				      &eld->monitor_present, eld->eld_buffer,
				      ELD_MAX_SIZE);
	if (size > 0) {
		size = min(size, ELD_MAX_SIZE);
		if (snd_hdmi_parse_eld(codec, &eld->info,
				       eld->eld_buffer, size) < 0)
			size = -EINVAL;
	}
1497

1498 1499 1500 1501 1502 1503
	if (size > 0) {
		eld->eld_valid = true;
		eld->eld_size = size;
	} else {
		eld->eld_valid = false;
		eld->eld_size = 0;
1504
	}
1505

1506 1507 1508
	/* pcm_idx >=0 before update_eld() means it is in monitor
	 * disconnected event. Jack must be fetched before update_eld()
	 */
1509
	jack = pin_idx_to_jack(codec, per_pin);
1510
	update_eld(codec, per_pin, eld);
1511 1512
	if (jack == NULL)
		jack = pin_idx_to_jack(codec, per_pin);
1513 1514 1515
	if (jack == NULL)
		goto unlock;
	snd_jack_report(jack,
1516 1517 1518
			eld->monitor_present ? SND_JACK_AVOUT : 0);
 unlock:
	mutex_unlock(&per_pin->lock);
1519 1520 1521 1522 1523
}

static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
{
	struct hda_codec *codec = per_pin->codec;
1524 1525
	struct hdmi_spec *spec = codec->spec;
	int ret;
1526

1527 1528 1529 1530
	/* no temporary power up/down needed for component notifier */
	if (!codec_has_acomp(codec))
		snd_hda_power_up_pm(codec);

1531
	mutex_lock(&spec->pcm_lock);
1532 1533
	if (codec_has_acomp(codec)) {
		sync_eld_via_acomp(codec, per_pin);
1534
		ret = false; /* don't call snd_hda_jack_report_sync() */
1535
	} else {
1536
		ret = hdmi_present_sense_via_verbs(per_pin, repoll);
1537
	}
1538 1539
	mutex_unlock(&spec->pcm_lock);

1540 1541 1542
	if (!codec_has_acomp(codec))
		snd_hda_power_down_pm(codec);

1543
	return ret;
1544 1545
}

W
Wu Fengguang 已提交
1546 1547 1548 1549 1550
static void hdmi_repoll_eld(struct work_struct *work)
{
	struct hdmi_spec_per_pin *per_pin =
	container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);

1551 1552 1553
	if (per_pin->repoll_count++ > 6)
		per_pin->repoll_count = 0;

1554 1555
	if (hdmi_present_sense(per_pin, per_pin->repoll_count))
		snd_hda_jack_report_sync(per_pin->codec);
W
Wu Fengguang 已提交
1556 1557
}

1558 1559 1560
static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
					     hda_nid_t nid);

1561 1562 1563
static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
{
	struct hdmi_spec *spec = codec->spec;
1564 1565 1566
	unsigned int caps, config;
	int pin_idx;
	struct hdmi_spec_per_pin *per_pin;
1567
	int err;
1568

1569
	caps = snd_hda_query_pin_caps(codec, pin_nid);
1570 1571 1572
	if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
		return 0;

1573
	config = snd_hda_codec_get_pincfg(codec, pin_nid);
1574 1575 1576
	if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
		return 0;

1577
	if (is_haswell_plus(codec))
1578 1579
		intel_haswell_fixup_connect_list(codec, pin_nid);

1580
	pin_idx = spec->num_pins;
1581 1582 1583
	per_pin = snd_array_new(&spec->pins);
	if (!per_pin)
		return -ENOMEM;
1584 1585

	per_pin->pin_nid = pin_nid;
1586
	per_pin->non_pcm = false;
1587 1588
	if (spec->dyn_pcm_assign)
		per_pin->pcm_idx = -1;
1589 1590
	else {
		per_pin->pcm = get_hdmi_pcm(spec, pin_idx);
1591
		per_pin->pcm_idx = pin_idx;
1592
	}
1593
	per_pin->pin_nid_idx = pin_idx;
1594

1595 1596 1597
	err = hdmi_read_pin_conn(codec, pin_idx);
	if (err < 0)
		return err;
1598 1599 1600

	spec->num_pins++;

1601
	return 0;
1602 1603
}

1604
static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1605 1606
{
	struct hdmi_spec *spec = codec->spec;
1607 1608 1609
	struct hdmi_spec_per_cvt *per_cvt;
	unsigned int chans;
	int err;
1610

1611 1612 1613
	chans = get_wcaps(codec, cvt_nid);
	chans = get_wcaps_channels(chans);

1614 1615 1616
	per_cvt = snd_array_new(&spec->cvts);
	if (!per_cvt)
		return -ENOMEM;
1617 1618 1619

	per_cvt->cvt_nid = cvt_nid;
	per_cvt->channels_min = 2;
1620
	if (chans <= 16) {
1621
		per_cvt->channels_max = chans;
1622 1623
		if (chans > spec->chmap.channels_max)
			spec->chmap.channels_max = chans;
1624
	}
1625 1626 1627 1628 1629 1630 1631 1632

	err = snd_hda_query_supported_pcm(codec, cvt_nid,
					  &per_cvt->rates,
					  &per_cvt->formats,
					  &per_cvt->maxbps);
	if (err < 0)
		return err;

1633 1634 1635
	if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
		spec->cvt_nids[spec->num_cvts] = cvt_nid;
	spec->num_cvts++;
1636 1637 1638 1639 1640 1641 1642 1643 1644

	return 0;
}

static int hdmi_parse_codec(struct hda_codec *codec)
{
	hda_nid_t nid;
	int i, nodes;

1645
	nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
1646
	if (!nid || nodes < 0) {
1647
		codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
1648 1649 1650 1651 1652 1653 1654
		return -EINVAL;
	}

	for (i = 0; i < nodes; i++, nid++) {
		unsigned int caps;
		unsigned int type;

1655
		caps = get_wcaps(codec, nid);
1656 1657 1658 1659 1660 1661 1662
		type = get_wcaps_type(caps);

		if (!(caps & AC_WCAP_DIGITAL))
			continue;

		switch (type) {
		case AC_WID_AUD_OUT:
1663
			hdmi_add_cvt(codec, nid);
1664 1665
			break;
		case AC_WID_PIN:
1666
			hdmi_add_pin(codec, nid);
1667 1668 1669 1670 1671 1672 1673
			break;
		}
	}

	return 0;
}

1674 1675
/*
 */
1676 1677 1678 1679 1680 1681 1682
static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
{
	struct hda_spdif_out *spdif;
	bool non_pcm;

	mutex_lock(&codec->spdif_mutex);
	spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1683 1684 1685 1686 1687
	/* Add sanity check to pass klockwork check.
	 * This should never happen.
	 */
	if (WARN_ON(spdif == NULL))
		return true;
1688 1689 1690 1691 1692
	non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
	mutex_unlock(&codec->spdif_mutex);
	return non_pcm;
}

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
/*
 * HDMI callbacks
 */

static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
					   struct hda_codec *codec,
					   unsigned int stream_tag,
					   unsigned int format,
					   struct snd_pcm_substream *substream)
{
1703 1704
	hda_nid_t cvt_nid = hinfo->nid;
	struct hdmi_spec *spec = codec->spec;
1705 1706 1707
	int pin_idx;
	struct hdmi_spec_per_pin *per_pin;
	hda_nid_t pin_nid;
1708
	struct snd_pcm_runtime *runtime = substream->runtime;
1709
	bool non_pcm;
1710
	int pinctl;
1711
	int err;
1712

1713 1714 1715 1716 1717 1718 1719
	mutex_lock(&spec->pcm_lock);
	pin_idx = hinfo_to_pin_index(codec, hinfo);
	if (spec->dyn_pcm_assign && pin_idx < 0) {
		/* when dyn_pcm_assign and pcm is not bound to a pin
		 * skip pin setup and return 0 to make audio playback
		 * be ongoing
		 */
1720
		pin_cvt_fixup(codec, NULL, cvt_nid);
1721 1722 1723 1724 1725
		snd_hda_codec_setup_stream(codec, cvt_nid,
					stream_tag, 0, format);
		mutex_unlock(&spec->pcm_lock);
		return 0;
	}
1726

1727 1728 1729 1730 1731 1732
	if (snd_BUG_ON(pin_idx < 0)) {
		mutex_unlock(&spec->pcm_lock);
		return -EINVAL;
	}
	per_pin = get_pin(spec, pin_idx);
	pin_nid = per_pin->pin_nid;
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742

	/* Verify pin:cvt selections to avoid silent audio after S3.
	 * After S3, the audio driver restores pin:cvt selections
	 * but this can happen before gfx is ready and such selection
	 * is overlooked by HW. Thus multiple pins can share a same
	 * default convertor and mute control will affect each other,
	 * which can cause a resumed audio playback become silent
	 * after S3.
	 */
	pin_cvt_fixup(codec, per_pin, 0);
1743

1744 1745
	/* Call sync_audio_rate to set the N/CTS/M manually if necessary */
	/* Todo: add DP1.2 MST audio support later */
1746
	if (codec_has_acomp(codec))
1747 1748
		snd_hdac_sync_audio_rate(&codec->core, pin_nid, -1,
					 runtime->rate);
1749

1750
	non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
1751
	mutex_lock(&per_pin->lock);
1752 1753
	per_pin->channels = substream->runtime->channels;
	per_pin->setup = true;
1754

1755
	hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1756
	mutex_unlock(&per_pin->lock);
1757 1758 1759 1760 1761 1762 1763 1764
	if (spec->dyn_pin_out) {
		pinctl = snd_hda_codec_read(codec, pin_nid, 0,
					    AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
		snd_hda_codec_write(codec, pin_nid, 0,
				    AC_VERB_SET_PIN_WIDGET_CONTROL,
				    pinctl | PIN_OUT);
	}

1765 1766 1767 1768
	err = spec->ops.setup_stream(codec, cvt_nid, pin_nid,
				 stream_tag, format);
	mutex_unlock(&spec->pcm_lock);
	return err;
1769 1770
}

1771 1772 1773 1774 1775 1776 1777 1778
static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
					     struct hda_codec *codec,
					     struct snd_pcm_substream *substream)
{
	snd_hda_codec_cleanup_stream(codec, hinfo->nid);
	return 0;
}

1779 1780 1781
static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
			  struct hda_codec *codec,
			  struct snd_pcm_substream *substream)
1782 1783
{
	struct hdmi_spec *spec = codec->spec;
1784
	int cvt_idx, pin_idx, pcm_idx;
1785 1786
	struct hdmi_spec_per_cvt *per_cvt;
	struct hdmi_spec_per_pin *per_pin;
1787
	int pinctl;
1788 1789

	if (hinfo->nid) {
1790 1791 1792
		pcm_idx = hinfo_to_pcm_index(codec, hinfo);
		if (snd_BUG_ON(pcm_idx < 0))
			return -EINVAL;
1793
		cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
1794 1795
		if (snd_BUG_ON(cvt_idx < 0))
			return -EINVAL;
1796
		per_cvt = get_cvt(spec, cvt_idx);
1797 1798 1799 1800 1801

		snd_BUG_ON(!per_cvt->assigned);
		per_cvt->assigned = 0;
		hinfo->nid = 0;

1802
		mutex_lock(&spec->pcm_lock);
1803
		snd_hda_spdif_ctls_unassign(codec, pcm_idx);
1804
		clear_bit(pcm_idx, &spec->pcm_in_use);
1805
		pin_idx = hinfo_to_pin_index(codec, hinfo);
1806 1807 1808 1809 1810 1811 1812
		if (spec->dyn_pcm_assign && pin_idx < 0) {
			mutex_unlock(&spec->pcm_lock);
			return 0;
		}

		if (snd_BUG_ON(pin_idx < 0)) {
			mutex_unlock(&spec->pcm_lock);
1813
			return -EINVAL;
1814
		}
1815
		per_pin = get_pin(spec, pin_idx);
1816

1817 1818 1819 1820 1821 1822 1823 1824
		if (spec->dyn_pin_out) {
			pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
					AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
			snd_hda_codec_write(codec, per_pin->pin_nid, 0,
					    AC_VERB_SET_PIN_WIDGET_CONTROL,
					    pinctl & ~PIN_OUT);
		}

1825
		mutex_lock(&per_pin->lock);
1826 1827
		per_pin->chmap_set = false;
		memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1828 1829 1830

		per_pin->setup = false;
		per_pin->channels = 0;
1831
		mutex_unlock(&per_pin->lock);
1832
		mutex_unlock(&spec->pcm_lock);
1833
	}
1834

1835 1836 1837 1838 1839
	return 0;
}

static const struct hda_pcm_ops generic_ops = {
	.open = hdmi_pcm_open,
1840
	.close = hdmi_pcm_close,
1841
	.prepare = generic_hdmi_playback_pcm_prepare,
1842
	.cleanup = generic_hdmi_playback_pcm_cleanup,
1843 1844
};

1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
static int hdmi_get_spk_alloc(struct hdac_device *hdac, int pcm_idx)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

	if (!per_pin)
		return 0;

	return per_pin->sink_eld.info.spk_alloc;
}

1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
					unsigned char *chmap)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

	/* chmap is already set to 0 in caller */
	if (!per_pin)
		return;

	memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
}

static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
				unsigned char *chmap, int prepared)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

1878 1879
	if (!per_pin)
		return;
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
	mutex_lock(&per_pin->lock);
	per_pin->chmap_set = true;
	memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
	if (prepared)
		hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
	mutex_unlock(&per_pin->lock);
}

static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
{
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
	struct hdmi_spec *spec = codec->spec;
	struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);

	return per_pin ? true:false;
}

1897 1898 1899
static int generic_hdmi_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
1900
	int pin_idx;
1901

1902 1903
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hda_pcm *info;
1904
		struct hda_pcm_stream *pstr;
1905

1906
		info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
1907 1908
		if (!info)
			return -ENOMEM;
1909 1910

		spec->pcm_rec[pin_idx].pcm = info;
1911
		spec->pcm_used++;
1912
		info->pcm_type = HDA_PCM_TYPE_HDMI;
1913
		info->own_chmap = true;
1914

1915
		pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
1916 1917 1918
		pstr->substreams = 1;
		pstr->ops = generic_ops;
		/* other pstr fields are set in open */
1919 1920 1921 1922 1923
	}

	return 0;
}

1924
static void free_hdmi_jack_priv(struct snd_jack *jack)
1925
{
1926
	struct hdmi_pcm *pcm = jack->private_data;
1927

1928
	pcm->jack = NULL;
1929 1930
}

1931 1932 1933
static int add_hdmi_jack_kctl(struct hda_codec *codec,
			       struct hdmi_spec *spec,
			       int pcm_idx,
1934 1935 1936 1937 1938 1939 1940 1941 1942
			       const char *name)
{
	struct snd_jack *jack;
	int err;

	err = snd_jack_new(codec->card, name, SND_JACK_AVOUT, &jack,
			   true, false);
	if (err < 0)
		return err;
1943 1944 1945 1946

	spec->pcm_rec[pcm_idx].jack = jack;
	jack->private_data = &spec->pcm_rec[pcm_idx];
	jack->private_free = free_hdmi_jack_priv;
1947 1948 1949
	return 0;
}

1950
static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
1951
{
1952
	char hdmi_str[32] = "HDMI/DP";
1953
	struct hdmi_spec *spec = codec->spec;
1954 1955 1956
	struct hdmi_spec_per_pin *per_pin;
	struct hda_jack_tbl *jack;
	int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
1957
	bool phantom_jack;
1958
	int ret;
1959

1960 1961
	if (pcmdev > 0)
		sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971

	if (spec->dyn_pcm_assign)
		return add_hdmi_jack_kctl(codec, spec, pcm_idx, hdmi_str);

	/* for !dyn_pcm_assign, we still use hda_jack for compatibility */
	/* if !dyn_pcm_assign, it must be non-MST mode.
	 * This means pcms and pins are statically mapped.
	 * And pcm_idx is pin_idx.
	 */
	per_pin = get_pin(spec, pcm_idx);
1972 1973
	phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
	if (phantom_jack)
1974 1975
		strncat(hdmi_str, " Phantom",
			sizeof(hdmi_str) - strlen(hdmi_str) - 1);
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	ret = snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
				    phantom_jack);
	if (ret < 0)
		return ret;
	jack = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
	if (jack == NULL)
		return 0;
	/* assign jack->jack to pcm_rec[].jack to
	 * align with dyn_pcm_assign mode
	 */
	spec->pcm_rec[pcm_idx].jack = jack->jack;
	return 0;
1988 1989
}

1990 1991 1992 1993
static int generic_hdmi_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int err;
1994
	int pin_idx, pcm_idx;
1995

1996

1997 1998
	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
		err = generic_hdmi_build_jack(codec, pcm_idx);
1999 2000 2001
		if (err < 0)
			return err;

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
		/* create the spdif for each pcm
		 * pin will be bound when monitor is connected
		 */
		if (spec->dyn_pcm_assign)
			err = snd_hda_create_dig_out_ctls(codec,
					  0, spec->cvt_nids[0],
					  HDA_PCM_TYPE_HDMI);
		else {
			struct hdmi_spec_per_pin *per_pin =
				get_pin(spec, pcm_idx);
			err = snd_hda_create_dig_out_ctls(codec,
2013 2014 2015
						  per_pin->pin_nid,
						  per_pin->mux_nids[0],
						  HDA_PCM_TYPE_HDMI);
2016
		}
2017 2018
		if (err < 0)
			return err;
2019
		snd_hda_spdif_ctls_unassign(codec, pcm_idx);
2020 2021

		/* add control for ELD Bytes */
2022 2023
		err = hdmi_create_eld_ctl(codec, pcm_idx,
					get_pcm_rec(spec, pcm_idx)->device);
2024 2025
		if (err < 0)
			return err;
2026 2027 2028 2029
	}

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2030

2031
		hdmi_present_sense(per_pin, 0);
2032 2033
	}

2034
	/* add channel maps */
2035
	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2036
		struct hda_pcm *pcm;
2037

2038
		pcm = get_pcm_rec(spec, pcm_idx);
2039
		if (!pcm || !pcm->pcm)
2040
			break;
2041
		err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
2042 2043 2044 2045
		if (err < 0)
			return err;
	}

2046 2047 2048
	return 0;
}

2049
static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2050 2051
{
	struct hdmi_spec *spec = codec->spec;
2052 2053 2054
	int pin_idx;

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2055
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2056

W
Wu Fengguang 已提交
2057
		per_pin->codec = codec;
2058
		mutex_init(&per_pin->lock);
W
Wu Fengguang 已提交
2059
		INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
2060
		eld_proc_new(per_pin, pin_idx);
2061
	}
2062 2063 2064 2065 2066 2067 2068 2069 2070
	return 0;
}

static int generic_hdmi_init(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int pin_idx;

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2071
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2072 2073 2074
		hda_nid_t pin_nid = per_pin->pin_nid;

		hdmi_init_pin(codec, pin_nid);
2075 2076 2077 2078
		if (!codec_has_acomp(codec))
			snd_hda_jack_detect_enable_callback(codec, pin_nid,
				codec->jackpoll_interval > 0 ?
				jack_callback : NULL);
2079
	}
2080 2081 2082
	return 0;
}

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
static void hdmi_array_init(struct hdmi_spec *spec, int nums)
{
	snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
	snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
}

static void hdmi_array_free(struct hdmi_spec *spec)
{
	snd_array_free(&spec->pins);
	snd_array_free(&spec->cvts);
}

2095 2096 2097 2098 2099
static void generic_spec_free(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;

	if (spec) {
2100 2101
		if (spec->i915_bound)
			snd_hdac_i915_exit(&codec->bus->core);
2102 2103 2104 2105 2106 2107 2108
		hdmi_array_free(spec);
		kfree(spec);
		codec->spec = NULL;
	}
	codec->dp_mst = false;
}

2109 2110 2111
static void generic_hdmi_free(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2112
	int pin_idx, pcm_idx;
2113

2114
	if (codec_has_acomp(codec))
2115 2116
		snd_hdac_i915_register_notifier(NULL);

2117
	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2118
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2119
		cancel_delayed_work_sync(&per_pin->work);
2120
		eld_proc_free(per_pin);
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
	}

	for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
		if (spec->pcm_rec[pcm_idx].jack == NULL)
			continue;
		if (spec->dyn_pcm_assign)
			snd_device_free(codec->card,
					spec->pcm_rec[pcm_idx].jack);
		else
			spec->pcm_rec[pcm_idx].jack = NULL;
2131
	}
2132

2133
	generic_spec_free(codec);
2134 2135
}

2136 2137 2138 2139 2140 2141
#ifdef CONFIG_PM
static int generic_hdmi_resume(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int pin_idx;

2142
	codec->patch_ops.init(codec);
2143
	regcache_sync(codec->core.regmap);
2144 2145 2146 2147 2148 2149 2150 2151 2152

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
		hdmi_present_sense(per_pin, 1);
	}
	return 0;
}
#endif

2153
static const struct hda_codec_ops generic_hdmi_patch_ops = {
2154 2155 2156 2157 2158
	.init			= generic_hdmi_init,
	.free			= generic_hdmi_free,
	.build_pcms		= generic_hdmi_build_pcms,
	.build_controls		= generic_hdmi_build_controls,
	.unsol_event		= hdmi_unsol_event,
2159 2160 2161
#ifdef CONFIG_PM
	.resume			= generic_hdmi_resume,
#endif
2162 2163
};

2164 2165 2166 2167 2168
static const struct hdmi_ops generic_standard_hdmi_ops = {
	.pin_get_eld				= snd_hdmi_get_eld,
	.pin_setup_infoframe			= hdmi_pin_setup_infoframe,
	.pin_hbr_setup				= hdmi_pin_hbr_setup,
	.setup_stream				= hdmi_setup_stream,
2169 2170
};

2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
/* allocate codec->spec and assign/initialize generic parser ops */
static int alloc_generic_hdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;

	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
	if (!spec)
		return -ENOMEM;

	spec->ops = generic_standard_hdmi_ops;
	mutex_init(&spec->pcm_lock);
	snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);

	spec->chmap.ops.get_chmap = hdmi_get_chmap;
	spec->chmap.ops.set_chmap = hdmi_set_chmap;
	spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;
2187
	spec->chmap.ops.get_spk_alloc = hdmi_get_spk_alloc,
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219

	codec->spec = spec;
	hdmi_array_init(spec, 4);

	codec->patch_ops = generic_hdmi_patch_ops;

	return 0;
}

/* generic HDMI parser */
static int patch_generic_hdmi(struct hda_codec *codec)
{
	int err;

	err = alloc_generic_hdmi(codec);
	if (err < 0)
		return err;

	err = hdmi_parse_codec(codec);
	if (err < 0) {
		generic_spec_free(codec);
		return err;
	}

	generic_hdmi_init_per_pins(codec);
	return 0;
}

/*
 * Intel codec parsers and helpers
 */

2220 2221 2222 2223 2224 2225
static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
					     hda_nid_t nid)
{
	struct hdmi_spec *spec = codec->spec;
	hda_nid_t conns[4];
	int nconns;
2226

2227 2228 2229
	nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
	if (nconns == spec->num_cvts &&
	    !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
2230 2231
		return;

2232
	/* override pins connection list */
2233
	codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
2234
	snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
2235 2236
}

2237 2238 2239 2240 2241 2242 2243
#define INTEL_VENDOR_NID 0x08
#define INTEL_GET_VENDOR_VERB 0xf81
#define INTEL_SET_VENDOR_VERB 0x781
#define INTEL_EN_DP12			0x02 /* enable DP 1.2 features */
#define INTEL_EN_ALL_PIN_CVTS	0x01 /* enable 2nd & 3rd pins and convertors */

static void intel_haswell_enable_all_pins(struct hda_codec *codec,
2244
					  bool update_tree)
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
{
	unsigned int vendor_param;

	vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
				INTEL_GET_VENDOR_VERB, 0);
	if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
		return;

	vendor_param |= INTEL_EN_ALL_PIN_CVTS;
	vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
				INTEL_SET_VENDOR_VERB, vendor_param);
	if (vendor_param == -1)
		return;

2259 2260
	if (update_tree)
		snd_hda_codec_update_widgets(codec);
2261 2262
}

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
{
	unsigned int vendor_param;

	vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
				INTEL_GET_VENDOR_VERB, 0);
	if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
		return;

	/* enable DP1.2 mode */
	vendor_param |= INTEL_EN_DP12;
2274
	snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
2275 2276 2277 2278
	snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
				INTEL_SET_VENDOR_VERB, vendor_param);
}

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
 * Otherwise you may get severe h/w communication errors.
 */
static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
				unsigned int power_state)
{
	if (power_state == AC_PWRST_D0) {
		intel_haswell_enable_all_pins(codec, false);
		intel_haswell_fixup_enable_dp12(codec);
	}
2289

2290 2291 2292
	snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
	snd_hda_codec_set_power_to_all(codec, fg, power_state);
}
2293

2294
static void intel_pin_eld_notify(void *audio_ptr, int port, int pipe)
2295 2296
{
	struct hda_codec *codec = audio_ptr;
2297
	int pin_nid;
2298

2299 2300 2301 2302
	/* we assume only from port-B to port-D */
	if (port < 1 || port > 3)
		return;

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
	switch (codec->core.vendor_id) {
	case 0x80860054: /* ILK */
	case 0x80862804: /* ILK */
	case 0x80862882: /* VLV */
		pin_nid = port + 0x03;
		break;
	default:
		pin_nid = port + 0x04;
		break;
	}

2314 2315 2316 2317 2318
	/* skip notification during system suspend (but not in runtime PM);
	 * the state will be updated at resume
	 */
	if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
		return;
2319 2320 2321
	/* ditto during suspend/resume process itself */
	if (atomic_read(&(codec)->core.in_pm))
		return;
2322

2323
	snd_hdac_i915_set_bclk(&codec->bus->core);
2324 2325 2326
	check_presence_and_report(codec, pin_nid);
}

2327 2328
/* register i915 component pin_eld_notify callback */
static void register_i915_notifier(struct hda_codec *codec)
2329
{
2330
	struct hdmi_spec *spec = codec->spec;
2331

2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
	spec->use_acomp_notifier = true;
	spec->i915_audio_ops.audio_ptr = codec;
	/* intel_audio_codec_enable() or intel_audio_codec_disable()
	 * will call pin_eld_notify with using audio_ptr pointer
	 * We need make sure audio_ptr is really setup
	 */
	wmb();
	spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
	snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
}
2342

2343 2344 2345 2346 2347 2348 2349
/* setup_stream ops override for HSW+ */
static int i915_hsw_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
				 hda_nid_t pin_nid, u32 stream_tag, int format)
{
	haswell_verify_D0(codec, cvt_nid, pin_nid);
	return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
}
2350

2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
/* pin_cvt_fixup ops override for HSW+ and VLV+ */
static void i915_pin_cvt_fixup(struct hda_codec *codec,
			       struct hdmi_spec_per_pin *per_pin,
			       hda_nid_t cvt_nid)
{
	if (per_pin) {
		intel_verify_pin_cvt_connect(codec, per_pin);
		intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
					     per_pin->mux_idx);
	} else {
		intel_not_share_assigned_cvt_nid(codec, 0, cvt_nid);
	}
}
2364

2365 2366 2367 2368 2369
/* Intel Haswell and onwards; audio component with eld notifier */
static int patch_i915_hsw_hdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err;
2370

2371 2372 2373 2374
	/* HSW+ requires i915 binding */
	if (!codec->bus->core.audio_component) {
		codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
		return -ENODEV;
2375
	}
2376

2377 2378 2379 2380
	err = alloc_generic_hdmi(codec);
	if (err < 0)
		return err;
	spec = codec->spec;
2381

2382 2383 2384 2385
	intel_haswell_enable_all_pins(codec, true);
	intel_haswell_fixup_enable_dp12(codec);

	/* For Haswell/Broadwell, the controller is also in the power well and
2386 2387
	 * can cover the codec power request, and so need not set this flag.
	 */
2388
	if (!is_haswell(codec) && !is_broadwell(codec))
2389 2390
		codec->core.link_power_control = 1;

2391 2392 2393 2394 2395
	codec->patch_ops.set_power_state = haswell_set_power_state;
	codec->dp_mst = true;
	codec->depop_delay = 0;
	codec->auto_runtime_pm = 1;

2396
	spec->ops.setup_stream = i915_hsw_setup_stream;
2397
	spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
2398

2399 2400 2401 2402
	err = hdmi_parse_codec(codec);
	if (err < 0) {
		generic_spec_free(codec);
		return err;
2403
	}
2404 2405 2406 2407 2408 2409

	generic_hdmi_init_per_pins(codec);
	register_i915_notifier(codec);
	return 0;
}

2410
/* Intel Baytrail and Braswell; with eld notifier */
2411 2412 2413 2414 2415 2416 2417 2418 2419
static int patch_i915_byt_hdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err;

	/* requires i915 binding */
	if (!codec->bus->core.audio_component) {
		codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
		return -ENODEV;
2420
	}
2421

2422 2423 2424 2425
	err = alloc_generic_hdmi(codec);
	if (err < 0)
		return err;
	spec = codec->spec;
2426

2427 2428 2429 2430
	/* For Valleyview/Cherryview, only the display codec is in the display
	 * power well and can use link_power ops to request/release the power.
	 */
	codec->core.link_power_control = 1;
2431

2432 2433
	codec->depop_delay = 0;
	codec->auto_runtime_pm = 1;
2434

2435 2436
	spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;

2437 2438 2439 2440
	err = hdmi_parse_codec(codec);
	if (err < 0) {
		generic_spec_free(codec);
		return err;
2441 2442
	}

2443
	generic_hdmi_init_per_pins(codec);
2444
	register_i915_notifier(codec);
2445 2446 2447
	return 0;
}

2448
/* Intel IronLake, SandyBridge and IvyBridge; with eld notifier */
2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
static int patch_i915_cpt_hdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err;

	/* no i915 component should have been bound before this */
	if (WARN_ON(codec->bus->core.audio_component))
		return -EBUSY;

	err = alloc_generic_hdmi(codec);
	if (err < 0)
		return err;
	spec = codec->spec;

	/* Try to bind with i915 now */
	err = snd_hdac_i915_init(&codec->bus->core);
	if (err < 0)
		goto error;
	spec->i915_bound = true;

	err = hdmi_parse_codec(codec);
	if (err < 0)
		goto error;

	generic_hdmi_init_per_pins(codec);
	register_i915_notifier(codec);
2475
	return 0;
2476 2477 2478 2479

 error:
	generic_spec_free(codec);
	return err;
2480 2481
}

2482 2483 2484 2485 2486 2487 2488
/*
 * Shared non-generic implementations
 */

static int simple_playback_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2489
	struct hda_pcm *info;
2490 2491
	unsigned int chans;
	struct hda_pcm_stream *pstr;
2492
	struct hdmi_spec_per_cvt *per_cvt;
2493

2494 2495
	per_cvt = get_cvt(spec, 0);
	chans = get_wcaps(codec, per_cvt->cvt_nid);
2496
	chans = get_wcaps_channels(chans);
2497

2498
	info = snd_hda_codec_pcm_new(codec, "HDMI 0");
2499 2500
	if (!info)
		return -ENOMEM;
2501
	spec->pcm_rec[0].pcm = info;
2502 2503 2504
	info->pcm_type = HDA_PCM_TYPE_HDMI;
	pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
	*pstr = spec->pcm_playback;
2505
	pstr->nid = per_cvt->cvt_nid;
2506 2507
	if (pstr->channels_max <= 2 && chans && chans <= 16)
		pstr->channels_max = chans;
2508 2509 2510 2511

	return 0;
}

2512 2513 2514 2515
/* unsolicited event for jack sensing */
static void simple_hdmi_unsol_event(struct hda_codec *codec,
				    unsigned int res)
{
2516
	snd_hda_jack_set_dirty_all(codec);
2517 2518 2519 2520 2521 2522 2523 2524
	snd_hda_jack_report_sync(codec);
}

/* generic_hdmi_build_jack can be used for simple_hdmi, too,
 * as long as spec->pins[] is set correctly
 */
#define simple_hdmi_build_jack	generic_hdmi_build_jack

2525 2526 2527
static int simple_playback_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2528
	struct hdmi_spec_per_cvt *per_cvt;
2529 2530
	int err;

2531
	per_cvt = get_cvt(spec, 0);
2532 2533 2534
	err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
					  per_cvt->cvt_nid,
					  HDA_PCM_TYPE_HDMI);
2535 2536 2537
	if (err < 0)
		return err;
	return simple_hdmi_build_jack(codec, 0);
2538 2539
}

2540 2541 2542
static int simple_playback_init(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2543 2544
	struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
	hda_nid_t pin = per_pin->pin_nid;
2545 2546 2547 2548 2549 2550 2551

	snd_hda_codec_write(codec, pin, 0,
			    AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
	/* some codecs require to unmute the pin */
	if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
		snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
				    AMP_OUT_UNMUTE);
2552
	snd_hda_jack_detect_enable(codec, pin);
2553 2554 2555
	return 0;
}

2556 2557 2558 2559
static void simple_playback_free(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;

2560
	hdmi_array_free(spec);
2561 2562 2563
	kfree(spec);
}

2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
/*
 * Nvidia specific implementations
 */

#define Nv_VERB_SET_Channel_Allocation          0xF79
#define Nv_VERB_SET_Info_Frame_Checksum         0xF7A
#define Nv_VERB_SET_Audio_Protection_On         0xF98
#define Nv_VERB_SET_Audio_Protection_Off        0xF99

#define nvhdmi_master_con_nid_7x	0x04
#define nvhdmi_master_pin_nid_7x	0x05

2576
static const hda_nid_t nvhdmi_con_nids_7x[4] = {
2577 2578 2579 2580
	/*front, rear, clfe, rear_surr */
	0x6, 0x8, 0xa, 0xc,
};

2581 2582 2583 2584 2585 2586 2587 2588 2589
static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
	/* set audio protect on */
	{ 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
	/* enable digital output on pin widget */
	{ 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{} /* terminator */
};

static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
	/* set audio protect on */
	{ 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
	/* enable digital output on pin widget */
	{ 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{ 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
	{} /* terminator */
};

#ifdef LIMITED_RATE_FMT_SUPPORT
/* support only the safe format and rate */
#define SUPPORTED_RATES		SNDRV_PCM_RATE_48000
#define SUPPORTED_MAXBPS	16
#define SUPPORTED_FORMATS	SNDRV_PCM_FMTBIT_S16_LE
#else
/* support all rates and formats */
#define SUPPORTED_RATES \
	(SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
	SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
	 SNDRV_PCM_RATE_192000)
#define SUPPORTED_MAXBPS	24
#define SUPPORTED_FORMATS \
	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
#endif

2617 2618 2619 2620 2621 2622 2623
static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
{
	snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
	return 0;
}

static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2624
{
2625
	snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
2626 2627 2628
	return 0;
}

2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
static unsigned int channels_2_6_8[] = {
	2, 6, 8
};

static unsigned int channels_2_8[] = {
	2, 8
};

static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
	.count = ARRAY_SIZE(channels_2_6_8),
	.list = channels_2_6_8,
	.mask = 0,
};

static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
	.count = ARRAY_SIZE(channels_2_8),
	.list = channels_2_8,
	.mask = 0,
};

2649 2650 2651 2652 2653
static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
				    struct hda_codec *codec,
				    struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
2654 2655
	struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;

2656
	switch (codec->preset->vendor_id) {
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
	case 0x10de0002:
	case 0x10de0003:
	case 0x10de0005:
	case 0x10de0006:
		hw_constraints_channels = &hw_constraints_2_8_channels;
		break;
	case 0x10de0007:
		hw_constraints_channels = &hw_constraints_2_6_8_channels;
		break;
	default:
		break;
	}

	if (hw_constraints_channels != NULL) {
		snd_pcm_hw_constraint_list(substream->runtime, 0,
				SNDRV_PCM_HW_PARAM_CHANNELS,
				hw_constraints_channels);
2674 2675 2676
	} else {
		snd_pcm_hw_constraint_step(substream->runtime, 0,
					   SNDRV_PCM_HW_PARAM_CHANNELS, 2);
2677 2678
	}

2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
	return snd_hda_multi_out_dig_open(codec, &spec->multiout);
}

static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
				     struct hda_codec *codec,
				     struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
}

static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
				       struct hda_codec *codec,
				       unsigned int stream_tag,
				       unsigned int format,
				       struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
					     stream_tag, format, substream);
}

2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
static const struct hda_pcm_stream simple_pcm_playback = {
	.substreams = 1,
	.channels_min = 2,
	.channels_max = 2,
	.ops = {
		.open = simple_playback_pcm_open,
		.close = simple_playback_pcm_close,
		.prepare = simple_playback_pcm_prepare
	},
};

static const struct hda_codec_ops simple_hdmi_patch_ops = {
	.build_controls = simple_playback_build_controls,
	.build_pcms = simple_playback_build_pcms,
	.init = simple_playback_init,
	.free = simple_playback_free,
2717
	.unsol_event = simple_hdmi_unsol_event,
2718 2719 2720 2721 2722 2723
};

static int patch_simple_hdmi(struct hda_codec *codec,
			     hda_nid_t cvt_nid, hda_nid_t pin_nid)
{
	struct hdmi_spec *spec;
2724 2725
	struct hdmi_spec_per_cvt *per_cvt;
	struct hdmi_spec_per_pin *per_pin;
2726 2727 2728 2729 2730 2731

	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
	if (!spec)
		return -ENOMEM;

	codec->spec = spec;
2732
	hdmi_array_init(spec, 1);
2733 2734 2735 2736 2737 2738

	spec->multiout.num_dacs = 0;  /* no analog */
	spec->multiout.max_channels = 2;
	spec->multiout.dig_out_nid = cvt_nid;
	spec->num_cvts = 1;
	spec->num_pins = 1;
2739 2740 2741 2742 2743 2744 2745 2746
	per_pin = snd_array_new(&spec->pins);
	per_cvt = snd_array_new(&spec->cvts);
	if (!per_pin || !per_cvt) {
		simple_playback_free(codec);
		return -ENOMEM;
	}
	per_cvt->cvt_nid = cvt_nid;
	per_pin->pin_nid = pin_nid;
2747 2748 2749 2750 2751 2752 2753
	spec->pcm_playback = simple_pcm_playback;

	codec->patch_ops = simple_hdmi_patch_ops;

	return 0;
}

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
						    int channels)
{
	unsigned int chanmask;
	int chan = channels ? (channels - 1) : 1;

	switch (channels) {
	default:
	case 0:
	case 2:
		chanmask = 0x00;
		break;
	case 4:
		chanmask = 0x08;
		break;
	case 6:
		chanmask = 0x0b;
		break;
	case 8:
		chanmask = 0x13;
		break;
	}

	/* Set the audio infoframe channel allocation and checksum fields.  The
	 * channel count is computed implicitly by the hardware. */
	snd_hda_codec_write(codec, 0x1, 0,
			Nv_VERB_SET_Channel_Allocation, chanmask);

	snd_hda_codec_write(codec, 0x1, 0,
			Nv_VERB_SET_Info_Frame_Checksum,
			(0x71 - chan - chanmask));
}

2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
				   struct hda_codec *codec,
				   struct snd_pcm_substream *substream)
{
	struct hdmi_spec *spec = codec->spec;
	int i;

	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
			0, AC_VERB_SET_CHANNEL_STREAMID, 0);
	for (i = 0; i < 4; i++) {
		/* set the stream id */
		snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
				AC_VERB_SET_CHANNEL_STREAMID, 0);
		/* set the stream format */
		snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
				AC_VERB_SET_STREAM_FORMAT, 0);
	}

2805 2806 2807 2808
	/* The audio hardware sends a channel count of 0x7 (8ch) when all the
	 * streams are disabled. */
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);

2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
}

static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
				     struct hda_codec *codec,
				     unsigned int stream_tag,
				     unsigned int format,
				     struct snd_pcm_substream *substream)
{
	int chs;
T
Takashi Iwai 已提交
2819
	unsigned int dataDCC2, channel_id;
2820
	int i;
2821
	struct hdmi_spec *spec = codec->spec;
2822
	struct hda_spdif_out *spdif;
2823
	struct hdmi_spec_per_cvt *per_cvt;
2824 2825

	mutex_lock(&codec->spdif_mutex);
2826 2827
	per_cvt = get_cvt(spec, 0);
	spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
2828 2829 2830 2831 2832 2833

	chs = substream->runtime->channels;

	dataDCC2 = 0x2;

	/* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
2834
	if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
2835 2836 2837 2838
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
2839
				spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850

	/* set the stream id */
	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
			AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);

	/* set the stream format */
	snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
			AC_VERB_SET_STREAM_FORMAT, format);

	/* turn on again (if needed) */
	/* enable and set the channel status audio/data flag */
2851
	if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
2852 2853 2854 2855
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
2856
				spdif->ctls & 0xff);
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
		snd_hda_codec_write(codec,
				nvhdmi_master_con_nid_7x,
				0,
				AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
	}

	for (i = 0; i < 4; i++) {
		if (chs == 2)
			channel_id = 0;
		else
			channel_id = i * 2;

		/* turn off SPDIF once;
		 *otherwise the IEC958 bits won't be updated
		 */
		if (codec->spdif_status_reset &&
2873
		(spdif->ctls & AC_DIG1_ENABLE))
2874 2875 2876 2877
			snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_DIGI_CONVERT_1,
2878
				spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
		/* set the stream id */
		snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_CHANNEL_STREAMID,
				(stream_tag << 4) | channel_id);
		/* set the stream format */
		snd_hda_codec_write(codec,
				nvhdmi_con_nids_7x[i],
				0,
				AC_VERB_SET_STREAM_FORMAT,
				format);
		/* turn on again (if needed) */
		/* enable and set the channel status audio/data flag */
		if (codec->spdif_status_reset &&
2894
		(spdif->ctls & AC_DIG1_ENABLE)) {
2895 2896 2897 2898
			snd_hda_codec_write(codec,
					nvhdmi_con_nids_7x[i],
					0,
					AC_VERB_SET_DIGI_CONVERT_1,
2899
					spdif->ctls & 0xff);
2900 2901 2902 2903 2904 2905 2906
			snd_hda_codec_write(codec,
					nvhdmi_con_nids_7x[i],
					0,
					AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
		}
	}

2907
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
2908 2909 2910 2911 2912

	mutex_unlock(&codec->spdif_mutex);
	return 0;
}

2913
static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
	.substreams = 1,
	.channels_min = 2,
	.channels_max = 8,
	.nid = nvhdmi_master_con_nid_7x,
	.rates = SUPPORTED_RATES,
	.maxbps = SUPPORTED_MAXBPS,
	.formats = SUPPORTED_FORMATS,
	.ops = {
		.open = simple_playback_pcm_open,
		.close = nvhdmi_8ch_7x_pcm_close,
		.prepare = nvhdmi_8ch_7x_pcm_prepare
	},
};

static int patch_nvhdmi_2ch(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
2931 2932 2933 2934
	int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
				    nvhdmi_master_pin_nid_7x);
	if (err < 0)
		return err;
2935

2936
	codec->patch_ops.init = nvhdmi_7x_init_2ch;
2937 2938 2939 2940 2941
	/* override the PCM rates, etc, as the codec doesn't give full list */
	spec = codec->spec;
	spec->pcm_playback.rates = SUPPORTED_RATES;
	spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
	spec->pcm_playback.formats = SUPPORTED_FORMATS;
2942 2943 2944
	return 0;
}

2945 2946 2947 2948
static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
	int err = simple_playback_build_pcms(codec);
2949 2950 2951 2952
	if (!err) {
		struct hda_pcm *info = get_pcm_rec(spec, 0);
		info->own_chmap = true;
	}
2953 2954 2955 2956 2957 2958
	return err;
}

static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
{
	struct hdmi_spec *spec = codec->spec;
2959
	struct hda_pcm *info;
2960 2961 2962 2963 2964 2965 2966 2967
	struct snd_pcm_chmap *chmap;
	int err;

	err = simple_playback_build_controls(codec);
	if (err < 0)
		return err;

	/* add channel maps */
2968 2969
	info = get_pcm_rec(spec, 0);
	err = snd_pcm_add_chmap_ctls(info->pcm,
2970 2971 2972 2973
				     SNDRV_PCM_STREAM_PLAYBACK,
				     snd_pcm_alt_chmaps, 8, 0, &chmap);
	if (err < 0)
		return err;
2974
	switch (codec->preset->vendor_id) {
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
	case 0x10de0002:
	case 0x10de0003:
	case 0x10de0005:
	case 0x10de0006:
		chmap->channel_mask = (1U << 2) | (1U << 8);
		break;
	case 0x10de0007:
		chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
	}
	return 0;
}

2987 2988 2989 2990 2991 2992 2993 2994
static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err = patch_nvhdmi_2ch(codec);
	if (err < 0)
		return err;
	spec = codec->spec;
	spec->multiout.max_channels = 8;
2995
	spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
2996
	codec->patch_ops.init = nvhdmi_7x_init_8ch;
2997 2998
	codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
	codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
2999 3000 3001 3002 3003

	/* Initialize the audio infoframe channel mask and checksum to something
	 * valid */
	nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);

3004 3005 3006
	return 0;
}

3007 3008 3009 3010 3011
/*
 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
 * - 0x10de0015
 * - 0x10de0040
 */
3012
static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
3013
		struct hdac_cea_channel_speaker_allocation *cap, int channels)
3014 3015 3016 3017
{
	if (cap->ca_index == 0x00 && channels == 2)
		return SNDRV_CTL_TLVT_CHMAP_FIXED;

3018 3019 3020 3021 3022 3023
	/* If the speaker allocation matches the channel count, it is OK. */
	if (cap->channels != channels)
		return -1;

	/* all channels are remappable freely */
	return SNDRV_CTL_TLVT_CHMAP_VAR;
3024 3025
}

3026 3027
static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
		int ca, int chs, unsigned char *map)
3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
{
	if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
		return -EINVAL;

	return 0;
}

static int patch_nvhdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
	int err;

	err = patch_generic_hdmi(codec);
	if (err)
		return err;

	spec = codec->spec;
3045
	spec->dyn_pin_out = true;
3046

3047
	spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3048
		nvhdmi_chmap_cea_alloc_validate_get_type;
3049
	spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
3050 3051 3052 3053

	return 0;
}

3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
/*
 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
 * accessed using vendor-defined verbs. These registers can be used for
 * interoperability between the HDA and HDMI drivers.
 */

/* Audio Function Group node */
#define NVIDIA_AFG_NID 0x01

/*
 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
 * additional bit (at position 30) to signal the validity of the format.
 *
 * | 31      | 30    | 29  16 | 15   0 |
 * +---------+-------+--------+--------+
 * | TRIGGER | VALID | UNUSED | FORMAT |
 * +-----------------------------------|
 *
 * Note that for the trigger bit to take effect it needs to change value
 * (i.e. it needs to be toggled).
 */
#define NVIDIA_GET_SCRATCH0		0xfa6
#define NVIDIA_SET_SCRATCH0_BYTE0	0xfa7
#define NVIDIA_SET_SCRATCH0_BYTE1	0xfa8
#define NVIDIA_SET_SCRATCH0_BYTE2	0xfa9
#define NVIDIA_SET_SCRATCH0_BYTE3	0xfaa
#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
#define NVIDIA_SCRATCH_VALID   (1 << 6)

#define NVIDIA_GET_SCRATCH1		0xfab
#define NVIDIA_SET_SCRATCH1_BYTE0	0xfac
#define NVIDIA_SET_SCRATCH1_BYTE1	0xfad
#define NVIDIA_SET_SCRATCH1_BYTE2	0xfae
#define NVIDIA_SET_SCRATCH1_BYTE3	0xfaf

/*
 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
 * the format is invalidated so that the HDMI codec can be disabled.
 */
static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
{
	unsigned int value;

	/* bits [31:30] contain the trigger and valid bits */
	value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
				   NVIDIA_GET_SCRATCH0, 0);
	value = (value >> 24) & 0xff;

	/* bits [15:0] are used to store the HDA format */
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE0,
			    (format >> 0) & 0xff);
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE1,
			    (format >> 8) & 0xff);

	/* bits [16:24] are unused */
	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE2, 0);

	/*
	 * Bit 30 signals that the data is valid and hence that HDMI audio can
	 * be enabled.
	 */
	if (format == 0)
		value &= ~NVIDIA_SCRATCH_VALID;
	else
		value |= NVIDIA_SCRATCH_VALID;

	/*
	 * Whenever the trigger bit is toggled, an interrupt is raised in the
	 * HDMI codec. The HDMI driver will use that as trigger to update its
	 * configuration.
	 */
	value ^= NVIDIA_SCRATCH_TRIGGER;

	snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
			    NVIDIA_SET_SCRATCH0_BYTE3, value);
}

static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
				  struct hda_codec *codec,
				  unsigned int stream_tag,
				  unsigned int format,
				  struct snd_pcm_substream *substream)
{
	int err;

	err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
						format, substream);
	if (err < 0)
		return err;

	/* notify the HDMI codec of the format change */
	tegra_hdmi_set_format(codec, format);

	return 0;
}

static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
				  struct hda_codec *codec,
				  struct snd_pcm_substream *substream)
{
	/* invalidate the format in the HDMI codec */
	tegra_hdmi_set_format(codec, 0);

	return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
}

static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
{
	struct hdmi_spec *spec = codec->spec;
	unsigned int i;

	for (i = 0; i < spec->num_pins; i++) {
		struct hda_pcm *pcm = get_pcm_rec(spec, i);

		if (pcm->pcm_type == type)
			return pcm;
	}

	return NULL;
}

static int tegra_hdmi_build_pcms(struct hda_codec *codec)
{
	struct hda_pcm_stream *stream;
	struct hda_pcm *pcm;
	int err;

	err = generic_hdmi_build_pcms(codec);
	if (err < 0)
		return err;

	pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
	if (!pcm)
		return -ENODEV;

	/*
	 * Override ->prepare() and ->cleanup() operations to notify the HDMI
	 * codec about format changes.
	 */
	stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
	stream->ops.prepare = tegra_hdmi_pcm_prepare;
	stream->ops.cleanup = tegra_hdmi_pcm_cleanup;

	return 0;
}

static int patch_tegra_hdmi(struct hda_codec *codec)
{
	int err;

	err = patch_generic_hdmi(codec);
	if (err)
		return err;

	codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;

	return 0;
}

3219
/*
3220
 * ATI/AMD-specific implementations
3221 3222
 */

3223
#define is_amdhdmi_rev3_or_later(codec) \
3224 3225
	((codec)->core.vendor_id == 0x1002aa01 && \
	 ((codec)->core.revision_id & 0xff00) >= 0x0300)
3226 3227 3228 3229 3230 3231 3232 3233 3234
#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)

/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
#define ATI_VERB_SET_CHANNEL_ALLOCATION	0x771
#define ATI_VERB_SET_DOWNMIX_INFO	0x772
#define ATI_VERB_SET_MULTICHANNEL_01	0x777
#define ATI_VERB_SET_MULTICHANNEL_23	0x778
#define ATI_VERB_SET_MULTICHANNEL_45	0x779
#define ATI_VERB_SET_MULTICHANNEL_67	0x77a
3235
#define ATI_VERB_SET_HBR_CONTROL	0x77c
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246
#define ATI_VERB_SET_MULTICHANNEL_1	0x785
#define ATI_VERB_SET_MULTICHANNEL_3	0x786
#define ATI_VERB_SET_MULTICHANNEL_5	0x787
#define ATI_VERB_SET_MULTICHANNEL_7	0x788
#define ATI_VERB_SET_MULTICHANNEL_MODE	0x789
#define ATI_VERB_GET_CHANNEL_ALLOCATION	0xf71
#define ATI_VERB_GET_DOWNMIX_INFO	0xf72
#define ATI_VERB_GET_MULTICHANNEL_01	0xf77
#define ATI_VERB_GET_MULTICHANNEL_23	0xf78
#define ATI_VERB_GET_MULTICHANNEL_45	0xf79
#define ATI_VERB_GET_MULTICHANNEL_67	0xf7a
3247
#define ATI_VERB_GET_HBR_CONTROL	0xf7c
3248 3249 3250 3251 3252 3253
#define ATI_VERB_GET_MULTICHANNEL_1	0xf85
#define ATI_VERB_GET_MULTICHANNEL_3	0xf86
#define ATI_VERB_GET_MULTICHANNEL_5	0xf87
#define ATI_VERB_GET_MULTICHANNEL_7	0xf88
#define ATI_VERB_GET_MULTICHANNEL_MODE	0xf89

3254 3255 3256 3257
/* AMD specific HDA cvt verbs */
#define ATI_VERB_SET_RAMP_RATE		0x770
#define ATI_VERB_GET_RAMP_RATE		0xf70

3258 3259 3260 3261 3262
#define ATI_OUT_ENABLE 0x1

#define ATI_MULTICHANNEL_MODE_PAIRED	0
#define ATI_MULTICHANNEL_MODE_SINGLE	1

3263 3264 3265
#define ATI_HBR_CAPABLE 0x01
#define ATI_HBR_ENABLE 0x10

3266 3267 3268 3269 3270 3271 3272 3273
static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
			   unsigned char *buf, int *eld_size)
{
	/* call hda_eld.c ATI/AMD-specific function */
	return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
				    is_amdhdmi_rev3_or_later(codec));
}

3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296
static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
					int active_channels, int conn_type)
{
	snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
}

static int atihdmi_paired_swap_fc_lfe(int pos)
{
	/*
	 * ATI/AMD have automatic FC/LFE swap built-in
	 * when in pairwise mapping mode.
	 */

	switch (pos) {
		/* see channel_allocations[].speakers[] */
		case 2: return 3;
		case 3: return 2;
		default: break;
	}

	return pos;
}

3297 3298
static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
			int ca, int chs, unsigned char *map)
3299
{
3300
	struct hdac_cea_channel_speaker_allocation *cap;
3301 3302 3303 3304
	int i, j;

	/* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */

3305
	cap = snd_hdac_get_ch_alloc_from_ca(ca);
3306
	for (i = 0; i < chs; ++i) {
3307
		int mask = snd_hdac_chmap_to_spk_mask(map[i]);
3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322
		bool ok = false;
		bool companion_ok = false;

		if (!mask)
			continue;

		for (j = 0 + i % 2; j < 8; j += 2) {
			int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
			if (cap->speakers[chan_idx] == mask) {
				/* channel is in a supported position */
				ok = true;

				if (i % 2 == 0 && i + 1 < chs) {
					/* even channel, check the odd companion */
					int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3323
					int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
					int comp_mask_act = cap->speakers[comp_chan_idx];

					if (comp_mask_req == comp_mask_act)
						companion_ok = true;
					else
						return -EINVAL;
				}
				break;
			}
		}

		if (!ok)
			return -EINVAL;

		if (companion_ok)
			i++; /* companion channel already checked */
	}

	return 0;
}

3345 3346
static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
		hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
3347
{
3348
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380
	int verb;
	int ati_channel_setup = 0;

	if (hdmi_slot > 7)
		return -EINVAL;

	if (!has_amd_full_remap_support(codec)) {
		hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);

		/* In case this is an odd slot but without stream channel, do not
		 * disable the slot since the corresponding even slot could have a
		 * channel. In case neither have a channel, the slot pair will be
		 * disabled when this function is called for the even slot. */
		if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
			return 0;

		hdmi_slot -= hdmi_slot % 2;

		if (stream_channel != 0xf)
			stream_channel -= stream_channel % 2;
	}

	verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;

	/* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */

	if (stream_channel != 0xf)
		ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;

	return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
}

3381 3382
static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
				hda_nid_t pin_nid, int asp_slot)
3383
{
3384
	struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
	bool was_odd = false;
	int ati_asp_slot = asp_slot;
	int verb;
	int ati_channel_setup;

	if (asp_slot > 7)
		return -EINVAL;

	if (!has_amd_full_remap_support(codec)) {
		ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
		if (ati_asp_slot % 2 != 0) {
			ati_asp_slot -= 1;
			was_odd = true;
		}
	}

	verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;

	ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);

	if (!(ati_channel_setup & ATI_OUT_ENABLE))
		return 0xf;

	return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
}
3410

3411 3412
static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
		struct hdac_chmap *chmap,
3413
		struct hdac_cea_channel_speaker_allocation *cap,
3414
		int channels)
3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440
{
	int c;

	/*
	 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
	 * we need to take that into account (a single channel may take 2
	 * channel slots if we need to carry a silent channel next to it).
	 * On Rev3+ AMD codecs this function is not used.
	 */
	int chanpairs = 0;

	/* We only produce even-numbered channel count TLVs */
	if ((channels % 2) != 0)
		return -1;

	for (c = 0; c < 7; c += 2) {
		if (cap->speakers[c] || cap->speakers[c+1])
			chanpairs++;
	}

	if (chanpairs * 2 != channels)
		return -1;

	return SNDRV_CTL_TLVT_CHMAP_PAIRED;
}

3441
static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
3442 3443
		struct hdac_cea_channel_speaker_allocation *cap,
		unsigned int *chmap, int channels)
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
{
	/* produce paired maps for pre-rev3 ATI/AMD codecs */
	int count = 0;
	int c;

	for (c = 7; c >= 0; c--) {
		int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
		int spk = cap->speakers[chan];
		if (!spk) {
			/* add N/A channel if the companion channel is occupied */
			if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
				chmap[count++] = SNDRV_CHMAP_NA;

			continue;
		}

3460
		chmap[count++] = snd_hdac_spk_to_chmap(spk);
3461 3462 3463 3464 3465
	}

	WARN_ON(count != channels);
}

3466 3467 3468 3469 3470 3471
static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
				 bool hbr)
{
	int hbr_ctl, hbr_ctl_new;

	hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
3472
	if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
3473 3474 3475 3476 3477
		if (hbr)
			hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
		else
			hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;

3478 3479
		codec_dbg(codec,
			  "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494
				pin_nid,
				hbr_ctl == hbr_ctl_new ? "" : "new-",
				hbr_ctl_new);

		if (hbr_ctl != hbr_ctl_new)
			snd_hda_codec_write(codec, pin_nid, 0,
						ATI_VERB_SET_HBR_CONTROL,
						hbr_ctl_new);

	} else if (hbr)
		return -EINVAL;

	return 0;
}

3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
				hda_nid_t pin_nid, u32 stream_tag, int format)
{

	if (is_amdhdmi_rev3_or_later(codec)) {
		int ramp_rate = 180; /* default as per AMD spec */
		/* disable ramp-up/down for non-pcm as per AMD spec */
		if (format & AC_FMT_TYPE_NON_PCM)
			ramp_rate = 0;

		snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
	}

	return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
}


3512
static int atihdmi_init(struct hda_codec *codec)
3513 3514
{
	struct hdmi_spec *spec = codec->spec;
3515
	int pin_idx, err;
3516

3517 3518 3519
	err = generic_hdmi_init(codec);

	if (err)
3520
		return err;
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532

	for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
		struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);

		/* make sure downmix information in infoframe is zero */
		snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);

		/* enable channel-wise remap mode if supported */
		if (has_amd_full_remap_support(codec))
			snd_hda_codec_write(codec, per_pin->pin_nid, 0,
					    ATI_VERB_SET_MULTICHANNEL_MODE,
					    ATI_MULTICHANNEL_MODE_SINGLE);
3533
	}
3534

3535 3536 3537 3538 3539 3540
	return 0;
}

static int patch_atihdmi(struct hda_codec *codec)
{
	struct hdmi_spec *spec;
3541 3542 3543 3544 3545 3546
	struct hdmi_spec_per_cvt *per_cvt;
	int err, cvt_idx;

	err = patch_generic_hdmi(codec);

	if (err)
3547
		return err;
3548 3549 3550

	codec->patch_ops.init = atihdmi_init;

3551
	spec = codec->spec;
3552

3553
	spec->ops.pin_get_eld = atihdmi_pin_get_eld;
3554
	spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
3555
	spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
3556
	spec->ops.setup_stream = atihdmi_setup_stream;
3557

3558 3559 3560
	spec->chmap.ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
	spec->chmap.ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;

3561 3562
	if (!has_amd_full_remap_support(codec)) {
		/* override to ATI/AMD-specific versions with pairwise mapping */
3563
		spec->chmap.ops.chmap_cea_alloc_validate_get_type =
3564
			atihdmi_paired_chmap_cea_alloc_validate_get_type;
3565 3566 3567
		spec->chmap.ops.cea_alloc_to_tlv_chmap =
				atihdmi_paired_cea_alloc_to_tlv_chmap;
		spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578
	}

	/* ATI/AMD converters do not advertise all of their capabilities */
	for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
		per_cvt = get_cvt(spec, cvt_idx);
		per_cvt->channels_max = max(per_cvt->channels_max, 8u);
		per_cvt->rates |= SUPPORTED_RATES;
		per_cvt->formats |= SUPPORTED_FORMATS;
		per_cvt->maxbps = max(per_cvt->maxbps, 24u);
	}

3579
	spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
3580

3581 3582 3583
	return 0;
}

3584 3585 3586 3587 3588 3589
/* VIA HDMI Implementation */
#define VIAHDMI_CVT_NID	0x02	/* audio converter1 */
#define VIAHDMI_PIN_NID	0x03	/* HDMI output pin1 */

static int patch_via_hdmi(struct hda_codec *codec)
{
3590
	return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
3591
}
3592 3593 3594 3595

/*
 * patch entries
 */
3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619
static const struct hda_device_id snd_hda_id_hdmi[] = {
HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI",	patch_atihdmi),
HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI",	patch_nvhdmi_8ch_7x),
HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP",	patch_nvhdmi),
3620
/* 17 is known to be absent */
3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP",	patch_tegra_hdmi),
HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI",	patch_nvhdmi_2ch),
HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP",	patch_nvhdmi),
HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP",	patch_nvhdmi),
3642
HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP",	patch_nvhdmi),
3643
HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP",	patch_nvhdmi),
3644 3645 3646 3647 3648
HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI",	patch_nvhdmi_2ch),
HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP",	patch_via_hdmi),
HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP",	patch_via_hdmi),
HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP",	patch_generic_hdmi),
3649
HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI",	patch_i915_cpt_hdmi),
3650 3651 3652
HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI",	patch_generic_hdmi),
HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI",	patch_generic_hdmi),
3653
HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI",	patch_i915_cpt_hdmi),
3654 3655
HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI",	patch_i915_cpt_hdmi),
HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_i915_cpt_hdmi),
3656 3657 3658 3659 3660
HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI",	patch_i915_hsw_hdmi),
HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI",	patch_i915_hsw_hdmi),
HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI",	patch_i915_hsw_hdmi),
HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI",	patch_i915_hsw_hdmi),
HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI",	patch_i915_hsw_hdmi),
3661
HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI",	patch_generic_hdmi),
3662 3663
HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI",	patch_i915_byt_hdmi),
HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI",	patch_i915_byt_hdmi),
3664
HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI",	patch_generic_hdmi),
3665
/* special ID for generic HDMI */
3666
HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
3667 3668
{} /* terminator */
};
3669
MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
3670 3671 3672 3673 3674 3675 3676

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("HDMI HD-audio codec");
MODULE_ALIAS("snd-hda-codec-intelhdmi");
MODULE_ALIAS("snd-hda-codec-nvhdmi");
MODULE_ALIAS("snd-hda-codec-atihdmi");

3677
static struct hda_codec_driver hdmi_driver = {
3678
	.id = snd_hda_id_hdmi,
3679 3680
};

3681
module_hda_codec_driver(hdmi_driver);