imx.c 66.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
L
Linus Torvalds 已提交
2
/*
3
 * Driver for Motorola/Freescale IMX serial ports
L
Linus Torvalds 已提交
4
 *
5
 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
L
Linus Torvalds 已提交
6
 *
7 8
 * Author: Sascha Hauer <sascha@saschahauer.de>
 * Copyright (C) 2004 Pengutronix
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19
 */

#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
20
#include <linux/platform_device.h>
L
Linus Torvalds 已提交
21 22 23 24
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
S
Sascha Hauer 已提交
25
#include <linux/clk.h>
26
#include <linux/delay.h>
27
#include <linux/rational.h>
28
#include <linux/slab.h>
29 30
#include <linux/of.h>
#include <linux/of_device.h>
31
#include <linux/io.h>
32
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
33 34

#include <asm/irq.h>
35
#include <linux/platform_data/serial-imx.h>
36
#include <linux/platform_data/dma-imx.h>
L
Linus Torvalds 已提交
37

38 39
#include "serial_mctrl_gpio.h"

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
/* Register definitions */
#define URXD0 0x0  /* Receiver Register */
#define URTX0 0x40 /* Transmitter Register */
#define UCR1  0x80 /* Control Register 1 */
#define UCR2  0x84 /* Control Register 2 */
#define UCR3  0x88 /* Control Register 3 */
#define UCR4  0x8c /* Control Register 4 */
#define UFCR  0x90 /* FIFO Control Register */
#define USR1  0x94 /* Status Register 1 */
#define USR2  0x98 /* Status Register 2 */
#define UESC  0x9c /* Escape Character Register */
#define UTIM  0xa0 /* Escape Timer Register */
#define UBIR  0xa4 /* BRM Incremental Register */
#define UBMR  0xa8 /* BRM Modulator Register */
#define UBRC  0xac /* Baud Rate Count Register */
55 56 57
#define IMX21_ONEMS 0xb0 /* One Millisecond register */
#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
58 59

/* UART Control Register Bit Fields.*/
J
Jiada Wang 已提交
60
#define URXD_DUMMY_READ (1<<16)
61 62 63 64 65 66
#define URXD_CHARRDY	(1<<15)
#define URXD_ERR	(1<<14)
#define URXD_OVRRUN	(1<<13)
#define URXD_FRMERR	(1<<12)
#define URXD_BRK	(1<<11)
#define URXD_PRERR	(1<<10)
67
#define URXD_RX_DATA	(0xFF<<0)
68 69 70 71
#define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
#define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
#define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
#define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
72
#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
73
#define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
74
#define UCR1_RXDMAEN	(1<<8)	/* Recv ready DMA enable */
75 76 77 78
#define UCR1_IREN	(1<<7)	/* Infrared interface enable */
#define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
#define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
#define UCR1_SNDBRK	(1<<4)	/* Send break */
79
#define UCR1_TXDMAEN	(1<<3)	/* Transmitter ready DMA enable */
80
#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
81
#define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
#define UCR1_DOZE	(1<<1)	/* Doze */
#define UCR1_UARTEN	(1<<0)	/* UART enabled */
#define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
#define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
#define UCR2_CTSC	(1<<13)	/* CTS pin control */
#define UCR2_CTS	(1<<12)	/* Clear to send */
#define UCR2_ESCEN	(1<<11)	/* Escape enable */
#define UCR2_PREN	(1<<8)	/* Parity enable */
#define UCR2_PROE	(1<<7)	/* Parity odd/even */
#define UCR2_STPB	(1<<6)	/* Stop */
#define UCR2_WS		(1<<5)	/* Word size */
#define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
#define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
#define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
#define UCR2_RXEN	(1<<1)	/* Receiver enabled */
#define UCR2_SRST	(1<<0)	/* SW reset */
#define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
#define UCR3_PARERREN	(1<<12) /* Parity enable */
#define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
#define UCR3_DSR	(1<<10) /* Data set ready */
#define UCR3_DCD	(1<<9)	/* Data carrier detect */
#define UCR3_RI		(1<<8)	/* Ring indicator */
104
#define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
105 106 107
#define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
#define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
#define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
108
#define UCR3_DTRDEN	(1<<3)	/* Data Terminal Ready Delta Enable. */
109 110 111 112 113 114 115 116 117
#define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
#define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
#define UCR3_BPEN	(1<<0)	/* Preset registers enable */
#define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
#define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
#define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
#define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
#define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
#define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
118
#define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
#define UCR4_IRSC	(1<<5)	/* IR special case */
#define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
#define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
#define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
#define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
#define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
#define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
#define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
#define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
#define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
#define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
#define USR1_RTSS	(1<<14) /* RTS pin status */
#define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
#define USR1_RTSD	(1<<12) /* RTS delta */
#define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
#define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
#define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
136
#define USR1_AGTIM	(1<<8)	 /* Ageing timer interrupt flag */
137
#define USR1_DTRD	(1<<7)	 /* DTR Delta */
138 139 140 141 142 143 144
#define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
#define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
#define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
#define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
#define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
#define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
#define USR2_IDLE	 (1<<12) /* Idle condition */
145 146
#define USR2_RIDELT	 (1<<10) /* Ring Interrupt Delta */
#define USR2_RIIN	 (1<<9)	 /* Ring Indicator Input */
147 148
#define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
#define USR2_WAKE	 (1<<7)	 /* Wake */
149
#define USR2_DCDIN	 (1<<5)	 /* Data Carrier Detect Input */
150 151 152 153 154 155 156 157 158 159 160 161
#define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
#define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
#define USR2_BRCD	 (1<<2)	 /* Break condition */
#define USR2_ORE	(1<<1)	 /* Overrun error */
#define USR2_RDR	(1<<0)	 /* Recv data ready */
#define UTS_FRCPERR	(1<<13) /* Force parity error */
#define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
#define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
#define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
#define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
#define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
#define UTS_SOFTRST	 (1<<0)	 /* Software reset */
162

L
Linus Torvalds 已提交
163
/* We've been assigned a range on the "Low-density serial ports" major */
164 165
#define SERIAL_IMX_MAJOR	207
#define MINOR_START		16
166
#define DEV_NAME		"ttymxc"
L
Linus Torvalds 已提交
167 168 169 170 171 172 173 174 175 176 177

/*
 * This determines how often we check the modem status signals
 * for any change.  They generally aren't connected to an IRQ
 * so we have to poll them.  We also check immediately before
 * filling the TX fifo incase CTS has been dropped.
 */
#define MCTRL_TIMEOUT	(250*HZ/1000)

#define DRIVER_NAME "IMX-uart"

178 179
#define UART_NR 8

180
/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
181 182 183
enum imx_uart_type {
	IMX1_UART,
	IMX21_UART,
184
	IMX53_UART,
185
	IMX6Q_UART,
186 187 188 189 190 191 192 193
};

/* device type dependent stuff */
struct imx_uart_data {
	unsigned uts_reg;
	enum imx_uart_type devtype;
};

L
Linus Torvalds 已提交
194 195 196 197
struct imx_port {
	struct uart_port	port;
	struct timer_list	timer;
	unsigned int		old_status;
198
	unsigned int		have_rtscts:1;
199
	unsigned int		have_rtsgpio:1;
200
	unsigned int		dte_mode:1;
201 202
	struct clk		*clk_ipg;
	struct clk		*clk_per;
203
	const struct imx_uart_data *devdata;
204

205 206
	struct mctrl_gpios *gpios;

207 208 209 210 211 212 213
	/* shadow registers */
	unsigned int ucr1;
	unsigned int ucr2;
	unsigned int ucr3;
	unsigned int ucr4;
	unsigned int ufcr;

214 215 216 217 218 219 220
	/* DMA fields */
	unsigned int		dma_is_enabled:1;
	unsigned int		dma_is_rxing:1;
	unsigned int		dma_is_txing:1;
	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
	struct scatterlist	rx_sgl, tx_sgl[2];
	void			*rx_buf;
221 222 223
	struct circ_buf		rx_ring;
	unsigned int		rx_periods;
	dma_cookie_t		rx_cookie;
224
	unsigned int		tx_bytes;
225
	unsigned int		dma_tx_nents;
226
	unsigned int            saved_reg[10];
227
	bool			context_saved;
L
Linus Torvalds 已提交
228 229
};

230 231 232 233 234 235
struct imx_port_ucrs {
	unsigned int	ucr1;
	unsigned int	ucr2;
	unsigned int	ucr3;
};

236 237 238 239 240 241 242 243 244
static struct imx_uart_data imx_uart_devdata[] = {
	[IMX1_UART] = {
		.uts_reg = IMX1_UTS,
		.devtype = IMX1_UART,
	},
	[IMX21_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX21_UART,
	},
245 246 247 248
	[IMX53_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX53_UART,
	},
249 250 251 252
	[IMX6Q_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX6Q_UART,
	},
253 254
};

255
static const struct platform_device_id imx_uart_devtype[] = {
256 257 258 259 260 261
	{
		.name = "imx1-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
	}, {
		.name = "imx21-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
262 263 264
	}, {
		.name = "imx53-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
265 266 267
	}, {
		.name = "imx6q-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
268 269 270 271 272 273
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_uart_devtype);

274
static const struct of_device_id imx_uart_dt_ids[] = {
275
	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
276
	{ .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
277 278 279 280 281 282
	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);

283 284
static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
{
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	switch (offset) {
	case UCR1:
		sport->ucr1 = val;
		break;
	case UCR2:
		sport->ucr2 = val;
		break;
	case UCR3:
		sport->ucr3 = val;
		break;
	case UCR4:
		sport->ucr4 = val;
		break;
	case UFCR:
		sport->ufcr = val;
		break;
	default:
		break;
	}
304 305 306 307 308
	writel(val, sport->port.membase + offset);
}

static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
{
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	switch (offset) {
	case UCR1:
		return sport->ucr1;
		break;
	case UCR2:
		/*
		 * UCR2_SRST is the only bit in the cached registers that might
		 * differ from the value that was last written. As it only
		 * clears after being set, reread conditionally.
		 */
		if (sport->ucr2 & UCR2_SRST)
			sport->ucr2 = readl(sport->port.membase + offset);
		return sport->ucr2;
		break;
	case UCR3:
		return sport->ucr3;
		break;
	case UCR4:
		return sport->ucr4;
		break;
	case UFCR:
		return sport->ufcr;
		break;
	default:
		return readl(sport->port.membase + offset);
	}
335 336
}

337
static inline unsigned imx_uart_uts_reg(struct imx_port *sport)
338 339 340 341
{
	return sport->devdata->uts_reg;
}

342
static inline int imx_uart_is_imx1(struct imx_port *sport)
343 344 345 346
{
	return sport->devdata->devtype == IMX1_UART;
}

347
static inline int imx_uart_is_imx21(struct imx_port *sport)
348 349 350 351
{
	return sport->devdata->devtype == IMX21_UART;
}

352
static inline int imx_uart_is_imx53(struct imx_port *sport)
353 354 355 356
{
	return sport->devdata->devtype == IMX53_UART;
}

357
static inline int imx_uart_is_imx6q(struct imx_port *sport)
358 359 360
{
	return sport->devdata->devtype == IMX6Q_UART;
}
361 362 363
/*
 * Save and restore functions for UCR1, UCR2 and UCR3 registers
 */
364
#if defined(CONFIG_SERIAL_IMX_CONSOLE)
365
static void imx_uart_ucrs_save(struct imx_port *sport,
366 367 368
			       struct imx_port_ucrs *ucr)
{
	/* save control registers */
369 370 371
	ucr->ucr1 = imx_uart_readl(sport, UCR1);
	ucr->ucr2 = imx_uart_readl(sport, UCR2);
	ucr->ucr3 = imx_uart_readl(sport, UCR3);
372 373
}

374
static void imx_uart_ucrs_restore(struct imx_port *sport,
375 376 377
				  struct imx_port_ucrs *ucr)
{
	/* restore control registers */
378 379 380
	imx_uart_writel(sport, ucr->ucr1, UCR1);
	imx_uart_writel(sport, ucr->ucr2, UCR2);
	imx_uart_writel(sport, ucr->ucr3, UCR3);
381
}
382
#endif
383

384
static void imx_uart_rts_active(struct imx_port *sport, u32 *ucr2)
385
{
386
	*ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
387

388 389
	sport->port.mctrl |= TIOCM_RTS;
	mctrl_gpio_set(sport->gpios, sport->port.mctrl);
390 391
}

392
static void imx_uart_rts_inactive(struct imx_port *sport, u32 *ucr2)
393
{
394 395
	*ucr2 &= ~UCR2_CTSC;
	*ucr2 |= UCR2_CTS;
396

397 398
	sport->port.mctrl &= ~TIOCM_RTS;
	mctrl_gpio_set(sport->gpios, sport->port.mctrl);
399 400
}

401
static void imx_uart_rts_auto(struct imx_port *sport, u32 *ucr2)
402 403 404 405
{
	*ucr2 |= UCR2_CTSC;
}

406
/* called with port.lock taken and irqs off */
407
static void imx_uart_start_rx(struct uart_port *port)
408 409 410 411 412 413 414 415 416 417 418 419 420
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned int ucr1, ucr2;

	ucr1 = imx_uart_readl(sport, UCR1);
	ucr2 = imx_uart_readl(sport, UCR2);

	ucr2 |= UCR2_RXEN;

	if (sport->dma_is_enabled) {
		ucr1 |= UCR1_RXDMAEN | UCR1_ATDMAEN;
	} else {
		ucr1 |= UCR1_RRDYEN;
421
		ucr2 |= UCR2_ATEN;
422 423 424 425 426 427 428
	}

	/* Write UCR2 first as it includes RXEN */
	imx_uart_writel(sport, ucr2, UCR2);
	imx_uart_writel(sport, ucr1, UCR1);
}

429
/* called with port.lock taken and irqs off */
430
static void imx_uart_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
431 432
{
	struct imx_port *sport = (struct imx_port *)port;
433
	u32 ucr1;
434

435 436 437 438
	/*
	 * We are maybe in the SMP context, so if the DMA TX thread is running
	 * on other cpu, we have to wait for it to finish.
	 */
439
	if (sport->dma_is_txing)
440
		return;
441

442 443
	ucr1 = imx_uart_readl(sport, UCR1);
	imx_uart_writel(sport, ucr1 & ~UCR1_TXMPTYEN, UCR1);
444 445 446

	/* in rs485 mode disable transmitter if shifter is empty */
	if (port->rs485.flags & SER_RS485_ENABLED &&
447
	    imx_uart_readl(sport, USR2) & USR2_TXDC) {
448
		u32 ucr2 = imx_uart_readl(sport, UCR2), ucr4;
449
		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
450
			imx_uart_rts_active(sport, &ucr2);
451
		else
452
			imx_uart_rts_inactive(sport, &ucr2);
453
		imx_uart_writel(sport, ucr2, UCR2);
454

455
		imx_uart_start_rx(port);
456

457 458 459
		ucr4 = imx_uart_readl(sport, UCR4);
		ucr4 &= ~UCR4_TCEN;
		imx_uart_writel(sport, ucr4, UCR4);
460
	}
L
Linus Torvalds 已提交
461 462
}

463
/* called with port.lock taken and irqs off */
464
static void imx_uart_stop_rx(struct uart_port *port)
L
Linus Torvalds 已提交
465 466
{
	struct imx_port *sport = (struct imx_port *)port;
467
	u32 ucr1, ucr2;
468

469
	ucr1 = imx_uart_readl(sport, UCR1);
470
	ucr2 = imx_uart_readl(sport, UCR2);
471

472 473 474 475
	if (sport->dma_is_enabled) {
		ucr1 &= ~(UCR1_RXDMAEN | UCR1_ATDMAEN);
	} else {
		ucr1 &= ~UCR1_RRDYEN;
476
		ucr2 &= ~UCR2_ATEN;
477 478 479 480 481
	}
	imx_uart_writel(sport, ucr1, UCR1);

	ucr2 &= ~UCR2_RXEN;
	imx_uart_writel(sport, ucr2, UCR2);
L
Linus Torvalds 已提交
482 483
}

484
/* called with port.lock taken and irqs off */
485
static void imx_uart_enable_ms(struct uart_port *port)
L
Linus Torvalds 已提交
486 487 488 489
{
	struct imx_port *sport = (struct imx_port *)port;

	mod_timer(&sport->timer, jiffies);
490 491

	mctrl_gpio_enable_ms(sport->gpios);
L
Linus Torvalds 已提交
492 493
}

494
static void imx_uart_dma_tx(struct imx_port *sport);
495 496

/* called with port.lock taken and irqs off */
497
static inline void imx_uart_transmit_buffer(struct imx_port *sport)
L
Linus Torvalds 已提交
498
{
A
Alan Cox 已提交
499
	struct circ_buf *xmit = &sport->port.state->xmit;
L
Linus Torvalds 已提交
500

501 502
	if (sport->port.x_char) {
		/* Send next char */
503
		imx_uart_writel(sport, sport->port.x_char, URTX0);
504 505
		sport->port.icount.tx++;
		sport->port.x_char = 0;
506 507 508 509
		return;
	}

	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
510
		imx_uart_stop_tx(&sport->port);
511 512 513
		return;
	}

514
	if (sport->dma_is_enabled) {
515
		u32 ucr1;
516 517 518 519
		/*
		 * We've just sent a X-char Ensure the TX DMA is enabled
		 * and the TX IRQ is disabled.
		 **/
520 521
		ucr1 = imx_uart_readl(sport, UCR1);
		ucr1 &= ~UCR1_TXMPTYEN;
522
		if (sport->dma_is_txing) {
523 524
			ucr1 |= UCR1_TXDMAEN;
			imx_uart_writel(sport, ucr1, UCR1);
525
		} else {
526
			imx_uart_writel(sport, ucr1, UCR1);
527
			imx_uart_dma_tx(sport);
528 529
		}

530
		return;
531
	}
532 533

	while (!uart_circ_empty(xmit) &&
534
	       !(imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)) {
L
Linus Torvalds 已提交
535 536
		/* send xmit->buf[xmit->tail]
		 * out the port here */
537
		imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
538
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
L
Linus Torvalds 已提交
539
		sport->port.icount.tx++;
540
	}
L
Linus Torvalds 已提交
541

542 543 544
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);

L
Linus Torvalds 已提交
545
	if (uart_circ_empty(xmit))
546
		imx_uart_stop_tx(&sport->port);
L
Linus Torvalds 已提交
547 548
}

549
static void imx_uart_dma_tx_callback(void *data)
550 551 552 553 554
{
	struct imx_port *sport = data;
	struct scatterlist *sgl = &sport->tx_sgl[0];
	struct circ_buf *xmit = &sport->port.state->xmit;
	unsigned long flags;
555
	u32 ucr1;
556

557
	spin_lock_irqsave(&sport->port.lock, flags);
558

559
	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
560

561 562 563
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 &= ~UCR1_TXDMAEN;
	imx_uart_writel(sport, ucr1, UCR1);
564

565 566 567 568 569 570
	/* update the stat */
	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
	sport->port.icount.tx += sport->tx_bytes;

	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");

571 572
	sport->dma_is_txing = 0;

573 574
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);
575

576
	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
577
		imx_uart_dma_tx(sport);
578 579 580 581 582
	else if (sport->port.rs485.flags & SER_RS485_ENABLED) {
		u32 ucr4 = imx_uart_readl(sport, UCR4);
		ucr4 |= UCR4_TCEN;
		imx_uart_writel(sport, ucr4, UCR4);
	}
583

584
	spin_unlock_irqrestore(&sport->port.lock, flags);
585 586
}

587
/* called with port.lock taken and irqs off */
588
static void imx_uart_dma_tx(struct imx_port *sport)
589 590 591 592 593 594
{
	struct circ_buf *xmit = &sport->port.state->xmit;
	struct scatterlist *sgl = sport->tx_sgl;
	struct dma_async_tx_descriptor *desc;
	struct dma_chan	*chan = sport->dma_chan_tx;
	struct device *dev = sport->port.dev;
595
	u32 ucr1, ucr4;
596 597
	int ret;

598
	if (sport->dma_is_txing)
599 600
		return;

601 602 603 604
	ucr4 = imx_uart_readl(sport, UCR4);
	ucr4 &= ~UCR4_TCEN;
	imx_uart_writel(sport, ucr4, UCR4);

605 606
	sport->tx_bytes = uart_circ_chars_pending(xmit);

607 608 609 610
	if (xmit->tail < xmit->head) {
		sport->dma_tx_nents = 1;
		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
	} else {
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
		sport->dma_tx_nents = 2;
		sg_init_table(sgl, 2);
		sg_set_buf(sgl, xmit->buf + xmit->tail,
				UART_XMIT_SIZE - xmit->tail);
		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
	}

	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for TX.\n");
		return;
	}
	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
	if (!desc) {
626 627
		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
			     DMA_TO_DEVICE);
628 629 630
		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
		return;
	}
631
	desc->callback = imx_uart_dma_tx_callback;
632 633 634 635
	desc->callback_param = sport;

	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
			uart_circ_chars_pending(xmit));
636

637 638 639
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 |= UCR1_TXDMAEN;
	imx_uart_writel(sport, ucr1, UCR1);
640

641 642 643 644 645 646 647
	/* fire it */
	sport->dma_is_txing = 1;
	dmaengine_submit(desc);
	dma_async_issue_pending(chan);
	return;
}

648
/* called with port.lock taken and irqs off */
649
static void imx_uart_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
650 651
{
	struct imx_port *sport = (struct imx_port *)port;
652
	u32 ucr1;
L
Linus Torvalds 已提交
653

654 655 656
	if (!sport->port.x_char && uart_circ_empty(&port->state->xmit))
		return;

657
	if (port->rs485.flags & SER_RS485_ENABLED) {
658
		u32 ucr2;
659 660

		ucr2 = imx_uart_readl(sport, UCR2);
661
		if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
662
			imx_uart_rts_active(sport, &ucr2);
663
		else
664
			imx_uart_rts_inactive(sport, &ucr2);
665
		imx_uart_writel(sport, ucr2, UCR2);
666

667
		if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
668
			imx_uart_stop_rx(port);
669

670 671 672 673 674 675 676 677 678
		/*
		 * Enable transmitter and shifter empty irq only if DMA is off.
		 * In the DMA case this is done in the tx-callback.
		 */
		if (!sport->dma_is_enabled) {
			u32 ucr4 = imx_uart_readl(sport, UCR4);
			ucr4 |= UCR4_TCEN;
			imx_uart_writel(sport, ucr4, UCR4);
		}
679 680
	}

681
	if (!sport->dma_is_enabled) {
682 683
		ucr1 = imx_uart_readl(sport, UCR1);
		imx_uart_writel(sport, ucr1 | UCR1_TXMPTYEN, UCR1);
684
	}
L
Linus Torvalds 已提交
685

686
	if (sport->dma_is_enabled) {
687 688 689
		if (sport->port.x_char) {
			/* We have X-char to send, so enable TX IRQ and
			 * disable TX DMA to let TX interrupt to send X-char */
690 691 692 693
			ucr1 = imx_uart_readl(sport, UCR1);
			ucr1 &= ~UCR1_TXDMAEN;
			ucr1 |= UCR1_TXMPTYEN;
			imx_uart_writel(sport, ucr1, UCR1);
694 695 696
			return;
		}

697 698
		if (!uart_circ_empty(&port->state->xmit) &&
		    !uart_tx_stopped(port))
699
			imx_uart_dma_tx(sport);
700 701
		return;
	}
L
Linus Torvalds 已提交
702 703
}

704
static irqreturn_t imx_uart_rtsint(int irq, void *dev_id)
705
{
706
	struct imx_port *sport = dev_id;
707
	u32 usr1;
708 709 710 711
	unsigned long flags;

	spin_lock_irqsave(&sport->port.lock, flags);

712
	imx_uart_writel(sport, USR1_RTSD, USR1);
713 714
	usr1 = imx_uart_readl(sport, USR1) & USR1_RTSS;
	uart_handle_cts_change(&sport->port, !!usr1);
715
	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
716 717 718 719 720

	spin_unlock_irqrestore(&sport->port.lock, flags);
	return IRQ_HANDLED;
}

721
static irqreturn_t imx_uart_txint(int irq, void *dev_id)
L
Linus Torvalds 已提交
722
{
723
	struct imx_port *sport = dev_id;
L
Linus Torvalds 已提交
724 725
	unsigned long flags;

726
	spin_lock_irqsave(&sport->port.lock, flags);
727
	imx_uart_transmit_buffer(sport);
728
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
729 730 731
	return IRQ_HANDLED;
}

732
static irqreturn_t imx_uart_rxint(int irq, void *dev_id)
L
Linus Torvalds 已提交
733 734
{
	struct imx_port *sport = dev_id;
735
	unsigned int rx, flg, ignored = 0;
J
Jiri Slaby 已提交
736
	struct tty_port *port = &sport->port.state->port;
737
	unsigned long flags;
L
Linus Torvalds 已提交
738

739
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
740

741
	while (imx_uart_readl(sport, USR2) & USR2_RDR) {
742 743
		u32 usr2;

L
Linus Torvalds 已提交
744 745 746
		flg = TTY_NORMAL;
		sport->port.icount.rx++;

747
		rx = imx_uart_readl(sport, URXD0);
748

749 750
		usr2 = imx_uart_readl(sport, USR2);
		if (usr2 & USR2_BRCD) {
751
			imx_uart_writel(sport, USR2_BRCD, USR2);
752 753
			if (uart_handle_break(&sport->port))
				continue;
L
Linus Torvalds 已提交
754 755
		}

756
		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
757 758
			continue;

759 760 761 762
		if (unlikely(rx & URXD_ERR)) {
			if (rx & URXD_BRK)
				sport->port.icount.brk++;
			else if (rx & URXD_PRERR)
763 764 765 766 767 768 769 770 771 772 773 774
				sport->port.icount.parity++;
			else if (rx & URXD_FRMERR)
				sport->port.icount.frame++;
			if (rx & URXD_OVRRUN)
				sport->port.icount.overrun++;

			if (rx & sport->port.ignore_status_mask) {
				if (++ignored > 100)
					goto out;
				continue;
			}

775
			rx &= (sport->port.read_status_mask | 0xFF);
776

777 778 779
			if (rx & URXD_BRK)
				flg = TTY_BREAK;
			else if (rx & URXD_PRERR)
780 781 782 783 784
				flg = TTY_PARITY;
			else if (rx & URXD_FRMERR)
				flg = TTY_FRAME;
			if (rx & URXD_OVRRUN)
				flg = TTY_OVERRUN;
L
Linus Torvalds 已提交
785

786 787 788 789
#ifdef SUPPORT_SYSRQ
			sport->port.sysrq = 0;
#endif
		}
L
Linus Torvalds 已提交
790

J
Jiada Wang 已提交
791 792 793
		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
			goto out;

794 795
		if (tty_insert_flip_char(port, rx, flg) == 0)
			sport->port.icount.buf_overrun++;
796
	}
L
Linus Torvalds 已提交
797 798

out:
799
	spin_unlock_irqrestore(&sport->port.lock, flags);
J
Jiri Slaby 已提交
800
	tty_flip_buffer_push(port);
L
Linus Torvalds 已提交
801 802 803
	return IRQ_HANDLED;
}

804
static void imx_uart_clear_rx_errors(struct imx_port *sport);
805

806 807 808
/*
 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
 */
809
static unsigned int imx_uart_get_hwmctrl(struct imx_port *sport)
810 811
{
	unsigned int tmp = TIOCM_DSR;
812 813
	unsigned usr1 = imx_uart_readl(sport, USR1);
	unsigned usr2 = imx_uart_readl(sport, USR2);
814 815 816 817 818

	if (usr1 & USR1_RTSS)
		tmp |= TIOCM_CTS;

	/* in DCE mode DCDIN is always 0 */
S
Sascha Hauer 已提交
819
	if (!(usr2 & USR2_DCDIN))
820 821 822
		tmp |= TIOCM_CAR;

	if (sport->dte_mode)
823
		if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
824 825 826 827 828 829 830 831
			tmp |= TIOCM_RI;

	return tmp;
}

/*
 * Handle any change of modem status signal since we were last called.
 */
832
static void imx_uart_mctrl_check(struct imx_port *sport)
833 834 835
{
	unsigned int status, changed;

836
	status = imx_uart_get_hwmctrl(sport);
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
	changed = status ^ sport->old_status;

	if (changed == 0)
		return;

	sport->old_status = status;

	if (changed & TIOCM_RI && status & TIOCM_RI)
		sport->port.icount.rng++;
	if (changed & TIOCM_DSR)
		sport->port.icount.dsr++;
	if (changed & TIOCM_CAR)
		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
	if (changed & TIOCM_CTS)
		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);

	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
}

856
static irqreturn_t imx_uart_int(int irq, void *dev_id)
857 858
{
	struct imx_port *sport = dev_id;
859
	unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
860
	irqreturn_t ret = IRQ_NONE;
861

862 863 864 865 866 867
	usr1 = imx_uart_readl(sport, USR1);
	usr2 = imx_uart_readl(sport, USR2);
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr2 = imx_uart_readl(sport, UCR2);
	ucr3 = imx_uart_readl(sport, UCR3);
	ucr4 = imx_uart_readl(sport, UCR4);
868

869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
	/*
	 * Even if a condition is true that can trigger an irq only handle it if
	 * the respective irq source is enabled. This prevents some undesired
	 * actions, for example if a character that sits in the RX FIFO and that
	 * should be fetched via DMA is tried to be fetched using PIO. Or the
	 * receiver is currently off and so reading from URXD0 results in an
	 * exception. So just mask the (raw) status bits for disabled irqs.
	 */
	if ((ucr1 & UCR1_RRDYEN) == 0)
		usr1 &= ~USR1_RRDY;
	if ((ucr2 & UCR2_ATEN) == 0)
		usr1 &= ~USR1_AGTIM;
	if ((ucr1 & UCR1_TXMPTYEN) == 0)
		usr1 &= ~USR1_TRDY;
	if ((ucr4 & UCR4_TCEN) == 0)
		usr2 &= ~USR2_TXDC;
	if ((ucr3 & UCR3_DTRDEN) == 0)
		usr1 &= ~USR1_DTRD;
	if ((ucr1 & UCR1_RTSDEN) == 0)
		usr1 &= ~USR1_RTSD;
	if ((ucr3 & UCR3_AWAKEN) == 0)
		usr1 &= ~USR1_AWAKE;
	if ((ucr4 & UCR4_OREN) == 0)
		usr2 &= ~USR2_ORE;

	if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
895
		imx_uart_rxint(irq, dev_id);
896
		ret = IRQ_HANDLED;
897
	}
898

899
	if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
900
		imx_uart_txint(irq, dev_id);
901 902
		ret = IRQ_HANDLED;
	}
903

904
	if (usr1 & USR1_DTRD) {
905 906
		unsigned long flags;

907
		imx_uart_writel(sport, USR1_DTRD, USR1);
908 909

		spin_lock_irqsave(&sport->port.lock, flags);
910
		imx_uart_mctrl_check(sport);
911 912 913 914 915
		spin_unlock_irqrestore(&sport->port.lock, flags);

		ret = IRQ_HANDLED;
	}

916
	if (usr1 & USR1_RTSD) {
917
		imx_uart_rtsint(irq, dev_id);
918 919
		ret = IRQ_HANDLED;
	}
920

921
	if (usr1 & USR1_AWAKE) {
922
		imx_uart_writel(sport, USR1_AWAKE, USR1);
923 924
		ret = IRQ_HANDLED;
	}
925

926
	if (usr2 & USR2_ORE) {
927
		sport->port.icount.overrun++;
928
		imx_uart_writel(sport, USR2_ORE, USR2);
929
		ret = IRQ_HANDLED;
930 931
	}

932
	return ret;
933 934
}

L
Linus Torvalds 已提交
935 936 937
/*
 * Return TIOCSER_TEMT when transmitter is not busy.
 */
938
static unsigned int imx_uart_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
939 940
{
	struct imx_port *sport = (struct imx_port *)port;
941
	unsigned int ret;
L
Linus Torvalds 已提交
942

943
	ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
L
Linus Torvalds 已提交
944

945
	/* If the TX DMA is working, return 0. */
946
	if (sport->dma_is_txing)
947 948 949
		ret = 0;

	return ret;
L
Linus Torvalds 已提交
950 951
}

952
/* called with port.lock taken and irqs off */
953
static unsigned int imx_uart_get_mctrl(struct uart_port *port)
954 955
{
	struct imx_port *sport = (struct imx_port *)port;
956
	unsigned int ret = imx_uart_get_hwmctrl(sport);
957 958 959 960 961 962

	mctrl_gpio_get(sport->gpios, &ret);

	return ret;
}

963
/* called with port.lock taken and irqs off */
964
static void imx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
L
Linus Torvalds 已提交
965
{
966
	struct imx_port *sport = (struct imx_port *)port;
967
	u32 ucr3, uts;
968

969
	if (!(port->rs485.flags & SER_RS485_ENABLED)) {
970 971 972 973
		u32 ucr2;

		ucr2 = imx_uart_readl(sport, UCR2);
		ucr2 &= ~(UCR2_CTS | UCR2_CTSC);
974
		if (mctrl & TIOCM_RTS)
975 976
			ucr2 |= UCR2_CTS | UCR2_CTSC;
		imx_uart_writel(sport, ucr2, UCR2);
977
	}
978

979
	ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
980
	if (!(mctrl & TIOCM_DTR))
981 982
		ucr3 |= UCR3_DSR;
	imx_uart_writel(sport, ucr3, UCR3);
983

984
	uts = imx_uart_readl(sport, imx_uart_uts_reg(sport)) & ~UTS_LOOP;
985
	if (mctrl & TIOCM_LOOP)
986
		uts |= UTS_LOOP;
987
	imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
988 989

	mctrl_gpio_set(sport->gpios, mctrl);
L
Linus Torvalds 已提交
990 991 992 993 994
}

/*
 * Interrupts always disabled.
 */
995
static void imx_uart_break_ctl(struct uart_port *port, int break_state)
L
Linus Torvalds 已提交
996 997
{
	struct imx_port *sport = (struct imx_port *)port;
998 999
	unsigned long flags;
	u32 ucr1;
L
Linus Torvalds 已提交
1000 1001 1002

	spin_lock_irqsave(&sport->port.lock, flags);

1003
	ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
1004

1005
	if (break_state != 0)
1006
		ucr1 |= UCR1_SNDBRK;
1007

1008
	imx_uart_writel(sport, ucr1, UCR1);
L
Linus Torvalds 已提交
1009 1010 1011 1012

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

1013 1014 1015 1016
/*
 * This is our per-port timeout handler, for checking the
 * modem status signals.
 */
1017
static void imx_uart_timeout(struct timer_list *t)
1018
{
1019
	struct imx_port *sport = from_timer(sport, t, timer);
1020 1021 1022 1023
	unsigned long flags;

	if (sport->port.state) {
		spin_lock_irqsave(&sport->port.lock, flags);
1024
		imx_uart_mctrl_check(sport);
1025 1026 1027 1028 1029 1030
		spin_unlock_irqrestore(&sport->port.lock, flags);

		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
	}
}

1031 1032
#define RX_BUF_SIZE	(PAGE_SIZE)

1033
/*
1034
 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
1035
 *   [1] the RX DMA buffer is full.
1036
 *   [2] the aging timer expires
1037
 *
1038 1039
 * Condition [2] is triggered when a character has been sitting in the FIFO
 * for at least 8 byte durations.
1040
 */
1041
static void imx_uart_dma_rx_callback(void *data)
1042 1043 1044 1045
{
	struct imx_port *sport = data;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct scatterlist *sgl = &sport->rx_sgl;
1046
	struct tty_port *port = &sport->port.state->port;
1047
	struct dma_tx_state state;
1048
	struct circ_buf *rx_ring = &sport->rx_ring;
1049
	enum dma_status status;
1050 1051 1052
	unsigned int w_bytes = 0;
	unsigned int r_bytes;
	unsigned int bd_size;
1053

1054
	status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
1055

1056
	if (status == DMA_ERROR) {
1057
		imx_uart_clear_rx_errors(sport);
1058 1059 1060 1061
		return;
	}

	if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
1062

1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
		/*
		 * The state-residue variable represents the empty space
		 * relative to the entire buffer. Taking this in consideration
		 * the head is always calculated base on the buffer total
		 * length - DMA transaction residue. The UART script from the
		 * SDMA firmware will jump to the next buffer descriptor,
		 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
		 * Taking this in consideration the tail is always at the
		 * beginning of the buffer descriptor that contains the head.
		 */
1073

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
		/* Calculate the head */
		rx_ring->head = sg_dma_len(sgl) - state.residue;

		/* Calculate the tail. */
		bd_size = sg_dma_len(sgl) / sport->rx_periods;
		rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;

		if (rx_ring->head <= sg_dma_len(sgl) &&
		    rx_ring->head > rx_ring->tail) {

			/* Move data from tail to head */
			r_bytes = rx_ring->head - rx_ring->tail;

			/* CPU claims ownership of RX DMA buffer */
			dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
				DMA_FROM_DEVICE);

			w_bytes = tty_insert_flip_string(port,
				sport->rx_buf + rx_ring->tail, r_bytes);

			/* UART retrieves ownership of RX DMA buffer */
			dma_sync_sg_for_device(sport->port.dev, sgl, 1,
				DMA_FROM_DEVICE);

			if (w_bytes != r_bytes)
1099
				sport->port.icount.buf_overrun++;
1100 1101 1102 1103 1104

			sport->port.icount.rx += w_bytes;
		} else	{
			WARN_ON(rx_ring->head > sg_dma_len(sgl));
			WARN_ON(rx_ring->head <= rx_ring->tail);
1105
		}
1106
	}
1107

1108 1109 1110 1111
	if (w_bytes) {
		tty_flip_buffer_push(port);
		dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
	}
1112 1113
}

1114 1115 1116
/* RX DMA buffer periods */
#define RX_DMA_PERIODS 4

1117
static int imx_uart_start_rx_dma(struct imx_port *sport)
1118 1119 1120 1121 1122 1123 1124
{
	struct scatterlist *sgl = &sport->rx_sgl;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct device *dev = sport->port.dev;
	struct dma_async_tx_descriptor *desc;
	int ret;

1125 1126
	sport->rx_ring.head = 0;
	sport->rx_ring.tail = 0;
1127
	sport->rx_periods = RX_DMA_PERIODS;
1128

1129
	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1130 1131 1132 1133 1134
	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for RX.\n");
		return -EINVAL;
	}
1135 1136 1137 1138 1139

	desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
		sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
		DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);

1140
	if (!desc) {
1141
		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1142 1143 1144
		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
		return -EINVAL;
	}
1145
	desc->callback = imx_uart_dma_rx_callback;
1146 1147 1148
	desc->callback_param = sport;

	dev_dbg(dev, "RX: prepare for the DMA.\n");
1149
	sport->dma_is_rxing = 1;
1150
	sport->rx_cookie = dmaengine_submit(desc);
1151 1152 1153
	dma_async_issue_pending(chan);
	return 0;
}
1154

1155
static void imx_uart_clear_rx_errors(struct imx_port *sport)
1156
{
1157
	struct tty_port *port = &sport->port.state->port;
1158
	u32 usr1, usr2;
1159

1160 1161
	usr1 = imx_uart_readl(sport, USR1);
	usr2 = imx_uart_readl(sport, USR2);
1162

1163
	if (usr2 & USR2_BRCD) {
1164
		sport->port.icount.brk++;
1165
		imx_uart_writel(sport, USR2_BRCD, USR2);
1166 1167 1168 1169 1170 1171
		uart_handle_break(&sport->port);
		if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
			sport->port.icount.buf_overrun++;
		tty_flip_buffer_push(port);
	} else {
		dev_err(sport->port.dev, "DMA transaction error.\n");
1172
		if (usr1 & USR1_FRAMERR) {
1173
			sport->port.icount.frame++;
1174
			imx_uart_writel(sport, USR1_FRAMERR, USR1);
1175
		} else if (usr1 & USR1_PARITYERR) {
1176
			sport->port.icount.parity++;
1177
			imx_uart_writel(sport, USR1_PARITYERR, USR1);
1178
		}
1179 1180
	}

1181
	if (usr2 & USR2_ORE) {
1182
		sport->port.icount.overrun++;
1183
		imx_uart_writel(sport, USR2_ORE, USR2);
1184 1185 1186
	}

}
1187

1188 1189
#define TXTL_DEFAULT 2 /* reset default */
#define RXTL_DEFAULT 1 /* reset default */
1190 1191
#define TXTL_DMA 8 /* DMA burst setting */
#define RXTL_DMA 9 /* DMA burst setting */
1192

1193 1194
static void imx_uart_setup_ufcr(struct imx_port *sport,
				unsigned char txwl, unsigned char rxwl)
1195 1196 1197 1198
{
	unsigned int val;

	/* set receiver / transmitter trigger level */
1199
	val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1200
	val |= txwl << UFCR_TXTL_SHF | rxwl;
1201
	imx_uart_writel(sport, val, UFCR);
1202 1203
}

1204 1205 1206
static void imx_uart_dma_exit(struct imx_port *sport)
{
	if (sport->dma_chan_rx) {
1207
		dmaengine_terminate_sync(sport->dma_chan_rx);
1208 1209
		dma_release_channel(sport->dma_chan_rx);
		sport->dma_chan_rx = NULL;
1210
		sport->rx_cookie = -EINVAL;
1211 1212 1213 1214 1215
		kfree(sport->rx_buf);
		sport->rx_buf = NULL;
	}

	if (sport->dma_chan_tx) {
1216
		dmaengine_terminate_sync(sport->dma_chan_tx);
1217 1218 1219 1220 1221 1222 1223
		dma_release_channel(sport->dma_chan_tx);
		sport->dma_chan_tx = NULL;
	}
}

static int imx_uart_dma_init(struct imx_port *sport)
{
1224
	struct dma_slave_config slave_config = {};
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	struct device *dev = sport->port.dev;
	int ret;

	/* Prepare for RX : */
	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
	if (!sport->dma_chan_rx) {
		dev_dbg(dev, "cannot get the DMA channel.\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_DEV_TO_MEM;
	slave_config.src_addr = sport->port.mapbase + URXD0;
	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1239 1240
	/* one byte less than the watermark level to enable the aging timer */
	slave_config.src_maxburst = RXTL_DMA - 1;
1241 1242 1243 1244 1245 1246
	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
	if (ret) {
		dev_err(dev, "error in RX dma configuration.\n");
		goto err;
	}

1247
	sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
1248 1249 1250 1251
	if (!sport->rx_buf) {
		ret = -ENOMEM;
		goto err;
	}
1252
	sport->rx_ring.buf = sport->rx_buf;
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264

	/* Prepare for TX : */
	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
	if (!sport->dma_chan_tx) {
		dev_err(dev, "cannot get the TX DMA channel!\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_MEM_TO_DEV;
	slave_config.dst_addr = sport->port.mapbase + URTX0;
	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1265
	slave_config.dst_maxburst = TXTL_DMA;
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
	if (ret) {
		dev_err(dev, "error in TX dma configuration.");
		goto err;
	}

	return 0;
err:
	imx_uart_dma_exit(sport);
	return ret;
}

1278
static void imx_uart_enable_dma(struct imx_port *sport)
1279
{
1280
	u32 ucr1;
1281

1282
	imx_uart_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1283

1284
	/* set UCR1 */
1285 1286 1287
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
	imx_uart_writel(sport, ucr1, UCR1);
1288 1289 1290 1291

	sport->dma_is_enabled = 1;
}

1292
static void imx_uart_disable_dma(struct imx_port *sport)
1293
{
1294
	u32 ucr1, ucr2;
1295 1296

	/* clear UCR1 */
1297 1298 1299
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
	imx_uart_writel(sport, ucr1, UCR1);
1300 1301

	/* clear UCR2 */
1302 1303 1304
	ucr2 = imx_uart_readl(sport, UCR2);
	ucr2 &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
	imx_uart_writel(sport, ucr2, UCR2);
1305

1306
	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1307

1308 1309 1310
	sport->dma_is_enabled = 0;
}

1311 1312 1313
/* half the RX buffer size */
#define CTSTL 16

1314
static int imx_uart_startup(struct uart_port *port)
L
Linus Torvalds 已提交
1315 1316
{
	struct imx_port *sport = (struct imx_port *)port;
1317
	int retval, i;
1318
	unsigned long flags;
1319
	int dma_is_inited = 0;
1320
	u32 ucr1, ucr2, ucr4;
L
Linus Torvalds 已提交
1321

1322 1323
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
1324
		return retval;
1325 1326 1327
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval) {
		clk_disable_unprepare(sport->clk_per);
1328
		return retval;
1329
	}
1330

1331
	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
L
Linus Torvalds 已提交
1332 1333 1334 1335

	/* disable the DREN bit (Data Ready interrupt enable) before
	 * requesting IRQs
	 */
1336
	ucr4 = imx_uart_readl(sport, UCR4);
1337

1338
	/* set the trigger level for CTS */
1339 1340
	ucr4 &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
	ucr4 |= CTSTL << UCR4_CTSTL_SHF;
1341

1342
	imx_uart_writel(sport, ucr4 & ~UCR4_DREN, UCR4);
L
Linus Torvalds 已提交
1343

1344
	/* Can we enable the DMA support? */
1345 1346
	if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
		dma_is_inited = 1;
1347

1348
	spin_lock_irqsave(&sport->port.lock, flags);
1349
	/* Reset fifo's and state machines */
1350 1351
	i = 100;

1352 1353 1354
	ucr2 = imx_uart_readl(sport, UCR2);
	ucr2 &= ~UCR2_SRST;
	imx_uart_writel(sport, ucr2, UCR2);
1355

1356
	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1357
		udelay(1);
1358

L
Linus Torvalds 已提交
1359 1360 1361
	/*
	 * Finally, clear and enable interrupts
	 */
1362 1363
	imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
	imx_uart_writel(sport, USR2_ORE, USR2);
1364

1365 1366
	ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
	ucr1 |= UCR1_UARTEN;
1367
	if (sport->have_rtscts)
1368
		ucr1 |= UCR1_RTSDEN;
1369

1370
	imx_uart_writel(sport, ucr1, UCR1);
L
Linus Torvalds 已提交
1371

1372
	ucr4 = imx_uart_readl(sport, UCR4) & ~UCR4_OREN;
1373
	if (!sport->dma_is_enabled)
1374 1375
		ucr4 |= UCR4_OREN;
	imx_uart_writel(sport, ucr4, UCR4);
1376

1377 1378
	ucr2 = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
	ucr2 |= (UCR2_RXEN | UCR2_TXEN);
1379
	if (!sport->have_rtscts)
1380
		ucr2 |= UCR2_IRTS;
1381 1382 1383 1384
	/*
	 * make sure the edge sensitive RTS-irq is disabled,
	 * we're using RTSD instead.
	 */
1385
	if (!imx_uart_is_imx1(sport))
1386 1387
		ucr2 &= ~UCR2_RTSEN;
	imx_uart_writel(sport, ucr2, UCR2);
L
Linus Torvalds 已提交
1388

1389
	if (!imx_uart_is_imx1(sport)) {
1390 1391 1392
		u32 ucr3;

		ucr3 = imx_uart_readl(sport, UCR3);
1393

1394
		ucr3 |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
1395 1396

		if (sport->dte_mode)
1397
			/* disable broken interrupts */
1398
			ucr3 &= ~(UCR3_RI | UCR3_DCD);
1399

1400
		imx_uart_writel(sport, ucr3, UCR3);
1401
	}
1402

L
Linus Torvalds 已提交
1403 1404 1405
	/*
	 * Enable modem status interrupts
	 */
1406
	imx_uart_enable_ms(&sport->port);
1407

1408
	if (dma_is_inited) {
1409 1410
		imx_uart_enable_dma(sport);
		imx_uart_start_rx_dma(sport);
1411 1412 1413 1414
	} else {
		ucr1 = imx_uart_readl(sport, UCR1);
		ucr1 |= UCR1_RRDYEN;
		imx_uart_writel(sport, ucr1, UCR1);
1415 1416 1417 1418

		ucr2 = imx_uart_readl(sport, UCR2);
		ucr2 |= UCR2_ATEN;
		imx_uart_writel(sport, ucr2, UCR2);
1419
	}
1420

1421
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1422 1423 1424 1425

	return 0;
}

1426
static void imx_uart_shutdown(struct uart_port *port)
L
Linus Torvalds 已提交
1427 1428
{
	struct imx_port *sport = (struct imx_port *)port;
1429
	unsigned long flags;
1430
	u32 ucr1, ucr2;
L
Linus Torvalds 已提交
1431

1432
	if (sport->dma_is_enabled) {
1433 1434
		sport->dma_is_rxing = 0;
		sport->dma_is_txing = 0;
1435 1436
		dmaengine_terminate_sync(sport->dma_chan_tx);
		dmaengine_terminate_sync(sport->dma_chan_rx);
1437

1438
		spin_lock_irqsave(&sport->port.lock, flags);
1439 1440 1441
		imx_uart_stop_tx(port);
		imx_uart_stop_rx(port);
		imx_uart_disable_dma(sport);
1442
		spin_unlock_irqrestore(&sport->port.lock, flags);
1443 1444 1445
		imx_uart_dma_exit(sport);
	}

1446 1447
	mctrl_gpio_disable_ms(sport->gpios);

1448
	spin_lock_irqsave(&sport->port.lock, flags);
1449
	ucr2 = imx_uart_readl(sport, UCR2);
1450
	ucr2 &= ~(UCR2_TXEN | UCR2_ATEN);
1451
	imx_uart_writel(sport, ucr2, UCR2);
1452
	spin_unlock_irqrestore(&sport->port.lock, flags);
1453

L
Linus Torvalds 已提交
1454 1455 1456 1457 1458 1459 1460 1461 1462
	/*
	 * Stop our timer.
	 */
	del_timer_sync(&sport->timer);

	/*
	 * Disable all interrupts, port and break condition.
	 */

1463
	spin_lock_irqsave(&sport->port.lock, flags);
1464
	ucr1 = imx_uart_readl(sport, UCR1);
1465
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN | UCR1_RXDMAEN | UCR1_ATDMAEN);
1466

1467
	imx_uart_writel(sport, ucr1, UCR1);
1468
	spin_unlock_irqrestore(&sport->port.lock, flags);
1469

1470 1471
	clk_disable_unprepare(sport->clk_per);
	clk_disable_unprepare(sport->clk_ipg);
L
Linus Torvalds 已提交
1472 1473
}

1474
/* called with port.lock taken and irqs off */
1475
static void imx_uart_flush_buffer(struct uart_port *port)
1476 1477
{
	struct imx_port *sport = (struct imx_port *)port;
1478
	struct scatterlist *sgl = &sport->tx_sgl[0];
1479
	u32 ucr2;
1480
	int i = 100, ubir, ubmr, uts;
1481

1482 1483 1484 1485 1486 1487
	if (!sport->dma_chan_tx)
		return;

	sport->tx_bytes = 0;
	dmaengine_terminate_all(sport->dma_chan_tx);
	if (sport->dma_is_txing) {
1488 1489
		u32 ucr1;

1490 1491
		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
			     DMA_TO_DEVICE);
1492 1493 1494
		ucr1 = imx_uart_readl(sport, UCR1);
		ucr1 &= ~UCR1_TXDMAEN;
		imx_uart_writel(sport, ucr1, UCR1);
1495
		sport->dma_is_txing = 0;
1496
	}
1497 1498 1499

	/*
	 * According to the Reference Manual description of the UART SRST bit:
1500
	 *
1501 1502
	 * "Reset the transmit and receive state machines,
	 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1503 1504 1505 1506 1507
	 * and UTS[6-3]".
	 *
	 * We don't need to restore the old values from USR1, USR2, URXD and
	 * UTXD. UBRC is read only, so only save/restore the other three
	 * registers.
1508
	 */
1509 1510 1511
	ubir = imx_uart_readl(sport, UBIR);
	ubmr = imx_uart_readl(sport, UBMR);
	uts = imx_uart_readl(sport, IMX21_UTS);
1512

1513 1514 1515
	ucr2 = imx_uart_readl(sport, UCR2);
	ucr2 &= ~UCR2_SRST;
	imx_uart_writel(sport, ucr2, UCR2);
1516

1517
	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1518 1519 1520
		udelay(1);

	/* Restore the registers */
1521 1522 1523
	imx_uart_writel(sport, ubir, UBIR);
	imx_uart_writel(sport, ubmr, UBMR);
	imx_uart_writel(sport, uts, IMX21_UTS);
1524 1525
}

L
Linus Torvalds 已提交
1526
static void
1527 1528
imx_uart_set_termios(struct uart_port *port, struct ktermios *termios,
		     struct ktermios *old)
L
Linus Torvalds 已提交
1529 1530 1531
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
1532
	u32 ucr2, old_ucr1, old_ucr2, ufcr;
1533
	unsigned int baud, quot;
L
Linus Torvalds 已提交
1534
	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1535
	unsigned long div;
1536
	unsigned long num, denom;
1537
	uint64_t tdiv64;
L
Linus Torvalds 已提交
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554

	/*
	 * We only support CS7 and CS8.
	 */
	while ((termios->c_cflag & CSIZE) != CS7 &&
	       (termios->c_cflag & CSIZE) != CS8) {
		termios->c_cflag &= ~CSIZE;
		termios->c_cflag |= old_csize;
		old_csize = CS8;
	}

	if ((termios->c_cflag & CSIZE) == CS8)
		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
	else
		ucr2 = UCR2_SRST | UCR2_IRTS;

	if (termios->c_cflag & CRTSCTS) {
1555
		if (sport->have_rtscts) {
1556
			ucr2 &= ~UCR2_IRTS;
1557

1558
			if (port->rs485.flags & SER_RS485_ENABLED) {
1559 1560 1561 1562 1563
				/*
				 * RTS is mandatory for rs485 operation, so keep
				 * it under manual control and keep transmitter
				 * disabled.
				 */
1564 1565
				if (port->rs485.flags &
				    SER_RS485_RTS_AFTER_SEND)
1566
					imx_uart_rts_active(sport, &ucr2);
1567
				else
1568
					imx_uart_rts_inactive(sport, &ucr2);
1569
			} else {
1570
				imx_uart_rts_auto(sport, &ucr2);
1571
			}
1572 1573 1574
		} else {
			termios->c_cflag &= ~CRTSCTS;
		}
1575
	} else if (port->rs485.flags & SER_RS485_ENABLED) {
1576
		/* disable transmitter */
1577
		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
1578
			imx_uart_rts_active(sport, &ucr2);
1579
		else
1580
			imx_uart_rts_inactive(sport, &ucr2);
1581 1582
	}

L
Linus Torvalds 已提交
1583 1584 1585 1586 1587

	if (termios->c_cflag & CSTOPB)
		ucr2 |= UCR2_STPB;
	if (termios->c_cflag & PARENB) {
		ucr2 |= UCR2_PREN;
1588
		if (termios->c_cflag & PARODD)
L
Linus Torvalds 已提交
1589 1590 1591
			ucr2 |= UCR2_PROE;
	}

1592 1593
	del_timer_sync(&sport->timer);

L
Linus Torvalds 已提交
1594 1595 1596
	/*
	 * Ask the core to calculate the divisor for us.
	 */
1597
	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
L
Linus Torvalds 已提交
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	quot = uart_get_divisor(port, baud);

	spin_lock_irqsave(&sport->port.lock, flags);

	sport->port.read_status_mask = 0;
	if (termios->c_iflag & INPCK)
		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
	if (termios->c_iflag & (BRKINT | PARMRK))
		sport->port.read_status_mask |= URXD_BRK;

	/*
	 * Characters to ignore
	 */
	sport->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
1613
		sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
L
Linus Torvalds 已提交
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	if (termios->c_iflag & IGNBRK) {
		sport->port.ignore_status_mask |= URXD_BRK;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			sport->port.ignore_status_mask |= URXD_OVRRUN;
	}

J
Jiada Wang 已提交
1624 1625 1626
	if ((termios->c_cflag & CREAD) == 0)
		sport->port.ignore_status_mask |= URXD_DUMMY_READ;

L
Linus Torvalds 已提交
1627 1628 1629 1630 1631 1632 1633 1634
	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	/*
	 * disable interrupts and drain transmitter
	 */
1635 1636 1637 1638
	old_ucr1 = imx_uart_readl(sport, UCR1);
	imx_uart_writel(sport,
			old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
			UCR1);
1639 1640
	old_ucr2 = imx_uart_readl(sport, UCR2);
	imx_uart_writel(sport, old_ucr2 & ~UCR2_ATEN, UCR2);
L
Linus Torvalds 已提交
1641

1642
	while (!(imx_uart_readl(sport, USR2) & USR2_TXDC))
L
Linus Torvalds 已提交
1643 1644 1645
		barrier();

	/* then, disable everything */
1646
	imx_uart_writel(sport, old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN | UCR2_ATEN), UCR2);
1647
	old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
L
Linus Torvalds 已提交
1648

1649 1650 1651 1652 1653 1654 1655 1656 1657
	/* custom-baudrate handling */
	div = sport->port.uartclk / (baud * 16);
	if (baud == 38400 && quot != div)
		baud = sport->port.uartclk / (quot * 16);

	div = sport->port.uartclk / (baud * 16);
	if (div > 7)
		div = 7;
	if (!div)
1658 1659
		div = 1;

1660 1661
	rational_best_approximation(16 * div * baud, sport->port.uartclk,
		1 << 16, 1 << 16, &num, &denom);
1662

1663 1664 1665 1666
	tdiv64 = sport->port.uartclk;
	tdiv64 *= num;
	do_div(tdiv64, denom * 16 * div);
	tty_termios_encode_baud_rate(termios,
1667
				(speed_t)tdiv64, (speed_t)tdiv64);
1668

1669 1670
	num -= 1;
	denom -= 1;
1671

1672
	ufcr = imx_uart_readl(sport, UFCR);
1673
	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
1674
	imx_uart_writel(sport, ufcr, UFCR);
1675

1676 1677
	imx_uart_writel(sport, num, UBIR);
	imx_uart_writel(sport, denom, UBMR);
1678

1679
	if (!imx_uart_is_imx1(sport))
1680 1681
		imx_uart_writel(sport, sport->port.uartclk / div / 1000,
				IMX21_ONEMS);
1682

1683
	imx_uart_writel(sport, old_ucr1, UCR1);
L
Linus Torvalds 已提交
1684

1685
	/* set the parity, stop bits and data size */
1686
	imx_uart_writel(sport, ucr2 | old_ucr2, UCR2);
L
Linus Torvalds 已提交
1687 1688

	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1689
		imx_uart_enable_ms(&sport->port);
L
Linus Torvalds 已提交
1690 1691 1692 1693

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

1694
static const char *imx_uart_type(struct uart_port *port)
L
Linus Torvalds 已提交
1695 1696 1697 1698 1699 1700 1701 1702 1703
{
	struct imx_port *sport = (struct imx_port *)port;

	return sport->port.type == PORT_IMX ? "IMX" : NULL;
}

/*
 * Configure/autoconfigure the port.
 */
1704
static void imx_uart_config_port(struct uart_port *port, int flags)
L
Linus Torvalds 已提交
1705 1706 1707
{
	struct imx_port *sport = (struct imx_port *)port;

1708
	if (flags & UART_CONFIG_TYPE)
L
Linus Torvalds 已提交
1709 1710 1711 1712 1713 1714 1715 1716 1717
		sport->port.type = PORT_IMX;
}

/*
 * Verify the new serial_struct (for TIOCSSERIAL).
 * The only change we allow are to the flags and type, and
 * even then only between PORT_IMX and PORT_UNKNOWN
 */
static int
1718
imx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
L
Linus Torvalds 已提交
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
{
	struct imx_port *sport = (struct imx_port *)port;
	int ret = 0;

	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
		ret = -EINVAL;
	if (sport->port.irq != ser->irq)
		ret = -EINVAL;
	if (ser->io_type != UPIO_MEM)
		ret = -EINVAL;
	if (sport->port.uartclk / 16 != ser->baud_base)
		ret = -EINVAL;
1731
	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
L
Linus Torvalds 已提交
1732 1733 1734 1735 1736 1737 1738 1739
		ret = -EINVAL;
	if (sport->port.iobase != ser->port)
		ret = -EINVAL;
	if (ser->hub6 != 0)
		ret = -EINVAL;
	return ret;
}

1740
#if defined(CONFIG_CONSOLE_POLL)
D
Daniel Thompson 已提交
1741

1742
static int imx_uart_poll_init(struct uart_port *port)
D
Daniel Thompson 已提交
1743 1744 1745
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
1746
	u32 ucr1, ucr2;
D
Daniel Thompson 已提交
1747 1748 1749 1750 1751 1752 1753 1754 1755
	int retval;

	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		return retval;
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);

1756
	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
D
Daniel Thompson 已提交
1757 1758 1759

	spin_lock_irqsave(&sport->port.lock, flags);

1760 1761 1762 1763 1764 1765 1766
	/*
	 * Be careful about the order of enabling bits here. First enable the
	 * receiver (UARTEN + RXEN) and only then the corresponding irqs.
	 * This prevents that a character that already sits in the RX fifo is
	 * triggering an irq but the try to fetch it from there results in an
	 * exception because UARTEN or RXEN is still off.
	 */
1767
	ucr1 = imx_uart_readl(sport, UCR1);
1768 1769
	ucr2 = imx_uart_readl(sport, UCR2);

1770
	if (imx_uart_is_imx1(sport))
1771
		ucr1 |= IMX1_UCR1_UARTCLKEN;
D
Daniel Thompson 已提交
1772

1773 1774 1775
	ucr1 |= UCR1_UARTEN;
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN | UCR1_RRDYEN);

1776
	ucr2 |= UCR2_RXEN;
1777
	ucr2 &= ~UCR2_ATEN;
1778 1779

	imx_uart_writel(sport, ucr1, UCR1);
1780
	imx_uart_writel(sport, ucr2, UCR2);
D
Daniel Thompson 已提交
1781

1782 1783
	/* now enable irqs */
	imx_uart_writel(sport, ucr1 | UCR1_RRDYEN, UCR1);
1784
	imx_uart_writel(sport, ucr2 | UCR2_ATEN, UCR2);
1785

D
Daniel Thompson 已提交
1786 1787 1788 1789 1790
	spin_unlock_irqrestore(&sport->port.lock, flags);

	return 0;
}

1791
static int imx_uart_poll_get_char(struct uart_port *port)
1792
{
1793 1794
	struct imx_port *sport = (struct imx_port *)port;
	if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
1795
		return NO_POLL_CHAR;
1796

1797
	return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
1798 1799
}

1800
static void imx_uart_poll_put_char(struct uart_port *port, unsigned char c)
1801
{
1802
	struct imx_port *sport = (struct imx_port *)port;
1803 1804 1805 1806
	unsigned int status;

	/* drain */
	do {
1807
		status = imx_uart_readl(sport, USR1);
1808 1809 1810
	} while (~status & USR1_TRDY);

	/* write */
1811
	imx_uart_writel(sport, c, URTX0);
1812 1813 1814

	/* flush */
	do {
1815
		status = imx_uart_readl(sport, USR2);
1816 1817 1818 1819
	} while (~status & USR2_TXDC);
}
#endif

1820
/* called with port.lock taken and irqs off or from .probe without locking */
1821 1822
static int imx_uart_rs485_config(struct uart_port *port,
				 struct serial_rs485 *rs485conf)
1823 1824
{
	struct imx_port *sport = (struct imx_port *)port;
1825
	u32 ucr2;
1826 1827 1828 1829 1830 1831

	/* unimplemented */
	rs485conf->delay_rts_before_send = 0;
	rs485conf->delay_rts_after_send = 0;

	/* RTS is required to control the transmitter */
1832
	if (!sport->have_rtscts && !sport->have_rtsgpio)
1833 1834 1835
		rs485conf->flags &= ~SER_RS485_ENABLED;

	if (rs485conf->flags & SER_RS485_ENABLED) {
1836 1837 1838 1839 1840
		/* Enable receiver if low-active RTS signal is requested */
		if (sport->have_rtscts &&  !sport->have_rtsgpio &&
		    !(rs485conf->flags & SER_RS485_RTS_ON_SEND))
			rs485conf->flags |= SER_RS485_RX_DURING_TX;

1841
		/* disable transmitter */
1842
		ucr2 = imx_uart_readl(sport, UCR2);
1843
		if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
1844
			imx_uart_rts_active(sport, &ucr2);
1845
		else
1846
			imx_uart_rts_inactive(sport, &ucr2);
1847
		imx_uart_writel(sport, ucr2, UCR2);
1848 1849
	}

1850 1851
	/* Make sure Rx is enabled in case Tx is active with Rx disabled */
	if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1852
	    rs485conf->flags & SER_RS485_RX_DURING_TX)
1853
		imx_uart_start_rx(port);
1854

1855 1856 1857 1858 1859
	port->rs485 = *rs485conf;

	return 0;
}

1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
static const struct uart_ops imx_uart_pops = {
	.tx_empty	= imx_uart_tx_empty,
	.set_mctrl	= imx_uart_set_mctrl,
	.get_mctrl	= imx_uart_get_mctrl,
	.stop_tx	= imx_uart_stop_tx,
	.start_tx	= imx_uart_start_tx,
	.stop_rx	= imx_uart_stop_rx,
	.enable_ms	= imx_uart_enable_ms,
	.break_ctl	= imx_uart_break_ctl,
	.startup	= imx_uart_startup,
	.shutdown	= imx_uart_shutdown,
	.flush_buffer	= imx_uart_flush_buffer,
	.set_termios	= imx_uart_set_termios,
	.type		= imx_uart_type,
	.config_port	= imx_uart_config_port,
	.verify_port	= imx_uart_verify_port,
1876
#if defined(CONFIG_CONSOLE_POLL)
1877 1878 1879
	.poll_init      = imx_uart_poll_init,
	.poll_get_char  = imx_uart_poll_get_char,
	.poll_put_char  = imx_uart_poll_put_char,
1880
#endif
L
Linus Torvalds 已提交
1881 1882
};

1883
static struct imx_port *imx_uart_ports[UART_NR];
L
Linus Torvalds 已提交
1884 1885

#ifdef CONFIG_SERIAL_IMX_CONSOLE
1886
static void imx_uart_console_putchar(struct uart_port *port, int ch)
1887 1888
{
	struct imx_port *sport = (struct imx_port *)port;
1889

1890
	while (imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)
1891
		barrier();
1892

1893
	imx_uart_writel(sport, ch, URTX0);
1894
}
L
Linus Torvalds 已提交
1895 1896 1897 1898 1899

/*
 * Interrupts are disabled on entering
 */
static void
1900
imx_uart_console_write(struct console *co, const char *s, unsigned int count)
L
Linus Torvalds 已提交
1901
{
1902
	struct imx_port *sport = imx_uart_ports[co->index];
1903 1904
	struct imx_port_ucrs old_ucr;
	unsigned int ucr1;
1905
	unsigned long flags = 0;
1906
	int locked = 1;
1907 1908
	int retval;

1909
	retval = clk_enable(sport->clk_per);
1910 1911
	if (retval)
		return;
1912
	retval = clk_enable(sport->clk_ipg);
1913
	if (retval) {
1914
		clk_disable(sport->clk_per);
1915 1916
		return;
	}
1917

1918 1919 1920 1921 1922 1923
	if (sport->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock_irqsave(&sport->port.lock, flags);
	else
		spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1924 1925

	/*
1926
	 *	First, save UCR1/2/3 and then disable interrupts
L
Linus Torvalds 已提交
1927
	 */
1928
	imx_uart_ucrs_save(sport, &old_ucr);
1929
	ucr1 = old_ucr.ucr1;
L
Linus Torvalds 已提交
1930

1931
	if (imx_uart_is_imx1(sport))
1932
		ucr1 |= IMX1_UCR1_UARTCLKEN;
1933 1934 1935
	ucr1 |= UCR1_UARTEN;
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);

1936
	imx_uart_writel(sport, ucr1, UCR1);
1937

1938
	imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
L
Linus Torvalds 已提交
1939

1940
	uart_console_write(&sport->port, s, count, imx_uart_console_putchar);
L
Linus Torvalds 已提交
1941 1942 1943

	/*
	 *	Finally, wait for transmitter to become empty
1944
	 *	and restore UCR1/2/3
L
Linus Torvalds 已提交
1945
	 */
1946
	while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
L
Linus Torvalds 已提交
1947

1948
	imx_uart_ucrs_restore(sport, &old_ucr);
1949

1950 1951
	if (locked)
		spin_unlock_irqrestore(&sport->port.lock, flags);
1952

1953 1954
	clk_disable(sport->clk_ipg);
	clk_disable(sport->clk_per);
L
Linus Torvalds 已提交
1955 1956 1957 1958 1959 1960 1961
}

/*
 * If the port was already initialised (eg, by a boot loader),
 * try to determine the current setup.
 */
static void __init
1962 1963
imx_uart_console_get_options(struct imx_port *sport, int *baud,
			     int *parity, int *bits)
L
Linus Torvalds 已提交
1964
{
1965

1966
	if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
L
Linus Torvalds 已提交
1967
		/* ok, the port was enabled */
1968
		unsigned int ucr2, ubir, ubmr, uartclk;
1969 1970
		unsigned int baud_raw;
		unsigned int ucfr_rfdiv;
L
Linus Torvalds 已提交
1971

1972
		ucr2 = imx_uart_readl(sport, UCR2);
L
Linus Torvalds 已提交
1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986

		*parity = 'n';
		if (ucr2 & UCR2_PREN) {
			if (ucr2 & UCR2_PROE)
				*parity = 'o';
			else
				*parity = 'e';
		}

		if (ucr2 & UCR2_WS)
			*bits = 8;
		else
			*bits = 7;

1987 1988
		ubir = imx_uart_readl(sport, UBIR) & 0xffff;
		ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
1989

1990
		ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
1991 1992 1993 1994 1995
		if (ucfr_rfdiv == 6)
			ucfr_rfdiv = 7;
		else
			ucfr_rfdiv = 6 - ucfr_rfdiv;

1996
		uartclk = clk_get_rate(sport->clk_per);
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
		uartclk /= ucfr_rfdiv;

		{	/*
			 * The next code provides exact computation of
			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
			 * without need of float support or long long division,
			 * which would be required to prevent 32bit arithmetic overflow
			 */
			unsigned int mul = ubir + 1;
			unsigned int div = 16 * (ubmr + 1);
			unsigned int rem = uartclk % div;

			baud_raw = (uartclk / div) * mul;
			baud_raw += (rem * mul + div / 2) / div;
			*baud = (baud_raw + 50) / 100 * 100;
		}

2014
		if (*baud != baud_raw)
2015
			pr_info("Console IMX rounded baud rate from %d to %d\n",
2016
				baud_raw, *baud);
L
Linus Torvalds 已提交
2017 2018 2019 2020
	}
}

static int __init
2021
imx_uart_console_setup(struct console *co, char *options)
L
Linus Torvalds 已提交
2022 2023 2024 2025 2026 2027
{
	struct imx_port *sport;
	int baud = 9600;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
2028
	int retval;
L
Linus Torvalds 已提交
2029 2030 2031 2032 2033 2034

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
2035
	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_uart_ports))
L
Linus Torvalds 已提交
2036
		co->index = 0;
2037
	sport = imx_uart_ports[co->index];
2038
	if (sport == NULL)
2039
		return -ENODEV;
L
Linus Torvalds 已提交
2040

2041 2042 2043 2044 2045
	/* For setting the registers, we only need to enable the ipg clock. */
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		goto error_console;

L
Linus Torvalds 已提交
2046 2047 2048
	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);
	else
2049
		imx_uart_console_get_options(sport, &baud, &parity, &bits);
L
Linus Torvalds 已提交
2050

2051
	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
2052

2053 2054
	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);

2055 2056 2057 2058 2059 2060 2061 2062 2063
	clk_disable(sport->clk_ipg);
	if (retval) {
		clk_unprepare(sport->clk_ipg);
		goto error_console;
	}

	retval = clk_prepare(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);
2064 2065 2066

error_console:
	return retval;
L
Linus Torvalds 已提交
2067 2068
}

2069 2070
static struct uart_driver imx_uart_uart_driver;
static struct console imx_uart_console = {
2071
	.name		= DEV_NAME,
2072
	.write		= imx_uart_console_write,
L
Linus Torvalds 已提交
2073
	.device		= uart_console_device,
2074
	.setup		= imx_uart_console_setup,
L
Linus Torvalds 已提交
2075 2076
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
2077
	.data		= &imx_uart_uart_driver,
L
Linus Torvalds 已提交
2078 2079
};

2080
#define IMX_CONSOLE	&imx_uart_console
L
Lucas Stach 已提交
2081 2082

#ifdef CONFIG_OF
2083
static void imx_uart_console_early_putchar(struct uart_port *port, int ch)
L
Lucas Stach 已提交
2084
{
2085 2086 2087
	struct imx_port *sport = (struct imx_port *)port;

	while (imx_uart_readl(sport, IMX21_UTS) & UTS_TXFULL)
L
Lucas Stach 已提交
2088 2089
		cpu_relax();

2090
	imx_uart_writel(sport, ch, URTX0);
L
Lucas Stach 已提交
2091 2092
}

2093 2094
static void imx_uart_console_early_write(struct console *con, const char *s,
					 unsigned count)
L
Lucas Stach 已提交
2095 2096 2097
{
	struct earlycon_device *dev = con->data;

2098
	uart_console_write(&dev->port, s, count, imx_uart_console_early_putchar);
L
Lucas Stach 已提交
2099 2100 2101 2102 2103 2104 2105 2106
}

static int __init
imx_console_early_setup(struct earlycon_device *dev, const char *opt)
{
	if (!dev->port.membase)
		return -ENODEV;

2107
	dev->con->write = imx_uart_console_early_write;
L
Lucas Stach 已提交
2108 2109 2110 2111 2112 2113 2114

	return 0;
}
OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
#endif

L
Linus Torvalds 已提交
2115 2116 2117 2118
#else
#define IMX_CONSOLE	NULL
#endif

2119
static struct uart_driver imx_uart_uart_driver = {
L
Linus Torvalds 已提交
2120 2121
	.owner          = THIS_MODULE,
	.driver_name    = DRIVER_NAME,
2122
	.dev_name       = DEV_NAME,
L
Linus Torvalds 已提交
2123 2124
	.major          = SERIAL_IMX_MAJOR,
	.minor          = MINOR_START,
2125
	.nr             = ARRAY_SIZE(imx_uart_ports),
L
Linus Torvalds 已提交
2126 2127 2128
	.cons           = IMX_CONSOLE,
};

2129
#ifdef CONFIG_OF
2130 2131 2132 2133
/*
 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
 * could successfully get all information from dt or a negative errno.
 */
2134 2135
static int imx_uart_probe_dt(struct imx_port *sport,
			     struct platform_device *pdev)
2136 2137
{
	struct device_node *np = pdev->dev.of_node;
2138
	int ret;
2139

2140 2141
	sport->devdata = of_device_get_match_data(&pdev->dev);
	if (!sport->devdata)
2142 2143
		/* no device tree device */
		return 1;
2144

2145 2146 2147
	ret = of_alias_get_id(np, "serial");
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
2148
		return ret;
2149 2150
	}
	sport->port.line = ret;
2151

2152 2153
	if (of_get_property(np, "uart-has-rtscts", NULL) ||
	    of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
2154 2155
		sport->have_rtscts = 1;

2156 2157 2158
	if (of_get_property(np, "fsl,dte-mode", NULL))
		sport->dte_mode = 1;

2159 2160 2161
	if (of_get_property(np, "rts-gpios", NULL))
		sport->have_rtsgpio = 1;

2162 2163 2164
	return 0;
}
#else
2165 2166
static inline int imx_uart_probe_dt(struct imx_port *sport,
				    struct platform_device *pdev)
2167
{
2168
	return 1;
2169 2170 2171
}
#endif

2172 2173
static void imx_uart_probe_pdata(struct imx_port *sport,
				 struct platform_device *pdev)
2174
{
J
Jingoo Han 已提交
2175
	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186

	sport->port.line = pdev->id;
	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;

	if (!pdata)
		return;

	if (pdata->flags & IMXUART_HAVE_RTSCTS)
		sport->have_rtscts = 1;
}

2187
static int imx_uart_probe(struct platform_device *pdev)
L
Linus Torvalds 已提交
2188
{
2189 2190
	struct imx_port *sport;
	void __iomem *base;
2191 2192
	int ret = 0;
	u32 ucr1;
2193
	struct resource *res;
2194
	int txirq, rxirq, rtsirq;
2195

S
Sachin Kamat 已提交
2196
	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2197 2198
	if (!sport)
		return -ENOMEM;
2199

2200
	ret = imx_uart_probe_dt(sport, pdev);
2201
	if (ret > 0)
2202
		imx_uart_probe_pdata(sport, pdev);
2203
	else if (ret < 0)
S
Sachin Kamat 已提交
2204
		return ret;
2205

2206
	if (sport->port.line >= ARRAY_SIZE(imx_uart_ports)) {
2207 2208 2209 2210 2211
		dev_err(&pdev->dev, "serial%d out of range\n",
			sport->port.line);
		return -EINVAL;
	}

2212
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2213 2214 2215
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2216

2217 2218 2219 2220
	rxirq = platform_get_irq(pdev, 0);
	txirq = platform_get_irq(pdev, 1);
	rtsirq = platform_get_irq(pdev, 2);

2221 2222 2223 2224 2225
	sport->port.dev = &pdev->dev;
	sport->port.mapbase = res->start;
	sport->port.membase = base;
	sport->port.type = PORT_IMX,
	sport->port.iotype = UPIO_MEM;
2226
	sport->port.irq = rxirq;
2227
	sport->port.fifosize = 32;
2228 2229
	sport->port.ops = &imx_uart_pops;
	sport->port.rs485_config = imx_uart_rs485_config;
2230
	sport->port.flags = UPF_BOOT_AUTOCONF;
2231
	timer_setup(&sport->timer, imx_uart_timeout, 0);
S
Sascha Hauer 已提交
2232

2233 2234 2235 2236
	sport->gpios = mctrl_gpio_init(&sport->port, 0);
	if (IS_ERR(sport->gpios))
		return PTR_ERR(sport->gpios);

2237 2238 2239
	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(sport->clk_ipg)) {
		ret = PTR_ERR(sport->clk_ipg);
2240
		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
S
Sachin Kamat 已提交
2241
		return ret;
S
Sascha Hauer 已提交
2242 2243
	}

2244 2245 2246
	sport->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(sport->clk_per)) {
		ret = PTR_ERR(sport->clk_per);
2247
		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
S
Sachin Kamat 已提交
2248
		return ret;
2249 2250 2251
	}

	sport->port.uartclk = clk_get_rate(sport->clk_per);
2252

2253 2254
	/* For register access, we only need to enable the ipg clock. */
	ret = clk_prepare_enable(sport->clk_ipg);
2255 2256
	if (ret) {
		dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
2257
		return ret;
2258
	}
2259

2260 2261 2262 2263 2264 2265 2266
	/* initialize shadow register values */
	sport->ucr1 = readl(sport->port.membase + UCR1);
	sport->ucr2 = readl(sport->port.membase + UCR2);
	sport->ucr3 = readl(sport->port.membase + UCR3);
	sport->ucr4 = readl(sport->port.membase + UCR4);
	sport->ufcr = readl(sport->port.membase + UFCR);

2267 2268
	uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);

2269
	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
P
phil eichinger 已提交
2270
	    (!sport->have_rtscts && !sport->have_rtsgpio))
2271 2272
		dev_err(&pdev->dev, "no RTS control, disabling rs485\n");

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
	/*
	 * If using the i.MX UART RTS/CTS control then the RTS (CTS_B)
	 * signal cannot be set low during transmission in case the
	 * receiver is off (limitation of the i.MX UART IP).
	 */
	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
	    sport->have_rtscts && !sport->have_rtsgpio &&
	    (!(sport->port.rs485.flags & SER_RS485_RTS_ON_SEND) &&
	     !(sport->port.rs485.flags & SER_RS485_RX_DURING_TX)))
		dev_err(&pdev->dev,
			"low-active RTS not possible when receiver is off, enabling receiver\n");

2285
	imx_uart_rs485_config(&sport->port, &sport->port.rs485);
2286

2287
	/* Disable interrupts before requesting them */
2288 2289
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2290
		 UCR1_TXMPTYEN | UCR1_RTSDEN);
2291
	imx_uart_writel(sport, ucr1, UCR1);
2292

2293
	if (!imx_uart_is_imx1(sport) && sport->dte_mode) {
2294 2295 2296 2297 2298 2299
		/*
		 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
		 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
		 * and DCD (when they are outputs) or enables the respective
		 * irqs. So set this bit early, i.e. before requesting irqs.
		 */
2300 2301 2302
		u32 ufcr = imx_uart_readl(sport, UFCR);
		if (!(ufcr & UFCR_DCEDTE))
			imx_uart_writel(sport, ufcr | UFCR_DCEDTE, UFCR);
2303 2304 2305 2306 2307 2308

		/*
		 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
		 * enabled later because they cannot be cleared
		 * (confirmed on i.MX25) which makes them unusable.
		 */
2309 2310 2311
		imx_uart_writel(sport,
				IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
				UCR3);
2312 2313

	} else {
2314 2315 2316 2317
		u32 ucr3 = UCR3_DSR;
		u32 ufcr = imx_uart_readl(sport, UFCR);
		if (ufcr & UFCR_DCEDTE)
			imx_uart_writel(sport, ufcr & ~UFCR_DCEDTE, UFCR);
2318

2319
		if (!imx_uart_is_imx1(sport))
2320
			ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
2321
		imx_uart_writel(sport, ucr3, UCR3);
2322 2323
	}

2324 2325
	clk_disable_unprepare(sport->clk_ipg);

2326 2327 2328 2329
	/*
	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
	 * chips only have one interrupt.
	 */
2330
	if (txirq > 0) {
2331
		ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_rxint, 0,
2332
				       dev_name(&pdev->dev), sport);
2333 2334 2335
		if (ret) {
			dev_err(&pdev->dev, "failed to request rx irq: %d\n",
				ret);
2336
			return ret;
2337
		}
2338

2339
		ret = devm_request_irq(&pdev->dev, txirq, imx_uart_txint, 0,
2340
				       dev_name(&pdev->dev), sport);
2341 2342 2343
		if (ret) {
			dev_err(&pdev->dev, "failed to request tx irq: %d\n",
				ret);
2344
			return ret;
2345
		}
2346
	} else {
2347
		ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_int, 0,
2348
				       dev_name(&pdev->dev), sport);
2349 2350
		if (ret) {
			dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
2351
			return ret;
2352
		}
2353 2354
	}

2355
	imx_uart_ports[sport->port.line] = sport;
2356

2357
	platform_set_drvdata(pdev, sport);
2358

2359
	return uart_add_one_port(&imx_uart_uart_driver, &sport->port);
L
Linus Torvalds 已提交
2360 2361
}

2362
static int imx_uart_remove(struct platform_device *pdev)
L
Linus Torvalds 已提交
2363
{
2364
	struct imx_port *sport = platform_get_drvdata(pdev);
L
Linus Torvalds 已提交
2365

2366
	return uart_remove_one_port(&imx_uart_uart_driver, &sport->port);
L
Linus Torvalds 已提交
2367 2368
}

2369
static void imx_uart_restore_context(struct imx_port *sport)
2370 2371 2372 2373
{
	if (!sport->context_saved)
		return;

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
	imx_uart_writel(sport, sport->saved_reg[4], UFCR);
	imx_uart_writel(sport, sport->saved_reg[5], UESC);
	imx_uart_writel(sport, sport->saved_reg[6], UTIM);
	imx_uart_writel(sport, sport->saved_reg[7], UBIR);
	imx_uart_writel(sport, sport->saved_reg[8], UBMR);
	imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
	imx_uart_writel(sport, sport->saved_reg[0], UCR1);
	imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
	imx_uart_writel(sport, sport->saved_reg[2], UCR3);
	imx_uart_writel(sport, sport->saved_reg[3], UCR4);
2384 2385 2386
	sport->context_saved = false;
}

2387
static void imx_uart_save_context(struct imx_port *sport)
2388 2389
{
	/* Save necessary regs */
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
	sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
	sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
	sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
	sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
	sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
	sport->saved_reg[5] = imx_uart_readl(sport, UESC);
	sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
	sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
	sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
	sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
2400 2401 2402
	sport->context_saved = true;
}

2403
static void imx_uart_enable_wakeup(struct imx_port *sport, bool on)
2404
{
2405
	u32 ucr3;
2406

2407
	ucr3 = imx_uart_readl(sport, UCR3);
2408
	if (on) {
2409
		imx_uart_writel(sport, USR1_AWAKE, USR1);
2410 2411 2412
		ucr3 |= UCR3_AWAKEN;
	} else {
		ucr3 &= ~UCR3_AWAKEN;
2413
	}
2414
	imx_uart_writel(sport, ucr3, UCR3);
2415

2416
	if (sport->have_rtscts) {
2417
		u32 ucr1 = imx_uart_readl(sport, UCR1);
2418
		if (on)
2419
			ucr1 |= UCR1_RTSDEN;
2420
		else
2421 2422
			ucr1 &= ~UCR1_RTSDEN;
		imx_uart_writel(sport, ucr1, UCR1);
2423
	}
2424 2425
}

2426
static int imx_uart_suspend_noirq(struct device *dev)
2427 2428 2429 2430
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

2431
	imx_uart_save_context(sport);
2432 2433 2434 2435 2436 2437

	clk_disable(sport->clk_ipg);

	return 0;
}

2438
static int imx_uart_resume_noirq(struct device *dev)
2439 2440 2441 2442 2443 2444 2445 2446 2447
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);
	int ret;

	ret = clk_enable(sport->clk_ipg);
	if (ret)
		return ret;

2448
	imx_uart_restore_context(sport);
2449 2450 2451 2452

	return 0;
}

2453
static int imx_uart_suspend(struct device *dev)
2454 2455 2456
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);
2457
	int ret;
2458

2459
	uart_suspend_port(&imx_uart_uart_driver, &sport->port);
2460
	disable_irq(sport->port.irq);
2461

2462 2463 2464 2465 2466
	ret = clk_prepare_enable(sport->clk_ipg);
	if (ret)
		return ret;

	/* enable wakeup from i.MX UART */
2467
	imx_uart_enable_wakeup(sport, true);
2468 2469

	return 0;
2470 2471
}

2472
static int imx_uart_resume(struct device *dev)
2473 2474 2475 2476 2477
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

	/* disable wakeup from i.MX UART */
2478
	imx_uart_enable_wakeup(sport, false);
2479

2480
	uart_resume_port(&imx_uart_uart_driver, &sport->port);
2481
	enable_irq(sport->port.irq);
2482

2483
	clk_disable_unprepare(sport->clk_ipg);
2484

2485 2486 2487
	return 0;
}

2488
static int imx_uart_freeze(struct device *dev)
2489 2490 2491 2492
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

2493
	uart_suspend_port(&imx_uart_uart_driver, &sport->port);
2494

2495
	return clk_prepare_enable(sport->clk_ipg);
2496 2497
}

2498
static int imx_uart_thaw(struct device *dev)
2499 2500 2501 2502
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

2503
	uart_resume_port(&imx_uart_uart_driver, &sport->port);
2504

2505
	clk_disable_unprepare(sport->clk_ipg);
2506 2507 2508 2509

	return 0;
}

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
static const struct dev_pm_ops imx_uart_pm_ops = {
	.suspend_noirq = imx_uart_suspend_noirq,
	.resume_noirq = imx_uart_resume_noirq,
	.freeze_noirq = imx_uart_suspend_noirq,
	.restore_noirq = imx_uart_resume_noirq,
	.suspend = imx_uart_suspend,
	.resume = imx_uart_resume,
	.freeze = imx_uart_freeze,
	.thaw = imx_uart_thaw,
	.restore = imx_uart_thaw,
2520 2521
};

2522 2523 2524
static struct platform_driver imx_uart_platform_driver = {
	.probe = imx_uart_probe,
	.remove = imx_uart_remove,
L
Linus Torvalds 已提交
2525

2526 2527 2528
	.id_table = imx_uart_devtype,
	.driver = {
		.name = "imx-uart",
2529
		.of_match_table = imx_uart_dt_ids,
2530
		.pm = &imx_uart_pm_ops,
2531
	},
L
Linus Torvalds 已提交
2532 2533
};

2534
static int __init imx_uart_init(void)
L
Linus Torvalds 已提交
2535
{
2536
	int ret = uart_register_driver(&imx_uart_uart_driver);
L
Linus Torvalds 已提交
2537 2538 2539 2540

	if (ret)
		return ret;

2541
	ret = platform_driver_register(&imx_uart_platform_driver);
L
Linus Torvalds 已提交
2542
	if (ret != 0)
2543
		uart_unregister_driver(&imx_uart_uart_driver);
L
Linus Torvalds 已提交
2544

2545
	return ret;
L
Linus Torvalds 已提交
2546 2547
}

2548
static void __exit imx_uart_exit(void)
L
Linus Torvalds 已提交
2549
{
2550 2551
	platform_driver_unregister(&imx_uart_platform_driver);
	uart_unregister_driver(&imx_uart_uart_driver);
L
Linus Torvalds 已提交
2552 2553
}

2554 2555
module_init(imx_uart_init);
module_exit(imx_uart_exit);
L
Linus Torvalds 已提交
2556 2557 2558 2559

MODULE_AUTHOR("Sascha Hauer");
MODULE_DESCRIPTION("IMX generic serial port driver");
MODULE_LICENSE("GPL");
2560
MODULE_ALIAS("platform:imx-uart");