imx.c 64.0 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
L
Linus Torvalds 已提交
2
/*
3
 * Driver for Motorola/Freescale IMX serial ports
L
Linus Torvalds 已提交
4
 *
5
 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
L
Linus Torvalds 已提交
6
 *
7 8
 * Author: Sascha Hauer <sascha@saschahauer.de>
 * Copyright (C) 2004 Pengutronix
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19
 */

#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
20
#include <linux/platform_device.h>
L
Linus Torvalds 已提交
21 22 23 24
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
S
Sascha Hauer 已提交
25
#include <linux/clk.h>
26
#include <linux/delay.h>
27
#include <linux/rational.h>
28
#include <linux/slab.h>
29 30
#include <linux/of.h>
#include <linux/of_device.h>
31
#include <linux/io.h>
32
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
33 34

#include <asm/irq.h>
35
#include <linux/platform_data/serial-imx.h>
36
#include <linux/platform_data/dma-imx.h>
L
Linus Torvalds 已提交
37

38 39
#include "serial_mctrl_gpio.h"

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
/* Register definitions */
#define URXD0 0x0  /* Receiver Register */
#define URTX0 0x40 /* Transmitter Register */
#define UCR1  0x80 /* Control Register 1 */
#define UCR2  0x84 /* Control Register 2 */
#define UCR3  0x88 /* Control Register 3 */
#define UCR4  0x8c /* Control Register 4 */
#define UFCR  0x90 /* FIFO Control Register */
#define USR1  0x94 /* Status Register 1 */
#define USR2  0x98 /* Status Register 2 */
#define UESC  0x9c /* Escape Character Register */
#define UTIM  0xa0 /* Escape Timer Register */
#define UBIR  0xa4 /* BRM Incremental Register */
#define UBMR  0xa8 /* BRM Modulator Register */
#define UBRC  0xac /* Baud Rate Count Register */
55 56 57
#define IMX21_ONEMS 0xb0 /* One Millisecond register */
#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
58 59

/* UART Control Register Bit Fields.*/
J
Jiada Wang 已提交
60
#define URXD_DUMMY_READ (1<<16)
61 62 63 64 65 66
#define URXD_CHARRDY	(1<<15)
#define URXD_ERR	(1<<14)
#define URXD_OVRRUN	(1<<13)
#define URXD_FRMERR	(1<<12)
#define URXD_BRK	(1<<11)
#define URXD_PRERR	(1<<10)
67
#define URXD_RX_DATA	(0xFF<<0)
68 69 70 71
#define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
#define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
#define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
#define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
72
#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
73
#define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
74
#define UCR1_RXDMAEN	(1<<8)	/* Recv ready DMA enable */
75 76 77 78
#define UCR1_IREN	(1<<7)	/* Infrared interface enable */
#define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
#define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
#define UCR1_SNDBRK	(1<<4)	/* Send break */
79
#define UCR1_TXDMAEN	(1<<3)	/* Transmitter ready DMA enable */
80
#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
81
#define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
#define UCR1_DOZE	(1<<1)	/* Doze */
#define UCR1_UARTEN	(1<<0)	/* UART enabled */
#define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
#define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
#define UCR2_CTSC	(1<<13)	/* CTS pin control */
#define UCR2_CTS	(1<<12)	/* Clear to send */
#define UCR2_ESCEN	(1<<11)	/* Escape enable */
#define UCR2_PREN	(1<<8)	/* Parity enable */
#define UCR2_PROE	(1<<7)	/* Parity odd/even */
#define UCR2_STPB	(1<<6)	/* Stop */
#define UCR2_WS		(1<<5)	/* Word size */
#define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
#define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
#define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
#define UCR2_RXEN	(1<<1)	/* Receiver enabled */
#define UCR2_SRST	(1<<0)	/* SW reset */
#define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
#define UCR3_PARERREN	(1<<12) /* Parity enable */
#define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
#define UCR3_DSR	(1<<10) /* Data set ready */
#define UCR3_DCD	(1<<9)	/* Data carrier detect */
#define UCR3_RI		(1<<8)	/* Ring indicator */
104
#define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
105 106 107
#define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
#define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
#define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
108
#define UCR3_DTRDEN	(1<<3)	/* Data Terminal Ready Delta Enable. */
109 110 111 112 113 114 115 116 117
#define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
#define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
#define UCR3_BPEN	(1<<0)	/* Preset registers enable */
#define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
#define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
#define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
#define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
#define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
#define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
118
#define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
#define UCR4_IRSC	(1<<5)	/* IR special case */
#define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
#define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
#define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
#define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
#define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
#define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
#define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
#define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
#define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
#define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
#define USR1_RTSS	(1<<14) /* RTS pin status */
#define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
#define USR1_RTSD	(1<<12) /* RTS delta */
#define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
#define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
#define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
136
#define USR1_AGTIM	(1<<8)	 /* Ageing timer interrupt flag */
137
#define USR1_DTRD	(1<<7)	 /* DTR Delta */
138 139 140 141 142 143 144
#define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
#define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
#define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
#define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
#define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
#define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
#define USR2_IDLE	 (1<<12) /* Idle condition */
145 146
#define USR2_RIDELT	 (1<<10) /* Ring Interrupt Delta */
#define USR2_RIIN	 (1<<9)	 /* Ring Indicator Input */
147 148
#define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
#define USR2_WAKE	 (1<<7)	 /* Wake */
149
#define USR2_DCDIN	 (1<<5)	 /* Data Carrier Detect Input */
150 151 152 153 154 155 156 157 158 159 160 161
#define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
#define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
#define USR2_BRCD	 (1<<2)	 /* Break condition */
#define USR2_ORE	(1<<1)	 /* Overrun error */
#define USR2_RDR	(1<<0)	 /* Recv data ready */
#define UTS_FRCPERR	(1<<13) /* Force parity error */
#define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
#define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
#define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
#define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
#define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
#define UTS_SOFTRST	 (1<<0)	 /* Software reset */
162

L
Linus Torvalds 已提交
163
/* We've been assigned a range on the "Low-density serial ports" major */
164 165
#define SERIAL_IMX_MAJOR	207
#define MINOR_START		16
166
#define DEV_NAME		"ttymxc"
L
Linus Torvalds 已提交
167 168 169 170 171 172 173 174 175 176 177

/*
 * This determines how often we check the modem status signals
 * for any change.  They generally aren't connected to an IRQ
 * so we have to poll them.  We also check immediately before
 * filling the TX fifo incase CTS has been dropped.
 */
#define MCTRL_TIMEOUT	(250*HZ/1000)

#define DRIVER_NAME "IMX-uart"

178 179
#define UART_NR 8

180
/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
181 182 183
enum imx_uart_type {
	IMX1_UART,
	IMX21_UART,
184
	IMX53_UART,
185
	IMX6Q_UART,
186 187 188 189 190 191 192 193
};

/* device type dependent stuff */
struct imx_uart_data {
	unsigned uts_reg;
	enum imx_uart_type devtype;
};

L
Linus Torvalds 已提交
194 195 196 197
struct imx_port {
	struct uart_port	port;
	struct timer_list	timer;
	unsigned int		old_status;
198
	unsigned int		have_rtscts:1;
199
	unsigned int		have_rtsgpio:1;
200
	unsigned int		dte_mode:1;
201 202
	struct clk		*clk_ipg;
	struct clk		*clk_per;
203
	const struct imx_uart_data *devdata;
204

205 206
	struct mctrl_gpios *gpios;

207 208 209 210 211 212 213
	/* shadow registers */
	unsigned int ucr1;
	unsigned int ucr2;
	unsigned int ucr3;
	unsigned int ucr4;
	unsigned int ufcr;

214 215 216 217 218 219 220
	/* DMA fields */
	unsigned int		dma_is_enabled:1;
	unsigned int		dma_is_rxing:1;
	unsigned int		dma_is_txing:1;
	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
	struct scatterlist	rx_sgl, tx_sgl[2];
	void			*rx_buf;
221 222 223
	struct circ_buf		rx_ring;
	unsigned int		rx_periods;
	dma_cookie_t		rx_cookie;
224
	unsigned int		tx_bytes;
225
	unsigned int		dma_tx_nents;
226
	unsigned int            saved_reg[10];
227
	bool			context_saved;
L
Linus Torvalds 已提交
228 229
};

230 231 232 233 234 235
struct imx_port_ucrs {
	unsigned int	ucr1;
	unsigned int	ucr2;
	unsigned int	ucr3;
};

236 237 238 239 240 241 242 243 244
static struct imx_uart_data imx_uart_devdata[] = {
	[IMX1_UART] = {
		.uts_reg = IMX1_UTS,
		.devtype = IMX1_UART,
	},
	[IMX21_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX21_UART,
	},
245 246 247 248
	[IMX53_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX53_UART,
	},
249 250 251 252
	[IMX6Q_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX6Q_UART,
	},
253 254
};

255
static const struct platform_device_id imx_uart_devtype[] = {
256 257 258 259 260 261
	{
		.name = "imx1-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
	}, {
		.name = "imx21-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
262 263 264
	}, {
		.name = "imx53-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
265 266 267
	}, {
		.name = "imx6q-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
268 269 270 271 272 273
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_uart_devtype);

274
static const struct of_device_id imx_uart_dt_ids[] = {
275
	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
276
	{ .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
277 278 279 280 281 282
	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);

283 284
static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
{
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	switch (offset) {
	case UCR1:
		sport->ucr1 = val;
		break;
	case UCR2:
		sport->ucr2 = val;
		break;
	case UCR3:
		sport->ucr3 = val;
		break;
	case UCR4:
		sport->ucr4 = val;
		break;
	case UFCR:
		sport->ufcr = val;
		break;
	default:
		break;
	}
304 305 306 307 308
	writel(val, sport->port.membase + offset);
}

static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
{
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	switch (offset) {
	case UCR1:
		return sport->ucr1;
		break;
	case UCR2:
		/*
		 * UCR2_SRST is the only bit in the cached registers that might
		 * differ from the value that was last written. As it only
		 * clears after being set, reread conditionally.
		 */
		if (sport->ucr2 & UCR2_SRST)
			sport->ucr2 = readl(sport->port.membase + offset);
		return sport->ucr2;
		break;
	case UCR3:
		return sport->ucr3;
		break;
	case UCR4:
		return sport->ucr4;
		break;
	case UFCR:
		return sport->ufcr;
		break;
	default:
		return readl(sport->port.membase + offset);
	}
335 336
}

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
static inline unsigned uts_reg(struct imx_port *sport)
{
	return sport->devdata->uts_reg;
}

static inline int is_imx1_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX1_UART;
}

static inline int is_imx21_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX21_UART;
}

352 353 354 355 356
static inline int is_imx53_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX53_UART;
}

357 358 359 360
static inline int is_imx6q_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX6Q_UART;
}
361 362 363
/*
 * Save and restore functions for UCR1, UCR2 and UCR3 registers
 */
364
#if defined(CONFIG_SERIAL_IMX_CONSOLE)
365
static void imx_port_ucrs_save(struct imx_port *sport,
366 367 368
			       struct imx_port_ucrs *ucr)
{
	/* save control registers */
369 370 371
	ucr->ucr1 = imx_uart_readl(sport, UCR1);
	ucr->ucr2 = imx_uart_readl(sport, UCR2);
	ucr->ucr3 = imx_uart_readl(sport, UCR3);
372 373
}

374
static void imx_port_ucrs_restore(struct imx_port *sport,
375 376 377
				  struct imx_port_ucrs *ucr)
{
	/* restore control registers */
378 379 380
	imx_uart_writel(sport, ucr->ucr1, UCR1);
	imx_uart_writel(sport, ucr->ucr2, UCR2);
	imx_uart_writel(sport, ucr->ucr3, UCR3);
381
}
382
#endif
383

384 385
static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
{
386
	*ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
387

388 389
	sport->port.mctrl |= TIOCM_RTS;
	mctrl_gpio_set(sport->gpios, sport->port.mctrl);
390 391 392 393
}

static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
{
394 395
	*ucr2 &= ~UCR2_CTSC;
	*ucr2 |= UCR2_CTS;
396

397 398
	sport->port.mctrl &= ~TIOCM_RTS;
	mctrl_gpio_set(sport->gpios, sport->port.mctrl);
399 400 401 402 403 404 405
}

static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
{
	*ucr2 |= UCR2_CTSC;
}

406
/* called with port.lock taken and irqs off */
407
static void imx_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
408 409
{
	struct imx_port *sport = (struct imx_port *)port;
410 411
	unsigned long temp;

412 413 414 415
	/*
	 * We are maybe in the SMP context, so if the DMA TX thread is running
	 * on other cpu, we have to wait for it to finish.
	 */
416
	if (sport->dma_is_txing)
417
		return;
418

419 420
	temp = imx_uart_readl(sport, UCR1);
	imx_uart_writel(sport, temp & ~UCR1_TXMPTYEN, UCR1);
421 422 423

	/* in rs485 mode disable transmitter if shifter is empty */
	if (port->rs485.flags & SER_RS485_ENABLED &&
424 425
	    imx_uart_readl(sport, USR2) & USR2_TXDC) {
		temp = imx_uart_readl(sport, UCR2);
426
		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
427
			imx_port_rts_active(sport, &temp);
428 429
		else
			imx_port_rts_inactive(sport, &temp);
430
		temp |= UCR2_RXEN;
431
		imx_uart_writel(sport, temp, UCR2);
432

433
		temp = imx_uart_readl(sport, UCR4);
434
		temp &= ~UCR4_TCEN;
435
		imx_uart_writel(sport, temp, UCR4);
436
	}
L
Linus Torvalds 已提交
437 438
}

439
/* called with port.lock taken and irqs off */
L
Linus Torvalds 已提交
440 441 442
static void imx_stop_rx(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
443 444
	unsigned long temp;

445
	if (sport->dma_is_rxing) {
446 447 448 449 450 451 452
		if (sport->port.suspended) {
			dmaengine_terminate_all(sport->dma_chan_rx);
			sport->dma_is_rxing = 0;
		} else {
			return;
		}
	}
453

454 455
	temp = imx_uart_readl(sport, UCR2);
	imx_uart_writel(sport, temp & ~UCR2_RXEN, UCR2);
456 457

	/* disable the `Receiver Ready Interrrupt` */
458 459
	temp = imx_uart_readl(sport, UCR1);
	imx_uart_writel(sport, temp & ~UCR1_RRDYEN, UCR1);
L
Linus Torvalds 已提交
460 461
}

462
/* called with port.lock taken and irqs off */
L
Linus Torvalds 已提交
463 464 465 466 467
static void imx_enable_ms(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;

	mod_timer(&sport->timer, jiffies);
468 469

	mctrl_gpio_enable_ms(sport->gpios);
L
Linus Torvalds 已提交
470 471
}

472
static void imx_dma_tx(struct imx_port *sport);
473 474

/* called with port.lock taken and irqs off */
L
Linus Torvalds 已提交
475 476
static inline void imx_transmit_buffer(struct imx_port *sport)
{
A
Alan Cox 已提交
477
	struct circ_buf *xmit = &sport->port.state->xmit;
478
	unsigned long temp;
L
Linus Torvalds 已提交
479

480 481
	if (sport->port.x_char) {
		/* Send next char */
482
		imx_uart_writel(sport, sport->port.x_char, URTX0);
483 484
		sport->port.icount.tx++;
		sport->port.x_char = 0;
485 486 487 488 489 490 491 492
		return;
	}

	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
		imx_stop_tx(&sport->port);
		return;
	}

493 494 495 496 497
	if (sport->dma_is_enabled) {
		/*
		 * We've just sent a X-char Ensure the TX DMA is enabled
		 * and the TX IRQ is disabled.
		 **/
498
		temp = imx_uart_readl(sport, UCR1);
499 500
		temp &= ~UCR1_TXMPTYEN;
		if (sport->dma_is_txing) {
501
			temp |= UCR1_TXDMAEN;
502
			imx_uart_writel(sport, temp, UCR1);
503
		} else {
504
			imx_uart_writel(sport, temp, UCR1);
505 506 507
			imx_dma_tx(sport);
		}

508
		return;
509
	}
510 511

	while (!uart_circ_empty(xmit) &&
512
	       !(imx_uart_readl(sport, uts_reg(sport)) & UTS_TXFULL)) {
L
Linus Torvalds 已提交
513 514
		/* send xmit->buf[xmit->tail]
		 * out the port here */
515
		imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
516
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
L
Linus Torvalds 已提交
517
		sport->port.icount.tx++;
518
	}
L
Linus Torvalds 已提交
519

520 521 522
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);

L
Linus Torvalds 已提交
523
	if (uart_circ_empty(xmit))
524
		imx_stop_tx(&sport->port);
L
Linus Torvalds 已提交
525 526
}

527 528 529 530 531 532
static void dma_tx_callback(void *data)
{
	struct imx_port *sport = data;
	struct scatterlist *sgl = &sport->tx_sgl[0];
	struct circ_buf *xmit = &sport->port.state->xmit;
	unsigned long flags;
533
	unsigned long temp;
534

535
	spin_lock_irqsave(&sport->port.lock, flags);
536

537
	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
538

539
	temp = imx_uart_readl(sport, UCR1);
540
	temp &= ~UCR1_TXDMAEN;
541
	imx_uart_writel(sport, temp, UCR1);
542

543 544 545 546 547 548
	/* update the stat */
	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
	sport->port.icount.tx += sport->tx_bytes;

	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");

549 550
	sport->dma_is_txing = 0;

551 552
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);
553

554 555
	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
		imx_dma_tx(sport);
556

557
	spin_unlock_irqrestore(&sport->port.lock, flags);
558 559
}

560
/* called with port.lock taken and irqs off */
561
static void imx_dma_tx(struct imx_port *sport)
562 563 564 565 566 567
{
	struct circ_buf *xmit = &sport->port.state->xmit;
	struct scatterlist *sgl = sport->tx_sgl;
	struct dma_async_tx_descriptor *desc;
	struct dma_chan	*chan = sport->dma_chan_tx;
	struct device *dev = sport->port.dev;
568
	unsigned long temp;
569 570
	int ret;

571
	if (sport->dma_is_txing)
572 573 574 575
		return;

	sport->tx_bytes = uart_circ_chars_pending(xmit);

576 577 578 579
	if (xmit->tail < xmit->head) {
		sport->dma_tx_nents = 1;
		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
	} else {
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
		sport->dma_tx_nents = 2;
		sg_init_table(sgl, 2);
		sg_set_buf(sgl, xmit->buf + xmit->tail,
				UART_XMIT_SIZE - xmit->tail);
		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
	}

	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for TX.\n");
		return;
	}
	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
	if (!desc) {
595 596
		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
			     DMA_TO_DEVICE);
597 598 599 600 601 602 603 604
		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
		return;
	}
	desc->callback = dma_tx_callback;
	desc->callback_param = sport;

	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
			uart_circ_chars_pending(xmit));
605

606
	temp = imx_uart_readl(sport, UCR1);
607
	temp |= UCR1_TXDMAEN;
608
	imx_uart_writel(sport, temp, UCR1);
609

610 611 612 613 614 615 616
	/* fire it */
	sport->dma_is_txing = 1;
	dmaengine_submit(desc);
	dma_async_issue_pending(chan);
	return;
}

617
/* called with port.lock taken and irqs off */
618
static void imx_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
619 620
{
	struct imx_port *sport = (struct imx_port *)port;
621
	unsigned long temp;
L
Linus Torvalds 已提交
622

623
	if (port->rs485.flags & SER_RS485_ENABLED) {
624
		temp = imx_uart_readl(sport, UCR2);
625
		if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
626
			imx_port_rts_active(sport, &temp);
627 628
		else
			imx_port_rts_inactive(sport, &temp);
629 630
		if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
			temp &= ~UCR2_RXEN;
631
		imx_uart_writel(sport, temp, UCR2);
632

633
		/* enable transmitter and shifter empty irq */
634
		temp = imx_uart_readl(sport, UCR4);
635
		temp |= UCR4_TCEN;
636
		imx_uart_writel(sport, temp, UCR4);
637 638
	}

639
	if (!sport->dma_is_enabled) {
640 641
		temp = imx_uart_readl(sport, UCR1);
		imx_uart_writel(sport, temp | UCR1_TXMPTYEN, UCR1);
642
	}
L
Linus Torvalds 已提交
643

644
	if (sport->dma_is_enabled) {
645 646 647
		if (sport->port.x_char) {
			/* We have X-char to send, so enable TX IRQ and
			 * disable TX DMA to let TX interrupt to send X-char */
648
			temp = imx_uart_readl(sport, UCR1);
649
			temp &= ~UCR1_TXDMAEN;
650
			temp |= UCR1_TXMPTYEN;
651
			imx_uart_writel(sport, temp, UCR1);
652 653 654
			return;
		}

655 656 657
		if (!uart_circ_empty(&port->state->xmit) &&
		    !uart_tx_stopped(port))
			imx_dma_tx(sport);
658 659
		return;
	}
L
Linus Torvalds 已提交
660 661
}

662
static irqreturn_t imx_rtsint(int irq, void *dev_id)
663
{
664
	struct imx_port *sport = dev_id;
665
	unsigned int val;
666 667 668 669
	unsigned long flags;

	spin_lock_irqsave(&sport->port.lock, flags);

670 671
	imx_uart_writel(sport, USR1_RTSD, USR1);
	val = imx_uart_readl(sport, USR1) & USR1_RTSS;
672
	uart_handle_cts_change(&sport->port, !!val);
673
	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
674 675 676 677 678

	spin_unlock_irqrestore(&sport->port.lock, flags);
	return IRQ_HANDLED;
}

679
static irqreturn_t imx_txint(int irq, void *dev_id)
L
Linus Torvalds 已提交
680
{
681
	struct imx_port *sport = dev_id;
L
Linus Torvalds 已提交
682 683
	unsigned long flags;

684
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
685
	imx_transmit_buffer(sport);
686
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
687 688 689
	return IRQ_HANDLED;
}

690
static irqreturn_t imx_rxint(int irq, void *dev_id)
L
Linus Torvalds 已提交
691 692
{
	struct imx_port *sport = dev_id;
693
	unsigned int rx, flg, ignored = 0;
J
Jiri Slaby 已提交
694
	struct tty_port *port = &sport->port.state->port;
695
	unsigned long flags, temp;
L
Linus Torvalds 已提交
696

697
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
698

699
	while (imx_uart_readl(sport, USR2) & USR2_RDR) {
L
Linus Torvalds 已提交
700 701 702
		flg = TTY_NORMAL;
		sport->port.icount.rx++;

703
		rx = imx_uart_readl(sport, URXD0);
704

705
		temp = imx_uart_readl(sport, USR2);
706
		if (temp & USR2_BRCD) {
707
			imx_uart_writel(sport, USR2_BRCD, USR2);
708 709
			if (uart_handle_break(&sport->port))
				continue;
L
Linus Torvalds 已提交
710 711
		}

712
		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
713 714
			continue;

715 716 717 718
		if (unlikely(rx & URXD_ERR)) {
			if (rx & URXD_BRK)
				sport->port.icount.brk++;
			else if (rx & URXD_PRERR)
719 720 721 722 723 724 725 726 727 728 729 730
				sport->port.icount.parity++;
			else if (rx & URXD_FRMERR)
				sport->port.icount.frame++;
			if (rx & URXD_OVRRUN)
				sport->port.icount.overrun++;

			if (rx & sport->port.ignore_status_mask) {
				if (++ignored > 100)
					goto out;
				continue;
			}

731
			rx &= (sport->port.read_status_mask | 0xFF);
732

733 734 735
			if (rx & URXD_BRK)
				flg = TTY_BREAK;
			else if (rx & URXD_PRERR)
736 737 738 739 740
				flg = TTY_PARITY;
			else if (rx & URXD_FRMERR)
				flg = TTY_FRAME;
			if (rx & URXD_OVRRUN)
				flg = TTY_OVERRUN;
L
Linus Torvalds 已提交
741

742 743 744 745
#ifdef SUPPORT_SYSRQ
			sport->port.sysrq = 0;
#endif
		}
L
Linus Torvalds 已提交
746

J
Jiada Wang 已提交
747 748 749
		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
			goto out;

750 751
		if (tty_insert_flip_char(port, rx, flg) == 0)
			sport->port.icount.buf_overrun++;
752
	}
L
Linus Torvalds 已提交
753 754

out:
755
	spin_unlock_irqrestore(&sport->port.lock, flags);
J
Jiri Slaby 已提交
756
	tty_flip_buffer_push(port);
L
Linus Torvalds 已提交
757 758 759
	return IRQ_HANDLED;
}

760
static void clear_rx_errors(struct imx_port *sport);
761

762 763 764 765 766 767
/*
 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
 */
static unsigned int imx_get_hwmctrl(struct imx_port *sport)
{
	unsigned int tmp = TIOCM_DSR;
768 769
	unsigned usr1 = imx_uart_readl(sport, USR1);
	unsigned usr2 = imx_uart_readl(sport, USR2);
770 771 772 773 774

	if (usr1 & USR1_RTSS)
		tmp |= TIOCM_CTS;

	/* in DCE mode DCDIN is always 0 */
S
Sascha Hauer 已提交
775
	if (!(usr2 & USR2_DCDIN))
776 777 778
		tmp |= TIOCM_CAR;

	if (sport->dte_mode)
779
		if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
			tmp |= TIOCM_RI;

	return tmp;
}

/*
 * Handle any change of modem status signal since we were last called.
 */
static void imx_mctrl_check(struct imx_port *sport)
{
	unsigned int status, changed;

	status = imx_get_hwmctrl(sport);
	changed = status ^ sport->old_status;

	if (changed == 0)
		return;

	sport->old_status = status;

	if (changed & TIOCM_RI && status & TIOCM_RI)
		sport->port.icount.rng++;
	if (changed & TIOCM_DSR)
		sport->port.icount.dsr++;
	if (changed & TIOCM_CAR)
		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
	if (changed & TIOCM_CTS)
		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);

	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
}

812 813 814
static irqreturn_t imx_int(int irq, void *dev_id)
{
	struct imx_port *sport = dev_id;
815
	unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
816
	irqreturn_t ret = IRQ_NONE;
817

818 819 820 821 822 823
	usr1 = imx_uart_readl(sport, USR1);
	usr2 = imx_uart_readl(sport, USR2);
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr2 = imx_uart_readl(sport, UCR2);
	ucr3 = imx_uart_readl(sport, UCR3);
	ucr4 = imx_uart_readl(sport, UCR4);
824

825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
	/*
	 * Even if a condition is true that can trigger an irq only handle it if
	 * the respective irq source is enabled. This prevents some undesired
	 * actions, for example if a character that sits in the RX FIFO and that
	 * should be fetched via DMA is tried to be fetched using PIO. Or the
	 * receiver is currently off and so reading from URXD0 results in an
	 * exception. So just mask the (raw) status bits for disabled irqs.
	 */
	if ((ucr1 & UCR1_RRDYEN) == 0)
		usr1 &= ~USR1_RRDY;
	if ((ucr2 & UCR2_ATEN) == 0)
		usr1 &= ~USR1_AGTIM;
	if ((ucr1 & UCR1_TXMPTYEN) == 0)
		usr1 &= ~USR1_TRDY;
	if ((ucr4 & UCR4_TCEN) == 0)
		usr2 &= ~USR2_TXDC;
	if ((ucr3 & UCR3_DTRDEN) == 0)
		usr1 &= ~USR1_DTRD;
	if ((ucr1 & UCR1_RTSDEN) == 0)
		usr1 &= ~USR1_RTSD;
	if ((ucr3 & UCR3_AWAKEN) == 0)
		usr1 &= ~USR1_AWAKE;
	if ((ucr4 & UCR4_OREN) == 0)
		usr2 &= ~USR2_ORE;

	if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
851
		imx_rxint(irq, dev_id);
852
		ret = IRQ_HANDLED;
853
	}
854

855
	if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
856
		imx_txint(irq, dev_id);
857 858
		ret = IRQ_HANDLED;
	}
859

860
	if (usr1 & USR1_DTRD) {
861 862
		unsigned long flags;

863
		imx_uart_writel(sport, USR1_DTRD, USR1);
864 865 866 867 868 869 870 871

		spin_lock_irqsave(&sport->port.lock, flags);
		imx_mctrl_check(sport);
		spin_unlock_irqrestore(&sport->port.lock, flags);

		ret = IRQ_HANDLED;
	}

872
	if (usr1 & USR1_RTSD) {
873
		imx_rtsint(irq, dev_id);
874 875
		ret = IRQ_HANDLED;
	}
876

877
	if (usr1 & USR1_AWAKE) {
878
		imx_uart_writel(sport, USR1_AWAKE, USR1);
879 880
		ret = IRQ_HANDLED;
	}
881

882
	if (usr2 & USR2_ORE) {
883
		sport->port.icount.overrun++;
884
		imx_uart_writel(sport, USR2_ORE, USR2);
885
		ret = IRQ_HANDLED;
886 887
	}

888
	return ret;
889 890
}

L
Linus Torvalds 已提交
891 892 893 894 895 896
/*
 * Return TIOCSER_TEMT when transmitter is not busy.
 */
static unsigned int imx_tx_empty(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
897
	unsigned int ret;
L
Linus Torvalds 已提交
898

899
	ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
L
Linus Torvalds 已提交
900

901
	/* If the TX DMA is working, return 0. */
902
	if (sport->dma_is_txing)
903 904 905
		ret = 0;

	return ret;
L
Linus Torvalds 已提交
906 907
}

908
/* called with port.lock taken and irqs off */
909 910 911 912 913 914 915 916 917 918
static unsigned int imx_get_mctrl(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned int ret = imx_get_hwmctrl(sport);

	mctrl_gpio_get(sport->gpios, &ret);

	return ret;
}

919
/* called with port.lock taken and irqs off */
L
Linus Torvalds 已提交
920 921
static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
922
	struct imx_port *sport = (struct imx_port *)port;
923 924
	unsigned long temp;

925
	if (!(port->rs485.flags & SER_RS485_ENABLED)) {
926
		temp = imx_uart_readl(sport, UCR2);
927 928 929
		temp &= ~(UCR2_CTS | UCR2_CTSC);
		if (mctrl & TIOCM_RTS)
			temp |= UCR2_CTS | UCR2_CTSC;
930
		imx_uart_writel(sport, temp, UCR2);
931
	}
932

933
	temp = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
934 935
	if (!(mctrl & TIOCM_DTR))
		temp |= UCR3_DSR;
936
	imx_uart_writel(sport, temp, UCR3);
937

938
	temp = imx_uart_readl(sport, uts_reg(sport)) & ~UTS_LOOP;
939 940
	if (mctrl & TIOCM_LOOP)
		temp |= UTS_LOOP;
941
	imx_uart_writel(sport, temp, uts_reg(sport));
942 943

	mctrl_gpio_set(sport->gpios, mctrl);
L
Linus Torvalds 已提交
944 945 946 947 948 949 950 951
}

/*
 * Interrupts always disabled.
 */
static void imx_break_ctl(struct uart_port *port, int break_state)
{
	struct imx_port *sport = (struct imx_port *)port;
952
	unsigned long flags, temp;
L
Linus Torvalds 已提交
953 954 955

	spin_lock_irqsave(&sport->port.lock, flags);

956
	temp = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
957

958
	if (break_state != 0)
959 960
		temp |= UCR1_SNDBRK;

961
	imx_uart_writel(sport, temp, UCR1);
L
Linus Torvalds 已提交
962 963 964 965

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

966 967 968 969
/*
 * This is our per-port timeout handler, for checking the
 * modem status signals.
 */
970
static void imx_timeout(struct timer_list *t)
971
{
972
	struct imx_port *sport = from_timer(sport, t, timer);
973 974 975 976 977 978 979 980 981 982 983
	unsigned long flags;

	if (sport->port.state) {
		spin_lock_irqsave(&sport->port.lock, flags);
		imx_mctrl_check(sport);
		spin_unlock_irqrestore(&sport->port.lock, flags);

		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
	}
}

984 985
#define RX_BUF_SIZE	(PAGE_SIZE)

986
/*
987
 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
988
 *   [1] the RX DMA buffer is full.
989
 *   [2] the aging timer expires
990
 *
991 992
 * Condition [2] is triggered when a character has been sitting in the FIFO
 * for at least 8 byte durations.
993 994 995 996 997 998
 */
static void dma_rx_callback(void *data)
{
	struct imx_port *sport = data;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct scatterlist *sgl = &sport->rx_sgl;
999
	struct tty_port *port = &sport->port.state->port;
1000
	struct dma_tx_state state;
1001
	struct circ_buf *rx_ring = &sport->rx_ring;
1002
	enum dma_status status;
1003 1004 1005
	unsigned int w_bytes = 0;
	unsigned int r_bytes;
	unsigned int bd_size;
1006

1007
	status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
1008

1009
	if (status == DMA_ERROR) {
1010
		clear_rx_errors(sport);
1011 1012 1013 1014
		return;
	}

	if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
1015

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
		/*
		 * The state-residue variable represents the empty space
		 * relative to the entire buffer. Taking this in consideration
		 * the head is always calculated base on the buffer total
		 * length - DMA transaction residue. The UART script from the
		 * SDMA firmware will jump to the next buffer descriptor,
		 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
		 * Taking this in consideration the tail is always at the
		 * beginning of the buffer descriptor that contains the head.
		 */
1026

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
		/* Calculate the head */
		rx_ring->head = sg_dma_len(sgl) - state.residue;

		/* Calculate the tail. */
		bd_size = sg_dma_len(sgl) / sport->rx_periods;
		rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;

		if (rx_ring->head <= sg_dma_len(sgl) &&
		    rx_ring->head > rx_ring->tail) {

			/* Move data from tail to head */
			r_bytes = rx_ring->head - rx_ring->tail;

			/* CPU claims ownership of RX DMA buffer */
			dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
				DMA_FROM_DEVICE);

			w_bytes = tty_insert_flip_string(port,
				sport->rx_buf + rx_ring->tail, r_bytes);

			/* UART retrieves ownership of RX DMA buffer */
			dma_sync_sg_for_device(sport->port.dev, sgl, 1,
				DMA_FROM_DEVICE);

			if (w_bytes != r_bytes)
1052
				sport->port.icount.buf_overrun++;
1053 1054 1055 1056 1057

			sport->port.icount.rx += w_bytes;
		} else	{
			WARN_ON(rx_ring->head > sg_dma_len(sgl));
			WARN_ON(rx_ring->head <= rx_ring->tail);
1058
		}
1059
	}
1060

1061 1062 1063 1064
	if (w_bytes) {
		tty_flip_buffer_push(port);
		dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
	}
1065 1066
}

1067 1068 1069
/* RX DMA buffer periods */
#define RX_DMA_PERIODS 4

1070 1071 1072 1073 1074 1075 1076 1077
static int start_rx_dma(struct imx_port *sport)
{
	struct scatterlist *sgl = &sport->rx_sgl;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct device *dev = sport->port.dev;
	struct dma_async_tx_descriptor *desc;
	int ret;

1078 1079
	sport->rx_ring.head = 0;
	sport->rx_ring.tail = 0;
1080
	sport->rx_periods = RX_DMA_PERIODS;
1081

1082
	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1083 1084 1085 1086 1087
	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for RX.\n");
		return -EINVAL;
	}
1088 1089 1090 1091 1092

	desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
		sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
		DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);

1093
	if (!desc) {
1094
		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1095 1096 1097 1098 1099 1100 1101
		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
		return -EINVAL;
	}
	desc->callback = dma_rx_callback;
	desc->callback_param = sport;

	dev_dbg(dev, "RX: prepare for the DMA.\n");
1102
	sport->dma_is_rxing = 1;
1103
	sport->rx_cookie = dmaengine_submit(desc);
1104 1105 1106
	dma_async_issue_pending(chan);
	return 0;
}
1107 1108 1109

static void clear_rx_errors(struct imx_port *sport)
{
1110
	struct tty_port *port = &sport->port.state->port;
1111 1112
	unsigned int status_usr1, status_usr2;

1113 1114
	status_usr1 = imx_uart_readl(sport, USR1);
	status_usr2 = imx_uart_readl(sport, USR2);
1115 1116 1117

	if (status_usr2 & USR2_BRCD) {
		sport->port.icount.brk++;
1118
		imx_uart_writel(sport, USR2_BRCD, USR2);
1119 1120 1121 1122 1123 1124 1125 1126
		uart_handle_break(&sport->port);
		if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
			sport->port.icount.buf_overrun++;
		tty_flip_buffer_push(port);
	} else {
		dev_err(sport->port.dev, "DMA transaction error.\n");
		if (status_usr1 & USR1_FRAMERR) {
			sport->port.icount.frame++;
1127
			imx_uart_writel(sport, USR1_FRAMERR, USR1);
1128 1129
		} else if (status_usr1 & USR1_PARITYERR) {
			sport->port.icount.parity++;
1130
			imx_uart_writel(sport, USR1_PARITYERR, USR1);
1131
		}
1132 1133 1134 1135
	}

	if (status_usr2 & USR2_ORE) {
		sport->port.icount.overrun++;
1136
		imx_uart_writel(sport, USR2_ORE, USR2);
1137 1138 1139
	}

}
1140

1141 1142
#define TXTL_DEFAULT 2 /* reset default */
#define RXTL_DEFAULT 1 /* reset default */
1143 1144
#define TXTL_DMA 8 /* DMA burst setting */
#define RXTL_DMA 9 /* DMA burst setting */
1145 1146 1147 1148 1149 1150 1151

static void imx_setup_ufcr(struct imx_port *sport,
			  unsigned char txwl, unsigned char rxwl)
{
	unsigned int val;

	/* set receiver / transmitter trigger level */
1152
	val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1153
	val |= txwl << UFCR_TXTL_SHF | rxwl;
1154
	imx_uart_writel(sport, val, UFCR);
1155 1156
}

1157 1158 1159
static void imx_uart_dma_exit(struct imx_port *sport)
{
	if (sport->dma_chan_rx) {
1160
		dmaengine_terminate_sync(sport->dma_chan_rx);
1161 1162
		dma_release_channel(sport->dma_chan_rx);
		sport->dma_chan_rx = NULL;
1163
		sport->rx_cookie = -EINVAL;
1164 1165 1166 1167 1168
		kfree(sport->rx_buf);
		sport->rx_buf = NULL;
	}

	if (sport->dma_chan_tx) {
1169
		dmaengine_terminate_sync(sport->dma_chan_tx);
1170 1171 1172 1173 1174 1175 1176
		dma_release_channel(sport->dma_chan_tx);
		sport->dma_chan_tx = NULL;
	}
}

static int imx_uart_dma_init(struct imx_port *sport)
{
1177
	struct dma_slave_config slave_config = {};
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
	struct device *dev = sport->port.dev;
	int ret;

	/* Prepare for RX : */
	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
	if (!sport->dma_chan_rx) {
		dev_dbg(dev, "cannot get the DMA channel.\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_DEV_TO_MEM;
	slave_config.src_addr = sport->port.mapbase + URXD0;
	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1192 1193
	/* one byte less than the watermark level to enable the aging timer */
	slave_config.src_maxburst = RXTL_DMA - 1;
1194 1195 1196 1197 1198 1199
	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
	if (ret) {
		dev_err(dev, "error in RX dma configuration.\n");
		goto err;
	}

1200
	sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
1201 1202 1203 1204
	if (!sport->rx_buf) {
		ret = -ENOMEM;
		goto err;
	}
1205
	sport->rx_ring.buf = sport->rx_buf;
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217

	/* Prepare for TX : */
	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
	if (!sport->dma_chan_tx) {
		dev_err(dev, "cannot get the TX DMA channel!\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_MEM_TO_DEV;
	slave_config.dst_addr = sport->port.mapbase + URTX0;
	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1218
	slave_config.dst_maxburst = TXTL_DMA;
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
	if (ret) {
		dev_err(dev, "error in TX dma configuration.");
		goto err;
	}

	return 0;
err:
	imx_uart_dma_exit(sport);
	return ret;
}

static void imx_enable_dma(struct imx_port *sport)
{
	unsigned long temp;

	/* set UCR1 */
1236
	temp = imx_uart_readl(sport, UCR1);
1237
	temp |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
1238
	imx_uart_writel(sport, temp, UCR1);
1239

1240 1241
	imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);

1242 1243 1244 1245 1246 1247 1248 1249
	sport->dma_is_enabled = 1;
}

static void imx_disable_dma(struct imx_port *sport)
{
	unsigned long temp;

	/* clear UCR1 */
1250
	temp = imx_uart_readl(sport, UCR1);
1251
	temp &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
1252
	imx_uart_writel(sport, temp, UCR1);
1253 1254

	/* clear UCR2 */
1255
	temp = imx_uart_readl(sport, UCR2);
1256
	temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
1257
	imx_uart_writel(sport, temp, UCR2);
1258

1259 1260
	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);

1261 1262 1263
	sport->dma_is_enabled = 0;
}

1264 1265 1266
/* half the RX buffer size */
#define CTSTL 16

L
Linus Torvalds 已提交
1267 1268 1269
static int imx_startup(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
1270
	int retval, i;
1271
	unsigned long flags, temp;
1272
	int dma_is_inited = 0;
L
Linus Torvalds 已提交
1273

1274 1275
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
1276
		return retval;
1277 1278 1279
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval) {
		clk_disable_unprepare(sport->clk_per);
1280
		return retval;
1281
	}
1282

1283
	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
L
Linus Torvalds 已提交
1284 1285 1286 1287

	/* disable the DREN bit (Data Ready interrupt enable) before
	 * requesting IRQs
	 */
1288
	temp = imx_uart_readl(sport, UCR4);
1289

1290
	/* set the trigger level for CTS */
1291 1292
	temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
	temp |= CTSTL << UCR4_CTSTL_SHF;
1293

1294
	imx_uart_writel(sport, temp & ~UCR4_DREN, UCR4);
L
Linus Torvalds 已提交
1295

1296
	/* Can we enable the DMA support? */
1297 1298
	if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
		dma_is_inited = 1;
1299

1300
	spin_lock_irqsave(&sport->port.lock, flags);
1301
	/* Reset fifo's and state machines */
1302 1303
	i = 100;

1304
	temp = imx_uart_readl(sport, UCR2);
1305
	temp &= ~UCR2_SRST;
1306
	imx_uart_writel(sport, temp, UCR2);
1307

1308
	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1309
		udelay(1);
1310

L
Linus Torvalds 已提交
1311 1312 1313
	/*
	 * Finally, clear and enable interrupts
	 */
1314 1315
	imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
	imx_uart_writel(sport, USR2_ORE, USR2);
1316

1317
	if (dma_is_inited)
1318 1319
		imx_enable_dma(sport);

1320
	temp = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
1321 1322 1323
	if (!sport->dma_is_enabled)
		temp |= UCR1_RRDYEN;
	temp |= UCR1_UARTEN;
1324 1325
	if (sport->have_rtscts)
			temp |= UCR1_RTSDEN;
1326

1327
	imx_uart_writel(sport, temp, UCR1);
L
Linus Torvalds 已提交
1328

1329
	temp = imx_uart_readl(sport, UCR4) & ~UCR4_OREN;
1330 1331
	if (!sport->dma_is_enabled)
		temp |= UCR4_OREN;
1332
	imx_uart_writel(sport, temp, UCR4);
1333

1334
	temp = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
1335
	temp |= (UCR2_RXEN | UCR2_TXEN);
1336 1337
	if (!sport->have_rtscts)
		temp |= UCR2_IRTS;
1338 1339 1340 1341 1342 1343
	/*
	 * make sure the edge sensitive RTS-irq is disabled,
	 * we're using RTSD instead.
	 */
	if (!is_imx1_uart(sport))
		temp &= ~UCR2_RTSEN;
1344
	imx_uart_writel(sport, temp, UCR2);
L
Linus Torvalds 已提交
1345

1346
	if (!is_imx1_uart(sport)) {
1347
		temp = imx_uart_readl(sport, UCR3);
1348

1349
		temp |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
1350 1351

		if (sport->dte_mode)
1352
			/* disable broken interrupts */
1353 1354
			temp &= ~(UCR3_RI | UCR3_DCD);

1355
		imx_uart_writel(sport, temp, UCR3);
1356
	}
1357

L
Linus Torvalds 已提交
1358 1359 1360 1361
	/*
	 * Enable modem status interrupts
	 */
	imx_enable_ms(&sport->port);
1362 1363

	/*
1364 1365 1366
	 * Start RX DMA immediately instead of waiting for RX FIFO interrupts.
	 * In our iMX53 the average delay for the first reception dropped from
	 * approximately 35000 microseconds to 1000 microseconds.
1367
	 */
1368
	if (sport->dma_is_enabled)
1369
		start_rx_dma(sport);
1370

1371
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1372 1373 1374 1375 1376 1377 1378

	return 0;
}

static void imx_shutdown(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
1379
	unsigned long temp;
1380
	unsigned long flags;
L
Linus Torvalds 已提交
1381

1382
	if (sport->dma_is_enabled) {
1383 1384
		sport->dma_is_rxing = 0;
		sport->dma_is_txing = 0;
1385 1386
		dmaengine_terminate_sync(sport->dma_chan_tx);
		dmaengine_terminate_sync(sport->dma_chan_rx);
1387

1388
		spin_lock_irqsave(&sport->port.lock, flags);
1389
		imx_stop_tx(port);
1390 1391
		imx_stop_rx(port);
		imx_disable_dma(sport);
1392
		spin_unlock_irqrestore(&sport->port.lock, flags);
1393 1394 1395
		imx_uart_dma_exit(sport);
	}

1396 1397
	mctrl_gpio_disable_ms(sport->gpios);

1398
	spin_lock_irqsave(&sport->port.lock, flags);
1399
	temp = imx_uart_readl(sport, UCR2);
1400
	temp &= ~(UCR2_TXEN);
1401
	imx_uart_writel(sport, temp, UCR2);
1402
	spin_unlock_irqrestore(&sport->port.lock, flags);
1403

L
Linus Torvalds 已提交
1404 1405 1406 1407 1408 1409 1410 1411 1412
	/*
	 * Stop our timer.
	 */
	del_timer_sync(&sport->timer);

	/*
	 * Disable all interrupts, port and break condition.
	 */

1413
	spin_lock_irqsave(&sport->port.lock, flags);
1414
	temp = imx_uart_readl(sport, UCR1);
1415
	temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
1416

1417
	imx_uart_writel(sport, temp, UCR1);
1418
	spin_unlock_irqrestore(&sport->port.lock, flags);
1419

1420 1421
	clk_disable_unprepare(sport->clk_per);
	clk_disable_unprepare(sport->clk_ipg);
L
Linus Torvalds 已提交
1422 1423
}

1424
/* called with port.lock taken and irqs off */
1425 1426 1427
static void imx_flush_buffer(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
1428
	struct scatterlist *sgl = &sport->tx_sgl[0];
1429
	unsigned long temp;
1430
	int i = 100, ubir, ubmr, uts;
1431

1432 1433 1434 1435 1436 1437 1438 1439
	if (!sport->dma_chan_tx)
		return;

	sport->tx_bytes = 0;
	dmaengine_terminate_all(sport->dma_chan_tx);
	if (sport->dma_is_txing) {
		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
			     DMA_TO_DEVICE);
1440
		temp = imx_uart_readl(sport, UCR1);
1441
		temp &= ~UCR1_TXDMAEN;
1442
		imx_uart_writel(sport, temp, UCR1);
1443
		sport->dma_is_txing = 0;
1444
	}
1445 1446 1447

	/*
	 * According to the Reference Manual description of the UART SRST bit:
1448
	 *
1449 1450
	 * "Reset the transmit and receive state machines,
	 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1451 1452 1453 1454 1455
	 * and UTS[6-3]".
	 *
	 * We don't need to restore the old values from USR1, USR2, URXD and
	 * UTXD. UBRC is read only, so only save/restore the other three
	 * registers.
1456
	 */
1457 1458 1459
	ubir = imx_uart_readl(sport, UBIR);
	ubmr = imx_uart_readl(sport, UBMR);
	uts = imx_uart_readl(sport, IMX21_UTS);
1460

1461
	temp = imx_uart_readl(sport, UCR2);
1462
	temp &= ~UCR2_SRST;
1463
	imx_uart_writel(sport, temp, UCR2);
1464

1465
	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1466 1467 1468
		udelay(1);

	/* Restore the registers */
1469 1470 1471
	imx_uart_writel(sport, ubir, UBIR);
	imx_uart_writel(sport, ubmr, UBMR);
	imx_uart_writel(sport, uts, IMX21_UTS);
1472 1473
}

L
Linus Torvalds 已提交
1474
static void
A
Alan Cox 已提交
1475 1476
imx_set_termios(struct uart_port *port, struct ktermios *termios,
		   struct ktermios *old)
L
Linus Torvalds 已提交
1477 1478 1479
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
1480 1481
	unsigned long ucr2, old_ucr1, old_ucr2;
	unsigned int baud, quot;
L
Linus Torvalds 已提交
1482
	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1483
	unsigned long div, ufcr;
1484
	unsigned long num, denom;
1485
	uint64_t tdiv64;
L
Linus Torvalds 已提交
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502

	/*
	 * We only support CS7 and CS8.
	 */
	while ((termios->c_cflag & CSIZE) != CS7 &&
	       (termios->c_cflag & CSIZE) != CS8) {
		termios->c_cflag &= ~CSIZE;
		termios->c_cflag |= old_csize;
		old_csize = CS8;
	}

	if ((termios->c_cflag & CSIZE) == CS8)
		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
	else
		ucr2 = UCR2_SRST | UCR2_IRTS;

	if (termios->c_cflag & CRTSCTS) {
1503
		if (sport->have_rtscts) {
1504
			ucr2 &= ~UCR2_IRTS;
1505

1506
			if (port->rs485.flags & SER_RS485_ENABLED) {
1507 1508 1509 1510 1511
				/*
				 * RTS is mandatory for rs485 operation, so keep
				 * it under manual control and keep transmitter
				 * disabled.
				 */
1512 1513 1514
				if (port->rs485.flags &
				    SER_RS485_RTS_AFTER_SEND)
					imx_port_rts_active(sport, &ucr2);
1515 1516
				else
					imx_port_rts_inactive(sport, &ucr2);
1517
			} else {
1518
				imx_port_rts_auto(sport, &ucr2);
1519
			}
1520 1521 1522
		} else {
			termios->c_cflag &= ~CRTSCTS;
		}
1523
	} else if (port->rs485.flags & SER_RS485_ENABLED) {
1524
		/* disable transmitter */
1525 1526
		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
			imx_port_rts_active(sport, &ucr2);
1527 1528
		else
			imx_port_rts_inactive(sport, &ucr2);
1529 1530
	}

L
Linus Torvalds 已提交
1531 1532 1533 1534 1535

	if (termios->c_cflag & CSTOPB)
		ucr2 |= UCR2_STPB;
	if (termios->c_cflag & PARENB) {
		ucr2 |= UCR2_PREN;
1536
		if (termios->c_cflag & PARODD)
L
Linus Torvalds 已提交
1537 1538 1539
			ucr2 |= UCR2_PROE;
	}

1540 1541
	del_timer_sync(&sport->timer);

L
Linus Torvalds 已提交
1542 1543 1544
	/*
	 * Ask the core to calculate the divisor for us.
	 */
1545
	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
L
Linus Torvalds 已提交
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
	quot = uart_get_divisor(port, baud);

	spin_lock_irqsave(&sport->port.lock, flags);

	sport->port.read_status_mask = 0;
	if (termios->c_iflag & INPCK)
		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
	if (termios->c_iflag & (BRKINT | PARMRK))
		sport->port.read_status_mask |= URXD_BRK;

	/*
	 * Characters to ignore
	 */
	sport->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
1561
		sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
L
Linus Torvalds 已提交
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
	if (termios->c_iflag & IGNBRK) {
		sport->port.ignore_status_mask |= URXD_BRK;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			sport->port.ignore_status_mask |= URXD_OVRRUN;
	}

J
Jiada Wang 已提交
1572 1573 1574
	if ((termios->c_cflag & CREAD) == 0)
		sport->port.ignore_status_mask |= URXD_DUMMY_READ;

L
Linus Torvalds 已提交
1575 1576 1577 1578 1579 1580 1581 1582
	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	/*
	 * disable interrupts and drain transmitter
	 */
1583 1584 1585 1586
	old_ucr1 = imx_uart_readl(sport, UCR1);
	imx_uart_writel(sport,
			old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
			UCR1);
L
Linus Torvalds 已提交
1587

1588
	while (!(imx_uart_readl(sport, USR2) & USR2_TXDC))
L
Linus Torvalds 已提交
1589 1590 1591
		barrier();

	/* then, disable everything */
1592 1593
	old_ucr2 = imx_uart_readl(sport, UCR2);
	imx_uart_writel(sport, old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN), UCR2);
1594
	old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
L
Linus Torvalds 已提交
1595

1596 1597 1598 1599 1600 1601 1602 1603 1604
	/* custom-baudrate handling */
	div = sport->port.uartclk / (baud * 16);
	if (baud == 38400 && quot != div)
		baud = sport->port.uartclk / (quot * 16);

	div = sport->port.uartclk / (baud * 16);
	if (div > 7)
		div = 7;
	if (!div)
1605 1606
		div = 1;

1607 1608
	rational_best_approximation(16 * div * baud, sport->port.uartclk,
		1 << 16, 1 << 16, &num, &denom);
1609

1610 1611 1612 1613
	tdiv64 = sport->port.uartclk;
	tdiv64 *= num;
	do_div(tdiv64, denom * 16 * div);
	tty_termios_encode_baud_rate(termios,
1614
				(speed_t)tdiv64, (speed_t)tdiv64);
1615

1616 1617
	num -= 1;
	denom -= 1;
1618

1619
	ufcr = imx_uart_readl(sport, UFCR);
1620
	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
1621
	imx_uart_writel(sport, ufcr, UFCR);
1622

1623 1624
	imx_uart_writel(sport, num, UBIR);
	imx_uart_writel(sport, denom, UBMR);
1625

1626
	if (!is_imx1_uart(sport))
1627 1628
		imx_uart_writel(sport, sport->port.uartclk / div / 1000,
				IMX21_ONEMS);
1629

1630
	imx_uart_writel(sport, old_ucr1, UCR1);
L
Linus Torvalds 已提交
1631

1632
	/* set the parity, stop bits and data size */
1633
	imx_uart_writel(sport, ucr2 | old_ucr2, UCR2);
L
Linus Torvalds 已提交
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654

	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
		imx_enable_ms(&sport->port);

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

static const char *imx_type(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;

	return sport->port.type == PORT_IMX ? "IMX" : NULL;
}

/*
 * Configure/autoconfigure the port.
 */
static void imx_config_port(struct uart_port *port, int flags)
{
	struct imx_port *sport = (struct imx_port *)port;

1655
	if (flags & UART_CONFIG_TYPE)
L
Linus Torvalds 已提交
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
		sport->port.type = PORT_IMX;
}

/*
 * Verify the new serial_struct (for TIOCSSERIAL).
 * The only change we allow are to the flags and type, and
 * even then only between PORT_IMX and PORT_UNKNOWN
 */
static int
imx_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	struct imx_port *sport = (struct imx_port *)port;
	int ret = 0;

	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
		ret = -EINVAL;
	if (sport->port.irq != ser->irq)
		ret = -EINVAL;
	if (ser->io_type != UPIO_MEM)
		ret = -EINVAL;
	if (sport->port.uartclk / 16 != ser->baud_base)
		ret = -EINVAL;
1678
	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
L
Linus Torvalds 已提交
1679 1680 1681 1682 1683 1684 1685 1686
		ret = -EINVAL;
	if (sport->port.iobase != ser->port)
		ret = -EINVAL;
	if (ser->hub6 != 0)
		ret = -EINVAL;
	return ret;
}

1687
#if defined(CONFIG_CONSOLE_POLL)
D
Daniel Thompson 已提交
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702

static int imx_poll_init(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
	unsigned long temp;
	int retval;

	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		return retval;
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);

1703
	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
D
Daniel Thompson 已提交
1704 1705 1706

	spin_lock_irqsave(&sport->port.lock, flags);

1707
	temp = imx_uart_readl(sport, UCR1);
D
Daniel Thompson 已提交
1708 1709 1710 1711
	if (is_imx1_uart(sport))
		temp |= IMX1_UCR1_UARTCLKEN;
	temp |= UCR1_UARTEN | UCR1_RRDYEN;
	temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1712
	imx_uart_writel(sport, temp, UCR1);
D
Daniel Thompson 已提交
1713

1714
	temp = imx_uart_readl(sport, UCR2);
D
Daniel Thompson 已提交
1715
	temp |= UCR2_RXEN;
1716
	imx_uart_writel(sport, temp, UCR2);
D
Daniel Thompson 已提交
1717 1718 1719 1720 1721 1722

	spin_unlock_irqrestore(&sport->port.lock, flags);

	return 0;
}

1723 1724
static int imx_poll_get_char(struct uart_port *port)
{
1725 1726
	struct imx_port *sport = (struct imx_port *)port;
	if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
1727
		return NO_POLL_CHAR;
1728

1729
	return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
1730 1731 1732 1733
}

static void imx_poll_put_char(struct uart_port *port, unsigned char c)
{
1734
	struct imx_port *sport = (struct imx_port *)port;
1735 1736 1737 1738
	unsigned int status;

	/* drain */
	do {
1739
		status = imx_uart_readl(sport, USR1);
1740 1741 1742
	} while (~status & USR1_TRDY);

	/* write */
1743
	imx_uart_writel(sport, c, URTX0);
1744 1745 1746

	/* flush */
	do {
1747
		status = imx_uart_readl(sport, USR2);
1748 1749 1750 1751
	} while (~status & USR2_TXDC);
}
#endif

1752
/* called with port.lock taken and irqs off or from .probe without locking */
1753 1754 1755 1756
static int imx_rs485_config(struct uart_port *port,
			    struct serial_rs485 *rs485conf)
{
	struct imx_port *sport = (struct imx_port *)port;
1757
	unsigned long temp;
1758 1759 1760 1761 1762 1763

	/* unimplemented */
	rs485conf->delay_rts_before_send = 0;
	rs485conf->delay_rts_after_send = 0;

	/* RTS is required to control the transmitter */
1764
	if (!sport->have_rtscts && !sport->have_rtsgpio)
1765 1766 1767 1768
		rs485conf->flags &= ~SER_RS485_ENABLED;

	if (rs485conf->flags & SER_RS485_ENABLED) {
		/* disable transmitter */
1769
		temp = imx_uart_readl(sport, UCR2);
1770
		if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
1771
			imx_port_rts_active(sport, &temp);
1772 1773
		else
			imx_port_rts_inactive(sport, &temp);
1774
		imx_uart_writel(sport, temp, UCR2);
1775 1776
	}

1777 1778 1779
	/* Make sure Rx is enabled in case Tx is active with Rx disabled */
	if (!(rs485conf->flags & SER_RS485_ENABLED) ||
	    rs485conf->flags & SER_RS485_RX_DURING_TX) {
1780
		temp = imx_uart_readl(sport, UCR2);
1781
		temp |= UCR2_RXEN;
1782
		imx_uart_writel(sport, temp, UCR2);
1783 1784
	}

1785 1786 1787 1788 1789
	port->rs485 = *rs485conf;

	return 0;
}

1790
static const struct uart_ops imx_pops = {
L
Linus Torvalds 已提交
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
	.tx_empty	= imx_tx_empty,
	.set_mctrl	= imx_set_mctrl,
	.get_mctrl	= imx_get_mctrl,
	.stop_tx	= imx_stop_tx,
	.start_tx	= imx_start_tx,
	.stop_rx	= imx_stop_rx,
	.enable_ms	= imx_enable_ms,
	.break_ctl	= imx_break_ctl,
	.startup	= imx_startup,
	.shutdown	= imx_shutdown,
1801
	.flush_buffer	= imx_flush_buffer,
L
Linus Torvalds 已提交
1802 1803 1804 1805
	.set_termios	= imx_set_termios,
	.type		= imx_type,
	.config_port	= imx_config_port,
	.verify_port	= imx_verify_port,
1806
#if defined(CONFIG_CONSOLE_POLL)
D
Daniel Thompson 已提交
1807
	.poll_init      = imx_poll_init,
1808 1809 1810
	.poll_get_char  = imx_poll_get_char,
	.poll_put_char  = imx_poll_put_char,
#endif
L
Linus Torvalds 已提交
1811 1812
};

1813
static struct imx_port *imx_ports[UART_NR];
L
Linus Torvalds 已提交
1814 1815

#ifdef CONFIG_SERIAL_IMX_CONSOLE
1816 1817 1818
static void imx_console_putchar(struct uart_port *port, int ch)
{
	struct imx_port *sport = (struct imx_port *)port;
1819

1820
	while (imx_uart_readl(sport, uts_reg(sport)) & UTS_TXFULL)
1821
		barrier();
1822

1823
	imx_uart_writel(sport, ch, URTX0);
1824
}
L
Linus Torvalds 已提交
1825 1826 1827 1828 1829 1830 1831

/*
 * Interrupts are disabled on entering
 */
static void
imx_console_write(struct console *co, const char *s, unsigned int count)
{
1832
	struct imx_port *sport = imx_ports[co->index];
1833 1834
	struct imx_port_ucrs old_ucr;
	unsigned int ucr1;
1835
	unsigned long flags = 0;
1836
	int locked = 1;
1837 1838
	int retval;

1839
	retval = clk_enable(sport->clk_per);
1840 1841
	if (retval)
		return;
1842
	retval = clk_enable(sport->clk_ipg);
1843
	if (retval) {
1844
		clk_disable(sport->clk_per);
1845 1846
		return;
	}
1847

1848 1849 1850 1851 1852 1853
	if (sport->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock_irqsave(&sport->port.lock, flags);
	else
		spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1854 1855

	/*
1856
	 *	First, save UCR1/2/3 and then disable interrupts
L
Linus Torvalds 已提交
1857
	 */
1858
	imx_port_ucrs_save(sport, &old_ucr);
1859
	ucr1 = old_ucr.ucr1;
L
Linus Torvalds 已提交
1860

1861 1862
	if (is_imx1_uart(sport))
		ucr1 |= IMX1_UCR1_UARTCLKEN;
1863 1864 1865
	ucr1 |= UCR1_UARTEN;
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);

1866
	imx_uart_writel(sport, ucr1, UCR1);
1867

1868
	imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
L
Linus Torvalds 已提交
1869

1870
	uart_console_write(&sport->port, s, count, imx_console_putchar);
L
Linus Torvalds 已提交
1871 1872 1873

	/*
	 *	Finally, wait for transmitter to become empty
1874
	 *	and restore UCR1/2/3
L
Linus Torvalds 已提交
1875
	 */
1876
	while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
L
Linus Torvalds 已提交
1877

1878
	imx_port_ucrs_restore(sport, &old_ucr);
1879

1880 1881
	if (locked)
		spin_unlock_irqrestore(&sport->port.lock, flags);
1882

1883 1884
	clk_disable(sport->clk_ipg);
	clk_disable(sport->clk_per);
L
Linus Torvalds 已提交
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
}

/*
 * If the port was already initialised (eg, by a boot loader),
 * try to determine the current setup.
 */
static void __init
imx_console_get_options(struct imx_port *sport, int *baud,
			   int *parity, int *bits)
{
1895

1896
	if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
L
Linus Torvalds 已提交
1897
		/* ok, the port was enabled */
1898
		unsigned int ucr2, ubir, ubmr, uartclk;
1899 1900
		unsigned int baud_raw;
		unsigned int ucfr_rfdiv;
L
Linus Torvalds 已提交
1901

1902
		ucr2 = imx_uart_readl(sport, UCR2);
L
Linus Torvalds 已提交
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916

		*parity = 'n';
		if (ucr2 & UCR2_PREN) {
			if (ucr2 & UCR2_PROE)
				*parity = 'o';
			else
				*parity = 'e';
		}

		if (ucr2 & UCR2_WS)
			*bits = 8;
		else
			*bits = 7;

1917 1918
		ubir = imx_uart_readl(sport, UBIR) & 0xffff;
		ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
1919

1920
		ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
1921 1922 1923 1924 1925
		if (ucfr_rfdiv == 6)
			ucfr_rfdiv = 7;
		else
			ucfr_rfdiv = 6 - ucfr_rfdiv;

1926
		uartclk = clk_get_rate(sport->clk_per);
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
		uartclk /= ucfr_rfdiv;

		{	/*
			 * The next code provides exact computation of
			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
			 * without need of float support or long long division,
			 * which would be required to prevent 32bit arithmetic overflow
			 */
			unsigned int mul = ubir + 1;
			unsigned int div = 16 * (ubmr + 1);
			unsigned int rem = uartclk % div;

			baud_raw = (uartclk / div) * mul;
			baud_raw += (rem * mul + div / 2) / div;
			*baud = (baud_raw + 50) / 100 * 100;
		}

1944
		if (*baud != baud_raw)
1945
			pr_info("Console IMX rounded baud rate from %d to %d\n",
1946
				baud_raw, *baud);
L
Linus Torvalds 已提交
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
	}
}

static int __init
imx_console_setup(struct console *co, char *options)
{
	struct imx_port *sport;
	int baud = 9600;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
1958
	int retval;
L
Linus Torvalds 已提交
1959 1960 1961 1962 1963 1964 1965 1966

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
		co->index = 0;
1967
	sport = imx_ports[co->index];
1968
	if (sport == NULL)
1969
		return -ENODEV;
L
Linus Torvalds 已提交
1970

1971 1972 1973 1974 1975
	/* For setting the registers, we only need to enable the ipg clock. */
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		goto error_console;

L
Linus Torvalds 已提交
1976 1977 1978 1979 1980
	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);
	else
		imx_console_get_options(sport, &baud, &parity, &bits);

1981
	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1982

1983 1984
	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);

1985 1986 1987 1988 1989 1990 1991 1992 1993
	clk_disable(sport->clk_ipg);
	if (retval) {
		clk_unprepare(sport->clk_ipg);
		goto error_console;
	}

	retval = clk_prepare(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);
1994 1995 1996

error_console:
	return retval;
L
Linus Torvalds 已提交
1997 1998
}

1999
static struct uart_driver imx_reg;
L
Linus Torvalds 已提交
2000
static struct console imx_console = {
2001
	.name		= DEV_NAME,
L
Linus Torvalds 已提交
2002 2003 2004 2005 2006 2007 2008 2009 2010
	.write		= imx_console_write,
	.device		= uart_console_device,
	.setup		= imx_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &imx_reg,
};

#define IMX_CONSOLE	&imx_console
L
Lucas Stach 已提交
2011 2012 2013 2014

#ifdef CONFIG_OF
static void imx_console_early_putchar(struct uart_port *port, int ch)
{
2015 2016 2017
	struct imx_port *sport = (struct imx_port *)port;

	while (imx_uart_readl(sport, IMX21_UTS) & UTS_TXFULL)
L
Lucas Stach 已提交
2018 2019
		cpu_relax();

2020
	imx_uart_writel(sport, ch, URTX0);
L
Lucas Stach 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
}

static void imx_console_early_write(struct console *con, const char *s,
				    unsigned count)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, count, imx_console_early_putchar);
}

static int __init
imx_console_early_setup(struct earlycon_device *dev, const char *opt)
{
	if (!dev->port.membase)
		return -ENODEV;

	dev->con->write = imx_console_early_write;

	return 0;
}
OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
#endif

L
Linus Torvalds 已提交
2045 2046 2047 2048 2049 2050 2051
#else
#define IMX_CONSOLE	NULL
#endif

static struct uart_driver imx_reg = {
	.owner          = THIS_MODULE,
	.driver_name    = DRIVER_NAME,
2052
	.dev_name       = DEV_NAME,
L
Linus Torvalds 已提交
2053 2054 2055 2056 2057 2058
	.major          = SERIAL_IMX_MAJOR,
	.minor          = MINOR_START,
	.nr             = ARRAY_SIZE(imx_ports),
	.cons           = IMX_CONSOLE,
};

2059
#ifdef CONFIG_OF
2060 2061 2062 2063
/*
 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
 * could successfully get all information from dt or a negative errno.
 */
2064 2065 2066 2067
static int serial_imx_probe_dt(struct imx_port *sport,
		struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
2068
	int ret;
2069

2070 2071
	sport->devdata = of_device_get_match_data(&pdev->dev);
	if (!sport->devdata)
2072 2073
		/* no device tree device */
		return 1;
2074

2075 2076 2077
	ret = of_alias_get_id(np, "serial");
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
2078
		return ret;
2079 2080
	}
	sport->port.line = ret;
2081

2082 2083
	if (of_get_property(np, "uart-has-rtscts", NULL) ||
	    of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
2084 2085
		sport->have_rtscts = 1;

2086 2087 2088
	if (of_get_property(np, "fsl,dte-mode", NULL))
		sport->dte_mode = 1;

2089 2090 2091
	if (of_get_property(np, "rts-gpios", NULL))
		sport->have_rtsgpio = 1;

2092 2093 2094 2095 2096 2097
	return 0;
}
#else
static inline int serial_imx_probe_dt(struct imx_port *sport,
		struct platform_device *pdev)
{
2098
	return 1;
2099 2100 2101 2102 2103 2104
}
#endif

static void serial_imx_probe_pdata(struct imx_port *sport,
		struct platform_device *pdev)
{
J
Jingoo Han 已提交
2105
	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116

	sport->port.line = pdev->id;
	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;

	if (!pdata)
		return;

	if (pdata->flags & IMXUART_HAVE_RTSCTS)
		sport->have_rtscts = 1;
}

2117
static int serial_imx_probe(struct platform_device *pdev)
L
Linus Torvalds 已提交
2118
{
2119 2120
	struct imx_port *sport;
	void __iomem *base;
2121
	int ret = 0, reg;
2122
	struct resource *res;
2123
	int txirq, rxirq, rtsirq;
2124

S
Sachin Kamat 已提交
2125
	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2126 2127
	if (!sport)
		return -ENOMEM;
2128

2129
	ret = serial_imx_probe_dt(sport, pdev);
2130
	if (ret > 0)
2131
		serial_imx_probe_pdata(sport, pdev);
2132
	else if (ret < 0)
S
Sachin Kamat 已提交
2133
		return ret;
2134

2135 2136 2137 2138 2139 2140
	if (sport->port.line >= ARRAY_SIZE(imx_ports)) {
		dev_err(&pdev->dev, "serial%d out of range\n",
			sport->port.line);
		return -EINVAL;
	}

2141
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2142 2143 2144
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2145

2146 2147 2148 2149
	rxirq = platform_get_irq(pdev, 0);
	txirq = platform_get_irq(pdev, 1);
	rtsirq = platform_get_irq(pdev, 2);

2150 2151 2152 2153 2154
	sport->port.dev = &pdev->dev;
	sport->port.mapbase = res->start;
	sport->port.membase = base;
	sport->port.type = PORT_IMX,
	sport->port.iotype = UPIO_MEM;
2155
	sport->port.irq = rxirq;
2156 2157
	sport->port.fifosize = 32;
	sport->port.ops = &imx_pops;
2158
	sport->port.rs485_config = imx_rs485_config;
2159
	sport->port.flags = UPF_BOOT_AUTOCONF;
2160
	timer_setup(&sport->timer, imx_timeout, 0);
S
Sascha Hauer 已提交
2161

2162 2163 2164 2165
	sport->gpios = mctrl_gpio_init(&sport->port, 0);
	if (IS_ERR(sport->gpios))
		return PTR_ERR(sport->gpios);

2166 2167 2168
	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(sport->clk_ipg)) {
		ret = PTR_ERR(sport->clk_ipg);
2169
		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
S
Sachin Kamat 已提交
2170
		return ret;
S
Sascha Hauer 已提交
2171 2172
	}

2173 2174 2175
	sport->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(sport->clk_per)) {
		ret = PTR_ERR(sport->clk_per);
2176
		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
S
Sachin Kamat 已提交
2177
		return ret;
2178 2179 2180
	}

	sport->port.uartclk = clk_get_rate(sport->clk_per);
2181

2182 2183
	/* For register access, we only need to enable the ipg clock. */
	ret = clk_prepare_enable(sport->clk_ipg);
2184 2185
	if (ret) {
		dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
2186
		return ret;
2187
	}
2188

2189 2190 2191 2192 2193 2194 2195
	/* initialize shadow register values */
	sport->ucr1 = readl(sport->port.membase + UCR1);
	sport->ucr2 = readl(sport->port.membase + UCR2);
	sport->ucr3 = readl(sport->port.membase + UCR3);
	sport->ucr4 = readl(sport->port.membase + UCR4);
	sport->ufcr = readl(sport->port.membase + UFCR);

2196 2197
	uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);

2198 2199 2200 2201 2202 2203
	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
	    (!sport->have_rtscts || !sport->have_rtsgpio))
		dev_err(&pdev->dev, "no RTS control, disabling rs485\n");

	imx_rs485_config(&sport->port, &sport->port.rs485);

2204
	/* Disable interrupts before requesting them */
2205
	reg = imx_uart_readl(sport, UCR1);
2206 2207
	reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
		 UCR1_TXMPTYEN | UCR1_RTSDEN);
2208
	imx_uart_writel(sport, reg, UCR1);
2209

2210 2211 2212 2213 2214 2215 2216
	if (!is_imx1_uart(sport) && sport->dte_mode) {
		/*
		 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
		 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
		 * and DCD (when they are outputs) or enables the respective
		 * irqs. So set this bit early, i.e. before requesting irqs.
		 */
2217
		reg = imx_uart_readl(sport, UFCR);
2218
		if (!(reg & UFCR_DCEDTE))
2219
			imx_uart_writel(sport, reg | UFCR_DCEDTE, UFCR);
2220 2221 2222 2223 2224 2225

		/*
		 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
		 * enabled later because they cannot be cleared
		 * (confirmed on i.MX25) which makes them unusable.
		 */
2226 2227 2228
		imx_uart_writel(sport,
				IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
				UCR3);
2229 2230

	} else {
2231 2232
		unsigned long ucr3 = UCR3_DSR;

2233
		reg = imx_uart_readl(sport, UFCR);
2234
		if (reg & UFCR_DCEDTE)
2235
			imx_uart_writel(sport, reg & ~UFCR_DCEDTE, UFCR);
2236 2237 2238

		if (!is_imx1_uart(sport))
			ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
2239
		imx_uart_writel(sport, ucr3, UCR3);
2240 2241
	}

2242 2243
	clk_disable_unprepare(sport->clk_ipg);

2244 2245 2246 2247
	/*
	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
	 * chips only have one interrupt.
	 */
2248 2249
	if (txirq > 0) {
		ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
2250
				       dev_name(&pdev->dev), sport);
2251 2252 2253
		if (ret) {
			dev_err(&pdev->dev, "failed to request rx irq: %d\n",
				ret);
2254
			return ret;
2255
		}
2256

2257
		ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
2258
				       dev_name(&pdev->dev), sport);
2259 2260 2261
		if (ret) {
			dev_err(&pdev->dev, "failed to request tx irq: %d\n",
				ret);
2262
			return ret;
2263
		}
2264
	} else {
2265
		ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
2266
				       dev_name(&pdev->dev), sport);
2267 2268
		if (ret) {
			dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
2269
			return ret;
2270
		}
2271 2272
	}

2273
	imx_ports[sport->port.line] = sport;
2274

2275
	platform_set_drvdata(pdev, sport);
2276

2277
	return uart_add_one_port(&imx_reg, &sport->port);
L
Linus Torvalds 已提交
2278 2279
}

2280
static int serial_imx_remove(struct platform_device *pdev)
L
Linus Torvalds 已提交
2281
{
2282
	struct imx_port *sport = platform_get_drvdata(pdev);
L
Linus Torvalds 已提交
2283

2284
	return uart_remove_one_port(&imx_reg, &sport->port);
L
Linus Torvalds 已提交
2285 2286
}

2287 2288 2289 2290 2291
static void serial_imx_restore_context(struct imx_port *sport)
{
	if (!sport->context_saved)
		return;

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
	imx_uart_writel(sport, sport->saved_reg[4], UFCR);
	imx_uart_writel(sport, sport->saved_reg[5], UESC);
	imx_uart_writel(sport, sport->saved_reg[6], UTIM);
	imx_uart_writel(sport, sport->saved_reg[7], UBIR);
	imx_uart_writel(sport, sport->saved_reg[8], UBMR);
	imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
	imx_uart_writel(sport, sport->saved_reg[0], UCR1);
	imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
	imx_uart_writel(sport, sport->saved_reg[2], UCR3);
	imx_uart_writel(sport, sport->saved_reg[3], UCR4);
2302 2303 2304 2305 2306 2307
	sport->context_saved = false;
}

static void serial_imx_save_context(struct imx_port *sport)
{
	/* Save necessary regs */
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
	sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
	sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
	sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
	sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
	sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
	sport->saved_reg[5] = imx_uart_readl(sport, UESC);
	sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
	sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
	sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
	sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
2318 2319 2320
	sport->context_saved = true;
}

2321 2322 2323 2324
static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
{
	unsigned int val;

2325
	val = imx_uart_readl(sport, UCR3);
2326
	if (on) {
2327
		imx_uart_writel(sport, USR1_AWAKE, USR1);
2328
		val |= UCR3_AWAKEN;
2329
	}
2330 2331
	else
		val &= ~UCR3_AWAKEN;
2332
	imx_uart_writel(sport, val, UCR3);
2333

2334
	if (sport->have_rtscts) {
2335
		val = imx_uart_readl(sport, UCR1);
2336 2337 2338 2339
		if (on)
			val |= UCR1_RTSDEN;
		else
			val &= ~UCR1_RTSDEN;
2340
		imx_uart_writel(sport, val, UCR1);
2341
	}
2342 2343
}

2344 2345 2346 2347 2348
static int imx_serial_port_suspend_noirq(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

2349
	serial_imx_save_context(sport);
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365

	clk_disable(sport->clk_ipg);

	return 0;
}

static int imx_serial_port_resume_noirq(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);
	int ret;

	ret = clk_enable(sport->clk_ipg);
	if (ret)
		return ret;

2366
	serial_imx_restore_context(sport);
2367 2368 2369 2370 2371 2372 2373 2374

	return 0;
}

static int imx_serial_port_suspend(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);
2375
	int ret;
2376 2377

	uart_suspend_port(&imx_reg, &sport->port);
2378
	disable_irq(sport->port.irq);
2379

2380 2381 2382 2383 2384 2385 2386 2387
	ret = clk_prepare_enable(sport->clk_ipg);
	if (ret)
		return ret;

	/* enable wakeup from i.MX UART */
	serial_imx_enable_wakeup(sport, true);

	return 0;
2388 2389 2390 2391 2392 2393 2394 2395
}

static int imx_serial_port_resume(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

	/* disable wakeup from i.MX UART */
2396
	serial_imx_enable_wakeup(sport, false);
2397 2398

	uart_resume_port(&imx_reg, &sport->port);
2399
	enable_irq(sport->port.irq);
2400

2401
	clk_disable_unprepare(sport->clk_ipg);
2402

2403 2404 2405
	return 0;
}

2406 2407 2408 2409 2410 2411 2412
static int imx_serial_port_freeze(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

	uart_suspend_port(&imx_reg, &sport->port);

2413
	return clk_prepare_enable(sport->clk_ipg);
2414 2415 2416 2417 2418 2419 2420 2421 2422
}

static int imx_serial_port_thaw(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

	uart_resume_port(&imx_reg, &sport->port);

2423
	clk_disable_unprepare(sport->clk_ipg);
2424 2425 2426 2427

	return 0;
}

2428 2429 2430
static const struct dev_pm_ops imx_serial_port_pm_ops = {
	.suspend_noirq = imx_serial_port_suspend_noirq,
	.resume_noirq = imx_serial_port_resume_noirq,
2431 2432
	.freeze_noirq = imx_serial_port_suspend_noirq,
	.restore_noirq = imx_serial_port_resume_noirq,
2433 2434
	.suspend = imx_serial_port_suspend,
	.resume = imx_serial_port_resume,
2435 2436 2437
	.freeze = imx_serial_port_freeze,
	.thaw = imx_serial_port_thaw,
	.restore = imx_serial_port_thaw,
2438 2439
};

2440
static struct platform_driver serial_imx_driver = {
2441 2442
	.probe		= serial_imx_probe,
	.remove		= serial_imx_remove,
L
Linus Torvalds 已提交
2443

2444
	.id_table	= imx_uart_devtype,
2445
	.driver		= {
2446
		.name	= "imx-uart",
2447
		.of_match_table = imx_uart_dt_ids,
2448
		.pm	= &imx_serial_port_pm_ops,
2449
	},
L
Linus Torvalds 已提交
2450 2451 2452 2453
};

static int __init imx_serial_init(void)
{
2454
	int ret = uart_register_driver(&imx_reg);
L
Linus Torvalds 已提交
2455 2456 2457 2458

	if (ret)
		return ret;

2459
	ret = platform_driver_register(&serial_imx_driver);
L
Linus Torvalds 已提交
2460 2461 2462
	if (ret != 0)
		uart_unregister_driver(&imx_reg);

2463
	return ret;
L
Linus Torvalds 已提交
2464 2465 2466 2467
}

static void __exit imx_serial_exit(void)
{
2468
	platform_driver_unregister(&serial_imx_driver);
2469
	uart_unregister_driver(&imx_reg);
L
Linus Torvalds 已提交
2470 2471 2472 2473 2474 2475 2476 2477
}

module_init(imx_serial_init);
module_exit(imx_serial_exit);

MODULE_AUTHOR("Sascha Hauer");
MODULE_DESCRIPTION("IMX generic serial port driver");
MODULE_LICENSE("GPL");
2478
MODULE_ALIAS("platform:imx-uart");