imx.c 63.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
L
Linus Torvalds 已提交
2
/*
3
 * Driver for Motorola/Freescale IMX serial ports
L
Linus Torvalds 已提交
4
 *
5
 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
L
Linus Torvalds 已提交
6
 *
7 8
 * Author: Sascha Hauer <sascha@saschahauer.de>
 * Copyright (C) 2004 Pengutronix
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19
 */

#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
20
#include <linux/platform_device.h>
L
Linus Torvalds 已提交
21 22 23 24
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
S
Sascha Hauer 已提交
25
#include <linux/clk.h>
26
#include <linux/delay.h>
27
#include <linux/rational.h>
28
#include <linux/slab.h>
29 30
#include <linux/of.h>
#include <linux/of_device.h>
31
#include <linux/io.h>
32
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
33 34

#include <asm/irq.h>
35
#include <linux/platform_data/serial-imx.h>
36
#include <linux/platform_data/dma-imx.h>
L
Linus Torvalds 已提交
37

38 39
#include "serial_mctrl_gpio.h"

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
/* Register definitions */
#define URXD0 0x0  /* Receiver Register */
#define URTX0 0x40 /* Transmitter Register */
#define UCR1  0x80 /* Control Register 1 */
#define UCR2  0x84 /* Control Register 2 */
#define UCR3  0x88 /* Control Register 3 */
#define UCR4  0x8c /* Control Register 4 */
#define UFCR  0x90 /* FIFO Control Register */
#define USR1  0x94 /* Status Register 1 */
#define USR2  0x98 /* Status Register 2 */
#define UESC  0x9c /* Escape Character Register */
#define UTIM  0xa0 /* Escape Timer Register */
#define UBIR  0xa4 /* BRM Incremental Register */
#define UBMR  0xa8 /* BRM Modulator Register */
#define UBRC  0xac /* Baud Rate Count Register */
55 56 57
#define IMX21_ONEMS 0xb0 /* One Millisecond register */
#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
58 59

/* UART Control Register Bit Fields.*/
J
Jiada Wang 已提交
60
#define URXD_DUMMY_READ (1<<16)
61 62 63 64 65 66
#define URXD_CHARRDY	(1<<15)
#define URXD_ERR	(1<<14)
#define URXD_OVRRUN	(1<<13)
#define URXD_FRMERR	(1<<12)
#define URXD_BRK	(1<<11)
#define URXD_PRERR	(1<<10)
67
#define URXD_RX_DATA	(0xFF<<0)
68 69 70 71
#define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
#define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
#define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
#define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
72
#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
73 74 75 76 77 78 79 80
#define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
#define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */
#define UCR1_IREN	(1<<7)	/* Infrared interface enable */
#define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
#define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
#define UCR1_SNDBRK	(1<<4)	/* Send break */
#define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */
#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
81
#define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
#define UCR1_DOZE	(1<<1)	/* Doze */
#define UCR1_UARTEN	(1<<0)	/* UART enabled */
#define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
#define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
#define UCR2_CTSC	(1<<13)	/* CTS pin control */
#define UCR2_CTS	(1<<12)	/* Clear to send */
#define UCR2_ESCEN	(1<<11)	/* Escape enable */
#define UCR2_PREN	(1<<8)	/* Parity enable */
#define UCR2_PROE	(1<<7)	/* Parity odd/even */
#define UCR2_STPB	(1<<6)	/* Stop */
#define UCR2_WS		(1<<5)	/* Word size */
#define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
#define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
#define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
#define UCR2_RXEN	(1<<1)	/* Receiver enabled */
#define UCR2_SRST	(1<<0)	/* SW reset */
#define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
#define UCR3_PARERREN	(1<<12) /* Parity enable */
#define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
#define UCR3_DSR	(1<<10) /* Data set ready */
#define UCR3_DCD	(1<<9)	/* Data carrier detect */
#define UCR3_RI		(1<<8)	/* Ring indicator */
104
#define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
105 106 107
#define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
#define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
#define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
108
#define UCR3_DTRDEN	(1<<3)	/* Data Terminal Ready Delta Enable. */
109 110 111 112 113 114 115 116 117
#define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
#define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
#define UCR3_BPEN	(1<<0)	/* Preset registers enable */
#define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
#define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
#define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
#define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
#define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
#define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
118
#define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
#define UCR4_IRSC	(1<<5)	/* IR special case */
#define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
#define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
#define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
#define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
#define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
#define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
#define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
#define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
#define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
#define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
#define USR1_RTSS	(1<<14) /* RTS pin status */
#define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
#define USR1_RTSD	(1<<12) /* RTS delta */
#define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
#define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
#define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
136
#define USR1_AGTIM	(1<<8)	 /* Ageing timer interrupt flag */
137
#define USR1_DTRD	(1<<7)	 /* DTR Delta */
138 139 140 141 142 143 144
#define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
#define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
#define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
#define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
#define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
#define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
#define USR2_IDLE	 (1<<12) /* Idle condition */
145 146
#define USR2_RIDELT	 (1<<10) /* Ring Interrupt Delta */
#define USR2_RIIN	 (1<<9)	 /* Ring Indicator Input */
147 148
#define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
#define USR2_WAKE	 (1<<7)	 /* Wake */
149
#define USR2_DCDIN	 (1<<5)	 /* Data Carrier Detect Input */
150 151 152 153 154 155 156 157 158 159 160 161
#define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
#define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
#define USR2_BRCD	 (1<<2)	 /* Break condition */
#define USR2_ORE	(1<<1)	 /* Overrun error */
#define USR2_RDR	(1<<0)	 /* Recv data ready */
#define UTS_FRCPERR	(1<<13) /* Force parity error */
#define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
#define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
#define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
#define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
#define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
#define UTS_SOFTRST	 (1<<0)	 /* Software reset */
162

L
Linus Torvalds 已提交
163
/* We've been assigned a range on the "Low-density serial ports" major */
164 165
#define SERIAL_IMX_MAJOR	207
#define MINOR_START		16
166
#define DEV_NAME		"ttymxc"
L
Linus Torvalds 已提交
167 168 169 170 171 172 173 174 175 176 177

/*
 * This determines how often we check the modem status signals
 * for any change.  They generally aren't connected to an IRQ
 * so we have to poll them.  We also check immediately before
 * filling the TX fifo incase CTS has been dropped.
 */
#define MCTRL_TIMEOUT	(250*HZ/1000)

#define DRIVER_NAME "IMX-uart"

178 179
#define UART_NR 8

180
/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
181 182 183
enum imx_uart_type {
	IMX1_UART,
	IMX21_UART,
184
	IMX53_UART,
185
	IMX6Q_UART,
186 187 188 189 190 191 192 193
};

/* device type dependent stuff */
struct imx_uart_data {
	unsigned uts_reg;
	enum imx_uart_type devtype;
};

L
Linus Torvalds 已提交
194 195 196 197
struct imx_port {
	struct uart_port	port;
	struct timer_list	timer;
	unsigned int		old_status;
198
	unsigned int		have_rtscts:1;
199
	unsigned int		have_rtsgpio:1;
200
	unsigned int		dte_mode:1;
201 202
	struct clk		*clk_ipg;
	struct clk		*clk_per;
203
	const struct imx_uart_data *devdata;
204

205 206
	struct mctrl_gpios *gpios;

207 208 209 210 211 212 213
	/* DMA fields */
	unsigned int		dma_is_enabled:1;
	unsigned int		dma_is_rxing:1;
	unsigned int		dma_is_txing:1;
	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
	struct scatterlist	rx_sgl, tx_sgl[2];
	void			*rx_buf;
214 215 216
	struct circ_buf		rx_ring;
	unsigned int		rx_periods;
	dma_cookie_t		rx_cookie;
217
	unsigned int		tx_bytes;
218
	unsigned int		dma_tx_nents;
219
	unsigned int            saved_reg[10];
220
	bool			context_saved;
L
Linus Torvalds 已提交
221 222
};

223 224 225 226 227 228
struct imx_port_ucrs {
	unsigned int	ucr1;
	unsigned int	ucr2;
	unsigned int	ucr3;
};

229 230 231 232 233 234 235 236 237
static struct imx_uart_data imx_uart_devdata[] = {
	[IMX1_UART] = {
		.uts_reg = IMX1_UTS,
		.devtype = IMX1_UART,
	},
	[IMX21_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX21_UART,
	},
238 239 240 241
	[IMX53_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX53_UART,
	},
242 243 244 245
	[IMX6Q_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX6Q_UART,
	},
246 247
};

248
static const struct platform_device_id imx_uart_devtype[] = {
249 250 251 252 253 254
	{
		.name = "imx1-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
	}, {
		.name = "imx21-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
255 256 257
	}, {
		.name = "imx53-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
258 259 260
	}, {
		.name = "imx6q-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
261 262 263 264 265 266
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_uart_devtype);

267
static const struct of_device_id imx_uart_dt_ids[] = {
268
	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
269
	{ .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
270 271 272 273 274 275
	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);

276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
static inline unsigned uts_reg(struct imx_port *sport)
{
	return sport->devdata->uts_reg;
}

static inline int is_imx1_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX1_UART;
}

static inline int is_imx21_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX21_UART;
}

291 292 293 294 295
static inline int is_imx53_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX53_UART;
}

296 297 298 299
static inline int is_imx6q_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX6Q_UART;
}
300 301 302
/*
 * Save and restore functions for UCR1, UCR2 and UCR3 registers
 */
303
#if defined(CONFIG_SERIAL_IMX_CONSOLE)
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
static void imx_port_ucrs_save(struct uart_port *port,
			       struct imx_port_ucrs *ucr)
{
	/* save control registers */
	ucr->ucr1 = readl(port->membase + UCR1);
	ucr->ucr2 = readl(port->membase + UCR2);
	ucr->ucr3 = readl(port->membase + UCR3);
}

static void imx_port_ucrs_restore(struct uart_port *port,
				  struct imx_port_ucrs *ucr)
{
	/* restore control registers */
	writel(ucr->ucr1, port->membase + UCR1);
	writel(ucr->ucr2, port->membase + UCR2);
	writel(ucr->ucr3, port->membase + UCR3);
}
321
#endif
322

323 324
static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
{
325
	*ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
326

327 328
	sport->port.mctrl |= TIOCM_RTS;
	mctrl_gpio_set(sport->gpios, sport->port.mctrl);
329 330 331 332
}

static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
{
333 334
	*ucr2 &= ~UCR2_CTSC;
	*ucr2 |= UCR2_CTS;
335

336 337
	sport->port.mctrl &= ~TIOCM_RTS;
	mctrl_gpio_set(sport->gpios, sport->port.mctrl);
338 339 340 341 342 343 344
}

static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
{
	*ucr2 |= UCR2_CTSC;
}

L
Linus Torvalds 已提交
345 346 347
/*
 * interrupts disabled on entry
 */
348
static void imx_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
349 350
{
	struct imx_port *sport = (struct imx_port *)port;
351 352
	unsigned long temp;

353 354 355 356 357 358
	/*
	 * We are maybe in the SMP context, so if the DMA TX thread is running
	 * on other cpu, we have to wait for it to finish.
	 */
	if (sport->dma_is_enabled && sport->dma_is_txing)
		return;
359

360 361 362 363 364 365 366 367
	temp = readl(port->membase + UCR1);
	writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);

	/* in rs485 mode disable transmitter if shifter is empty */
	if (port->rs485.flags & SER_RS485_ENABLED &&
	    readl(port->membase + USR2) & USR2_TXDC) {
		temp = readl(port->membase + UCR2);
		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
368
			imx_port_rts_active(sport, &temp);
369 370
		else
			imx_port_rts_inactive(sport, &temp);
371
		temp |= UCR2_RXEN;
372 373 374 375 376 377
		writel(temp, port->membase + UCR2);

		temp = readl(port->membase + UCR4);
		temp &= ~UCR4_TCEN;
		writel(temp, port->membase + UCR4);
	}
L
Linus Torvalds 已提交
378 379 380 381 382 383 384 385
}

/*
 * interrupts disabled on entry
 */
static void imx_stop_rx(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
386 387
	unsigned long temp;

388 389 390 391 392 393 394 395
	if (sport->dma_is_enabled && sport->dma_is_rxing) {
		if (sport->port.suspended) {
			dmaengine_terminate_all(sport->dma_chan_rx);
			sport->dma_is_rxing = 0;
		} else {
			return;
		}
	}
396

397
	temp = readl(sport->port.membase + UCR2);
398
	writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
399 400 401 402

	/* disable the `Receiver Ready Interrrupt` */
	temp = readl(sport->port.membase + UCR1);
	writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
403 404 405 406 407 408 409 410 411 412
}

/*
 * Set the modem control timer to fire immediately.
 */
static void imx_enable_ms(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;

	mod_timer(&sport->timer, jiffies);
413 414

	mctrl_gpio_enable_ms(sport->gpios);
L
Linus Torvalds 已提交
415 416
}

417
static void imx_dma_tx(struct imx_port *sport);
L
Linus Torvalds 已提交
418 419
static inline void imx_transmit_buffer(struct imx_port *sport)
{
A
Alan Cox 已提交
420
	struct circ_buf *xmit = &sport->port.state->xmit;
421
	unsigned long temp;
L
Linus Torvalds 已提交
422

423 424 425
	if (sport->port.x_char) {
		/* Send next char */
		writel(sport->port.x_char, sport->port.membase + URTX0);
426 427
		sport->port.icount.tx++;
		sport->port.x_char = 0;
428 429 430 431 432 433 434 435
		return;
	}

	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
		imx_stop_tx(&sport->port);
		return;
	}

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
	if (sport->dma_is_enabled) {
		/*
		 * We've just sent a X-char Ensure the TX DMA is enabled
		 * and the TX IRQ is disabled.
		 **/
		temp = readl(sport->port.membase + UCR1);
		temp &= ~UCR1_TXMPTYEN;
		if (sport->dma_is_txing) {
			temp |= UCR1_TDMAEN;
			writel(temp, sport->port.membase + UCR1);
		} else {
			writel(temp, sport->port.membase + UCR1);
			imx_dma_tx(sport);
		}
	}

452 453 454 455
	if (sport->dma_is_txing)
		return;

	while (!uart_circ_empty(xmit) &&
456
	       !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
L
Linus Torvalds 已提交
457 458
		/* send xmit->buf[xmit->tail]
		 * out the port here */
459
		writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
460
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
L
Linus Torvalds 已提交
461
		sport->port.icount.tx++;
462
	}
L
Linus Torvalds 已提交
463

464 465 466
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);

L
Linus Torvalds 已提交
467
	if (uart_circ_empty(xmit))
468
		imx_stop_tx(&sport->port);
L
Linus Torvalds 已提交
469 470
}

471 472 473 474 475 476
static void dma_tx_callback(void *data)
{
	struct imx_port *sport = data;
	struct scatterlist *sgl = &sport->tx_sgl[0];
	struct circ_buf *xmit = &sport->port.state->xmit;
	unsigned long flags;
477
	unsigned long temp;
478

479
	spin_lock_irqsave(&sport->port.lock, flags);
480

481
	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
482

483 484 485 486
	temp = readl(sport->port.membase + UCR1);
	temp &= ~UCR1_TDMAEN;
	writel(temp, sport->port.membase + UCR1);

487 488 489 490 491 492
	/* update the stat */
	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
	sport->port.icount.tx += sport->tx_bytes;

	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");

493 494
	sport->dma_is_txing = 0;

495 496
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);
497

498 499
	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
		imx_dma_tx(sport);
500

501
	spin_unlock_irqrestore(&sport->port.lock, flags);
502 503
}

504
static void imx_dma_tx(struct imx_port *sport)
505 506 507 508 509 510
{
	struct circ_buf *xmit = &sport->port.state->xmit;
	struct scatterlist *sgl = sport->tx_sgl;
	struct dma_async_tx_descriptor *desc;
	struct dma_chan	*chan = sport->dma_chan_tx;
	struct device *dev = sport->port.dev;
511
	unsigned long temp;
512 513
	int ret;

514
	if (sport->dma_is_txing)
515 516 517 518
		return;

	sport->tx_bytes = uart_circ_chars_pending(xmit);

519 520 521 522
	if (xmit->tail < xmit->head) {
		sport->dma_tx_nents = 1;
		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
	} else {
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
		sport->dma_tx_nents = 2;
		sg_init_table(sgl, 2);
		sg_set_buf(sgl, xmit->buf + xmit->tail,
				UART_XMIT_SIZE - xmit->tail);
		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
	}

	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for TX.\n");
		return;
	}
	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
	if (!desc) {
538 539
		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
			     DMA_TO_DEVICE);
540 541 542 543 544 545 546 547
		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
		return;
	}
	desc->callback = dma_tx_callback;
	desc->callback_param = sport;

	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
			uart_circ_chars_pending(xmit));
548 549 550 551 552

	temp = readl(sport->port.membase + UCR1);
	temp |= UCR1_TDMAEN;
	writel(temp, sport->port.membase + UCR1);

553 554 555 556 557 558 559
	/* fire it */
	sport->dma_is_txing = 1;
	dmaengine_submit(desc);
	dma_async_issue_pending(chan);
	return;
}

L
Linus Torvalds 已提交
560 561 562
/*
 * interrupts disabled on entry
 */
563
static void imx_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
564 565
{
	struct imx_port *sport = (struct imx_port *)port;
566
	unsigned long temp;
L
Linus Torvalds 已提交
567

568 569 570
	if (port->rs485.flags & SER_RS485_ENABLED) {
		temp = readl(port->membase + UCR2);
		if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
571
			imx_port_rts_active(sport, &temp);
572 573
		else
			imx_port_rts_inactive(sport, &temp);
574 575
		if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
			temp &= ~UCR2_RXEN;
576 577
		writel(temp, port->membase + UCR2);

578
		/* enable transmitter and shifter empty irq */
579 580 581 582 583
		temp = readl(port->membase + UCR4);
		temp |= UCR4_TCEN;
		writel(temp, port->membase + UCR4);
	}

584 585 586 587
	if (!sport->dma_is_enabled) {
		temp = readl(sport->port.membase + UCR1);
		writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
	}
L
Linus Torvalds 已提交
588

589
	if (sport->dma_is_enabled) {
590 591 592 593 594 595 596 597 598 599
		if (sport->port.x_char) {
			/* We have X-char to send, so enable TX IRQ and
			 * disable TX DMA to let TX interrupt to send X-char */
			temp = readl(sport->port.membase + UCR1);
			temp &= ~UCR1_TDMAEN;
			temp |= UCR1_TXMPTYEN;
			writel(temp, sport->port.membase + UCR1);
			return;
		}

600 601 602
		if (!uart_circ_empty(&port->state->xmit) &&
		    !uart_tx_stopped(port))
			imx_dma_tx(sport);
603 604
		return;
	}
L
Linus Torvalds 已提交
605 606
}

607
static irqreturn_t imx_rtsint(int irq, void *dev_id)
608
{
609
	struct imx_port *sport = dev_id;
610
	unsigned int val;
611 612 613 614
	unsigned long flags;

	spin_lock_irqsave(&sport->port.lock, flags);

615
	writel(USR1_RTSD, sport->port.membase + USR1);
616
	val = readl(sport->port.membase + USR1) & USR1_RTSS;
617
	uart_handle_cts_change(&sport->port, !!val);
618
	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
619 620 621 622 623

	spin_unlock_irqrestore(&sport->port.lock, flags);
	return IRQ_HANDLED;
}

624
static irqreturn_t imx_txint(int irq, void *dev_id)
L
Linus Torvalds 已提交
625
{
626
	struct imx_port *sport = dev_id;
L
Linus Torvalds 已提交
627 628
	unsigned long flags;

629
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
630
	imx_transmit_buffer(sport);
631
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
632 633 634
	return IRQ_HANDLED;
}

635
static irqreturn_t imx_rxint(int irq, void *dev_id)
L
Linus Torvalds 已提交
636 637
{
	struct imx_port *sport = dev_id;
638
	unsigned int rx, flg, ignored = 0;
J
Jiri Slaby 已提交
639
	struct tty_port *port = &sport->port.state->port;
640
	unsigned long flags, temp;
L
Linus Torvalds 已提交
641

642
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
643

644
	while (readl(sport->port.membase + USR2) & USR2_RDR) {
L
Linus Torvalds 已提交
645 646 647
		flg = TTY_NORMAL;
		sport->port.icount.rx++;

648 649
		rx = readl(sport->port.membase + URXD0);

650
		temp = readl(sport->port.membase + USR2);
651
		if (temp & USR2_BRCD) {
652
			writel(USR2_BRCD, sport->port.membase + USR2);
653 654
			if (uart_handle_break(&sport->port))
				continue;
L
Linus Torvalds 已提交
655 656
		}

657
		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
658 659
			continue;

660 661 662 663
		if (unlikely(rx & URXD_ERR)) {
			if (rx & URXD_BRK)
				sport->port.icount.brk++;
			else if (rx & URXD_PRERR)
664 665 666 667 668 669 670 671 672 673 674 675
				sport->port.icount.parity++;
			else if (rx & URXD_FRMERR)
				sport->port.icount.frame++;
			if (rx & URXD_OVRRUN)
				sport->port.icount.overrun++;

			if (rx & sport->port.ignore_status_mask) {
				if (++ignored > 100)
					goto out;
				continue;
			}

676
			rx &= (sport->port.read_status_mask | 0xFF);
677

678 679 680
			if (rx & URXD_BRK)
				flg = TTY_BREAK;
			else if (rx & URXD_PRERR)
681 682 683 684 685
				flg = TTY_PARITY;
			else if (rx & URXD_FRMERR)
				flg = TTY_FRAME;
			if (rx & URXD_OVRRUN)
				flg = TTY_OVERRUN;
L
Linus Torvalds 已提交
686

687 688 689 690
#ifdef SUPPORT_SYSRQ
			sport->port.sysrq = 0;
#endif
		}
L
Linus Torvalds 已提交
691

J
Jiada Wang 已提交
692 693 694
		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
			goto out;

695 696
		if (tty_insert_flip_char(port, rx, flg) == 0)
			sport->port.icount.buf_overrun++;
697
	}
L
Linus Torvalds 已提交
698 699

out:
700
	spin_unlock_irqrestore(&sport->port.lock, flags);
J
Jiri Slaby 已提交
701
	tty_flip_buffer_push(port);
L
Linus Torvalds 已提交
702 703 704
	return IRQ_HANDLED;
}

705
static void clear_rx_errors(struct imx_port *sport);
706

707 708 709 710 711 712 713
/*
 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
 */
static unsigned int imx_get_hwmctrl(struct imx_port *sport)
{
	unsigned int tmp = TIOCM_DSR;
	unsigned usr1 = readl(sport->port.membase + USR1);
S
Sascha Hauer 已提交
714
	unsigned usr2 = readl(sport->port.membase + USR2);
715 716 717 718 719

	if (usr1 & USR1_RTSS)
		tmp |= TIOCM_CTS;

	/* in DCE mode DCDIN is always 0 */
S
Sascha Hauer 已提交
720
	if (!(usr2 & USR2_DCDIN))
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
		tmp |= TIOCM_CAR;

	if (sport->dte_mode)
		if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
			tmp |= TIOCM_RI;

	return tmp;
}

/*
 * Handle any change of modem status signal since we were last called.
 */
static void imx_mctrl_check(struct imx_port *sport)
{
	unsigned int status, changed;

	status = imx_get_hwmctrl(sport);
	changed = status ^ sport->old_status;

	if (changed == 0)
		return;

	sport->old_status = status;

	if (changed & TIOCM_RI && status & TIOCM_RI)
		sport->port.icount.rng++;
	if (changed & TIOCM_DSR)
		sport->port.icount.dsr++;
	if (changed & TIOCM_CAR)
		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
	if (changed & TIOCM_CTS)
		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);

	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
}

757 758 759
static irqreturn_t imx_int(int irq, void *dev_id)
{
	struct imx_port *sport = dev_id;
760
	unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
761
	irqreturn_t ret = IRQ_NONE;
762

763 764
	usr1 = readl(sport->port.membase + USR1);
	usr2 = readl(sport->port.membase + USR2);
765 766 767 768
	ucr1 = readl(sport->port.membase + UCR1);
	ucr2 = readl(sport->port.membase + UCR2);
	ucr3 = readl(sport->port.membase + UCR3);
	ucr4 = readl(sport->port.membase + UCR4);
769

770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
	/*
	 * Even if a condition is true that can trigger an irq only handle it if
	 * the respective irq source is enabled. This prevents some undesired
	 * actions, for example if a character that sits in the RX FIFO and that
	 * should be fetched via DMA is tried to be fetched using PIO. Or the
	 * receiver is currently off and so reading from URXD0 results in an
	 * exception. So just mask the (raw) status bits for disabled irqs.
	 */
	if ((ucr1 & UCR1_RRDYEN) == 0)
		usr1 &= ~USR1_RRDY;
	if ((ucr2 & UCR2_ATEN) == 0)
		usr1 &= ~USR1_AGTIM;
	if ((ucr1 & UCR1_TXMPTYEN) == 0)
		usr1 &= ~USR1_TRDY;
	if ((ucr4 & UCR4_TCEN) == 0)
		usr2 &= ~USR2_TXDC;
	if ((ucr3 & UCR3_DTRDEN) == 0)
		usr1 &= ~USR1_DTRD;
	if ((ucr1 & UCR1_RTSDEN) == 0)
		usr1 &= ~USR1_RTSD;
	if ((ucr3 & UCR3_AWAKEN) == 0)
		usr1 &= ~USR1_AWAKE;
	if ((ucr4 & UCR4_OREN) == 0)
		usr2 &= ~USR2_ORE;

	if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
796
		imx_rxint(irq, dev_id);
797
		ret = IRQ_HANDLED;
798
	}
799

800
	if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
801
		imx_txint(irq, dev_id);
802 803
		ret = IRQ_HANDLED;
	}
804

805
	if (usr1 & USR1_DTRD) {
806 807
		unsigned long flags;

808
		writel(USR1_DTRD, sport->port.membase + USR1);
809 810 811 812 813 814 815 816

		spin_lock_irqsave(&sport->port.lock, flags);
		imx_mctrl_check(sport);
		spin_unlock_irqrestore(&sport->port.lock, flags);

		ret = IRQ_HANDLED;
	}

817
	if (usr1 & USR1_RTSD) {
818
		imx_rtsint(irq, dev_id);
819 820
		ret = IRQ_HANDLED;
	}
821

822
	if (usr1 & USR1_AWAKE) {
823
		writel(USR1_AWAKE, sport->port.membase + USR1);
824 825
		ret = IRQ_HANDLED;
	}
826

827
	if (usr2 & USR2_ORE) {
828
		sport->port.icount.overrun++;
829
		writel(USR2_ORE, sport->port.membase + USR2);
830
		ret = IRQ_HANDLED;
831 832
	}

833
	return ret;
834 835
}

L
Linus Torvalds 已提交
836 837 838 839 840 841
/*
 * Return TIOCSER_TEMT when transmitter is not busy.
 */
static unsigned int imx_tx_empty(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
842
	unsigned int ret;
L
Linus Torvalds 已提交
843

844
	ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
L
Linus Torvalds 已提交
845

846 847 848 849 850
	/* If the TX DMA is working, return 0. */
	if (sport->dma_is_enabled && sport->dma_is_txing)
		ret = 0;

	return ret;
L
Linus Torvalds 已提交
851 852
}

853 854 855 856 857 858 859 860 861 862
static unsigned int imx_get_mctrl(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned int ret = imx_get_hwmctrl(sport);

	mctrl_gpio_get(sport->gpios, &ret);

	return ret;
}

L
Linus Torvalds 已提交
863 864
static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
865
	struct imx_port *sport = (struct imx_port *)port;
866 867
	unsigned long temp;

868 869 870 871 872 873 874
	if (!(port->rs485.flags & SER_RS485_ENABLED)) {
		temp = readl(sport->port.membase + UCR2);
		temp &= ~(UCR2_CTS | UCR2_CTSC);
		if (mctrl & TIOCM_RTS)
			temp |= UCR2_CTS | UCR2_CTSC;
		writel(temp, sport->port.membase + UCR2);
	}
875

876 877 878 879 880
	temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
	if (!(mctrl & TIOCM_DTR))
		temp |= UCR3_DSR;
	writel(temp, sport->port.membase + UCR3);

881 882 883 884
	temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
	if (mctrl & TIOCM_LOOP)
		temp |= UTS_LOOP;
	writel(temp, sport->port.membase + uts_reg(sport));
885 886

	mctrl_gpio_set(sport->gpios, mctrl);
L
Linus Torvalds 已提交
887 888 889 890 891 892 893 894
}

/*
 * Interrupts always disabled.
 */
static void imx_break_ctl(struct uart_port *port, int break_state)
{
	struct imx_port *sport = (struct imx_port *)port;
895
	unsigned long flags, temp;
L
Linus Torvalds 已提交
896 897 898

	spin_lock_irqsave(&sport->port.lock, flags);

899 900
	temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;

901
	if (break_state != 0)
902 903 904
		temp |= UCR1_SNDBRK;

	writel(temp, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
905 906 907 908

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

909 910 911 912
/*
 * This is our per-port timeout handler, for checking the
 * modem status signals.
 */
913
static void imx_timeout(struct timer_list *t)
914
{
915
	struct imx_port *sport = from_timer(sport, t, timer);
916 917 918 919 920 921 922 923 924 925 926
	unsigned long flags;

	if (sport->port.state) {
		spin_lock_irqsave(&sport->port.lock, flags);
		imx_mctrl_check(sport);
		spin_unlock_irqrestore(&sport->port.lock, flags);

		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
	}
}

927 928
#define RX_BUF_SIZE	(PAGE_SIZE)

929
/*
930
 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
931
 *   [1] the RX DMA buffer is full.
932
 *   [2] the aging timer expires
933
 *
934 935
 * Condition [2] is triggered when a character has been sitting in the FIFO
 * for at least 8 byte durations.
936 937 938 939 940 941
 */
static void dma_rx_callback(void *data)
{
	struct imx_port *sport = data;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct scatterlist *sgl = &sport->rx_sgl;
942
	struct tty_port *port = &sport->port.state->port;
943
	struct dma_tx_state state;
944
	struct circ_buf *rx_ring = &sport->rx_ring;
945
	enum dma_status status;
946 947 948
	unsigned int w_bytes = 0;
	unsigned int r_bytes;
	unsigned int bd_size;
949

950
	status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
951

952
	if (status == DMA_ERROR) {
953
		clear_rx_errors(sport);
954 955 956 957
		return;
	}

	if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
958

959 960 961 962 963 964 965 966 967 968
		/*
		 * The state-residue variable represents the empty space
		 * relative to the entire buffer. Taking this in consideration
		 * the head is always calculated base on the buffer total
		 * length - DMA transaction residue. The UART script from the
		 * SDMA firmware will jump to the next buffer descriptor,
		 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
		 * Taking this in consideration the tail is always at the
		 * beginning of the buffer descriptor that contains the head.
		 */
969

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
		/* Calculate the head */
		rx_ring->head = sg_dma_len(sgl) - state.residue;

		/* Calculate the tail. */
		bd_size = sg_dma_len(sgl) / sport->rx_periods;
		rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;

		if (rx_ring->head <= sg_dma_len(sgl) &&
		    rx_ring->head > rx_ring->tail) {

			/* Move data from tail to head */
			r_bytes = rx_ring->head - rx_ring->tail;

			/* CPU claims ownership of RX DMA buffer */
			dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
				DMA_FROM_DEVICE);

			w_bytes = tty_insert_flip_string(port,
				sport->rx_buf + rx_ring->tail, r_bytes);

			/* UART retrieves ownership of RX DMA buffer */
			dma_sync_sg_for_device(sport->port.dev, sgl, 1,
				DMA_FROM_DEVICE);

			if (w_bytes != r_bytes)
995
				sport->port.icount.buf_overrun++;
996 997 998 999 1000

			sport->port.icount.rx += w_bytes;
		} else	{
			WARN_ON(rx_ring->head > sg_dma_len(sgl));
			WARN_ON(rx_ring->head <= rx_ring->tail);
1001
		}
1002
	}
1003

1004 1005 1006 1007
	if (w_bytes) {
		tty_flip_buffer_push(port);
		dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
	}
1008 1009
}

1010 1011 1012
/* RX DMA buffer periods */
#define RX_DMA_PERIODS 4

1013 1014 1015 1016 1017 1018 1019 1020
static int start_rx_dma(struct imx_port *sport)
{
	struct scatterlist *sgl = &sport->rx_sgl;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct device *dev = sport->port.dev;
	struct dma_async_tx_descriptor *desc;
	int ret;

1021 1022
	sport->rx_ring.head = 0;
	sport->rx_ring.tail = 0;
1023
	sport->rx_periods = RX_DMA_PERIODS;
1024

1025
	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1026 1027 1028 1029 1030
	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for RX.\n");
		return -EINVAL;
	}
1031 1032 1033 1034 1035

	desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
		sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
		DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);

1036
	if (!desc) {
1037
		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1038 1039 1040 1041 1042 1043 1044
		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
		return -EINVAL;
	}
	desc->callback = dma_rx_callback;
	desc->callback_param = sport;

	dev_dbg(dev, "RX: prepare for the DMA.\n");
1045
	sport->dma_is_rxing = 1;
1046
	sport->rx_cookie = dmaengine_submit(desc);
1047 1048 1049
	dma_async_issue_pending(chan);
	return 0;
}
1050 1051 1052

static void clear_rx_errors(struct imx_port *sport)
{
1053
	struct tty_port *port = &sport->port.state->port;
1054 1055 1056 1057 1058 1059 1060 1061
	unsigned int status_usr1, status_usr2;

	status_usr1 = readl(sport->port.membase + USR1);
	status_usr2 = readl(sport->port.membase + USR2);

	if (status_usr2 & USR2_BRCD) {
		sport->port.icount.brk++;
		writel(USR2_BRCD, sport->port.membase + USR2);
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
		uart_handle_break(&sport->port);
		if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
			sport->port.icount.buf_overrun++;
		tty_flip_buffer_push(port);
	} else {
		dev_err(sport->port.dev, "DMA transaction error.\n");
		if (status_usr1 & USR1_FRAMERR) {
			sport->port.icount.frame++;
			writel(USR1_FRAMERR, sport->port.membase + USR1);
		} else if (status_usr1 & USR1_PARITYERR) {
			sport->port.icount.parity++;
			writel(USR1_PARITYERR, sport->port.membase + USR1);
		}
1075 1076 1077 1078 1079 1080 1081 1082
	}

	if (status_usr2 & USR2_ORE) {
		sport->port.icount.overrun++;
		writel(USR2_ORE, sport->port.membase + USR2);
	}

}
1083

1084 1085
#define TXTL_DEFAULT 2 /* reset default */
#define RXTL_DEFAULT 1 /* reset default */
1086 1087
#define TXTL_DMA 8 /* DMA burst setting */
#define RXTL_DMA 9 /* DMA burst setting */
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099

static void imx_setup_ufcr(struct imx_port *sport,
			  unsigned char txwl, unsigned char rxwl)
{
	unsigned int val;

	/* set receiver / transmitter trigger level */
	val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
	val |= txwl << UFCR_TXTL_SHF | rxwl;
	writel(val, sport->port.membase + UFCR);
}

1100 1101 1102
static void imx_uart_dma_exit(struct imx_port *sport)
{
	if (sport->dma_chan_rx) {
1103
		dmaengine_terminate_sync(sport->dma_chan_rx);
1104 1105
		dma_release_channel(sport->dma_chan_rx);
		sport->dma_chan_rx = NULL;
1106
		sport->rx_cookie = -EINVAL;
1107 1108 1109 1110 1111
		kfree(sport->rx_buf);
		sport->rx_buf = NULL;
	}

	if (sport->dma_chan_tx) {
1112
		dmaengine_terminate_sync(sport->dma_chan_tx);
1113 1114 1115 1116 1117 1118 1119
		dma_release_channel(sport->dma_chan_tx);
		sport->dma_chan_tx = NULL;
	}
}

static int imx_uart_dma_init(struct imx_port *sport)
{
1120
	struct dma_slave_config slave_config = {};
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	struct device *dev = sport->port.dev;
	int ret;

	/* Prepare for RX : */
	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
	if (!sport->dma_chan_rx) {
		dev_dbg(dev, "cannot get the DMA channel.\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_DEV_TO_MEM;
	slave_config.src_addr = sport->port.mapbase + URXD0;
	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1135 1136
	/* one byte less than the watermark level to enable the aging timer */
	slave_config.src_maxburst = RXTL_DMA - 1;
1137 1138 1139 1140 1141 1142
	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
	if (ret) {
		dev_err(dev, "error in RX dma configuration.\n");
		goto err;
	}

1143
	sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
1144 1145 1146 1147
	if (!sport->rx_buf) {
		ret = -ENOMEM;
		goto err;
	}
1148
	sport->rx_ring.buf = sport->rx_buf;
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160

	/* Prepare for TX : */
	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
	if (!sport->dma_chan_tx) {
		dev_err(dev, "cannot get the TX DMA channel!\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_MEM_TO_DEV;
	slave_config.dst_addr = sport->port.mapbase + URTX0;
	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1161
	slave_config.dst_maxburst = TXTL_DMA;
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
	if (ret) {
		dev_err(dev, "error in TX dma configuration.");
		goto err;
	}

	return 0;
err:
	imx_uart_dma_exit(sport);
	return ret;
}

static void imx_enable_dma(struct imx_port *sport)
{
	unsigned long temp;

	/* set UCR1 */
	temp = readl(sport->port.membase + UCR1);
1180
	temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
1181 1182
	writel(temp, sport->port.membase + UCR1);

1183 1184
	imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	sport->dma_is_enabled = 1;
}

static void imx_disable_dma(struct imx_port *sport)
{
	unsigned long temp;

	/* clear UCR1 */
	temp = readl(sport->port.membase + UCR1);
	temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
	writel(temp, sport->port.membase + UCR1);

	/* clear UCR2 */
	temp = readl(sport->port.membase + UCR2);
1199
	temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
1200 1201
	writel(temp, sport->port.membase + UCR2);

1202 1203
	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);

1204 1205 1206
	sport->dma_is_enabled = 0;
}

1207 1208 1209
/* half the RX buffer size */
#define CTSTL 16

L
Linus Torvalds 已提交
1210 1211 1212
static int imx_startup(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
1213
	int retval, i;
1214
	unsigned long flags, temp;
1215
	int dma_is_inited = 0;
L
Linus Torvalds 已提交
1216

1217 1218
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
1219
		return retval;
1220 1221 1222
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval) {
		clk_disable_unprepare(sport->clk_per);
1223
		return retval;
1224
	}
1225

1226
	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
L
Linus Torvalds 已提交
1227 1228 1229 1230

	/* disable the DREN bit (Data Ready interrupt enable) before
	 * requesting IRQs
	 */
1231
	temp = readl(sport->port.membase + UCR4);
1232

1233
	/* set the trigger level for CTS */
1234 1235
	temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
	temp |= CTSTL << UCR4_CTSTL_SHF;
1236

1237
	writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
L
Linus Torvalds 已提交
1238

1239
	/* Can we enable the DMA support? */
1240 1241
	if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
		dma_is_inited = 1;
1242

1243
	spin_lock_irqsave(&sport->port.lock, flags);
1244
	/* Reset fifo's and state machines */
1245 1246 1247 1248 1249 1250 1251 1252
	i = 100;

	temp = readl(sport->port.membase + UCR2);
	temp &= ~UCR2_SRST;
	writel(temp, sport->port.membase + UCR2);

	while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
		udelay(1);
1253

L
Linus Torvalds 已提交
1254 1255 1256
	/*
	 * Finally, clear and enable interrupts
	 */
1257
	writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1);
1258
	writel(USR2_ORE, sport->port.membase + USR2);
1259

1260
	if (dma_is_inited)
1261 1262
		imx_enable_dma(sport);

1263 1264 1265 1266
	temp = readl(sport->port.membase + UCR1) & ~UCR1_RRDYEN;
	if (!sport->dma_is_enabled)
		temp |= UCR1_RRDYEN;
	temp |= UCR1_UARTEN;
1267 1268
	if (sport->have_rtscts)
			temp |= UCR1_RTSDEN;
1269

1270
	writel(temp, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
1271

1272 1273 1274
	temp = readl(sport->port.membase + UCR4) & ~UCR4_OREN;
	if (!sport->dma_is_enabled)
		temp |= UCR4_OREN;
1275 1276
	writel(temp, sport->port.membase + UCR4);

1277
	temp = readl(sport->port.membase + UCR2) & ~UCR2_ATEN;
1278
	temp |= (UCR2_RXEN | UCR2_TXEN);
1279 1280
	if (!sport->have_rtscts)
		temp |= UCR2_IRTS;
1281 1282 1283 1284 1285 1286
	/*
	 * make sure the edge sensitive RTS-irq is disabled,
	 * we're using RTSD instead.
	 */
	if (!is_imx1_uart(sport))
		temp &= ~UCR2_RTSEN;
1287
	writel(temp, sport->port.membase + UCR2);
L
Linus Torvalds 已提交
1288

1289
	if (!is_imx1_uart(sport)) {
1290
		temp = readl(sport->port.membase + UCR3);
1291

1292
		temp |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
1293 1294

		if (sport->dte_mode)
1295
			/* disable broken interrupts */
1296 1297
			temp &= ~(UCR3_RI | UCR3_DCD);

1298 1299
		writel(temp, sport->port.membase + UCR3);
	}
1300

L
Linus Torvalds 已提交
1301 1302 1303 1304
	/*
	 * Enable modem status interrupts
	 */
	imx_enable_ms(&sport->port);
1305 1306

	/*
1307 1308 1309
	 * Start RX DMA immediately instead of waiting for RX FIFO interrupts.
	 * In our iMX53 the average delay for the first reception dropped from
	 * approximately 35000 microseconds to 1000 microseconds.
1310
	 */
1311
	if (sport->dma_is_enabled)
1312
		start_rx_dma(sport);
1313

1314
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1315 1316 1317 1318 1319 1320 1321

	return 0;
}

static void imx_shutdown(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
1322
	unsigned long temp;
1323
	unsigned long flags;
L
Linus Torvalds 已提交
1324

1325
	if (sport->dma_is_enabled) {
1326 1327
		sport->dma_is_rxing = 0;
		sport->dma_is_txing = 0;
1328 1329
		dmaengine_terminate_sync(sport->dma_chan_tx);
		dmaengine_terminate_sync(sport->dma_chan_rx);
1330

1331
		spin_lock_irqsave(&sport->port.lock, flags);
1332
		imx_stop_tx(port);
1333 1334
		imx_stop_rx(port);
		imx_disable_dma(sport);
1335
		spin_unlock_irqrestore(&sport->port.lock, flags);
1336 1337 1338
		imx_uart_dma_exit(sport);
	}

1339 1340
	mctrl_gpio_disable_ms(sport->gpios);

1341
	spin_lock_irqsave(&sport->port.lock, flags);
1342 1343 1344
	temp = readl(sport->port.membase + UCR2);
	temp &= ~(UCR2_TXEN);
	writel(temp, sport->port.membase + UCR2);
1345
	spin_unlock_irqrestore(&sport->port.lock, flags);
1346

L
Linus Torvalds 已提交
1347 1348 1349 1350 1351 1352 1353 1354 1355
	/*
	 * Stop our timer.
	 */
	del_timer_sync(&sport->timer);

	/*
	 * Disable all interrupts, port and break condition.
	 */

1356
	spin_lock_irqsave(&sport->port.lock, flags);
1357 1358
	temp = readl(sport->port.membase + UCR1);
	temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
1359

1360
	writel(temp, sport->port.membase + UCR1);
1361
	spin_unlock_irqrestore(&sport->port.lock, flags);
1362

1363 1364
	clk_disable_unprepare(sport->clk_per);
	clk_disable_unprepare(sport->clk_ipg);
L
Linus Torvalds 已提交
1365 1366
}

1367 1368 1369
static void imx_flush_buffer(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
1370
	struct scatterlist *sgl = &sport->tx_sgl[0];
1371
	unsigned long temp;
1372
	int i = 100, ubir, ubmr, uts;
1373

1374 1375 1376 1377 1378 1379 1380 1381
	if (!sport->dma_chan_tx)
		return;

	sport->tx_bytes = 0;
	dmaengine_terminate_all(sport->dma_chan_tx);
	if (sport->dma_is_txing) {
		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
			     DMA_TO_DEVICE);
1382 1383 1384
		temp = readl(sport->port.membase + UCR1);
		temp &= ~UCR1_TDMAEN;
		writel(temp, sport->port.membase + UCR1);
1385
		sport->dma_is_txing = 0;
1386
	}
1387 1388 1389

	/*
	 * According to the Reference Manual description of the UART SRST bit:
1390
	 *
1391 1392
	 * "Reset the transmit and receive state machines,
	 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1393 1394 1395 1396 1397
	 * and UTS[6-3]".
	 *
	 * We don't need to restore the old values from USR1, USR2, URXD and
	 * UTXD. UBRC is read only, so only save/restore the other three
	 * registers.
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	 */
	ubir = readl(sport->port.membase + UBIR);
	ubmr = readl(sport->port.membase + UBMR);
	uts = readl(sport->port.membase + IMX21_UTS);

	temp = readl(sport->port.membase + UCR2);
	temp &= ~UCR2_SRST;
	writel(temp, sport->port.membase + UCR2);

	while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
		udelay(1);

	/* Restore the registers */
	writel(ubir, sport->port.membase + UBIR);
	writel(ubmr, sport->port.membase + UBMR);
	writel(uts, sport->port.membase + IMX21_UTS);
1414 1415
}

L
Linus Torvalds 已提交
1416
static void
A
Alan Cox 已提交
1417 1418
imx_set_termios(struct uart_port *port, struct ktermios *termios,
		   struct ktermios *old)
L
Linus Torvalds 已提交
1419 1420 1421
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
1422 1423
	unsigned long ucr2, old_ucr1, old_ucr2;
	unsigned int baud, quot;
L
Linus Torvalds 已提交
1424
	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1425
	unsigned long div, ufcr;
1426
	unsigned long num, denom;
1427
	uint64_t tdiv64;
L
Linus Torvalds 已提交
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444

	/*
	 * We only support CS7 and CS8.
	 */
	while ((termios->c_cflag & CSIZE) != CS7 &&
	       (termios->c_cflag & CSIZE) != CS8) {
		termios->c_cflag &= ~CSIZE;
		termios->c_cflag |= old_csize;
		old_csize = CS8;
	}

	if ((termios->c_cflag & CSIZE) == CS8)
		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
	else
		ucr2 = UCR2_SRST | UCR2_IRTS;

	if (termios->c_cflag & CRTSCTS) {
1445
		if (sport->have_rtscts) {
1446
			ucr2 &= ~UCR2_IRTS;
1447

1448
			if (port->rs485.flags & SER_RS485_ENABLED) {
1449 1450 1451 1452 1453
				/*
				 * RTS is mandatory for rs485 operation, so keep
				 * it under manual control and keep transmitter
				 * disabled.
				 */
1454 1455 1456
				if (port->rs485.flags &
				    SER_RS485_RTS_AFTER_SEND)
					imx_port_rts_active(sport, &ucr2);
1457 1458
				else
					imx_port_rts_inactive(sport, &ucr2);
1459
			} else {
1460
				imx_port_rts_auto(sport, &ucr2);
1461
			}
1462 1463 1464
		} else {
			termios->c_cflag &= ~CRTSCTS;
		}
1465
	} else if (port->rs485.flags & SER_RS485_ENABLED) {
1466
		/* disable transmitter */
1467 1468
		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
			imx_port_rts_active(sport, &ucr2);
1469 1470
		else
			imx_port_rts_inactive(sport, &ucr2);
1471 1472
	}

L
Linus Torvalds 已提交
1473 1474 1475 1476 1477

	if (termios->c_cflag & CSTOPB)
		ucr2 |= UCR2_STPB;
	if (termios->c_cflag & PARENB) {
		ucr2 |= UCR2_PREN;
1478
		if (termios->c_cflag & PARODD)
L
Linus Torvalds 已提交
1479 1480 1481
			ucr2 |= UCR2_PROE;
	}

1482 1483
	del_timer_sync(&sport->timer);

L
Linus Torvalds 已提交
1484 1485 1486
	/*
	 * Ask the core to calculate the divisor for us.
	 */
1487
	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
L
Linus Torvalds 已提交
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
	quot = uart_get_divisor(port, baud);

	spin_lock_irqsave(&sport->port.lock, flags);

	sport->port.read_status_mask = 0;
	if (termios->c_iflag & INPCK)
		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
	if (termios->c_iflag & (BRKINT | PARMRK))
		sport->port.read_status_mask |= URXD_BRK;

	/*
	 * Characters to ignore
	 */
	sport->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
1503
		sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
L
Linus Torvalds 已提交
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	if (termios->c_iflag & IGNBRK) {
		sport->port.ignore_status_mask |= URXD_BRK;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			sport->port.ignore_status_mask |= URXD_OVRRUN;
	}

J
Jiada Wang 已提交
1514 1515 1516
	if ((termios->c_cflag & CREAD) == 0)
		sport->port.ignore_status_mask |= URXD_DUMMY_READ;

L
Linus Torvalds 已提交
1517 1518 1519 1520 1521 1522 1523 1524
	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	/*
	 * disable interrupts and drain transmitter
	 */
1525 1526 1527
	old_ucr1 = readl(sport->port.membase + UCR1);
	writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
			sport->port.membase + UCR1);
L
Linus Torvalds 已提交
1528

1529
	while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
L
Linus Torvalds 已提交
1530 1531 1532
		barrier();

	/* then, disable everything */
1533 1534
	old_ucr2 = readl(sport->port.membase + UCR2);
	writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
1535
			sport->port.membase + UCR2);
1536
	old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
L
Linus Torvalds 已提交
1537

1538 1539 1540 1541 1542 1543 1544 1545 1546
	/* custom-baudrate handling */
	div = sport->port.uartclk / (baud * 16);
	if (baud == 38400 && quot != div)
		baud = sport->port.uartclk / (quot * 16);

	div = sport->port.uartclk / (baud * 16);
	if (div > 7)
		div = 7;
	if (!div)
1547 1548
		div = 1;

1549 1550
	rational_best_approximation(16 * div * baud, sport->port.uartclk,
		1 << 16, 1 << 16, &num, &denom);
1551

1552 1553 1554 1555
	tdiv64 = sport->port.uartclk;
	tdiv64 *= num;
	do_div(tdiv64, denom * 16 * div);
	tty_termios_encode_baud_rate(termios,
1556
				(speed_t)tdiv64, (speed_t)tdiv64);
1557

1558 1559
	num -= 1;
	denom -= 1;
1560 1561

	ufcr = readl(sport->port.membase + UFCR);
1562
	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
1563 1564
	writel(ufcr, sport->port.membase + UFCR);

1565 1566 1567
	writel(num, sport->port.membase + UBIR);
	writel(denom, sport->port.membase + UBMR);

1568
	if (!is_imx1_uart(sport))
1569
		writel(sport->port.uartclk / div / 1000,
1570
				sport->port.membase + IMX21_ONEMS);
1571 1572

	writel(old_ucr1, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
1573

1574
	/* set the parity, stop bits and data size */
1575
	writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
L
Linus Torvalds 已提交
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596

	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
		imx_enable_ms(&sport->port);

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

static const char *imx_type(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;

	return sport->port.type == PORT_IMX ? "IMX" : NULL;
}

/*
 * Configure/autoconfigure the port.
 */
static void imx_config_port(struct uart_port *port, int flags)
{
	struct imx_port *sport = (struct imx_port *)port;

1597
	if (flags & UART_CONFIG_TYPE)
L
Linus Torvalds 已提交
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
		sport->port.type = PORT_IMX;
}

/*
 * Verify the new serial_struct (for TIOCSSERIAL).
 * The only change we allow are to the flags and type, and
 * even then only between PORT_IMX and PORT_UNKNOWN
 */
static int
imx_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	struct imx_port *sport = (struct imx_port *)port;
	int ret = 0;

	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
		ret = -EINVAL;
	if (sport->port.irq != ser->irq)
		ret = -EINVAL;
	if (ser->io_type != UPIO_MEM)
		ret = -EINVAL;
	if (sport->port.uartclk / 16 != ser->baud_base)
		ret = -EINVAL;
1620
	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
L
Linus Torvalds 已提交
1621 1622 1623 1624 1625 1626 1627 1628
		ret = -EINVAL;
	if (sport->port.iobase != ser->port)
		ret = -EINVAL;
	if (ser->hub6 != 0)
		ret = -EINVAL;
	return ret;
}

1629
#if defined(CONFIG_CONSOLE_POLL)
D
Daniel Thompson 已提交
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644

static int imx_poll_init(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
	unsigned long temp;
	int retval;

	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		return retval;
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);

1645
	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
D
Daniel Thompson 已提交
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664

	spin_lock_irqsave(&sport->port.lock, flags);

	temp = readl(sport->port.membase + UCR1);
	if (is_imx1_uart(sport))
		temp |= IMX1_UCR1_UARTCLKEN;
	temp |= UCR1_UARTEN | UCR1_RRDYEN;
	temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
	writel(temp, sport->port.membase + UCR1);

	temp = readl(sport->port.membase + UCR2);
	temp |= UCR2_RXEN;
	writel(temp, sport->port.membase + UCR2);

	spin_unlock_irqrestore(&sport->port.lock, flags);

	return 0;
}

1665 1666
static int imx_poll_get_char(struct uart_port *port)
{
1667
	if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
1668
		return NO_POLL_CHAR;
1669

1670
	return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
1671 1672 1673 1674 1675 1676 1677 1678
}

static void imx_poll_put_char(struct uart_port *port, unsigned char c)
{
	unsigned int status;

	/* drain */
	do {
1679
		status = readl_relaxed(port->membase + USR1);
1680 1681 1682
	} while (~status & USR1_TRDY);

	/* write */
1683
	writel_relaxed(c, port->membase + URTX0);
1684 1685 1686

	/* flush */
	do {
1687
		status = readl_relaxed(port->membase + USR2);
1688 1689 1690 1691
	} while (~status & USR2_TXDC);
}
#endif

1692 1693 1694 1695
static int imx_rs485_config(struct uart_port *port,
			    struct serial_rs485 *rs485conf)
{
	struct imx_port *sport = (struct imx_port *)port;
1696
	unsigned long temp;
1697 1698 1699 1700 1701 1702

	/* unimplemented */
	rs485conf->delay_rts_before_send = 0;
	rs485conf->delay_rts_after_send = 0;

	/* RTS is required to control the transmitter */
1703
	if (!sport->have_rtscts && !sport->have_rtsgpio)
1704 1705 1706 1707 1708 1709
		rs485conf->flags &= ~SER_RS485_ENABLED;

	if (rs485conf->flags & SER_RS485_ENABLED) {
		/* disable transmitter */
		temp = readl(sport->port.membase + UCR2);
		if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
1710
			imx_port_rts_active(sport, &temp);
1711 1712
		else
			imx_port_rts_inactive(sport, &temp);
1713 1714 1715
		writel(temp, sport->port.membase + UCR2);
	}

1716 1717 1718 1719 1720 1721 1722 1723
	/* Make sure Rx is enabled in case Tx is active with Rx disabled */
	if (!(rs485conf->flags & SER_RS485_ENABLED) ||
	    rs485conf->flags & SER_RS485_RX_DURING_TX) {
		temp = readl(sport->port.membase + UCR2);
		temp |= UCR2_RXEN;
		writel(temp, sport->port.membase + UCR2);
	}

1724 1725 1726 1727 1728
	port->rs485 = *rs485conf;

	return 0;
}

1729
static const struct uart_ops imx_pops = {
L
Linus Torvalds 已提交
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
	.tx_empty	= imx_tx_empty,
	.set_mctrl	= imx_set_mctrl,
	.get_mctrl	= imx_get_mctrl,
	.stop_tx	= imx_stop_tx,
	.start_tx	= imx_start_tx,
	.stop_rx	= imx_stop_rx,
	.enable_ms	= imx_enable_ms,
	.break_ctl	= imx_break_ctl,
	.startup	= imx_startup,
	.shutdown	= imx_shutdown,
1740
	.flush_buffer	= imx_flush_buffer,
L
Linus Torvalds 已提交
1741 1742 1743 1744
	.set_termios	= imx_set_termios,
	.type		= imx_type,
	.config_port	= imx_config_port,
	.verify_port	= imx_verify_port,
1745
#if defined(CONFIG_CONSOLE_POLL)
D
Daniel Thompson 已提交
1746
	.poll_init      = imx_poll_init,
1747 1748 1749
	.poll_get_char  = imx_poll_get_char,
	.poll_put_char  = imx_poll_put_char,
#endif
L
Linus Torvalds 已提交
1750 1751
};

1752
static struct imx_port *imx_ports[UART_NR];
L
Linus Torvalds 已提交
1753 1754

#ifdef CONFIG_SERIAL_IMX_CONSOLE
1755 1756 1757
static void imx_console_putchar(struct uart_port *port, int ch)
{
	struct imx_port *sport = (struct imx_port *)port;
1758

1759
	while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
1760
		barrier();
1761 1762

	writel(ch, sport->port.membase + URTX0);
1763
}
L
Linus Torvalds 已提交
1764 1765 1766 1767 1768 1769 1770

/*
 * Interrupts are disabled on entering
 */
static void
imx_console_write(struct console *co, const char *s, unsigned int count)
{
1771
	struct imx_port *sport = imx_ports[co->index];
1772 1773
	struct imx_port_ucrs old_ucr;
	unsigned int ucr1;
1774
	unsigned long flags = 0;
1775
	int locked = 1;
1776 1777
	int retval;

1778
	retval = clk_enable(sport->clk_per);
1779 1780
	if (retval)
		return;
1781
	retval = clk_enable(sport->clk_ipg);
1782
	if (retval) {
1783
		clk_disable(sport->clk_per);
1784 1785
		return;
	}
1786

1787 1788 1789 1790 1791 1792
	if (sport->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock_irqsave(&sport->port.lock, flags);
	else
		spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1793 1794

	/*
1795
	 *	First, save UCR1/2/3 and then disable interrupts
L
Linus Torvalds 已提交
1796
	 */
1797 1798
	imx_port_ucrs_save(&sport->port, &old_ucr);
	ucr1 = old_ucr.ucr1;
L
Linus Torvalds 已提交
1799

1800 1801
	if (is_imx1_uart(sport))
		ucr1 |= IMX1_UCR1_UARTCLKEN;
1802 1803 1804 1805
	ucr1 |= UCR1_UARTEN;
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);

	writel(ucr1, sport->port.membase + UCR1);
1806

1807
	writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
L
Linus Torvalds 已提交
1808

1809
	uart_console_write(&sport->port, s, count, imx_console_putchar);
L
Linus Torvalds 已提交
1810 1811 1812

	/*
	 *	Finally, wait for transmitter to become empty
1813
	 *	and restore UCR1/2/3
L
Linus Torvalds 已提交
1814
	 */
1815
	while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
L
Linus Torvalds 已提交
1816

1817
	imx_port_ucrs_restore(&sport->port, &old_ucr);
1818

1819 1820
	if (locked)
		spin_unlock_irqrestore(&sport->port.lock, flags);
1821

1822 1823
	clk_disable(sport->clk_ipg);
	clk_disable(sport->clk_per);
L
Linus Torvalds 已提交
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
}

/*
 * If the port was already initialised (eg, by a boot loader),
 * try to determine the current setup.
 */
static void __init
imx_console_get_options(struct imx_port *sport, int *baud,
			   int *parity, int *bits)
{
1834

R
Roel Kluin 已提交
1835
	if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
L
Linus Torvalds 已提交
1836
		/* ok, the port was enabled */
1837
		unsigned int ucr2, ubir, ubmr, uartclk;
1838 1839
		unsigned int baud_raw;
		unsigned int ucfr_rfdiv;
L
Linus Torvalds 已提交
1840

1841
		ucr2 = readl(sport->port.membase + UCR2);
L
Linus Torvalds 已提交
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855

		*parity = 'n';
		if (ucr2 & UCR2_PREN) {
			if (ucr2 & UCR2_PROE)
				*parity = 'o';
			else
				*parity = 'e';
		}

		if (ucr2 & UCR2_WS)
			*bits = 8;
		else
			*bits = 7;

1856 1857
		ubir = readl(sport->port.membase + UBIR) & 0xffff;
		ubmr = readl(sport->port.membase + UBMR) & 0xffff;
1858

1859
		ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
1860 1861 1862 1863 1864
		if (ucfr_rfdiv == 6)
			ucfr_rfdiv = 7;
		else
			ucfr_rfdiv = 6 - ucfr_rfdiv;

1865
		uartclk = clk_get_rate(sport->clk_per);
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
		uartclk /= ucfr_rfdiv;

		{	/*
			 * The next code provides exact computation of
			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
			 * without need of float support or long long division,
			 * which would be required to prevent 32bit arithmetic overflow
			 */
			unsigned int mul = ubir + 1;
			unsigned int div = 16 * (ubmr + 1);
			unsigned int rem = uartclk % div;

			baud_raw = (uartclk / div) * mul;
			baud_raw += (rem * mul + div / 2) / div;
			*baud = (baud_raw + 50) / 100 * 100;
		}

1883
		if (*baud != baud_raw)
1884
			pr_info("Console IMX rounded baud rate from %d to %d\n",
1885
				baud_raw, *baud);
L
Linus Torvalds 已提交
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
	}
}

static int __init
imx_console_setup(struct console *co, char *options)
{
	struct imx_port *sport;
	int baud = 9600;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
1897
	int retval;
L
Linus Torvalds 已提交
1898 1899 1900 1901 1902 1903 1904 1905

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
		co->index = 0;
1906
	sport = imx_ports[co->index];
1907
	if (sport == NULL)
1908
		return -ENODEV;
L
Linus Torvalds 已提交
1909

1910 1911 1912 1913 1914
	/* For setting the registers, we only need to enable the ipg clock. */
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		goto error_console;

L
Linus Torvalds 已提交
1915 1916 1917 1918 1919
	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);
	else
		imx_console_get_options(sport, &baud, &parity, &bits);

1920
	imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1921

1922 1923
	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);

1924 1925 1926 1927 1928 1929 1930 1931 1932
	clk_disable(sport->clk_ipg);
	if (retval) {
		clk_unprepare(sport->clk_ipg);
		goto error_console;
	}

	retval = clk_prepare(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);
1933 1934 1935

error_console:
	return retval;
L
Linus Torvalds 已提交
1936 1937
}

1938
static struct uart_driver imx_reg;
L
Linus Torvalds 已提交
1939
static struct console imx_console = {
1940
	.name		= DEV_NAME,
L
Linus Torvalds 已提交
1941 1942 1943 1944 1945 1946 1947 1948 1949
	.write		= imx_console_write,
	.device		= uart_console_device,
	.setup		= imx_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &imx_reg,
};

#define IMX_CONSOLE	&imx_console
L
Lucas Stach 已提交
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981

#ifdef CONFIG_OF
static void imx_console_early_putchar(struct uart_port *port, int ch)
{
	while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
		cpu_relax();

	writel_relaxed(ch, port->membase + URTX0);
}

static void imx_console_early_write(struct console *con, const char *s,
				    unsigned count)
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, count, imx_console_early_putchar);
}

static int __init
imx_console_early_setup(struct earlycon_device *dev, const char *opt)
{
	if (!dev->port.membase)
		return -ENODEV;

	dev->con->write = imx_console_early_write;

	return 0;
}
OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
#endif

L
Linus Torvalds 已提交
1982 1983 1984 1985 1986 1987 1988
#else
#define IMX_CONSOLE	NULL
#endif

static struct uart_driver imx_reg = {
	.owner          = THIS_MODULE,
	.driver_name    = DRIVER_NAME,
1989
	.dev_name       = DEV_NAME,
L
Linus Torvalds 已提交
1990 1991 1992 1993 1994 1995
	.major          = SERIAL_IMX_MAJOR,
	.minor          = MINOR_START,
	.nr             = ARRAY_SIZE(imx_ports),
	.cons           = IMX_CONSOLE,
};

1996
#ifdef CONFIG_OF
1997 1998 1999 2000
/*
 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
 * could successfully get all information from dt or a negative errno.
 */
2001 2002 2003 2004
static int serial_imx_probe_dt(struct imx_port *sport,
		struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
2005
	int ret;
2006

2007 2008
	sport->devdata = of_device_get_match_data(&pdev->dev);
	if (!sport->devdata)
2009 2010
		/* no device tree device */
		return 1;
2011

2012 2013 2014
	ret = of_alias_get_id(np, "serial");
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
2015
		return ret;
2016 2017
	}
	sport->port.line = ret;
2018

2019 2020
	if (of_get_property(np, "uart-has-rtscts", NULL) ||
	    of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
2021 2022
		sport->have_rtscts = 1;

2023 2024 2025
	if (of_get_property(np, "fsl,dte-mode", NULL))
		sport->dte_mode = 1;

2026 2027 2028
	if (of_get_property(np, "rts-gpios", NULL))
		sport->have_rtsgpio = 1;

2029 2030 2031 2032 2033 2034
	return 0;
}
#else
static inline int serial_imx_probe_dt(struct imx_port *sport,
		struct platform_device *pdev)
{
2035
	return 1;
2036 2037 2038 2039 2040 2041
}
#endif

static void serial_imx_probe_pdata(struct imx_port *sport,
		struct platform_device *pdev)
{
J
Jingoo Han 已提交
2042
	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053

	sport->port.line = pdev->id;
	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;

	if (!pdata)
		return;

	if (pdata->flags & IMXUART_HAVE_RTSCTS)
		sport->have_rtscts = 1;
}

2054
static int serial_imx_probe(struct platform_device *pdev)
L
Linus Torvalds 已提交
2055
{
2056 2057
	struct imx_port *sport;
	void __iomem *base;
2058
	int ret = 0, reg;
2059
	struct resource *res;
2060
	int txirq, rxirq, rtsirq;
2061

S
Sachin Kamat 已提交
2062
	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2063 2064
	if (!sport)
		return -ENOMEM;
2065

2066
	ret = serial_imx_probe_dt(sport, pdev);
2067
	if (ret > 0)
2068
		serial_imx_probe_pdata(sport, pdev);
2069
	else if (ret < 0)
S
Sachin Kamat 已提交
2070
		return ret;
2071

2072 2073 2074 2075 2076 2077
	if (sport->port.line >= ARRAY_SIZE(imx_ports)) {
		dev_err(&pdev->dev, "serial%d out of range\n",
			sport->port.line);
		return -EINVAL;
	}

2078
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2079 2080 2081
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2082

2083 2084 2085 2086
	rxirq = platform_get_irq(pdev, 0);
	txirq = platform_get_irq(pdev, 1);
	rtsirq = platform_get_irq(pdev, 2);

2087 2088 2089 2090 2091
	sport->port.dev = &pdev->dev;
	sport->port.mapbase = res->start;
	sport->port.membase = base;
	sport->port.type = PORT_IMX,
	sport->port.iotype = UPIO_MEM;
2092
	sport->port.irq = rxirq;
2093 2094
	sport->port.fifosize = 32;
	sport->port.ops = &imx_pops;
2095
	sport->port.rs485_config = imx_rs485_config;
2096
	sport->port.flags = UPF_BOOT_AUTOCONF;
2097
	timer_setup(&sport->timer, imx_timeout, 0);
S
Sascha Hauer 已提交
2098

2099 2100 2101 2102
	sport->gpios = mctrl_gpio_init(&sport->port, 0);
	if (IS_ERR(sport->gpios))
		return PTR_ERR(sport->gpios);

2103 2104 2105
	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(sport->clk_ipg)) {
		ret = PTR_ERR(sport->clk_ipg);
2106
		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
S
Sachin Kamat 已提交
2107
		return ret;
S
Sascha Hauer 已提交
2108 2109
	}

2110 2111 2112
	sport->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(sport->clk_per)) {
		ret = PTR_ERR(sport->clk_per);
2113
		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
S
Sachin Kamat 已提交
2114
		return ret;
2115 2116 2117
	}

	sport->port.uartclk = clk_get_rate(sport->clk_per);
2118

2119 2120
	/* For register access, we only need to enable the ipg clock. */
	ret = clk_prepare_enable(sport->clk_ipg);
2121 2122
	if (ret) {
		dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
2123
		return ret;
2124
	}
2125

2126 2127
	uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);

2128 2129 2130 2131 2132 2133
	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
	    (!sport->have_rtscts || !sport->have_rtsgpio))
		dev_err(&pdev->dev, "no RTS control, disabling rs485\n");

	imx_rs485_config(&sport->port, &sport->port.rs485);

2134 2135 2136 2137 2138 2139
	/* Disable interrupts before requesting them */
	reg = readl_relaxed(sport->port.membase + UCR1);
	reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
		 UCR1_TXMPTYEN | UCR1_RTSDEN);
	writel_relaxed(reg, sport->port.membase + UCR1);

2140 2141 2142 2143 2144 2145 2146
	if (!is_imx1_uart(sport) && sport->dte_mode) {
		/*
		 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
		 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
		 * and DCD (when they are outputs) or enables the respective
		 * irqs. So set this bit early, i.e. before requesting irqs.
		 */
2147 2148 2149
		reg = readl(sport->port.membase + UFCR);
		if (!(reg & UFCR_DCEDTE))
			writel(reg | UFCR_DCEDTE, sport->port.membase + UFCR);
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159

		/*
		 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
		 * enabled later because they cannot be cleared
		 * (confirmed on i.MX25) which makes them unusable.
		 */
		writel(IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
		       sport->port.membase + UCR3);

	} else {
2160 2161 2162 2163 2164 2165 2166 2167 2168
		unsigned long ucr3 = UCR3_DSR;

		reg = readl(sport->port.membase + UFCR);
		if (reg & UFCR_DCEDTE)
			writel(reg & ~UFCR_DCEDTE, sport->port.membase + UFCR);

		if (!is_imx1_uart(sport))
			ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
		writel(ucr3, sport->port.membase + UCR3);
2169 2170
	}

2171 2172
	clk_disable_unprepare(sport->clk_ipg);

2173 2174 2175 2176
	/*
	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
	 * chips only have one interrupt.
	 */
2177 2178
	if (txirq > 0) {
		ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
2179
				       dev_name(&pdev->dev), sport);
2180 2181 2182
		if (ret) {
			dev_err(&pdev->dev, "failed to request rx irq: %d\n",
				ret);
2183
			return ret;
2184
		}
2185

2186
		ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
2187
				       dev_name(&pdev->dev), sport);
2188 2189 2190
		if (ret) {
			dev_err(&pdev->dev, "failed to request tx irq: %d\n",
				ret);
2191
			return ret;
2192
		}
2193
	} else {
2194
		ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
2195
				       dev_name(&pdev->dev), sport);
2196 2197
		if (ret) {
			dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
2198
			return ret;
2199
		}
2200 2201
	}

2202
	imx_ports[sport->port.line] = sport;
2203

2204
	platform_set_drvdata(pdev, sport);
2205

2206
	return uart_add_one_port(&imx_reg, &sport->port);
L
Linus Torvalds 已提交
2207 2208
}

2209
static int serial_imx_remove(struct platform_device *pdev)
L
Linus Torvalds 已提交
2210
{
2211
	struct imx_port *sport = platform_get_drvdata(pdev);
L
Linus Torvalds 已提交
2212

2213
	return uart_remove_one_port(&imx_reg, &sport->port);
L
Linus Torvalds 已提交
2214 2215
}

2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
static void serial_imx_restore_context(struct imx_port *sport)
{
	if (!sport->context_saved)
		return;

	writel(sport->saved_reg[4], sport->port.membase + UFCR);
	writel(sport->saved_reg[5], sport->port.membase + UESC);
	writel(sport->saved_reg[6], sport->port.membase + UTIM);
	writel(sport->saved_reg[7], sport->port.membase + UBIR);
	writel(sport->saved_reg[8], sport->port.membase + UBMR);
	writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
	writel(sport->saved_reg[0], sport->port.membase + UCR1);
	writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
	writel(sport->saved_reg[2], sport->port.membase + UCR3);
	writel(sport->saved_reg[3], sport->port.membase + UCR4);
	sport->context_saved = false;
}

static void serial_imx_save_context(struct imx_port *sport)
{
	/* Save necessary regs */
	sport->saved_reg[0] = readl(sport->port.membase + UCR1);
	sport->saved_reg[1] = readl(sport->port.membase + UCR2);
	sport->saved_reg[2] = readl(sport->port.membase + UCR3);
	sport->saved_reg[3] = readl(sport->port.membase + UCR4);
	sport->saved_reg[4] = readl(sport->port.membase + UFCR);
	sport->saved_reg[5] = readl(sport->port.membase + UESC);
	sport->saved_reg[6] = readl(sport->port.membase + UTIM);
	sport->saved_reg[7] = readl(sport->port.membase + UBIR);
	sport->saved_reg[8] = readl(sport->port.membase + UBMR);
	sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
	sport->context_saved = true;
}

2250 2251 2252 2253 2254
static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
{
	unsigned int val;

	val = readl(sport->port.membase + UCR3);
2255 2256
	if (on) {
		writel(USR1_AWAKE, sport->port.membase + USR1);
2257
		val |= UCR3_AWAKEN;
2258
	}
2259 2260 2261
	else
		val &= ~UCR3_AWAKEN;
	writel(val, sport->port.membase + UCR3);
2262

2263 2264 2265 2266 2267 2268 2269 2270
	if (sport->have_rtscts) {
		val = readl(sport->port.membase + UCR1);
		if (on)
			val |= UCR1_RTSDEN;
		else
			val &= ~UCR1_RTSDEN;
		writel(val, sport->port.membase + UCR1);
	}
2271 2272
}

2273 2274 2275 2276 2277
static int imx_serial_port_suspend_noirq(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

2278
	serial_imx_save_context(sport);
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294

	clk_disable(sport->clk_ipg);

	return 0;
}

static int imx_serial_port_resume_noirq(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);
	int ret;

	ret = clk_enable(sport->clk_ipg);
	if (ret)
		return ret;

2295
	serial_imx_restore_context(sport);
2296 2297 2298 2299 2300 2301 2302 2303

	return 0;
}

static int imx_serial_port_suspend(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);
2304
	int ret;
2305 2306

	uart_suspend_port(&imx_reg, &sport->port);
2307
	disable_irq(sport->port.irq);
2308

2309 2310 2311 2312 2313 2314 2315 2316
	ret = clk_prepare_enable(sport->clk_ipg);
	if (ret)
		return ret;

	/* enable wakeup from i.MX UART */
	serial_imx_enable_wakeup(sport, true);

	return 0;
2317 2318 2319 2320 2321 2322 2323 2324
}

static int imx_serial_port_resume(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

	/* disable wakeup from i.MX UART */
2325
	serial_imx_enable_wakeup(sport, false);
2326 2327

	uart_resume_port(&imx_reg, &sport->port);
2328
	enable_irq(sport->port.irq);
2329

2330
	clk_disable_unprepare(sport->clk_ipg);
2331

2332 2333 2334
	return 0;
}

2335 2336 2337 2338 2339 2340 2341
static int imx_serial_port_freeze(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

	uart_suspend_port(&imx_reg, &sport->port);

2342
	return clk_prepare_enable(sport->clk_ipg);
2343 2344 2345 2346 2347 2348 2349 2350 2351
}

static int imx_serial_port_thaw(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct imx_port *sport = platform_get_drvdata(pdev);

	uart_resume_port(&imx_reg, &sport->port);

2352
	clk_disable_unprepare(sport->clk_ipg);
2353 2354 2355 2356

	return 0;
}

2357 2358 2359
static const struct dev_pm_ops imx_serial_port_pm_ops = {
	.suspend_noirq = imx_serial_port_suspend_noirq,
	.resume_noirq = imx_serial_port_resume_noirq,
2360 2361
	.freeze_noirq = imx_serial_port_suspend_noirq,
	.restore_noirq = imx_serial_port_resume_noirq,
2362 2363
	.suspend = imx_serial_port_suspend,
	.resume = imx_serial_port_resume,
2364 2365 2366
	.freeze = imx_serial_port_freeze,
	.thaw = imx_serial_port_thaw,
	.restore = imx_serial_port_thaw,
2367 2368
};

2369
static struct platform_driver serial_imx_driver = {
2370 2371
	.probe		= serial_imx_probe,
	.remove		= serial_imx_remove,
L
Linus Torvalds 已提交
2372

2373
	.id_table	= imx_uart_devtype,
2374
	.driver		= {
2375
		.name	= "imx-uart",
2376
		.of_match_table = imx_uart_dt_ids,
2377
		.pm	= &imx_serial_port_pm_ops,
2378
	},
L
Linus Torvalds 已提交
2379 2380 2381 2382
};

static int __init imx_serial_init(void)
{
2383
	int ret = uart_register_driver(&imx_reg);
L
Linus Torvalds 已提交
2384 2385 2386 2387

	if (ret)
		return ret;

2388
	ret = platform_driver_register(&serial_imx_driver);
L
Linus Torvalds 已提交
2389 2390 2391
	if (ret != 0)
		uart_unregister_driver(&imx_reg);

2392
	return ret;
L
Linus Torvalds 已提交
2393 2394 2395 2396
}

static void __exit imx_serial_exit(void)
{
2397
	platform_driver_unregister(&serial_imx_driver);
2398
	uart_unregister_driver(&imx_reg);
L
Linus Torvalds 已提交
2399 2400 2401 2402 2403 2404 2405 2406
}

module_init(imx_serial_init);
module_exit(imx_serial_exit);

MODULE_AUTHOR("Sascha Hauer");
MODULE_DESCRIPTION("IMX generic serial port driver");
MODULE_LICENSE("GPL");
2407
MODULE_ALIAS("platform:imx-uart");