mlx5_ifc.h 206.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36
#include "mlx5_ifc_fpga.h"

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
61 62
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb,
	MLX5_EVENT_TYPE_CODING_FPGA_ERROR                          = 0x20,
63 64 65 66 67 68 69 70 71
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

72 73 74 75 76
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

77 78 79 80 81 82 83 84 85 86
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
87 88
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
89
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
90 91 92 93 94
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
95 96
	MLX5_CMD_OP_ALLOC_MEMIC                   = 0x205,
	MLX5_CMD_OP_DEALLOC_MEMIC                 = 0x206,
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
115
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
116 117 118 119 120 121 122
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
123 124 125 126
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
127 128 129 130 131
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
132 133 134 135
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
136 137 138 139 140 141
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
142
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
143
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
144 145 146 147
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
148
	MLX5_CMD_OP_QUERY_VNIC_ENV                = 0x76f,
149 150 151 152
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
153
	MLX5_CMD_OP_SET_PP_RATE_LIMIT             = 0x780,
S
Saeed Mahameed 已提交
154
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
155 156 157 158 159 160
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
161 162 163 164 165 166 167
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
168
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
169 170 171 172 173 174 175
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
176 177 178 179 180 181 182 183 184 185 186 187
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
188 189
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
190 191 192 193 194 195
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
196 197 198 199 200 201 202 203 204 205
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
206
	MLX5_CMD_OP_SET_DELAY_DROP_PARAMS         = 0x910,
207 208 209 210 211 212
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
213 214 215 216 217 218 219 220
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
221
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
222 223 224 225 226 227 228 229
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
230
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
231 232 233
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
234
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
235 236
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
237 238
	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
239 240 241 242 243
	MLX5_CMD_OP_FPGA_CREATE_QP                = 0x960,
	MLX5_CMD_OP_FPGA_MODIFY_QP                = 0x961,
	MLX5_CMD_OP_FPGA_QUERY_QP                 = 0x962,
	MLX5_CMD_OP_FPGA_DESTROY_QP               = 0x963,
	MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS        = 0x964,
244
	MLX5_CMD_OP_MAX
245 246 247 248 249 250
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
251
	u8         outer_ip_version[0x1];
252 253 254
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
255
	u8         outer_ipv4_ttl[0x1];
256 257 258
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
259
	u8         reserved_at_b[0x1];
260 261 262 263 264 265 266 267 268 269 270 271 272 273
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
274
	u8         reserved_at_1a[0x5];
275 276 277 278 279
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
280
	u8         inner_ip_version[0x1];
281 282 283
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
284
	u8         reserved_at_27[0x1];
285 286 287
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
288
	u8         reserved_at_2b[0x1];
289 290 291 292 293 294 295 296 297 298 299
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
300
	u8         reserved_at_37[0x9];
301 302 303
	u8         reserved_at_40[0x17];
	u8	   outer_esp_spi[0x1];
	u8	   reserved_at_58[0x2];
304
	u8         bth_dst_qp[0x1];
305

306
	u8         reserved_at_5b[0x25];
307 308 309 310
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
311 312
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
313
	u8	   flow_modify_en[0x1];
314
	u8         modify_root[0x1];
315 316
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
317 318
	u8         encap[0x1];
	u8         decap[0x1];
319 320 321 322
	u8         reserved_at_9[0x1];
	u8         pop_vlan[0x1];
	u8         push_vlan[0x1];
	u8         reserved_at_c[0x14];
323

324
	u8         reserved_at_20[0x2];
325
	u8         log_max_ft_size[0x6];
326 327
	u8         log_max_modify_header_context[0x8];
	u8         max_modify_header_actions[0x8];
328 329
	u8         max_ft_level[0x8];

330
	u8         reserved_at_40[0x20];
331

332
	u8         reserved_at_60[0x18];
333 334
	u8         log_max_ft_num[0x8];

335
	u8         reserved_at_80[0x18];
336 337
	u8         log_max_destination[0x8];

338 339
	u8         log_max_flow_counter[0x8];
	u8         reserved_at_a8[0x10];
340 341
	u8         log_max_flow[0x8];

342
	u8         reserved_at_c0[0x40];
343 344 345 346 347 348 349 350 351 352 353

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
354
	u8         atomic[0x1];
355
	u8         srq_receive[0x1];
356
	u8         reserved_at_6[0x1a];
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
};

struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
375 376
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
377
	u8         frag[0x1];
378
	u8         ip_version[0x4];
379 380 381 382 383
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

384 385
	u8         reserved_at_c0[0x18];
	u8         ttl_hoplimit[0x8];
386 387 388 389

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

390
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
391

392
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
393 394 395
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
396 397
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
398

399
	u8         source_eswitch_owner_vhca_id[0x10];
400 401 402 403 404 405 406 407 408
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

409 410 411 412 413
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
414 415 416 417 418 419
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
420
	u8         reserved_at_b8[0x8];
421

422
	u8         reserved_at_c0[0x20];
423

424
	u8         reserved_at_e0[0xc];
425 426
	u8         outer_ipv6_flow_label[0x14];

427
	u8         reserved_at_100[0xc];
428 429
	u8         inner_ipv6_flow_label[0x14];

430 431
	u8         reserved_at_120[0x28];
	u8         bth_dst_qp[0x18];
432 433 434
	u8	   reserved_at_160[0x20];
	u8	   outer_esp_spi[0x20];
	u8         reserved_at_1a0[0x60];
435 436 437 438 439 440
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
441
	u8         reserved_at_34[0xc];
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
466
	u8         reserved_at_2[0xe];
467 468
	u8         pkey_index[0x10];

469
	u8         reserved_at_20[0x8];
470 471 472 473 474
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
475
	u8         reserved_at_45[0x3];
476
	u8         src_addr_index[0x8];
477
	u8         reserved_at_50[0x4];
478 479 480
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

481
	u8         reserved_at_60[0x4];
482 483 484 485 486
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

487
	u8         reserved_at_100[0x4];
488 489
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
490
	u8         reserved_at_106[0x1];
491 492 493 494 495 496 497 498
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
499
	u8         vhca_port_num[0x8];
500 501 502 503 504 505
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
506
	u8         nic_rx_multi_path_tirs[0x1];
507 508 509
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
510 511 512

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

513
	u8         reserved_at_400[0x200];
514 515 516 517 518

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

519
	u8         reserved_at_a00[0x200];
520 521 522

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

523
	u8         reserved_at_e00[0x7200];
524 525
};

526
struct mlx5_ifc_flow_table_eswitch_cap_bits {
527
	u8     reserved_at_0[0x200];
528 529 530 531 532 533 534

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

535
	u8      reserved_at_800[0x7800];
536 537
};

538 539 540 541 542 543
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
R
Roi Dayan 已提交
544 545
	u8         reserved_at_5[0x18];
	u8         merged_eswitch[0x1];
546 547
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
548

549 550 551 552 553 554 555 556 557
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

558 559
};

S
Saeed Mahameed 已提交
560 561
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
562
	u8         esw_scheduling[0x1];
563 564
	u8         esw_bw_share[0x1];
	u8         esw_rate_limit[0x1];
565 566 567 568
	u8         reserved_at_4[0x1];
	u8         packet_pacing_burst_bound[0x1];
	u8         packet_pacing_typical_size[0x1];
	u8         reserved_at_7[0x19];
569 570 571

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
572
	u8         packet_pacing_max_rate[0x20];
573

S
Saeed Mahameed 已提交
574
	u8         packet_pacing_min_rate[0x20];
575 576

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
577
	u8         packet_pacing_rate_table_size[0x10];
578 579 580 581 582 583 584 585 586 587

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
588 589
};

590 591 592 593 594 595 596 597 598 599
struct mlx5_ifc_debug_cap_bits {
	u8         reserved_at_0[0x20];

	u8         reserved_at_20[0x2];
	u8         stall_detect[0x1];
	u8         reserved_at_23[0x1d];

	u8         reserved_at_40[0x7c0];
};

600 601 602 603 604 605
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
S
Saeed Mahameed 已提交
606 607
	u8         reserved_at_5[0x2];
	u8         wqe_vlan_insert[0x1];
608
	u8         self_lb_en_modifiable[0x1];
609
	u8         reserved_at_9[0x2];
610
	u8         max_lso_cap[0x5];
611
	u8         multi_pkt_send_wqe[0x2];
612
	u8	   wqe_inline_mode[0x2];
613
	u8         rss_ind_tbl_cap[0x4];
614 615
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
616
	u8         enhanced_multi_pkt_send_wqe[0x1];
617
	u8         tunnel_lso_const_out_ip_id[0x1];
618
	u8         reserved_at_1c[0x2];
619
	u8         tunnel_stateless_gre[0x1];
620 621
	u8         tunnel_stateless_vxlan[0x1];

622 623 624
	u8         swp[0x1];
	u8         swp_csum[0x1];
	u8         swp_lso[0x1];
625 626 627
	u8         reserved_at_23[0x1b];
	u8         max_geneve_opt_len[0x1];
	u8         tunnel_stateless_geneve_rx[0x1];
628

629
	u8         reserved_at_40[0x10];
630 631
	u8         lro_min_mss_size[0x10];

632
	u8         reserved_at_60[0x120];
633 634 635

	u8         lro_timer_supported_periods[4][0x20];

636
	u8         reserved_at_200[0x600];
637 638 639 640
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
641
	u8         reserved_at_1[0x1f];
642

643
	u8         reserved_at_20[0x60];
644

645
	u8         reserved_at_80[0xc];
646
	u8         l3_type[0x4];
647
	u8         reserved_at_90[0x8];
648 649
	u8         roce_version[0x8];

650
	u8         reserved_at_a0[0x10];
651 652 653 654 655
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

656
	u8         reserved_at_e0[0x10];
657 658
	u8         roce_address_table_size[0x10];

659
	u8         reserved_at_100[0x700];
660 661
};

662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
struct mlx5_ifc_device_mem_cap_bits {
	u8         memic[0x1];
	u8         reserved_at_1[0x1f];

	u8         reserved_at_20[0xb];
	u8         log_min_memic_alloc_size[0x5];
	u8         reserved_at_30[0x8];
	u8	   log_max_memic_addr_alignment[0x8];

	u8         memic_bar_start_addr[0x40];

	u8         memic_bar_size[0x20];

	u8         max_memic_size[0x20];

	u8         reserved_at_c0[0x740];
};

680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
705
	u8         reserved_at_0[0x40];
706

707
	u8         atomic_req_8B_endianness_mode[0x2];
708
	u8         reserved_at_42[0x4];
709
	u8         supported_atomic_req_8B_endianness_mode_1[0x1];
710

711
	u8         reserved_at_47[0x19];
712

713
	u8         reserved_at_60[0x20];
714

715
	u8         reserved_at_80[0x10];
716
	u8         atomic_operations[0x10];
717

718
	u8         reserved_at_a0[0x10];
719 720
	u8         atomic_size_qp[0x10];

721
	u8         reserved_at_c0[0x10];
722 723
	u8         atomic_size_dc[0x10];

724
	u8         reserved_at_e0[0x720];
725 726 727
};

struct mlx5_ifc_odp_cap_bits {
728
	u8         reserved_at_0[0x40];
729 730

	u8         sig[0x1];
731
	u8         reserved_at_41[0x1f];
732

733
	u8         reserved_at_60[0x20];
734 735 736 737 738 739 740

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

741
	u8         reserved_at_e0[0x720];
742 743
};

744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

771 772 773
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
774
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
775
	MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
814 815
};

816 817 818 819 820 821
enum {
	MLX5_CAP_UMR_FENCE_STRONG	= 0x0,
	MLX5_CAP_UMR_FENCE_SMALL	= 0x1,
	MLX5_CAP_UMR_FENCE_NONE		= 0x2,
};

822
struct mlx5_ifc_cmd_hca_cap_bits {
823 824 825 826
	u8         reserved_at_0[0x30];
	u8         vhca_id[0x10];

	u8         reserved_at_40[0x40];
827 828 829

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
830
	u8         reserved_at_90[0xb];
831 832
	u8         log_max_qp[0x5];

833
	u8         reserved_at_a0[0xb];
834
	u8         log_max_srq[0x5];
835
	u8         reserved_at_b0[0x10];
836

837
	u8         reserved_at_c0[0x8];
838
	u8         log_max_cq_sz[0x8];
839
	u8         reserved_at_d0[0xb];
840 841 842
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
843
	u8         reserved_at_e8[0x2];
844
	u8         log_max_mkey[0x6];
845
	u8         reserved_at_f0[0xc];
846 847 848
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
849
	u8         fixed_buffer_size[0x1];
850
	u8         log_max_mrw_sz[0x7];
851 852
	u8         force_teardown[0x1];
	u8         reserved_at_111[0x1];
853
	u8         log_max_bsf_list_size[0x6];
854 855
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
856 857
	u8         log_max_klm_list_size[0x6];

858
	u8         reserved_at_120[0xa];
859
	u8         log_max_ra_req_dc[0x6];
860
	u8         reserved_at_130[0xa];
861 862
	u8         log_max_ra_res_dc[0x6];

863
	u8         reserved_at_140[0xa];
864
	u8         log_max_ra_req_qp[0x6];
865
	u8         reserved_at_150[0xa];
866 867
	u8         log_max_ra_res_qp[0x6];

868
	u8         end_pad[0x1];
869 870
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
871 872
	u8         start_pad[0x1];
	u8         cache_line_128byte[0x1];
873 874
	u8         reserved_at_165[0xa];
	u8         qcam_reg[0x1];
875
	u8         gid_table_size[0x10];
876

877 878
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
879
	u8         retransmission_q_counters[0x1];
880
	u8         debug[0x1];
881
	u8         modify_rq_counter_set_id[0x1];
882
	u8         rq_delay_drop[0x1];
883 884 885
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

886 887 888 889
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
890
	u8         vnic_env_queue_counters[0x1];
891 892
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
893
	u8         eswitch_flow_table[0x1];
894
	u8         device_memory[0x1];
895 896
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
897
	u8         local_ca_ack_delay[0x5];
898
	u8         port_module_event[0x1];
899
	u8         enhanced_error_q_counters[0x1];
900
	u8         ports_check[0x1];
901
	u8         reserved_at_1b3[0x1];
902 903
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
904
	u8         port_type[0x2];
905 906
	u8         num_ports[0x8];

907 908 909
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
910
	u8         log_max_msg[0x5];
911
	u8         reserved_at_1c8[0x4];
912
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
913 914
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
915 916
	u8         general_notification_event[0x1];
	u8         reserved_at_1d3[0x2];
917
	u8         fpga[0x1];
T
Tariq Toukan 已提交
918 919
	u8         rol_s[0x1];
	u8         rol_g[0x1];
920
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
921 922 923 924 925 926 927
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
928 929

	u8         stat_rate_support[0x10];
930
	u8         reserved_at_1f0[0xc];
931
	u8         cqe_version[0x4];
932

933
	u8         compact_address_vector[0x1];
934
	u8         striding_rq[0x1];
935 936
	u8         reserved_at_202[0x1];
	u8         ipoib_enhanced_offloads[0x1];
937
	u8         ipoib_basic_offloads[0x1];
938 939 940 941 942
	u8         reserved_at_205[0x1];
	u8         repeated_block_disabled[0x1];
	u8         umr_modify_entity_size_disabled[0x1];
	u8         umr_modify_atomic_disabled[0x1];
	u8         umr_indirect_mkey_disabled[0x1];
943 944
	u8         umr_fence[0x2];
	u8         reserved_at_20c[0x3];
945
	u8         drain_sigerr[0x1];
946 947
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
948
	u8         reserved_at_213[0x1];
949 950
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
951
	u8         reserved_at_216[0x1];
952 953 954
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
955
	u8         dct[0x1];
S
Saeed Mahameed 已提交
956
	u8         qos[0x1];
957
	u8         eth_net_offloads[0x1];
958 959
	u8         roce[0x1];
	u8         atomic[0x1];
960
	u8         reserved_at_21f[0x1];
961 962 963 964

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
965
	u8         reserved_at_223[0x3];
966
	u8         cq_eq_remap[0x1];
967 968
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
969
	u8         reserved_at_229[0x1];
970
	u8         scqe_break_moderation[0x1];
971
	u8         cq_period_start_from_cqe[0x1];
972
	u8         cd[0x1];
973
	u8         reserved_at_22d[0x1];
974
	u8         apm[0x1];
975
	u8         vector_calc[0x1];
976
	u8         umr_ptr_rlky[0x1];
977
	u8	   imaicl[0x1];
978
	u8         reserved_at_232[0x4];
979 980
	u8         qkv[0x1];
	u8         pkv[0x1];
981 982
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
983 984 985 986 987
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

988 989
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
990
	u8         uar_sz[0x6];
991
	u8         reserved_at_250[0x8];
992 993 994
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
995
	u8         driver_version[0x1];
996
	u8         pad_tx_eth_packet[0x1];
997
	u8         reserved_at_263[0x8];
998
	u8         log_bf_reg_size[0x5];
999 1000 1001 1002

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
1003

1004
	u8         reserved_at_280[0x10];
1005 1006
	u8         max_wqe_sz_sq[0x10];

1007
	u8         reserved_at_2a0[0x10];
1008 1009
	u8         max_wqe_sz_rq[0x10];

1010
	u8         max_flow_counter_31_16[0x10];
1011 1012
	u8         max_wqe_sz_sq_dc[0x10];

1013
	u8         reserved_at_2e0[0x7];
1014 1015
	u8         max_qp_mcg[0x19];

1016
	u8         reserved_at_300[0x18];
1017 1018
	u8         log_max_mcg[0x8];

1019
	u8         reserved_at_320[0x3];
1020
	u8         log_max_transport_domain[0x5];
1021
	u8         reserved_at_328[0x3];
1022
	u8         log_max_pd[0x5];
1023
	u8         reserved_at_330[0xb];
1024 1025
	u8         log_max_xrcd[0x5];

1026
	u8         nic_receive_steering_discard[0x1];
1027 1028 1029
	u8         receive_discard_vport_down[0x1];
	u8         transmit_discard_vport_down[0x1];
	u8         reserved_at_343[0x5];
1030
	u8         log_max_flow_counter_bulk[0x8];
1031
	u8         max_flow_counter_15_0[0x10];
1032

1033

1034
	u8         reserved_at_360[0x3];
1035
	u8         log_max_rq[0x5];
1036
	u8         reserved_at_368[0x3];
1037
	u8         log_max_sq[0x5];
1038
	u8         reserved_at_370[0x3];
1039
	u8         log_max_tir[0x5];
1040
	u8         reserved_at_378[0x3];
1041 1042
	u8         log_max_tis[0x5];

1043
	u8         basic_cyclic_rcv_wqe[0x1];
1044
	u8         reserved_at_381[0x2];
1045
	u8         log_max_rmp[0x5];
1046
	u8         reserved_at_388[0x3];
1047
	u8         log_max_rqt[0x5];
1048
	u8         reserved_at_390[0x3];
1049
	u8         log_max_rqt_size[0x5];
1050
	u8         reserved_at_398[0x3];
1051 1052
	u8         log_max_tis_per_sq[0x5];

1053 1054
	u8         ext_stride_num_range[0x1];
	u8         reserved_at_3a1[0x2];
1055
	u8         log_max_stride_sz_rq[0x5];
1056
	u8         reserved_at_3a8[0x3];
1057
	u8         log_min_stride_sz_rq[0x5];
1058
	u8         reserved_at_3b0[0x3];
1059
	u8         log_max_stride_sz_sq[0x5];
1060
	u8         reserved_at_3b8[0x3];
1061 1062
	u8         log_min_stride_sz_sq[0x5];

1063 1064 1065 1066 1067
	u8         hairpin[0x1];
	u8         reserved_at_3c1[0x2];
	u8         log_max_hairpin_queues[0x5];
	u8         reserved_at_3c8[0x3];
	u8         log_max_hairpin_wq_data_sz[0x5];
1068 1069 1070
	u8         reserved_at_3d0[0x3];
	u8         log_max_hairpin_num_packets[0x5];
	u8         reserved_at_3d8[0x3];
1071 1072
	u8         log_max_wq_sz[0x5];

1073
	u8         nic_vport_change_event[0x1];
1074 1075
	u8         disable_local_lb_uc[0x1];
	u8         disable_local_lb_mc[0x1];
1076 1077
	u8         log_min_hairpin_wq_data_sz[0x5];
	u8         reserved_at_3e8[0x3];
1078
	u8         log_max_vlan_list[0x5];
1079
	u8         reserved_at_3f0[0x3];
1080
	u8         log_max_current_mc_list[0x5];
1081
	u8         reserved_at_3f8[0x3];
1082 1083
	u8         log_max_current_uc_list[0x5];

1084
	u8         reserved_at_400[0x80];
1085

1086
	u8         reserved_at_480[0x3];
1087
	u8         log_max_l2_table[0x5];
1088
	u8         reserved_at_488[0x8];
1089 1090
	u8         log_uar_page_sz[0x10];

1091
	u8         reserved_at_4a0[0x20];
1092
	u8         device_frequency_mhz[0x20];
1093
	u8         device_frequency_khz[0x20];
1094

1095 1096 1097
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
	u8         reserved_at_540[0x40];
1098

1099 1100 1101
	u8         reserved_at_580[0x3d];
	u8         cqe_128_always[0x1];
	u8         cqe_compression_128[0x1];
1102
	u8         cqe_compression[0x1];
1103

1104 1105
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1106

S
Saeed Mahameed 已提交
1107 1108 1109 1110 1111
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1112
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1113 1114
	u8         log_max_xrq[0x5];

1115 1116 1117 1118 1119
	u8	   affiliate_nic_vport_criteria[0x8];
	u8	   native_port_num[0x8];
	u8	   num_vhca_ports[0x8];
	u8	   reserved_at_618[0x6];
	u8	   sw_owner_id[0x1];
1120
	u8	   reserved_at_61f[0x1e1];
1121 1122
};

1123 1124 1125 1126
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1127

1128
	MLX5_FLOW_DESTINATION_TYPE_PORT         = 0x99,
1129
	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1130
};
1131

1132 1133 1134
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1135 1136 1137
	u8         destination_eswitch_owner_vhca_id_valid[0x1];
	u8         reserved_at_21[0xf];
	u8         destination_eswitch_owner_vhca_id[0x10];
1138 1139
};

1140
struct mlx5_ifc_flow_counter_list_bits {
1141
	u8         flow_counter_id[0x20];
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1152 1153 1154 1155 1156 1157
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1158

1159
	u8         reserved_at_600[0xa00];
1160 1161
};

1162 1163 1164 1165 1166 1167 1168
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1169

1170 1171 1172 1173 1174
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1175

1176 1177 1178
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1179 1180
};

1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1191
	u8         reserved_at_8[0x18];
1192

1193 1194
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1195
	u8         reserved_at_24[0x7];
1196 1197
	u8         page_offset[0x5];
	u8         lwm[0x10];
1198

1199
	u8         reserved_at_40[0x8];
1200 1201
	u8         pd[0x18];

1202
	u8         reserved_at_60[0x8];
1203 1204 1205 1206 1207 1208 1209 1210
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1211
	u8         reserved_at_100[0xc];
1212
	u8         log_wq_stride[0x4];
1213
	u8         reserved_at_110[0x3];
1214
	u8         log_wq_pg_sz[0x5];
1215
	u8         reserved_at_118[0x3];
1216 1217
	u8         log_wq_sz[0x5];

1218 1219 1220
	u8         reserved_at_120[0x3];
	u8         log_hairpin_num_packets[0x5];
	u8         reserved_at_128[0x3];
1221 1222
	u8         log_hairpin_data_sz[0x5];

1223 1224
	u8         reserved_at_130[0x4];
	u8         log_wqe_num_of_strides[0x4];
1225 1226 1227 1228 1229
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1230

1231
	struct mlx5_ifc_cmd_pas_bits pas[0];
1232 1233
};

1234
struct mlx5_ifc_rq_num_bits {
1235
	u8         reserved_at_0[0x8];
1236 1237
	u8         rq_num[0x18];
};
1238

1239
struct mlx5_ifc_mac_address_layout_bits {
1240
	u8         reserved_at_0[0x10];
1241
	u8         mac_addr_47_32[0x10];
1242

1243 1244 1245
	u8         mac_addr_31_0[0x20];
};

1246
struct mlx5_ifc_vlan_layout_bits {
1247
	u8         reserved_at_0[0x14];
1248 1249
	u8         vlan[0x0c];

1250
	u8         reserved_at_20[0x20];
1251 1252
};

1253
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1254
	u8         reserved_at_0[0xa0];
1255 1256 1257

	u8         min_time_between_cnps[0x20];

1258
	u8         reserved_at_c0[0x12];
1259
	u8         cnp_dscp[0x6];
1260 1261
	u8         reserved_at_d8[0x4];
	u8         cnp_prio_mode[0x1];
1262 1263
	u8         cnp_802p_prio[0x3];

1264
	u8         reserved_at_e0[0x720];
1265 1266 1267
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1268
	u8         reserved_at_0[0x60];
1269

1270
	u8         reserved_at_60[0x4];
1271
	u8         clamp_tgt_rate[0x1];
1272
	u8         reserved_at_65[0x3];
1273
	u8         clamp_tgt_rate_after_time_inc[0x1];
1274
	u8         reserved_at_69[0x17];
1275

1276
	u8         reserved_at_80[0x20];
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1296
	u8         reserved_at_1c0[0xe0];
1297 1298 1299 1300 1301 1302 1303 1304 1305

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1306
	u8         reserved_at_320[0x20];
1307 1308 1309

	u8         initial_alpha_value[0x20];

1310
	u8         reserved_at_360[0x4a0];
1311 1312 1313
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1314
	u8         reserved_at_0[0x80];
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1336
	u8         reserved_at_1c0[0x640];
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1486
	u8         reserved_at_640[0x180];
1487 1488
};

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

1552 1553 1554
	u8	   reserved_at_a0[0x80];

	u8         port_xmit_wait[0x20];
1555 1556
};

1557 1558 1559 1560 1561
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1562
	u8         reserved_at_40[0x780];
1563 1564 1565 1566 1567 1568 1569
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1570
	u8         reserved_at_40[0xc0];
1571 1572 1573 1574 1575 1576 1577 1578 1579

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1580
	u8         reserved_at_180[0xc0];
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
	u8         reserved_at_3c0[0x40];

	u8         device_stall_minor_watermark_cnt_high[0x20];

	u8         device_stall_minor_watermark_cnt_low[0x20];

	u8         device_stall_critical_watermark_cnt_high[0x20];

	u8         device_stall_critical_watermark_cnt_low[0x20];

	u8         reserved_at_480[0x340];
1617 1618 1619 1620 1621 1622 1623
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
	u8         reserved_at_40[0x100];

	u8         rx_buffer_almost_full_high[0x20];

	u8         rx_buffer_almost_full_low[0x20];

	u8         rx_buffer_full_high[0x20];

	u8         rx_buffer_full_low[0x20];

	u8         reserved_at_1c0[0x600];
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1702
	u8         reserved_at_400[0x3c0];
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1790
	u8         reserved_at_540[0x280];
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1846
	u8         reserved_at_340[0x480];
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1926
	u8         reserved_at_4c0[0x300];
1927 1928
};

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

1950 1951 1952
	u8         tx_overflow_buffer_pkt_high[0x20];

	u8         tx_overflow_buffer_pkt_low[0x20];
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962

	u8         outbound_stalled_reads[0x20];

	u8         outbound_stalled_writes[0x20];

	u8         outbound_stalled_reads_events[0x20];

	u8         outbound_stalled_writes_events[0x20];

	u8         reserved_at_200[0x5c0];
1963 1964
};

1965 1966 1967
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1968
	u8         reserved_at_20[0xc0];
1969 1970 1971
};

struct mlx5_ifc_stall_vl_event_bits {
1972
	u8         reserved_at_0[0x18];
1973
	u8         port_num[0x1];
1974
	u8         reserved_at_19[0x3];
1975 1976
	u8         vl[0x4];

1977
	u8         reserved_at_20[0xa0];
1978 1979 1980 1981
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1982
	u8         reserved_at_8[0x8];
1983
	u8         congestion_level[0x8];
1984
	u8         reserved_at_18[0x8];
1985

1986
	u8         reserved_at_20[0xa0];
1987 1988 1989
};

struct mlx5_ifc_gpio_event_bits {
1990
	u8         reserved_at_0[0x60];
1991 1992 1993 1994 1995

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1996
	u8         reserved_at_a0[0x40];
1997 1998 1999
};

struct mlx5_ifc_port_state_change_event_bits {
2000
	u8         reserved_at_0[0x40];
2001 2002

	u8         port_num[0x4];
2003
	u8         reserved_at_44[0x1c];
2004

2005
	u8         reserved_at_60[0x80];
2006 2007 2008
};

struct mlx5_ifc_dropped_packet_logged_bits {
2009
	u8         reserved_at_0[0xe0];
2010 2011 2012 2013 2014 2015 2016 2017
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
2018
	u8         reserved_at_0[0x8];
2019 2020
	u8         cqn[0x18];

2021
	u8         reserved_at_20[0x20];
2022

2023
	u8         reserved_at_40[0x18];
2024 2025
	u8         syndrome[0x8];

2026
	u8         reserved_at_60[0x80];
2027 2028 2029 2030 2031 2032 2033
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

2034
	u8         reserved_at_40[0x10];
2035 2036 2037 2038 2039 2040
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

2041
	u8         reserved_at_c0[0x5];
2042 2043 2044 2045 2046 2047 2048 2049 2050
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

2051
	u8         reserved_at_20[0x10];
2052 2053
	u8         wqe_index[0x10];

2054
	u8         reserved_at_40[0x10];
2055 2056
	u8         len[0x10];

2057
	u8         reserved_at_60[0x60];
2058

2059
	u8         reserved_at_c0[0x5];
2060 2061 2062 2063 2064 2065 2066
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
2067
	u8         reserved_at_0[0xa0];
2068 2069

	u8         type[0x8];
2070
	u8         reserved_at_a8[0x18];
2071

2072
	u8         reserved_at_c0[0x8];
2073 2074 2075 2076
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
2077
	u8         reserved_at_0[0xc0];
2078

2079
	u8         reserved_at_c0[0x8];
2080 2081 2082 2083
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
2084
	u8         reserved_at_0[0xc0];
2085

2086
	u8         reserved_at_c0[0x8];
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

2120 2121 2122 2123
enum {
	MLX5_QPC_OFFLOAD_TYPE_RNDV  = 0x1,
};

2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2163
	u8         lag_tx_port_affinity[0x4];
2164
	u8         st[0x8];
2165
	u8         reserved_at_10[0x3];
2166
	u8         pm_state[0x2];
2167 2168
	u8         reserved_at_15[0x3];
	u8         offload_type[0x4];
2169
	u8         end_padding_mode[0x2];
2170
	u8         reserved_at_1e[0x2];
2171 2172 2173 2174 2175

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2176
	u8         reserved_at_24[0x1];
2177
	u8         drain_sigerr[0x1];
2178
	u8         reserved_at_26[0x2];
2179 2180 2181 2182
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2183
	u8         reserved_at_48[0x1];
2184 2185 2186 2187
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2188
	u8         reserved_at_55[0x6];
2189
	u8         rlky[0x1];
2190
	u8         ulp_stateless_offload_mode[0x4];
2191 2192 2193 2194

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2195
	u8         reserved_at_80[0x8];
2196 2197
	u8         user_index[0x18];

2198
	u8         reserved_at_a0[0x3];
2199 2200 2201 2202 2203 2204 2205 2206
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2207
	u8         reserved_at_384[0x4];
2208
	u8         log_sra_max[0x3];
2209
	u8         reserved_at_38b[0x2];
2210 2211
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2212
	u8         reserved_at_393[0x1];
2213 2214 2215
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2216
	u8         reserved_at_39b[0x5];
2217

2218
	u8         reserved_at_3a0[0x20];
2219

2220
	u8         reserved_at_3c0[0x8];
2221 2222
	u8         next_send_psn[0x18];

2223
	u8         reserved_at_3e0[0x8];
2224 2225
	u8         cqn_snd[0x18];

2226 2227 2228 2229
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2230

2231
	u8         reserved_at_440[0x8];
2232 2233
	u8         last_acked_psn[0x18];

2234
	u8         reserved_at_460[0x8];
2235 2236
	u8         ssn[0x18];

2237
	u8         reserved_at_480[0x8];
2238
	u8         log_rra_max[0x3];
2239
	u8         reserved_at_48b[0x1];
2240 2241 2242 2243
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2244
	u8         reserved_at_493[0x1];
2245
	u8         page_offset[0x6];
2246
	u8         reserved_at_49a[0x3];
2247 2248 2249 2250
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2251
	u8         reserved_at_4a0[0x3];
2252 2253 2254
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2255
	u8         reserved_at_4c0[0x8];
2256 2257
	u8         xrcd[0x18];

2258
	u8         reserved_at_4e0[0x8];
2259 2260 2261 2262 2263 2264
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2265
	u8         reserved_at_560[0x5];
2266
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2267
	u8         srqn_rmpn_xrqn[0x18];
2268

2269
	u8         reserved_at_580[0x8];
2270 2271 2272 2273 2274 2275 2276 2277 2278
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2279
	u8         reserved_at_600[0x20];
2280

2281
	u8         reserved_at_620[0xf];
2282 2283 2284 2285 2286 2287
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2288
	u8         reserved_at_680[0xc0];
2289 2290 2291 2292 2293
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2294
	u8         reserved_at_80[0x3];
2295 2296 2297 2298 2299 2300
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2301
	u8         reserved_at_c0[0x14];
2302 2303 2304
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2305
	u8         reserved_at_e0[0x20];
2306 2307 2308 2309 2310 2311 2312 2313 2314
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2315
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2316
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2317
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2318
	struct mlx5_ifc_qos_cap_bits qos_cap;
2319
	struct mlx5_ifc_fpga_cap_bits fpga_cap;
2320
	u8         reserved_at_0[0x8000];
2321 2322 2323 2324 2325 2326
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2327
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2328 2329
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2330
	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
2331 2332 2333 2334 2335 2336 2337 2338 2339
	MLX5_FLOW_CONTEXT_ACTION_VLAN_POP  = 0x80,
	MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100,
};

struct mlx5_ifc_vlan_bits {
	u8         ethtype[0x10];
	u8         prio[0x3];
	u8         cfi[0x1];
	u8         vid[0xc];
2340 2341 2342
};

struct mlx5_ifc_flow_context_bits {
2343
	struct mlx5_ifc_vlan_bits push_vlan;
2344 2345 2346

	u8         group_id[0x20];

2347
	u8         reserved_at_40[0x8];
2348 2349
	u8         flow_tag[0x18];

2350
	u8         reserved_at_60[0x10];
2351 2352
	u8         action[0x10];

2353
	u8         reserved_at_80[0x8];
2354 2355
	u8         destination_list_size[0x18];

2356 2357 2358
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2359 2360
	u8         encap_id[0x20];

2361 2362 2363
	u8         modify_header_id[0x20];

	u8         reserved_at_100[0x100];
2364 2365 2366

	struct mlx5_ifc_fte_match_param_bits match_value;

2367
	u8         reserved_at_1200[0x600];
2368

2369
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2380
	u8         reserved_at_8[0x18];
2381 2382 2383

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2384
	u8         reserved_at_22[0x1];
2385 2386 2387 2388 2389 2390
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2391
	u8         reserved_at_46[0x2];
2392 2393
	u8         cqn[0x18];

2394
	u8         reserved_at_60[0x20];
2395 2396

	u8         user_index_equal_xrc_srqn[0x1];
2397
	u8         reserved_at_81[0x1];
2398 2399 2400
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2401
	u8         reserved_at_a0[0x20];
2402

2403
	u8         reserved_at_c0[0x8];
2404 2405 2406 2407 2408
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2409
	u8         reserved_at_100[0x40];
2410 2411 2412 2413

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2414
	u8         reserved_at_17e[0x2];
2415

2416
	u8         reserved_at_180[0x80];
2417 2418
};

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
struct mlx5_ifc_vnic_diagnostic_statistics_bits {
	u8         counter_error_queues[0x20];

	u8         total_error_queues[0x20];

	u8         send_queue_priority_update_flow[0x20];

	u8         reserved_at_60[0x20];

	u8         nic_receive_steering_discard[0x40];

	u8         receive_discard_vport_down[0x40];

	u8         transmit_discard_vport_down[0x40];

	u8         reserved_at_140[0xec0];
};

2437 2438 2439 2440 2441 2442 2443
struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2444 2445 2446 2447 2448
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2449
	u8         prio[0x4];
2450
	u8         reserved_at_10[0x10];
2451

2452
	u8         reserved_at_20[0x100];
2453

2454
	u8         reserved_at_120[0x8];
2455 2456
	u8         transport_domain[0x18];

2457 2458 2459
	u8         reserved_at_140[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_160[0x3a0];
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2473 2474 2475
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2476 2477 2478 2479 2480 2481 2482 2483
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2484
	u8         reserved_at_0[0x20];
2485 2486

	u8         disp_type[0x4];
2487
	u8         reserved_at_24[0x1c];
2488

2489
	u8         reserved_at_40[0x40];
2490

2491
	u8         reserved_at_80[0x4];
2492 2493 2494 2495
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2496
	u8         reserved_at_a0[0x40];
2497

2498
	u8         reserved_at_e0[0x8];
2499 2500 2501
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2502
	u8         reserved_at_101[0x1];
2503
	u8         tunneled_offload_en[0x1];
2504
	u8         reserved_at_103[0x5];
2505 2506 2507
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2508
	u8         reserved_at_124[0x2];
2509 2510 2511 2512 2513 2514 2515 2516 2517
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2518
	u8         reserved_at_2c0[0x4c0];
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2529
	u8         reserved_at_8[0x18];
2530 2531 2532

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2533
	u8         reserved_at_22[0x1];
2534
	u8         rlky[0x1];
2535
	u8         reserved_at_24[0x1];
2536 2537 2538 2539
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2540
	u8         reserved_at_46[0x2];
2541 2542
	u8         cqn[0x18];

2543
	u8         reserved_at_60[0x20];
2544

2545
	u8         reserved_at_80[0x2];
2546
	u8         log_page_size[0x6];
2547
	u8         reserved_at_88[0x18];
2548

2549
	u8         reserved_at_a0[0x20];
2550

2551
	u8         reserved_at_c0[0x8];
2552 2553 2554 2555 2556
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2557
	u8         reserved_at_100[0x40];
2558

2559
	u8         dbr_addr[0x40];
2560

2561
	u8         reserved_at_180[0x80];
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2575
	u8         allow_multi_pkt_send_wqe[0x1];
2576
	u8	   min_wqe_inline_mode[0x3];
2577
	u8         state[0x4];
2578
	u8         reg_umr[0x1];
2579
	u8         allow_swp[0x1];
2580 2581
	u8         hairpin[0x1];
	u8         reserved_at_f[0x11];
2582

2583
	u8         reserved_at_20[0x8];
2584 2585
	u8         user_index[0x18];

2586
	u8         reserved_at_40[0x8];
2587 2588
	u8         cqn[0x18];

2589 2590 2591 2592 2593 2594 2595
	u8         reserved_at_60[0x8];
	u8         hairpin_peer_rq[0x18];

	u8         reserved_at_80[0x10];
	u8         hairpin_peer_vhca[0x10];

	u8         reserved_at_a0[0x50];
2596

S
Saeed Mahameed 已提交
2597
	u8         packet_pacing_rate_limit_index[0x10];
2598
	u8         tis_lst_sz[0x10];
2599
	u8         reserved_at_110[0x10];
2600

2601
	u8         reserved_at_120[0x40];
2602

2603
	u8         reserved_at_160[0x8];
2604 2605 2606 2607 2608
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2633
struct mlx5_ifc_rqtc_bits {
2634
	u8         reserved_at_0[0xa0];
2635

2636
	u8         reserved_at_a0[0x10];
2637 2638
	u8         rqt_max_size[0x10];

2639
	u8         reserved_at_c0[0x10];
2640 2641
	u8         rqt_actual_size[0x10];

2642
	u8         reserved_at_e0[0x6a0];
2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2660
	u8	   delay_drop_en[0x1];
2661
	u8         scatter_fcs[0x1];
2662 2663 2664
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2665
	u8         reserved_at_c[0x1];
2666
	u8         flush_in_error_en[0x1];
2667 2668
	u8         hairpin[0x1];
	u8         reserved_at_f[0x11];
2669

2670
	u8         reserved_at_20[0x8];
2671 2672
	u8         user_index[0x18];

2673
	u8         reserved_at_40[0x8];
2674 2675 2676
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2677
	u8         reserved_at_68[0x18];
2678

2679
	u8         reserved_at_80[0x8];
2680 2681
	u8         rmpn[0x18];

2682 2683 2684 2685 2686 2687 2688
	u8         reserved_at_a0[0x8];
	u8         hairpin_peer_sq[0x18];

	u8         reserved_at_c0[0x10];
	u8         hairpin_peer_vhca[0x10];

	u8         reserved_at_e0[0xa0];
2689 2690 2691 2692 2693 2694 2695 2696 2697 2698

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2699
	u8         reserved_at_0[0x8];
2700
	u8         state[0x4];
2701
	u8         reserved_at_c[0x14];
2702 2703

	u8         basic_cyclic_rcv_wqe[0x1];
2704
	u8         reserved_at_21[0x1f];
2705

2706
	u8         reserved_at_40[0x140];
2707 2708 2709 2710 2711

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2712 2713
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
2714 2715 2716
	u8         reserved_at_8[0x15];
	u8         disable_mc_local_lb[0x1];
	u8         disable_uc_local_lb[0x1];
2717 2718
	u8         roce_en[0x1];

2719
	u8         arm_change_event[0x1];
2720
	u8         reserved_at_21[0x1a];
2721 2722 2723 2724 2725
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2726

2727 2728 2729 2730 2731 2732
	u8         reserved_at_40[0xc];

	u8	   affiliation_criteria[0x4];
	u8	   affiliated_vhca_id[0x10];

	u8	   reserved_at_60[0xd0];
2733 2734 2735

	u8         mtu[0x10];

2736 2737 2738 2739
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2740
	u8         reserved_at_200[0x140];
2741
	u8         qkey_violation_counter[0x10];
2742
	u8         reserved_at_350[0x430];
2743 2744 2745 2746

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2747
	u8         reserved_at_783[0x2];
2748
	u8         allowed_list_type[0x3];
2749
	u8         reserved_at_788[0xc];
2750 2751 2752 2753
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2754
	u8         reserved_at_7e0[0x20];
2755 2756 2757 2758 2759 2760 2761 2762

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2763
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2764
	MLX5_MKC_ACCESS_MODE_MEMIC = 0x5,
2765 2766 2767
};

struct mlx5_ifc_mkc_bits {
2768
	u8         reserved_at_0[0x1];
2769
	u8         free[0x1];
2770 2771 2772 2773 2774
	u8         reserved_at_2[0x1];
	u8         access_mode_4_2[0x3];
	u8         reserved_at_6[0x7];
	u8         relaxed_ordering_write[0x1];
	u8         reserved_at_e[0x1];
2775 2776 2777 2778 2779 2780 2781
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
2782
	u8         access_mode_1_0[0x2];
2783
	u8         reserved_at_18[0x8];
2784 2785 2786 2787

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2788
	u8         reserved_at_40[0x20];
2789 2790 2791 2792

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2793
	u8         reserved_at_63[0x2];
2794
	u8         expected_sigerr_count[0x1];
2795
	u8         reserved_at_66[0x1];
2796 2797 2798 2799 2800 2801 2802 2803 2804
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2805
	u8         reserved_at_120[0x80];
2806 2807 2808

	u8         translations_octword_size[0x20];

2809
	u8         reserved_at_1c0[0x1b];
2810 2811
	u8         log_page_size[0x5];

2812
	u8         reserved_at_1e0[0x20];
2813 2814 2815
};

struct mlx5_ifc_pkey_bits {
2816
	u8         reserved_at_0[0x10];
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2827
	u8         reserved_at_20[0xe0];
2828 2829 2830 2831 2832

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2833
	u8         reserved_at_104[0xc];
2834 2835 2836
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2837 2838
	u8         vport_state[0x4];

2839
	u8         reserved_at_120[0x20];
2840 2841

	u8         system_image_guid[0x40];
2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2855
	u8         reserved_at_280[0x80];
2856 2857

	u8         lid[0x10];
2858
	u8         reserved_at_310[0x4];
2859 2860 2861 2862 2863 2864
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2865
	u8         reserved_at_334[0xc];
2866 2867 2868 2869

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2870
	u8         reserved_at_360[0xca0];
2871 2872
};

2873
struct mlx5_ifc_esw_vport_context_bits {
2874
	u8         reserved_at_0[0x3];
2875 2876 2877 2878
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2879
	u8         reserved_at_8[0x18];
2880

2881
	u8         reserved_at_20[0x20];
2882 2883 2884 2885 2886 2887 2888 2889

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2890
	u8         reserved_at_60[0x7a0];
2891 2892
};

2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2905
	u8         reserved_at_4[0x9];
2906 2907
	u8         ec[0x1];
	u8         oi[0x1];
2908
	u8         reserved_at_f[0x5];
2909
	u8         st[0x4];
2910
	u8         reserved_at_18[0x8];
2911

2912
	u8         reserved_at_20[0x20];
2913

2914
	u8         reserved_at_40[0x14];
2915
	u8         page_offset[0x6];
2916
	u8         reserved_at_5a[0x6];
2917

2918
	u8         reserved_at_60[0x3];
2919 2920 2921
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2922
	u8         reserved_at_80[0x20];
2923

2924
	u8         reserved_at_a0[0x18];
2925 2926
	u8         intr[0x8];

2927
	u8         reserved_at_c0[0x3];
2928
	u8         log_page_size[0x5];
2929
	u8         reserved_at_c8[0x18];
2930

2931
	u8         reserved_at_e0[0x60];
2932

2933
	u8         reserved_at_140[0x8];
2934 2935
	u8         consumer_counter[0x18];

2936
	u8         reserved_at_160[0x8];
2937 2938
	u8         producer_counter[0x18];

2939
	u8         reserved_at_180[0x80];
2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2963
	u8         reserved_at_0[0x4];
2964
	u8         state[0x4];
2965
	u8         reserved_at_8[0x18];
2966

2967
	u8         reserved_at_20[0x8];
2968 2969
	u8         user_index[0x18];

2970
	u8         reserved_at_40[0x8];
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2982
	u8         reserved_at_73[0xd];
2983

2984
	u8         reserved_at_80[0x8];
2985
	u8         cs_res[0x8];
2986
	u8         reserved_at_90[0x3];
2987
	u8         min_rnr_nak[0x5];
2988
	u8         reserved_at_98[0x8];
2989

2990
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2991
	u8         srqn_xrqn[0x18];
2992

2993
	u8         reserved_at_c0[0x8];
2994 2995 2996
	u8         pd[0x18];

	u8         tclass[0x8];
2997
	u8         reserved_at_e8[0x4];
2998 2999 3000 3001
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

3002
	u8         reserved_at_140[0x5];
3003 3004 3005 3006
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

3007
	u8         reserved_at_160[0x8];
3008
	u8         my_addr_index[0x8];
3009
	u8         reserved_at_170[0x8];
3010 3011 3012 3013
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

3014
	u8         reserved_at_1a0[0x14];
3015 3016 3017 3018 3019
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

3020
	u8         reserved_at_1c0[0x40];
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

3040 3041 3042
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
3043
	MLX5_CQ_PERIOD_NUM_MODES
3044 3045
};

3046 3047
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
3048
	u8         reserved_at_4[0x4];
3049 3050
	u8         cqe_sz[0x3];
	u8         cc[0x1];
3051
	u8         reserved_at_c[0x1];
3052 3053
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
3054 3055
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
3056 3057
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
3058
	u8         reserved_at_18[0x8];
3059

3060
	u8         reserved_at_20[0x20];
3061

3062
	u8         reserved_at_40[0x14];
3063
	u8         page_offset[0x6];
3064
	u8         reserved_at_5a[0x6];
3065

3066
	u8         reserved_at_60[0x3];
3067 3068 3069
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

3070
	u8         reserved_at_80[0x4];
3071 3072 3073
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

3074
	u8         reserved_at_a0[0x18];
3075 3076
	u8         c_eqn[0x8];

3077
	u8         reserved_at_c0[0x3];
3078
	u8         log_page_size[0x5];
3079
	u8         reserved_at_c8[0x18];
3080

3081
	u8         reserved_at_e0[0x20];
3082

3083
	u8         reserved_at_100[0x8];
3084 3085
	u8         last_notified_index[0x18];

3086
	u8         reserved_at_120[0x8];
3087 3088
	u8         last_solicit_index[0x18];

3089
	u8         reserved_at_140[0x8];
3090 3091
	u8         consumer_counter[0x18];

3092
	u8         reserved_at_160[0x8];
3093 3094
	u8         producer_counter[0x18];

3095
	u8         reserved_at_180[0x40];
3096 3097 3098 3099 3100 3101 3102 3103

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
3104
	u8         reserved_at_0[0x800];
3105 3106 3107
};

struct mlx5_ifc_query_adapter_param_block_bits {
3108
	u8         reserved_at_0[0xc0];
3109

3110
	u8         reserved_at_c0[0x8];
3111 3112
	u8         ieee_vendor_id[0x18];

3113
	u8         reserved_at_e0[0x10];
3114 3115 3116 3117 3118 3119 3120
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

3164
	u8         reserved_at_180[0x280];
S
Saeed Mahameed 已提交
3165 3166 3167 3168

	struct mlx5_ifc_wq_bits wq;
};

3169 3170 3171
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
3172
	u8         reserved_at_0[0x20];
3173 3174 3175 3176 3177 3178
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
3179
	u8         reserved_at_0[0x20];
3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
3190
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3191
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3192
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3193
	u8         reserved_at_0[0x7c0];
3194 3195
};

3196 3197 3198 3199 3200
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3214
	u8         reserved_at_0[0xe0];
3215 3216 3217
};

struct mlx5_ifc_health_buffer_bits {
3218
	u8         reserved_at_0[0x100];
3219 3220 3221 3222 3223

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3224
	u8         reserved_at_140[0x40];
3225 3226 3227 3228 3229

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3230
	u8         reserved_at_1c0[0x20];
3231 3232 3233 3234 3235 3236 3237 3238

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3239
	u8         reserved_at_1[0x7];
3240
	u8         port[0x8];
3241
	u8         reserved_at_10[0x10];
3242

3243
	u8         reserved_at_20[0x60];
3244 3245
};

3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3269 3270 3271 3272 3273
enum {
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
};

3274 3275
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3276
	u8         reserved_at_8[0x18];
3277 3278 3279

	u8         syndrome[0x20];

3280 3281 3282
	u8         reserved_at_40[0x3f];

	u8         force_state[0x1];
3283 3284 3285 3286
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
3287
	MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE     = 0x1,
3288 3289 3290 3291
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3292
	u8         reserved_at_10[0x10];
3293

3294
	u8         reserved_at_20[0x10];
3295 3296
	u8         op_mod[0x10];

3297
	u8         reserved_at_40[0x10];
3298 3299
	u8         profile[0x10];

3300
	u8         reserved_at_60[0x20];
3301 3302 3303 3304
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3305
	u8         reserved_at_8[0x18];
3306 3307 3308

	u8         syndrome[0x20];

3309
	u8         reserved_at_40[0x40];
3310 3311 3312 3313
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3314
	u8         reserved_at_10[0x10];
3315

3316
	u8         reserved_at_20[0x10];
3317 3318
	u8         op_mod[0x10];

3319
	u8         reserved_at_40[0x8];
3320 3321
	u8         qpn[0x18];

3322
	u8         reserved_at_60[0x20];
3323 3324 3325

	u8         opt_param_mask[0x20];

3326
	u8         reserved_at_a0[0x20];
3327 3328 3329

	struct mlx5_ifc_qpc_bits qpc;

3330
	u8         reserved_at_800[0x80];
3331 3332 3333 3334
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3335
	u8         reserved_at_8[0x18];
3336 3337 3338

	u8         syndrome[0x20];

3339
	u8         reserved_at_40[0x40];
3340 3341 3342 3343
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3344
	u8         reserved_at_10[0x10];
3345

3346
	u8         reserved_at_20[0x10];
3347 3348
	u8         op_mod[0x10];

3349
	u8         reserved_at_40[0x8];
3350 3351
	u8         qpn[0x18];

3352
	u8         reserved_at_60[0x20];
3353 3354 3355

	u8         opt_param_mask[0x20];

3356
	u8         reserved_at_a0[0x20];
3357 3358 3359

	struct mlx5_ifc_qpc_bits qpc;

3360
	u8         reserved_at_800[0x80];
3361 3362 3363 3364
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3365
	u8         reserved_at_8[0x18];
3366 3367 3368

	u8         syndrome[0x20];

3369
	u8         reserved_at_40[0x40];
3370 3371 3372 3373
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3374
	u8         reserved_at_10[0x10];
3375

3376
	u8         reserved_at_20[0x10];
3377 3378 3379
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3380 3381
	u8         reserved_at_50[0xc];
	u8	   vhca_port_num[0x4];
3382

3383
	u8         reserved_at_60[0x20];
3384 3385 3386 3387 3388 3389

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3390
	u8         reserved_at_8[0x18];
3391 3392 3393

	u8         syndrome[0x20];

3394
	u8         reserved_at_40[0x40];
3395 3396 3397 3398 3399 3400 3401 3402 3403
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3404
	u8         reserved_at_10[0x10];
3405

3406
	u8         reserved_at_20[0x10];
3407 3408
	u8         op_mod[0x10];

3409
	u8         reserved_at_40[0x20];
3410

3411
	u8         reserved_at_60[0x6];
3412
	u8         demux_mode[0x2];
3413
	u8         reserved_at_68[0x18];
3414 3415 3416 3417
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3418
	u8         reserved_at_8[0x18];
3419 3420 3421

	u8         syndrome[0x20];

3422
	u8         reserved_at_40[0x40];
3423 3424 3425 3426
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3427
	u8         reserved_at_10[0x10];
3428

3429
	u8         reserved_at_20[0x10];
3430 3431
	u8         op_mod[0x10];

3432
	u8         reserved_at_40[0x60];
3433

3434
	u8         reserved_at_a0[0x8];
3435 3436
	u8         table_index[0x18];

3437
	u8         reserved_at_c0[0x20];
3438

3439
	u8         reserved_at_e0[0x13];
3440 3441 3442 3443 3444
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3445
	u8         reserved_at_140[0xc0];
3446 3447 3448 3449
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3450
	u8         reserved_at_8[0x18];
3451 3452 3453

	u8         syndrome[0x20];

3454
	u8         reserved_at_40[0x40];
3455 3456 3457 3458
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3459
	u8         reserved_at_10[0x10];
3460

3461
	u8         reserved_at_20[0x10];
3462 3463
	u8         op_mod[0x10];

3464
	u8         reserved_at_40[0x10];
3465 3466
	u8         current_issi[0x10];

3467
	u8         reserved_at_60[0x20];
3468 3469 3470 3471
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3472
	u8         reserved_at_8[0x18];
3473 3474 3475

	u8         syndrome[0x20];

3476
	u8         reserved_at_40[0x40];
3477 3478 3479 3480
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3481
	u8         reserved_at_10[0x10];
3482

3483
	u8         reserved_at_20[0x10];
3484 3485
	u8         op_mod[0x10];

3486
	u8         reserved_at_40[0x40];
3487 3488 3489 3490

	union mlx5_ifc_hca_cap_union_bits capability;
};

3491 3492 3493 3494 3495 3496 3497
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3498 3499
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3500
	u8         reserved_at_8[0x18];
3501 3502 3503

	u8         syndrome[0x20];

3504
	u8         reserved_at_40[0x40];
3505 3506 3507 3508
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3509
	u8         reserved_at_10[0x10];
3510

3511
	u8         reserved_at_20[0x10];
3512 3513
	u8         op_mod[0x10];

3514 3515 3516 3517 3518
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3519 3520

	u8         table_type[0x8];
3521
	u8         reserved_at_88[0x18];
3522

3523
	u8         reserved_at_a0[0x8];
3524 3525
	u8         table_id[0x18];

3526
	u8         reserved_at_c0[0x18];
3527 3528
	u8         modify_enable_mask[0x8];

3529
	u8         reserved_at_e0[0x20];
3530 3531 3532

	u8         flow_index[0x20];

3533
	u8         reserved_at_120[0xe0];
3534 3535 3536 3537 3538 3539

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3540
	u8         reserved_at_8[0x18];
3541 3542 3543

	u8         syndrome[0x20];

3544
	u8         reserved_at_40[0x40];
3545 3546 3547 3548
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3549
	u8         reserved_at_10[0x10];
3550

3551
	u8         reserved_at_20[0x10];
3552 3553
	u8         op_mod[0x10];

3554
	u8         reserved_at_40[0x8];
3555 3556
	u8         qpn[0x18];

3557
	u8         reserved_at_60[0x20];
3558 3559 3560

	u8         opt_param_mask[0x20];

3561
	u8         reserved_at_a0[0x20];
3562 3563 3564

	struct mlx5_ifc_qpc_bits qpc;

3565
	u8         reserved_at_800[0x80];
3566 3567 3568 3569
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3570
	u8         reserved_at_8[0x18];
3571 3572 3573

	u8         syndrome[0x20];

3574
	u8         reserved_at_40[0x40];
3575 3576 3577 3578
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3579
	u8         reserved_at_10[0x10];
3580

3581
	u8         reserved_at_20[0x10];
3582 3583
	u8         op_mod[0x10];

3584
	u8         reserved_at_40[0x8];
3585 3586
	u8         qpn[0x18];

3587
	u8         reserved_at_60[0x20];
3588 3589 3590

	u8         opt_param_mask[0x20];

3591
	u8         reserved_at_a0[0x20];
3592 3593 3594

	struct mlx5_ifc_qpc_bits qpc;

3595
	u8         reserved_at_800[0x80];
3596 3597 3598 3599
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3600
	u8         reserved_at_8[0x18];
3601 3602 3603

	u8         syndrome[0x20];

3604
	u8         reserved_at_40[0x40];
3605 3606 3607 3608
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3609
	u8         reserved_at_10[0x10];
3610

3611
	u8         reserved_at_20[0x10];
3612 3613
	u8         op_mod[0x10];

3614
	u8         reserved_at_40[0x8];
3615 3616
	u8         qpn[0x18];

3617
	u8         reserved_at_60[0x20];
3618 3619 3620

	u8         opt_param_mask[0x20];

3621
	u8         reserved_at_a0[0x20];
3622 3623 3624

	struct mlx5_ifc_qpc_bits qpc;

3625
	u8         reserved_at_800[0x80];
3626 3627
};

S
Saeed Mahameed 已提交
3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3652 3653
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3654
	u8         reserved_at_8[0x18];
3655 3656 3657

	u8         syndrome[0x20];

3658
	u8         reserved_at_40[0x40];
3659 3660 3661

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3662
	u8         reserved_at_280[0x600];
3663 3664 3665 3666 3667 3668

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3669
	u8         reserved_at_10[0x10];
3670

3671
	u8         reserved_at_20[0x10];
3672 3673
	u8         op_mod[0x10];

3674
	u8         reserved_at_40[0x8];
3675 3676
	u8         xrc_srqn[0x18];

3677
	u8         reserved_at_60[0x20];
3678 3679 3680 3681 3682 3683 3684 3685 3686
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3687
	u8         reserved_at_8[0x18];
3688 3689 3690

	u8         syndrome[0x20];

3691
	u8         reserved_at_40[0x20];
3692

3693
	u8         reserved_at_60[0x18];
3694 3695 3696 3697 3698 3699
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3700
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3701 3702 3703 3704
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3705
	u8         reserved_at_10[0x10];
3706

3707
	u8         reserved_at_20[0x10];
3708 3709 3710
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3711
	u8         reserved_at_41[0xf];
3712 3713
	u8         vport_number[0x10];

3714
	u8         reserved_at_60[0x20];
3715 3716
};

3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745
struct mlx5_ifc_query_vnic_env_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env;
};

enum {
	MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS  = 0x0,
};

struct mlx5_ifc_query_vnic_env_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
};

3746 3747
struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3748
	u8         reserved_at_8[0x18];
3749 3750 3751

	u8         syndrome[0x20];

3752
	u8         reserved_at_40[0x40];
3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3778
	u8         reserved_at_680[0xa00];
3779 3780 3781 3782 3783 3784 3785 3786
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3787
	u8         reserved_at_10[0x10];
3788

3789
	u8         reserved_at_20[0x10];
3790 3791 3792
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3793 3794
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3795 3796
	u8         vport_number[0x10];

3797
	u8         reserved_at_60[0x60];
3798 3799

	u8         clear[0x1];
3800
	u8         reserved_at_c1[0x1f];
3801

3802
	u8         reserved_at_e0[0x20];
3803 3804 3805 3806
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3807
	u8         reserved_at_8[0x18];
3808 3809 3810

	u8         syndrome[0x20];

3811
	u8         reserved_at_40[0x40];
3812 3813 3814 3815 3816 3817

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3818
	u8         reserved_at_10[0x10];
3819

3820
	u8         reserved_at_20[0x10];
3821 3822
	u8         op_mod[0x10];

3823
	u8         reserved_at_40[0x8];
3824 3825
	u8         tisn[0x18];

3826
	u8         reserved_at_60[0x20];
3827 3828 3829 3830
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3831
	u8         reserved_at_8[0x18];
3832 3833 3834

	u8         syndrome[0x20];

3835
	u8         reserved_at_40[0xc0];
3836 3837 3838 3839 3840 3841

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3842
	u8         reserved_at_10[0x10];
3843

3844
	u8         reserved_at_20[0x10];
3845 3846
	u8         op_mod[0x10];

3847
	u8         reserved_at_40[0x8];
3848 3849
	u8         tirn[0x18];

3850
	u8         reserved_at_60[0x20];
3851 3852 3853 3854
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3855
	u8         reserved_at_8[0x18];
3856 3857 3858

	u8         syndrome[0x20];

3859
	u8         reserved_at_40[0x40];
3860 3861 3862

	struct mlx5_ifc_srqc_bits srq_context_entry;

3863
	u8         reserved_at_280[0x600];
3864 3865 3866 3867 3868 3869

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3870
	u8         reserved_at_10[0x10];
3871

3872
	u8         reserved_at_20[0x10];
3873 3874
	u8         op_mod[0x10];

3875
	u8         reserved_at_40[0x8];
3876 3877
	u8         srqn[0x18];

3878
	u8         reserved_at_60[0x20];
3879 3880 3881 3882
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3883
	u8         reserved_at_8[0x18];
3884 3885 3886

	u8         syndrome[0x20];

3887
	u8         reserved_at_40[0xc0];
3888 3889 3890 3891 3892 3893

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3894
	u8         reserved_at_10[0x10];
3895

3896
	u8         reserved_at_20[0x10];
3897 3898
	u8         op_mod[0x10];

3899
	u8         reserved_at_40[0x8];
3900 3901
	u8         sqn[0x18];

3902
	u8         reserved_at_60[0x20];
3903 3904 3905 3906
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3907
	u8         reserved_at_8[0x18];
3908 3909 3910

	u8         syndrome[0x20];

3911
	u8         dump_fill_mkey[0x20];
3912 3913

	u8         resd_lkey[0x20];
3914 3915 3916 3917

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3918 3919 3920 3921
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3922
	u8         reserved_at_10[0x10];
3923

3924
	u8         reserved_at_20[0x10];
3925 3926
	u8         op_mod[0x10];

3927
	u8         reserved_at_40[0x40];
3928 3929
};

3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

3963 3964
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3965
	u8         reserved_at_8[0x18];
3966 3967 3968

	u8         syndrome[0x20];

3969
	u8         reserved_at_40[0xc0];
3970 3971 3972 3973 3974 3975

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3976
	u8         reserved_at_10[0x10];
3977

3978
	u8         reserved_at_20[0x10];
3979 3980
	u8         op_mod[0x10];

3981
	u8         reserved_at_40[0x8];
3982 3983
	u8         rqtn[0x18];

3984
	u8         reserved_at_60[0x20];
3985 3986 3987 3988
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3989
	u8         reserved_at_8[0x18];
3990 3991 3992

	u8         syndrome[0x20];

3993
	u8         reserved_at_40[0xc0];
3994 3995 3996 3997 3998 3999

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
4000
	u8         reserved_at_10[0x10];
4001

4002
	u8         reserved_at_20[0x10];
4003 4004
	u8         op_mod[0x10];

4005
	u8         reserved_at_40[0x8];
4006 4007
	u8         rqn[0x18];

4008
	u8         reserved_at_60[0x20];
4009 4010 4011 4012
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
4013
	u8         reserved_at_8[0x18];
4014 4015 4016

	u8         syndrome[0x20];

4017
	u8         reserved_at_40[0x40];
4018 4019 4020 4021 4022 4023

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
4024
	u8         reserved_at_10[0x10];
4025

4026
	u8         reserved_at_20[0x10];
4027 4028 4029
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
4030 4031
	u8         reserved_at_50[0xc];
	u8	   vhca_port_num[0x4];
4032

4033
	u8         reserved_at_60[0x20];
4034 4035 4036 4037
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
4038
	u8         reserved_at_8[0x18];
4039 4040 4041

	u8         syndrome[0x20];

4042
	u8         reserved_at_40[0xc0];
4043 4044 4045 4046 4047 4048

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
4049
	u8         reserved_at_10[0x10];
4050

4051
	u8         reserved_at_20[0x10];
4052 4053
	u8         op_mod[0x10];

4054
	u8         reserved_at_40[0x8];
4055 4056
	u8         rmpn[0x18];

4057
	u8         reserved_at_60[0x20];
4058 4059 4060 4061
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
4062
	u8         reserved_at_8[0x18];
4063 4064 4065

	u8         syndrome[0x20];

4066
	u8         reserved_at_40[0x40];
4067 4068 4069

	u8         opt_param_mask[0x20];

4070
	u8         reserved_at_a0[0x20];
4071 4072 4073

	struct mlx5_ifc_qpc_bits qpc;

4074
	u8         reserved_at_800[0x80];
4075 4076 4077 4078 4079 4080

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
4081
	u8         reserved_at_10[0x10];
4082

4083
	u8         reserved_at_20[0x10];
4084 4085
	u8         op_mod[0x10];

4086
	u8         reserved_at_40[0x8];
4087 4088
	u8         qpn[0x18];

4089
	u8         reserved_at_60[0x20];
4090 4091 4092 4093
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
4094
	u8         reserved_at_8[0x18];
4095 4096 4097

	u8         syndrome[0x20];

4098
	u8         reserved_at_40[0x40];
4099 4100 4101

	u8         rx_write_requests[0x20];

4102
	u8         reserved_at_a0[0x20];
4103 4104 4105

	u8         rx_read_requests[0x20];

4106
	u8         reserved_at_e0[0x20];
4107 4108 4109

	u8         rx_atomic_requests[0x20];

4110
	u8         reserved_at_120[0x20];
4111 4112 4113

	u8         rx_dct_connect[0x20];

4114
	u8         reserved_at_160[0x20];
4115 4116 4117

	u8         out_of_buffer[0x20];

4118
	u8         reserved_at_1a0[0x20];
4119 4120 4121

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
	u8         reserved_at_320[0xa0];

	u8         resp_local_length_error[0x20];

	u8         req_local_length_error[0x20];

	u8         resp_local_qp_error[0x20];

	u8         local_operation_error[0x20];

	u8         resp_local_protection[0x20];

	u8         req_local_protection[0x20];

	u8         resp_cqe_error[0x20];

	u8         req_cqe_error[0x20];

	u8         req_mw_binding[0x20];

	u8         req_bad_response[0x20];

	u8         req_remote_invalid_request[0x20];

	u8         resp_remote_invalid_request[0x20];

	u8         req_remote_access_errors[0x20];

	u8	   resp_remote_access_errors[0x20];

	u8         req_remote_operation_errors[0x20];

	u8         req_transport_retries_exceeded[0x20];

	u8         cq_overflow[0x20];

	u8         resp_cqe_flush_error[0x20];

	u8         req_cqe_flush_error[0x20];

	u8         reserved_at_620[0x1e0];
4183 4184 4185 4186
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
4187
	u8         reserved_at_10[0x10];
4188

4189
	u8         reserved_at_20[0x10];
4190 4191
	u8         op_mod[0x10];

4192
	u8         reserved_at_40[0x80];
4193 4194

	u8         clear[0x1];
4195
	u8         reserved_at_c1[0x1f];
4196

4197
	u8         reserved_at_e0[0x18];
4198 4199 4200 4201 4202
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
4203
	u8         reserved_at_8[0x18];
4204 4205 4206

	u8         syndrome[0x20];

4207
	u8         reserved_at_40[0x10];
4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
4221
	u8         reserved_at_10[0x10];
4222

4223
	u8         reserved_at_20[0x10];
4224 4225
	u8         op_mod[0x10];

4226
	u8         reserved_at_40[0x10];
4227 4228
	u8         function_id[0x10];

4229
	u8         reserved_at_60[0x20];
4230 4231 4232 4233
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
4234
	u8         reserved_at_8[0x18];
4235 4236 4237

	u8         syndrome[0x20];

4238
	u8         reserved_at_40[0x40];
4239 4240 4241 4242 4243 4244

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
4245
	u8         reserved_at_10[0x10];
4246

4247
	u8         reserved_at_20[0x10];
4248 4249 4250
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4251
	u8         reserved_at_41[0xf];
4252 4253
	u8         vport_number[0x10];

4254
	u8         reserved_at_60[0x5];
4255
	u8         allowed_list_type[0x3];
4256
	u8         reserved_at_68[0x18];
4257 4258 4259 4260
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
4261
	u8         reserved_at_8[0x18];
4262 4263 4264

	u8         syndrome[0x20];

4265
	u8         reserved_at_40[0x40];
4266 4267 4268

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

4269
	u8         reserved_at_280[0x600];
4270 4271 4272 4273 4274 4275 4276 4277

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
4278
	u8         reserved_at_10[0x10];
4279

4280
	u8         reserved_at_20[0x10];
4281 4282
	u8         op_mod[0x10];

4283
	u8         reserved_at_40[0x8];
4284 4285 4286
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4287
	u8         reserved_at_61[0x1f];
4288 4289 4290 4291
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4292
	u8         reserved_at_8[0x18];
4293 4294 4295

	u8         syndrome[0x20];

4296
	u8         reserved_at_40[0x40];
4297 4298 4299 4300 4301 4302

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4303
	u8         reserved_at_10[0x10];
4304

4305
	u8         reserved_at_20[0x10];
4306 4307
	u8         op_mod[0x10];

4308
	u8         reserved_at_40[0x40];
4309 4310 4311 4312
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4313
	u8         reserved_at_8[0x18];
4314 4315 4316

	u8         syndrome[0x20];

4317
	u8         reserved_at_40[0xa0];
4318

4319
	u8         reserved_at_e0[0x13];
4320 4321 4322 4323 4324
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4325
	u8         reserved_at_140[0xc0];
4326 4327 4328 4329
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4330
	u8         reserved_at_10[0x10];
4331

4332
	u8         reserved_at_20[0x10];
4333 4334
	u8         op_mod[0x10];

4335
	u8         reserved_at_40[0x60];
4336

4337
	u8         reserved_at_a0[0x8];
4338 4339
	u8         table_index[0x18];

4340
	u8         reserved_at_c0[0x140];
4341 4342 4343 4344
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4345
	u8         reserved_at_8[0x18];
4346 4347 4348

	u8         syndrome[0x20];

4349
	u8         reserved_at_40[0x10];
4350 4351
	u8         current_issi[0x10];

4352
	u8         reserved_at_60[0xa0];
4353

4354
	u8         reserved_at_100[76][0x8];
4355 4356 4357 4358 4359
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4360
	u8         reserved_at_10[0x10];
4361

4362
	u8         reserved_at_20[0x10];
4363 4364
	u8         op_mod[0x10];

4365
	u8         reserved_at_40[0x40];
4366 4367
};

4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4387 4388
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4389
	u8         reserved_at_8[0x18];
4390 4391 4392

	u8         syndrome[0x20];

4393
	u8         reserved_at_40[0x40];
4394 4395 4396 4397 4398 4399

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4400
	u8         reserved_at_10[0x10];
4401

4402
	u8         reserved_at_20[0x10];
4403 4404 4405
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4406
	u8         reserved_at_41[0xb];
4407
	u8         port_num[0x4];
4408 4409
	u8         vport_number[0x10];

4410
	u8         reserved_at_60[0x10];
4411 4412 4413
	u8         pkey_index[0x10];
};

4414 4415 4416 4417 4418 4419
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4420 4421
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4422
	u8         reserved_at_8[0x18];
4423 4424 4425

	u8         syndrome[0x20];

4426
	u8         reserved_at_40[0x20];
4427 4428

	u8         gids_num[0x10];
4429
	u8         reserved_at_70[0x10];
4430 4431 4432 4433 4434 4435

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4436
	u8         reserved_at_10[0x10];
4437

4438
	u8         reserved_at_20[0x10];
4439 4440 4441
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4442
	u8         reserved_at_41[0xb];
4443
	u8         port_num[0x4];
4444 4445
	u8         vport_number[0x10];

4446
	u8         reserved_at_60[0x10];
4447 4448 4449 4450 4451
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4452
	u8         reserved_at_8[0x18];
4453 4454 4455

	u8         syndrome[0x20];

4456
	u8         reserved_at_40[0x40];
4457 4458 4459 4460 4461 4462

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4463
	u8         reserved_at_10[0x10];
4464

4465
	u8         reserved_at_20[0x10];
4466 4467 4468
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4469
	u8         reserved_at_41[0xb];
4470
	u8         port_num[0x4];
4471 4472
	u8         vport_number[0x10];

4473
	u8         reserved_at_60[0x20];
4474 4475 4476 4477
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4478
	u8         reserved_at_8[0x18];
4479 4480 4481

	u8         syndrome[0x20];

4482
	u8         reserved_at_40[0x40];
4483 4484 4485 4486 4487 4488

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4489
	u8         reserved_at_10[0x10];
4490

4491
	u8         reserved_at_20[0x10];
4492 4493
	u8         op_mod[0x10];

4494
	u8         reserved_at_40[0x40];
4495 4496 4497 4498
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4499
	u8         reserved_at_8[0x18];
4500 4501 4502

	u8         syndrome[0x20];

4503
	u8         reserved_at_40[0x80];
4504

4505
	u8         reserved_at_c0[0x8];
4506
	u8         level[0x8];
4507
	u8         reserved_at_d0[0x8];
4508 4509
	u8         log_size[0x8];

4510
	u8         reserved_at_e0[0x120];
4511 4512 4513 4514
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4515
	u8         reserved_at_10[0x10];
4516

4517
	u8         reserved_at_20[0x10];
4518 4519
	u8         op_mod[0x10];

4520
	u8         reserved_at_40[0x40];
4521 4522

	u8         table_type[0x8];
4523
	u8         reserved_at_88[0x18];
4524

4525
	u8         reserved_at_a0[0x8];
4526 4527
	u8         table_id[0x18];

4528
	u8         reserved_at_c0[0x140];
4529 4530 4531 4532
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4533
	u8         reserved_at_8[0x18];
4534 4535 4536

	u8         syndrome[0x20];

4537
	u8         reserved_at_40[0x1c0];
4538 4539 4540 4541 4542 4543

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4544
	u8         reserved_at_10[0x10];
4545

4546
	u8         reserved_at_20[0x10];
4547 4548
	u8         op_mod[0x10];

4549
	u8         reserved_at_40[0x40];
4550 4551

	u8         table_type[0x8];
4552
	u8         reserved_at_88[0x18];
4553

4554
	u8         reserved_at_a0[0x8];
4555 4556
	u8         table_id[0x18];

4557
	u8         reserved_at_c0[0x40];
4558 4559 4560

	u8         flow_index[0x20];

4561
	u8         reserved_at_120[0xe0];
4562 4563 4564 4565 4566 4567 4568 4569 4570 4571
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4572
	u8         reserved_at_8[0x18];
4573 4574 4575

	u8         syndrome[0x20];

4576
	u8         reserved_at_40[0xa0];
4577 4578 4579

	u8         start_flow_index[0x20];

4580
	u8         reserved_at_100[0x20];
4581 4582 4583

	u8         end_flow_index[0x20];

4584
	u8         reserved_at_140[0xa0];
4585

4586
	u8         reserved_at_1e0[0x18];
4587 4588 4589 4590
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4591
	u8         reserved_at_1200[0xe00];
4592 4593 4594 4595
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4596
	u8         reserved_at_10[0x10];
4597

4598
	u8         reserved_at_20[0x10];
4599 4600
	u8         op_mod[0x10];

4601
	u8         reserved_at_40[0x40];
4602 4603

	u8         table_type[0x8];
4604
	u8         reserved_at_88[0x18];
4605

4606
	u8         reserved_at_a0[0x8];
4607 4608 4609 4610
	u8         table_id[0x18];

	u8         group_id[0x20];

4611
	u8         reserved_at_e0[0x120];
4612 4613
};

4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

4638
	u8         flow_counter_id[0x20];
4639 4640
};

4641 4642
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4643
	u8         reserved_at_8[0x18];
4644 4645 4646

	u8         syndrome[0x20];

4647
	u8         reserved_at_40[0x40];
4648 4649 4650 4651 4652 4653

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4654
	u8         reserved_at_10[0x10];
4655

4656
	u8         reserved_at_20[0x10];
4657 4658 4659
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4660
	u8         reserved_at_41[0xf];
4661 4662
	u8         vport_number[0x10];

4663
	u8         reserved_at_60[0x20];
4664 4665 4666 4667
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4668
	u8         reserved_at_8[0x18];
4669 4670 4671

	u8         syndrome[0x20];

4672
	u8         reserved_at_40[0x40];
4673 4674 4675
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4676
	u8         reserved_at_0[0x1c];
4677 4678 4679 4680 4681 4682 4683 4684
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4685
	u8         reserved_at_10[0x10];
4686

4687
	u8         reserved_at_20[0x10];
4688 4689 4690
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4691
	u8         reserved_at_41[0xf];
4692 4693 4694 4695 4696 4697 4698
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4699 4700
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4701
	u8         reserved_at_8[0x18];
4702 4703 4704

	u8         syndrome[0x20];

4705
	u8         reserved_at_40[0x40];
4706 4707 4708

	struct mlx5_ifc_eqc_bits eq_context_entry;

4709
	u8         reserved_at_280[0x40];
4710 4711 4712

	u8         event_bitmask[0x40];

4713
	u8         reserved_at_300[0x580];
4714 4715 4716 4717 4718 4719

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4720
	u8         reserved_at_10[0x10];
4721

4722
	u8         reserved_at_20[0x10];
4723 4724
	u8         op_mod[0x10];

4725
	u8         reserved_at_40[0x18];
4726 4727
	u8         eq_number[0x8];

4728
	u8         reserved_at_60[0x20];
4729 4730
};

4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862
struct mlx5_ifc_set_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x3];
	u8         offset[0x5];
	u8         reserved_at_18[0x3];
	u8         length[0x5];

	u8         data[0x20];
};

struct mlx5_ifc_add_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x10];

	u8         data[0x20];
};

union mlx5_ifc_set_action_in_add_action_in_auto_bits {
	struct mlx5_ifc_set_action_in_bits set_action_in;
	struct mlx5_ifc_add_action_in_bits add_action_in;
	u8         reserved_at_0[0x40];
};

enum {
	MLX5_ACTION_TYPE_SET   = 0x1,
	MLX5_ACTION_TYPE_ADD   = 0x2,
};

enum {
	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
4863
	MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913
};

struct mlx5_ifc_alloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         table_type[0x8];
	u8         reserved_at_68[0x10];
	u8         num_of_actions[0x8];

	union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
};

struct mlx5_ifc_dealloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

4914 4915
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4916
	u8         reserved_at_8[0x18];
4917 4918 4919

	u8         syndrome[0x20];

4920
	u8         reserved_at_40[0x40];
4921 4922 4923

	struct mlx5_ifc_dctc_bits dct_context_entry;

4924
	u8         reserved_at_280[0x180];
4925 4926 4927 4928
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4929
	u8         reserved_at_10[0x10];
4930

4931
	u8         reserved_at_20[0x10];
4932 4933
	u8         op_mod[0x10];

4934
	u8         reserved_at_40[0x8];
4935 4936
	u8         dctn[0x18];

4937
	u8         reserved_at_60[0x20];
4938 4939 4940 4941
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4942
	u8         reserved_at_8[0x18];
4943 4944 4945

	u8         syndrome[0x20];

4946
	u8         reserved_at_40[0x40];
4947 4948 4949

	struct mlx5_ifc_cqc_bits cq_context;

4950
	u8         reserved_at_280[0x600];
4951 4952 4953 4954 4955 4956

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4957
	u8         reserved_at_10[0x10];
4958

4959
	u8         reserved_at_20[0x10];
4960 4961
	u8         op_mod[0x10];

4962
	u8         reserved_at_40[0x8];
4963 4964
	u8         cqn[0x18];

4965
	u8         reserved_at_60[0x20];
4966 4967 4968 4969
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4970
	u8         reserved_at_8[0x18];
4971 4972 4973

	u8         syndrome[0x20];

4974
	u8         reserved_at_40[0x20];
4975 4976 4977

	u8         enable[0x1];
	u8         tag_enable[0x1];
4978
	u8         reserved_at_62[0x1e];
4979 4980 4981 4982
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4983
	u8         reserved_at_10[0x10];
4984

4985
	u8         reserved_at_20[0x10];
4986 4987
	u8         op_mod[0x10];

4988
	u8         reserved_at_40[0x18];
4989 4990 4991
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4992
	u8         reserved_at_60[0x20];
4993 4994 4995 4996
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4997
	u8         reserved_at_8[0x18];
4998 4999 5000

	u8         syndrome[0x20];

5001
	u8         reserved_at_40[0x40];
5002

5003
	u8         rp_cur_flows[0x20];
5004 5005 5006

	u8         sum_flows[0x20];

5007
	u8         rp_cnp_ignored_high[0x20];
5008

5009
	u8         rp_cnp_ignored_low[0x20];
5010

5011
	u8         rp_cnp_handled_high[0x20];
5012

5013
	u8         rp_cnp_handled_low[0x20];
5014

5015
	u8         reserved_at_140[0x100];
5016 5017 5018 5019 5020 5021 5022

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

5023
	u8         np_ecn_marked_roce_packets_high[0x20];
5024

5025
	u8         np_ecn_marked_roce_packets_low[0x20];
5026

5027
	u8         np_cnp_sent_high[0x20];
5028

5029
	u8         np_cnp_sent_low[0x20];
5030

5031
	u8         reserved_at_320[0x560];
5032 5033 5034 5035
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
5036
	u8         reserved_at_10[0x10];
5037

5038
	u8         reserved_at_20[0x10];
5039 5040 5041
	u8         op_mod[0x10];

	u8         clear[0x1];
5042
	u8         reserved_at_41[0x1f];
5043

5044
	u8         reserved_at_60[0x20];
5045 5046 5047 5048
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
5049
	u8         reserved_at_8[0x18];
5050 5051 5052

	u8         syndrome[0x20];

5053
	u8         reserved_at_40[0x40];
5054 5055 5056 5057 5058 5059

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
5060
	u8         reserved_at_10[0x10];
5061

5062
	u8         reserved_at_20[0x10];
5063 5064
	u8         op_mod[0x10];

5065
	u8         reserved_at_40[0x1c];
5066 5067
	u8         cong_protocol[0x4];

5068
	u8         reserved_at_60[0x20];
5069 5070 5071 5072
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
5073
	u8         reserved_at_8[0x18];
5074 5075 5076

	u8         syndrome[0x20];

5077
	u8         reserved_at_40[0x40];
5078 5079 5080 5081 5082 5083

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
5084
	u8         reserved_at_10[0x10];
5085

5086
	u8         reserved_at_20[0x10];
5087 5088
	u8         op_mod[0x10];

5089
	u8         reserved_at_40[0x40];
5090 5091 5092 5093
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
5094
	u8         reserved_at_8[0x18];
5095 5096 5097

	u8         syndrome[0x20];

5098
	u8         reserved_at_40[0x40];
5099 5100 5101 5102
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
5103
	u8         reserved_at_10[0x10];
5104

5105
	u8         reserved_at_20[0x10];
5106 5107
	u8         op_mod[0x10];

5108
	u8         reserved_at_40[0x8];
5109 5110
	u8         qpn[0x18];

5111
	u8         reserved_at_60[0x20];
5112 5113 5114 5115
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
5116
	u8         reserved_at_8[0x18];
5117 5118 5119

	u8         syndrome[0x20];

5120
	u8         reserved_at_40[0x40];
5121 5122 5123 5124
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
5125
	u8         reserved_at_10[0x10];
5126

5127
	u8         reserved_at_20[0x10];
5128 5129
	u8         op_mod[0x10];

5130
	u8         reserved_at_40[0x8];
5131 5132
	u8         qpn[0x18];

5133
	u8         reserved_at_60[0x20];
5134 5135 5136 5137
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
5138
	u8         reserved_at_8[0x18];
5139 5140 5141

	u8         syndrome[0x20];

5142
	u8         reserved_at_40[0x40];
5143 5144 5145 5146
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
5147
	u8         reserved_at_10[0x10];
5148

5149
	u8         reserved_at_20[0x10];
5150 5151 5152
	u8         op_mod[0x10];

	u8         error[0x1];
5153
	u8         reserved_at_41[0x4];
5154 5155
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
5156

5157 5158
	u8         reserved_at_60[0x8];
	u8         token[0x18];
5159 5160 5161 5162
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
5163
	u8         reserved_at_8[0x18];
5164 5165 5166

	u8         syndrome[0x20];

5167
	u8         reserved_at_40[0x40];
5168 5169 5170 5171
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
5172
	u8         reserved_at_10[0x10];
5173

5174
	u8         reserved_at_20[0x10];
5175 5176
	u8         op_mod[0x10];

5177
	u8         reserved_at_40[0x40];
5178 5179 5180 5181
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
5182
	u8         reserved_at_8[0x18];
5183 5184 5185

	u8         syndrome[0x20];

5186
	u8         reserved_at_40[0x40];
5187 5188 5189 5190
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
5191
	u8         reserved_at_10[0x10];
5192

5193
	u8         reserved_at_20[0x10];
5194 5195 5196
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5197
	u8         reserved_at_41[0xf];
5198 5199
	u8         vport_number[0x10];

5200
	u8         reserved_at_60[0x18];
5201
	u8         admin_state[0x4];
5202
	u8         reserved_at_7c[0x4];
5203 5204 5205 5206
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
5207
	u8         reserved_at_8[0x18];
5208 5209 5210

	u8         syndrome[0x20];

5211
	u8         reserved_at_40[0x40];
5212 5213
};

5214
struct mlx5_ifc_modify_tis_bitmask_bits {
5215
	u8         reserved_at_0[0x20];
5216

5217 5218 5219
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
5220 5221 5222
	u8         prio[0x1];
};

5223 5224
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
5225
	u8         reserved_at_10[0x10];
5226

5227
	u8         reserved_at_20[0x10];
5228 5229
	u8         op_mod[0x10];

5230
	u8         reserved_at_40[0x8];
5231 5232
	u8         tisn[0x18];

5233
	u8         reserved_at_60[0x20];
5234

5235
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
5236

5237
	u8         reserved_at_c0[0x40];
5238 5239 5240 5241

	struct mlx5_ifc_tisc_bits ctx;
};

5242
struct mlx5_ifc_modify_tir_bitmask_bits {
5243
	u8	   reserved_at_0[0x20];
5244

5245
	u8         reserved_at_20[0x1b];
5246
	u8         self_lb_en[0x1];
5247 5248 5249
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
5250 5251 5252
	u8         lro[0x1];
};

5253 5254
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
5255
	u8         reserved_at_8[0x18];
5256 5257 5258

	u8         syndrome[0x20];

5259
	u8         reserved_at_40[0x40];
5260 5261 5262 5263
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
5264
	u8         reserved_at_10[0x10];
5265

5266
	u8         reserved_at_20[0x10];
5267 5268
	u8         op_mod[0x10];

5269
	u8         reserved_at_40[0x8];
5270 5271
	u8         tirn[0x18];

5272
	u8         reserved_at_60[0x20];
5273

5274
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
5275

5276
	u8         reserved_at_c0[0x40];
5277 5278 5279 5280 5281 5282

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
5283
	u8         reserved_at_8[0x18];
5284 5285 5286

	u8         syndrome[0x20];

5287
	u8         reserved_at_40[0x40];
5288 5289 5290 5291
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
5292
	u8         reserved_at_10[0x10];
5293

5294
	u8         reserved_at_20[0x10];
5295 5296 5297
	u8         op_mod[0x10];

	u8         sq_state[0x4];
5298
	u8         reserved_at_44[0x4];
5299 5300
	u8         sqn[0x18];

5301
	u8         reserved_at_60[0x20];
5302 5303 5304

	u8         modify_bitmask[0x40];

5305
	u8         reserved_at_c0[0x40];
5306 5307 5308 5309

	struct mlx5_ifc_sqc_bits ctx;
};

5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

5347 5348
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
5349
	u8         reserved_at_8[0x18];
5350 5351 5352

	u8         syndrome[0x20];

5353
	u8         reserved_at_40[0x40];
5354 5355
};

5356
struct mlx5_ifc_rqt_bitmask_bits {
5357
	u8	   reserved_at_0[0x20];
5358

5359
	u8         reserved_at_20[0x1f];
5360 5361 5362
	u8         rqn_list[0x1];
};

5363 5364
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
5365
	u8         reserved_at_10[0x10];
5366

5367
	u8         reserved_at_20[0x10];
5368 5369
	u8         op_mod[0x10];

5370
	u8         reserved_at_40[0x8];
5371 5372
	u8         rqtn[0x18];

5373
	u8         reserved_at_60[0x20];
5374

5375
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
5376

5377
	u8         reserved_at_c0[0x40];
5378 5379 5380 5381 5382 5383

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5384
	u8         reserved_at_8[0x18];
5385 5386 5387

	u8         syndrome[0x20];

5388
	u8         reserved_at_40[0x40];
5389 5390
};

5391 5392
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5393
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
5394
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
5395 5396
};

5397 5398
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5399
	u8         reserved_at_10[0x10];
5400

5401
	u8         reserved_at_20[0x10];
5402 5403 5404
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5405
	u8         reserved_at_44[0x4];
5406 5407
	u8         rqn[0x18];

5408
	u8         reserved_at_60[0x20];
5409 5410 5411

	u8         modify_bitmask[0x40];

5412
	u8         reserved_at_c0[0x40];
5413 5414 5415 5416 5417 5418

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5419
	u8         reserved_at_8[0x18];
5420 5421 5422

	u8         syndrome[0x20];

5423
	u8         reserved_at_40[0x40];
5424 5425
};

5426
struct mlx5_ifc_rmp_bitmask_bits {
5427
	u8	   reserved_at_0[0x20];
5428

5429
	u8         reserved_at_20[0x1f];
5430 5431 5432
	u8         lwm[0x1];
};

5433 5434
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5435
	u8         reserved_at_10[0x10];
5436

5437
	u8         reserved_at_20[0x10];
5438 5439 5440
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5441
	u8         reserved_at_44[0x4];
5442 5443
	u8         rmpn[0x18];

5444
	u8         reserved_at_60[0x20];
5445

5446
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5447

5448
	u8         reserved_at_c0[0x40];
5449 5450 5451 5452 5453 5454

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5455
	u8         reserved_at_8[0x18];
5456 5457 5458

	u8         syndrome[0x20];

5459
	u8         reserved_at_40[0x40];
5460 5461 5462
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5463 5464 5465
	u8         reserved_at_0[0x12];
	u8	   affiliation[0x1];
	u8	   reserved_at_e[0x1];
5466 5467
	u8         disable_uc_local_lb[0x1];
	u8         disable_mc_local_lb[0x1];
5468 5469
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5470
	u8         min_inline[0x1];
5471 5472 5473
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5474 5475 5476
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5477
	u8         reserved_at_1f[0x1];
5478 5479 5480 5481
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5482
	u8         reserved_at_10[0x10];
5483

5484
	u8         reserved_at_20[0x10];
5485 5486 5487
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5488
	u8         reserved_at_41[0xf];
5489 5490 5491 5492
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5493
	u8         reserved_at_80[0x780];
5494 5495 5496 5497 5498 5499

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5500
	u8         reserved_at_8[0x18];
5501 5502 5503

	u8         syndrome[0x20];

5504
	u8         reserved_at_40[0x40];
5505 5506 5507 5508
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5509
	u8         reserved_at_10[0x10];
5510

5511
	u8         reserved_at_20[0x10];
5512 5513 5514
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5515
	u8         reserved_at_41[0xb];
5516
	u8         port_num[0x4];
5517 5518
	u8         vport_number[0x10];

5519
	u8         reserved_at_60[0x20];
5520 5521 5522 5523 5524 5525

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5526
	u8         reserved_at_8[0x18];
5527 5528 5529

	u8         syndrome[0x20];

5530
	u8         reserved_at_40[0x40];
5531 5532 5533 5534 5535 5536 5537 5538 5539
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5540
	u8         reserved_at_10[0x10];
5541

5542
	u8         reserved_at_20[0x10];
5543 5544
	u8         op_mod[0x10];

5545
	u8         reserved_at_40[0x8];
5546 5547 5548 5549 5550 5551
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5552
	u8         reserved_at_280[0x600];
5553 5554 5555 5556 5557 5558

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5559
	u8         reserved_at_8[0x18];
5560 5561 5562

	u8         syndrome[0x20];

5563
	u8         reserved_at_40[0x40];
5564 5565 5566 5567
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5568
	u8         reserved_at_10[0x10];
5569

5570
	u8         reserved_at_20[0x10];
5571 5572
	u8         op_mod[0x10];

5573
	u8         reserved_at_40[0x18];
5574 5575 5576 5577 5578
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5579
	u8         reserved_at_62[0x1e];
5580 5581 5582 5583
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5584
	u8         reserved_at_8[0x18];
5585 5586 5587

	u8         syndrome[0x20];

5588
	u8         reserved_at_40[0x40];
5589 5590 5591 5592
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5593
	u8         reserved_at_10[0x10];
5594

5595
	u8         reserved_at_20[0x10];
5596 5597
	u8         op_mod[0x10];

5598
	u8         reserved_at_40[0x1c];
5599 5600 5601 5602
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5603
	u8         reserved_at_80[0x80];
5604 5605 5606 5607 5608 5609

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5610
	u8         reserved_at_8[0x18];
5611 5612 5613 5614 5615

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5616
	u8         reserved_at_60[0x20];
5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5629
	u8         reserved_at_10[0x10];
5630

5631
	u8         reserved_at_20[0x10];
5632 5633
	u8         op_mod[0x10];

5634
	u8         reserved_at_40[0x10];
5635 5636 5637 5638 5639 5640 5641 5642 5643
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5644
	u8         reserved_at_8[0x18];
5645 5646 5647

	u8         syndrome[0x20];

5648
	u8         reserved_at_40[0x40];
5649 5650 5651 5652 5653 5654

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5655
	u8         reserved_at_10[0x10];
5656

5657
	u8         reserved_at_20[0x10];
5658 5659 5660
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5661
	u8         reserved_at_50[0x8];
5662 5663
	u8         port[0x8];

5664
	u8         reserved_at_60[0x20];
5665 5666 5667 5668 5669 5670

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5671
	u8         reserved_at_8[0x18];
5672 5673 5674

	u8         syndrome[0x20];

5675
	u8         reserved_at_40[0x40];
5676 5677 5678 5679
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5680
	u8         reserved_at_10[0x10];
5681

5682
	u8         reserved_at_20[0x10];
5683 5684
	u8         op_mod[0x10];

5685
	u8         reserved_at_40[0x40];
5686
	u8	   sw_owner_id[4][0x20];
5687 5688 5689 5690
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5691
	u8         reserved_at_8[0x18];
5692 5693 5694

	u8         syndrome[0x20];

5695
	u8         reserved_at_40[0x40];
5696 5697 5698 5699
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5700
	u8         reserved_at_10[0x10];
5701

5702
	u8         reserved_at_20[0x10];
5703 5704
	u8         op_mod[0x10];

5705
	u8         reserved_at_40[0x8];
5706 5707
	u8         qpn[0x18];

5708
	u8         reserved_at_60[0x20];
5709 5710 5711

	u8         opt_param_mask[0x20];

5712
	u8         reserved_at_a0[0x20];
5713 5714 5715

	struct mlx5_ifc_qpc_bits qpc;

5716
	u8         reserved_at_800[0x80];
5717 5718 5719 5720
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5721
	u8         reserved_at_8[0x18];
5722 5723 5724

	u8         syndrome[0x20];

5725
	u8         reserved_at_40[0x40];
5726 5727 5728 5729
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5730
	u8         reserved_at_10[0x10];
5731

5732
	u8         reserved_at_20[0x10];
5733 5734
	u8         op_mod[0x10];

5735
	u8         reserved_at_40[0x8];
5736 5737
	u8         qpn[0x18];

5738
	u8         reserved_at_60[0x20];
5739 5740 5741

	u8         opt_param_mask[0x20];

5742
	u8         reserved_at_a0[0x20];
5743 5744 5745

	struct mlx5_ifc_qpc_bits qpc;

5746
	u8         reserved_at_800[0x80];
5747 5748 5749 5750
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5751
	u8         reserved_at_8[0x18];
5752 5753 5754

	u8         syndrome[0x20];

5755
	u8         reserved_at_40[0x40];
5756 5757 5758 5759 5760 5761 5762 5763

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5764
	u8         reserved_at_10[0x10];
5765

5766
	u8         reserved_at_20[0x10];
5767 5768
	u8         op_mod[0x10];

5769
	u8         reserved_at_40[0x40];
5770 5771 5772 5773
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5774
	u8         reserved_at_10[0x10];
5775

5776
	u8         reserved_at_20[0x10];
5777 5778
	u8         op_mod[0x10];

5779
	u8         reserved_at_40[0x18];
5780 5781
	u8         eq_number[0x8];

5782
	u8         reserved_at_60[0x20];
5783 5784 5785 5786 5787 5788

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5789
	u8         reserved_at_8[0x18];
5790 5791 5792

	u8         syndrome[0x20];

5793
	u8         reserved_at_40[0x40];
5794 5795 5796 5797
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5798
	u8         reserved_at_8[0x18];
5799 5800 5801

	u8         syndrome[0x20];

5802
	u8         reserved_at_40[0x20];
5803 5804 5805 5806
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5807
	u8         reserved_at_10[0x10];
5808

5809
	u8         reserved_at_20[0x10];
5810 5811
	u8         op_mod[0x10];

5812
	u8         reserved_at_40[0x10];
5813 5814
	u8         function_id[0x10];

5815
	u8         reserved_at_60[0x20];
5816 5817 5818 5819
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5820
	u8         reserved_at_8[0x18];
5821 5822 5823

	u8         syndrome[0x20];

5824
	u8         reserved_at_40[0x40];
5825 5826 5827 5828
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5829
	u8         reserved_at_10[0x10];
5830

5831
	u8         reserved_at_20[0x10];
5832 5833
	u8         op_mod[0x10];

5834
	u8         reserved_at_40[0x8];
5835 5836
	u8         dctn[0x18];

5837
	u8         reserved_at_60[0x20];
5838 5839 5840 5841
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5842
	u8         reserved_at_8[0x18];
5843 5844 5845

	u8         syndrome[0x20];

5846
	u8         reserved_at_40[0x20];
5847 5848 5849 5850
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5851
	u8         reserved_at_10[0x10];
5852

5853
	u8         reserved_at_20[0x10];
5854 5855
	u8         op_mod[0x10];

5856
	u8         reserved_at_40[0x10];
5857 5858
	u8         function_id[0x10];

5859
	u8         reserved_at_60[0x20];
5860 5861 5862 5863
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5864
	u8         reserved_at_8[0x18];
5865 5866 5867

	u8         syndrome[0x20];

5868
	u8         reserved_at_40[0x40];
5869 5870 5871 5872
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5873
	u8         reserved_at_10[0x10];
5874

5875
	u8         reserved_at_20[0x10];
5876 5877
	u8         op_mod[0x10];

5878
	u8         reserved_at_40[0x8];
5879 5880
	u8         qpn[0x18];

5881
	u8         reserved_at_60[0x20];
5882 5883 5884 5885

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5908 5909
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5910
	u8         reserved_at_8[0x18];
5911 5912 5913

	u8         syndrome[0x20];

5914
	u8         reserved_at_40[0x40];
5915 5916 5917 5918
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5919
	u8         reserved_at_10[0x10];
5920

5921
	u8         reserved_at_20[0x10];
5922 5923
	u8         op_mod[0x10];

5924
	u8         reserved_at_40[0x8];
5925 5926
	u8         xrc_srqn[0x18];

5927
	u8         reserved_at_60[0x20];
5928 5929 5930 5931
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5932
	u8         reserved_at_8[0x18];
5933 5934 5935

	u8         syndrome[0x20];

5936
	u8         reserved_at_40[0x40];
5937 5938 5939 5940
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5941
	u8         reserved_at_10[0x10];
5942

5943
	u8         reserved_at_20[0x10];
5944 5945
	u8         op_mod[0x10];

5946
	u8         reserved_at_40[0x8];
5947 5948
	u8         tisn[0x18];

5949
	u8         reserved_at_60[0x20];
5950 5951 5952 5953
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5954
	u8         reserved_at_8[0x18];
5955 5956 5957

	u8         syndrome[0x20];

5958
	u8         reserved_at_40[0x40];
5959 5960 5961 5962
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5963
	u8         reserved_at_10[0x10];
5964

5965
	u8         reserved_at_20[0x10];
5966 5967
	u8         op_mod[0x10];

5968
	u8         reserved_at_40[0x8];
5969 5970
	u8         tirn[0x18];

5971
	u8         reserved_at_60[0x20];
5972 5973 5974 5975
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5976
	u8         reserved_at_8[0x18];
5977 5978 5979

	u8         syndrome[0x20];

5980
	u8         reserved_at_40[0x40];
5981 5982 5983 5984
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5985
	u8         reserved_at_10[0x10];
5986

5987
	u8         reserved_at_20[0x10];
5988 5989
	u8         op_mod[0x10];

5990
	u8         reserved_at_40[0x8];
5991 5992
	u8         srqn[0x18];

5993
	u8         reserved_at_60[0x20];
5994 5995 5996 5997
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5998
	u8         reserved_at_8[0x18];
5999 6000 6001

	u8         syndrome[0x20];

6002
	u8         reserved_at_40[0x40];
6003 6004 6005 6006
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
6007
	u8         reserved_at_10[0x10];
6008

6009
	u8         reserved_at_20[0x10];
6010 6011
	u8         op_mod[0x10];

6012
	u8         reserved_at_40[0x8];
6013 6014
	u8         sqn[0x18];

6015
	u8         reserved_at_60[0x20];
6016 6017
};

6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

6042 6043
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
6044
	u8         reserved_at_8[0x18];
6045 6046 6047

	u8         syndrome[0x20];

6048
	u8         reserved_at_40[0x40];
6049 6050 6051 6052
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
6053
	u8         reserved_at_10[0x10];
6054

6055
	u8         reserved_at_20[0x10];
6056 6057
	u8         op_mod[0x10];

6058
	u8         reserved_at_40[0x8];
6059 6060
	u8         rqtn[0x18];

6061
	u8         reserved_at_60[0x20];
6062 6063 6064 6065
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
6066
	u8         reserved_at_8[0x18];
6067 6068 6069

	u8         syndrome[0x20];

6070
	u8         reserved_at_40[0x40];
6071 6072 6073 6074
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
6075
	u8         reserved_at_10[0x10];
6076

6077
	u8         reserved_at_20[0x10];
6078 6079
	u8         op_mod[0x10];

6080
	u8         reserved_at_40[0x8];
6081 6082
	u8         rqn[0x18];

6083
	u8         reserved_at_60[0x20];
6084 6085
};

6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107
struct mlx5_ifc_set_delay_drop_params_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         reserved_at_60[0x10];
	u8         delay_drop_timeout[0x10];
};

struct mlx5_ifc_set_delay_drop_params_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

6108 6109
struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
6110
	u8         reserved_at_8[0x18];
6111 6112 6113

	u8         syndrome[0x20];

6114
	u8         reserved_at_40[0x40];
6115 6116 6117 6118
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
6119
	u8         reserved_at_10[0x10];
6120

6121
	u8         reserved_at_20[0x10];
6122 6123
	u8         op_mod[0x10];

6124
	u8         reserved_at_40[0x8];
6125 6126
	u8         rmpn[0x18];

6127
	u8         reserved_at_60[0x20];
6128 6129 6130 6131
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
6132
	u8         reserved_at_8[0x18];
6133 6134 6135

	u8         syndrome[0x20];

6136
	u8         reserved_at_40[0x40];
6137 6138 6139 6140
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
6141
	u8         reserved_at_10[0x10];
6142

6143
	u8         reserved_at_20[0x10];
6144 6145
	u8         op_mod[0x10];

6146
	u8         reserved_at_40[0x8];
6147 6148
	u8         qpn[0x18];

6149
	u8         reserved_at_60[0x20];
6150 6151 6152 6153
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
6154
	u8         reserved_at_8[0x18];
6155 6156 6157

	u8         syndrome[0x20];

6158
	u8         reserved_at_40[0x40];
6159 6160 6161 6162
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
6163
	u8         reserved_at_10[0x10];
6164

6165
	u8         reserved_at_20[0x10];
6166 6167
	u8         op_mod[0x10];

6168
	u8         reserved_at_40[0x8];
6169 6170
	u8         psvn[0x18];

6171
	u8         reserved_at_60[0x20];
6172 6173 6174 6175
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
6176
	u8         reserved_at_8[0x18];
6177 6178 6179

	u8         syndrome[0x20];

6180
	u8         reserved_at_40[0x40];
6181 6182 6183 6184
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
6185
	u8         reserved_at_10[0x10];
6186

6187
	u8         reserved_at_20[0x10];
6188 6189
	u8         op_mod[0x10];

6190
	u8         reserved_at_40[0x8];
6191 6192
	u8         mkey_index[0x18];

6193
	u8         reserved_at_60[0x20];
6194 6195 6196 6197
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
6198
	u8         reserved_at_8[0x18];
6199 6200 6201

	u8         syndrome[0x20];

6202
	u8         reserved_at_40[0x40];
6203 6204 6205 6206
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
6207
	u8         reserved_at_10[0x10];
6208

6209
	u8         reserved_at_20[0x10];
6210 6211
	u8         op_mod[0x10];

6212 6213 6214 6215 6216
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6217 6218

	u8         table_type[0x8];
6219
	u8         reserved_at_88[0x18];
6220

6221
	u8         reserved_at_a0[0x8];
6222 6223
	u8         table_id[0x18];

6224
	u8         reserved_at_c0[0x140];
6225 6226 6227 6228
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
6229
	u8         reserved_at_8[0x18];
6230 6231 6232

	u8         syndrome[0x20];

6233
	u8         reserved_at_40[0x40];
6234 6235 6236 6237
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
6238
	u8         reserved_at_10[0x10];
6239

6240
	u8         reserved_at_20[0x10];
6241 6242
	u8         op_mod[0x10];

6243 6244 6245 6246 6247
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6248 6249

	u8         table_type[0x8];
6250
	u8         reserved_at_88[0x18];
6251

6252
	u8         reserved_at_a0[0x8];
6253 6254 6255 6256
	u8         table_id[0x18];

	u8         group_id[0x20];

6257
	u8         reserved_at_e0[0x120];
6258 6259 6260 6261
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
6262
	u8         reserved_at_8[0x18];
6263 6264 6265

	u8         syndrome[0x20];

6266
	u8         reserved_at_40[0x40];
6267 6268 6269 6270
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
6271
	u8         reserved_at_10[0x10];
6272

6273
	u8         reserved_at_20[0x10];
6274 6275
	u8         op_mod[0x10];

6276
	u8         reserved_at_40[0x18];
6277 6278
	u8         eq_number[0x8];

6279
	u8         reserved_at_60[0x20];
6280 6281 6282 6283
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
6284
	u8         reserved_at_8[0x18];
6285 6286 6287

	u8         syndrome[0x20];

6288
	u8         reserved_at_40[0x40];
6289 6290 6291 6292
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
6293
	u8         reserved_at_10[0x10];
6294

6295
	u8         reserved_at_20[0x10];
6296 6297
	u8         op_mod[0x10];

6298
	u8         reserved_at_40[0x8];
6299 6300
	u8         dctn[0x18];

6301
	u8         reserved_at_60[0x20];
6302 6303 6304 6305
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
6306
	u8         reserved_at_8[0x18];
6307 6308 6309

	u8         syndrome[0x20];

6310
	u8         reserved_at_40[0x40];
6311 6312 6313 6314
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
6315
	u8         reserved_at_10[0x10];
6316

6317
	u8         reserved_at_20[0x10];
6318 6319
	u8         op_mod[0x10];

6320
	u8         reserved_at_40[0x8];
6321 6322
	u8         cqn[0x18];

6323
	u8         reserved_at_60[0x20];
6324 6325 6326 6327
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6328
	u8         reserved_at_8[0x18];
6329 6330 6331

	u8         syndrome[0x20];

6332
	u8         reserved_at_40[0x40];
6333 6334 6335 6336
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6337
	u8         reserved_at_10[0x10];
6338

6339
	u8         reserved_at_20[0x10];
6340 6341
	u8         op_mod[0x10];

6342
	u8         reserved_at_40[0x20];
6343

6344
	u8         reserved_at_60[0x10];
6345 6346 6347 6348 6349
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
6350
	u8         reserved_at_8[0x18];
6351 6352 6353

	u8         syndrome[0x20];

6354
	u8         reserved_at_40[0x40];
6355 6356 6357 6358
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
6359
	u8         reserved_at_10[0x10];
6360

6361
	u8         reserved_at_20[0x10];
6362 6363
	u8         op_mod[0x10];

6364
	u8         reserved_at_40[0x60];
6365

6366
	u8         reserved_at_a0[0x8];
6367 6368
	u8         table_index[0x18];

6369
	u8         reserved_at_c0[0x140];
6370 6371 6372 6373
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
6374
	u8         reserved_at_8[0x18];
6375 6376 6377

	u8         syndrome[0x20];

6378
	u8         reserved_at_40[0x40];
6379 6380 6381 6382
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
6383
	u8         reserved_at_10[0x10];
6384

6385
	u8         reserved_at_20[0x10];
6386 6387
	u8         op_mod[0x10];

6388 6389 6390 6391 6392
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6393 6394

	u8         table_type[0x8];
6395
	u8         reserved_at_88[0x18];
6396

6397
	u8         reserved_at_a0[0x8];
6398 6399
	u8         table_id[0x18];

6400
	u8         reserved_at_c0[0x40];
6401 6402 6403

	u8         flow_index[0x20];

6404
	u8         reserved_at_120[0xe0];
6405 6406 6407 6408
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
6409
	u8         reserved_at_8[0x18];
6410 6411 6412

	u8         syndrome[0x20];

6413
	u8         reserved_at_40[0x40];
6414 6415 6416 6417
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6418
	u8         reserved_at_10[0x10];
6419

6420
	u8         reserved_at_20[0x10];
6421 6422
	u8         op_mod[0x10];

6423
	u8         reserved_at_40[0x8];
6424 6425
	u8         xrcd[0x18];

6426
	u8         reserved_at_60[0x20];
6427 6428 6429 6430
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6431
	u8         reserved_at_8[0x18];
6432 6433 6434

	u8         syndrome[0x20];

6435
	u8         reserved_at_40[0x40];
6436 6437 6438 6439
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6440
	u8         reserved_at_10[0x10];
6441

6442
	u8         reserved_at_20[0x10];
6443 6444
	u8         op_mod[0x10];

6445
	u8         reserved_at_40[0x8];
6446 6447
	u8         uar[0x18];

6448
	u8         reserved_at_60[0x20];
6449 6450 6451 6452
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6453
	u8         reserved_at_8[0x18];
6454 6455 6456

	u8         syndrome[0x20];

6457
	u8         reserved_at_40[0x40];
6458 6459 6460 6461
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6462
	u8         reserved_at_10[0x10];
6463

6464
	u8         reserved_at_20[0x10];
6465 6466
	u8         op_mod[0x10];

6467
	u8         reserved_at_40[0x8];
6468 6469
	u8         transport_domain[0x18];

6470
	u8         reserved_at_60[0x20];
6471 6472 6473 6474
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6475
	u8         reserved_at_8[0x18];
6476 6477 6478

	u8         syndrome[0x20];

6479
	u8         reserved_at_40[0x40];
6480 6481 6482 6483
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6484
	u8         reserved_at_10[0x10];
6485

6486
	u8         reserved_at_20[0x10];
6487 6488
	u8         op_mod[0x10];

6489
	u8         reserved_at_40[0x18];
6490 6491
	u8         counter_set_id[0x8];

6492
	u8         reserved_at_60[0x20];
6493 6494 6495 6496
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6497
	u8         reserved_at_8[0x18];
6498 6499 6500

	u8         syndrome[0x20];

6501
	u8         reserved_at_40[0x40];
6502 6503 6504 6505
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6506
	u8         reserved_at_10[0x10];
6507

6508
	u8         reserved_at_20[0x10];
6509 6510
	u8         op_mod[0x10];

6511
	u8         reserved_at_40[0x8];
6512 6513
	u8         pd[0x18];

6514
	u8         reserved_at_60[0x20];
6515 6516
};

6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

6533
	u8         flow_counter_id[0x20];
6534 6535 6536 6537

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6562 6563
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6564
	u8         reserved_at_8[0x18];
6565 6566 6567

	u8         syndrome[0x20];

6568
	u8         reserved_at_40[0x8];
6569 6570
	u8         xrc_srqn[0x18];

6571
	u8         reserved_at_60[0x20];
6572 6573 6574 6575
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6576
	u8         reserved_at_10[0x10];
6577

6578
	u8         reserved_at_20[0x10];
6579 6580
	u8         op_mod[0x10];

6581
	u8         reserved_at_40[0x40];
6582 6583 6584

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6585
	u8         reserved_at_280[0x600];
6586 6587 6588 6589 6590 6591

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6592
	u8         reserved_at_8[0x18];
6593 6594 6595

	u8         syndrome[0x20];

6596
	u8         reserved_at_40[0x8];
6597 6598
	u8         tisn[0x18];

6599
	u8         reserved_at_60[0x20];
6600 6601 6602 6603
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6604
	u8         reserved_at_10[0x10];
6605

6606
	u8         reserved_at_20[0x10];
6607 6608
	u8         op_mod[0x10];

6609
	u8         reserved_at_40[0xc0];
6610 6611 6612 6613 6614 6615

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6616
	u8         reserved_at_8[0x18];
6617 6618 6619

	u8         syndrome[0x20];

6620
	u8         reserved_at_40[0x8];
6621 6622
	u8         tirn[0x18];

6623
	u8         reserved_at_60[0x20];
6624 6625 6626 6627
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6628
	u8         reserved_at_10[0x10];
6629

6630
	u8         reserved_at_20[0x10];
6631 6632
	u8         op_mod[0x10];

6633
	u8         reserved_at_40[0xc0];
6634 6635 6636 6637 6638 6639

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6640
	u8         reserved_at_8[0x18];
6641 6642 6643

	u8         syndrome[0x20];

6644
	u8         reserved_at_40[0x8];
6645 6646
	u8         srqn[0x18];

6647
	u8         reserved_at_60[0x20];
6648 6649 6650 6651
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6652
	u8         reserved_at_10[0x10];
6653

6654
	u8         reserved_at_20[0x10];
6655 6656
	u8         op_mod[0x10];

6657
	u8         reserved_at_40[0x40];
6658 6659 6660

	struct mlx5_ifc_srqc_bits srq_context_entry;

6661
	u8         reserved_at_280[0x600];
6662 6663 6664 6665 6666 6667

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6668
	u8         reserved_at_8[0x18];
6669 6670 6671

	u8         syndrome[0x20];

6672
	u8         reserved_at_40[0x8];
6673 6674
	u8         sqn[0x18];

6675
	u8         reserved_at_60[0x20];
6676 6677 6678 6679
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6680
	u8         reserved_at_10[0x10];
6681

6682
	u8         reserved_at_20[0x10];
6683 6684
	u8         op_mod[0x10];

6685
	u8         reserved_at_40[0xc0];
6686 6687 6688 6689

	struct mlx5_ifc_sqc_bits ctx;
};

6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6720 6721
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6722
	u8         reserved_at_8[0x18];
6723 6724 6725

	u8         syndrome[0x20];

6726
	u8         reserved_at_40[0x8];
6727 6728
	u8         rqtn[0x18];

6729
	u8         reserved_at_60[0x20];
6730 6731 6732 6733
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6734
	u8         reserved_at_10[0x10];
6735

6736
	u8         reserved_at_20[0x10];
6737 6738
	u8         op_mod[0x10];

6739
	u8         reserved_at_40[0xc0];
6740 6741 6742 6743 6744 6745

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6746
	u8         reserved_at_8[0x18];
6747 6748 6749

	u8         syndrome[0x20];

6750
	u8         reserved_at_40[0x8];
6751 6752
	u8         rqn[0x18];

6753
	u8         reserved_at_60[0x20];
6754 6755 6756 6757
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6758
	u8         reserved_at_10[0x10];
6759

6760
	u8         reserved_at_20[0x10];
6761 6762
	u8         op_mod[0x10];

6763
	u8         reserved_at_40[0xc0];
6764 6765 6766 6767 6768 6769

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6770
	u8         reserved_at_8[0x18];
6771 6772 6773

	u8         syndrome[0x20];

6774
	u8         reserved_at_40[0x8];
6775 6776
	u8         rmpn[0x18];

6777
	u8         reserved_at_60[0x20];
6778 6779 6780 6781
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6782
	u8         reserved_at_10[0x10];
6783

6784
	u8         reserved_at_20[0x10];
6785 6786
	u8         op_mod[0x10];

6787
	u8         reserved_at_40[0xc0];
6788 6789 6790 6791 6792 6793

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6794
	u8         reserved_at_8[0x18];
6795 6796 6797

	u8         syndrome[0x20];

6798
	u8         reserved_at_40[0x8];
6799 6800
	u8         qpn[0x18];

6801
	u8         reserved_at_60[0x20];
6802 6803 6804 6805
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6806
	u8         reserved_at_10[0x10];
6807

6808
	u8         reserved_at_20[0x10];
6809 6810
	u8         op_mod[0x10];

6811
	u8         reserved_at_40[0x40];
6812 6813 6814

	u8         opt_param_mask[0x20];

6815
	u8         reserved_at_a0[0x20];
6816 6817 6818

	struct mlx5_ifc_qpc_bits qpc;

6819
	u8         reserved_at_800[0x80];
6820 6821 6822 6823 6824 6825

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6826
	u8         reserved_at_8[0x18];
6827 6828 6829

	u8         syndrome[0x20];

6830
	u8         reserved_at_40[0x40];
6831

6832
	u8         reserved_at_80[0x8];
6833 6834
	u8         psv0_index[0x18];

6835
	u8         reserved_at_a0[0x8];
6836 6837
	u8         psv1_index[0x18];

6838
	u8         reserved_at_c0[0x8];
6839 6840
	u8         psv2_index[0x18];

6841
	u8         reserved_at_e0[0x8];
6842 6843 6844 6845 6846
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6847
	u8         reserved_at_10[0x10];
6848

6849
	u8         reserved_at_20[0x10];
6850 6851 6852
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6853
	u8         reserved_at_44[0x4];
6854 6855
	u8         pd[0x18];

6856
	u8         reserved_at_60[0x20];
6857 6858 6859 6860
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6861
	u8         reserved_at_8[0x18];
6862 6863 6864

	u8         syndrome[0x20];

6865
	u8         reserved_at_40[0x8];
6866 6867
	u8         mkey_index[0x18];

6868
	u8         reserved_at_60[0x20];
6869 6870 6871 6872
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6873
	u8         reserved_at_10[0x10];
6874

6875
	u8         reserved_at_20[0x10];
6876 6877
	u8         op_mod[0x10];

6878
	u8         reserved_at_40[0x20];
6879 6880

	u8         pg_access[0x1];
6881
	u8         reserved_at_61[0x1f];
6882 6883 6884

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6885
	u8         reserved_at_280[0x80];
6886 6887 6888

	u8         translations_octword_actual_size[0x20];

6889
	u8         reserved_at_320[0x560];
6890 6891 6892 6893 6894 6895

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6896
	u8         reserved_at_8[0x18];
6897 6898 6899

	u8         syndrome[0x20];

6900
	u8         reserved_at_40[0x8];
6901 6902
	u8         table_id[0x18];

6903
	u8         reserved_at_60[0x20];
6904 6905
};

6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923
struct mlx5_ifc_flow_table_context_bits {
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_2[0x2];
	u8         table_miss_action[0x4];
	u8         level[0x8];
	u8         reserved_at_10[0x8];
	u8         log_size[0x8];

	u8         reserved_at_20[0x8];
	u8         table_miss_id[0x18];

	u8         reserved_at_40[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_60[0xe0];
};

6924 6925
struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6926
	u8         reserved_at_10[0x10];
6927

6928
	u8         reserved_at_20[0x10];
6929 6930
	u8         op_mod[0x10];

6931 6932 6933 6934 6935
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6936 6937

	u8         table_type[0x8];
6938
	u8         reserved_at_88[0x18];
6939

6940
	u8         reserved_at_a0[0x20];
6941

6942
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
6943 6944 6945 6946
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6947
	u8         reserved_at_8[0x18];
6948 6949 6950

	u8         syndrome[0x20];

6951
	u8         reserved_at_40[0x8];
6952 6953
	u8         group_id[0x18];

6954
	u8         reserved_at_60[0x20];
6955 6956 6957 6958 6959 6960 6961 6962 6963 6964
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6965
	u8         reserved_at_10[0x10];
6966

6967
	u8         reserved_at_20[0x10];
6968 6969
	u8         op_mod[0x10];

6970 6971 6972 6973 6974
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6975 6976

	u8         table_type[0x8];
6977
	u8         reserved_at_88[0x18];
6978

6979
	u8         reserved_at_a0[0x8];
6980 6981
	u8         table_id[0x18];

6982 6983 6984
	u8         source_eswitch_owner_vhca_id_valid[0x1];

	u8         reserved_at_c1[0x1f];
6985 6986 6987

	u8         start_flow_index[0x20];

6988
	u8         reserved_at_100[0x20];
6989 6990 6991

	u8         end_flow_index[0x20];

6992
	u8         reserved_at_140[0xa0];
6993

6994
	u8         reserved_at_1e0[0x18];
6995 6996 6997 6998
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6999
	u8         reserved_at_1200[0xe00];
7000 7001 7002 7003
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
7004
	u8         reserved_at_8[0x18];
7005 7006 7007

	u8         syndrome[0x20];

7008
	u8         reserved_at_40[0x18];
7009 7010
	u8         eq_number[0x8];

7011
	u8         reserved_at_60[0x20];
7012 7013 7014 7015
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
7016
	u8         reserved_at_10[0x10];
7017

7018
	u8         reserved_at_20[0x10];
7019 7020
	u8         op_mod[0x10];

7021
	u8         reserved_at_40[0x40];
7022 7023 7024

	struct mlx5_ifc_eqc_bits eq_context_entry;

7025
	u8         reserved_at_280[0x40];
7026 7027 7028

	u8         event_bitmask[0x40];

7029
	u8         reserved_at_300[0x580];
7030 7031 7032 7033 7034 7035

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
7036
	u8         reserved_at_8[0x18];
7037 7038 7039

	u8         syndrome[0x20];

7040
	u8         reserved_at_40[0x8];
7041 7042
	u8         dctn[0x18];

7043
	u8         reserved_at_60[0x20];
7044 7045 7046 7047
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
7048
	u8         reserved_at_10[0x10];
7049

7050
	u8         reserved_at_20[0x10];
7051 7052
	u8         op_mod[0x10];

7053
	u8         reserved_at_40[0x40];
7054 7055 7056

	struct mlx5_ifc_dctc_bits dct_context_entry;

7057
	u8         reserved_at_280[0x180];
7058 7059 7060 7061
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
7062
	u8         reserved_at_8[0x18];
7063 7064 7065

	u8         syndrome[0x20];

7066
	u8         reserved_at_40[0x8];
7067 7068
	u8         cqn[0x18];

7069
	u8         reserved_at_60[0x20];
7070 7071 7072 7073
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
7074
	u8         reserved_at_10[0x10];
7075

7076
	u8         reserved_at_20[0x10];
7077 7078
	u8         op_mod[0x10];

7079
	u8         reserved_at_40[0x40];
7080 7081 7082

	struct mlx5_ifc_cqc_bits cq_context;

7083
	u8         reserved_at_280[0x600];
7084 7085 7086 7087 7088 7089

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
7090
	u8         reserved_at_8[0x18];
7091 7092 7093

	u8         syndrome[0x20];

7094
	u8         reserved_at_40[0x4];
7095 7096 7097
	u8         min_delay[0xc];
	u8         int_vector[0x10];

7098
	u8         reserved_at_60[0x20];
7099 7100 7101 7102 7103 7104 7105 7106 7107
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
7108
	u8         reserved_at_10[0x10];
7109

7110
	u8         reserved_at_20[0x10];
7111 7112
	u8         op_mod[0x10];

7113
	u8         reserved_at_40[0x4];
7114 7115 7116
	u8         min_delay[0xc];
	u8         int_vector[0x10];

7117
	u8         reserved_at_60[0x20];
7118 7119 7120 7121
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
7122
	u8         reserved_at_8[0x18];
7123 7124 7125

	u8         syndrome[0x20];

7126
	u8         reserved_at_40[0x40];
7127 7128 7129 7130
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
7131
	u8         reserved_at_10[0x10];
7132

7133
	u8         reserved_at_20[0x10];
7134 7135
	u8         op_mod[0x10];

7136
	u8         reserved_at_40[0x8];
7137 7138
	u8         qpn[0x18];

7139
	u8         reserved_at_60[0x20];
7140 7141 7142 7143

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

7167 7168
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
7169
	u8         reserved_at_8[0x18];
7170 7171 7172

	u8         syndrome[0x20];

7173
	u8         reserved_at_40[0x40];
7174 7175 7176 7177 7178 7179 7180 7181
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
7182
	u8         reserved_at_10[0x10];
7183

7184
	u8         reserved_at_20[0x10];
7185 7186
	u8         op_mod[0x10];

7187
	u8         reserved_at_40[0x8];
7188 7189
	u8         xrc_srqn[0x18];

7190
	u8         reserved_at_60[0x10];
7191 7192 7193 7194 7195
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
7196
	u8         reserved_at_8[0x18];
7197 7198 7199

	u8         syndrome[0x20];

7200
	u8         reserved_at_40[0x40];
7201 7202 7203
};

enum {
S
Saeed Mahameed 已提交
7204 7205
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
7206 7207 7208 7209
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
7210
	u8         reserved_at_10[0x10];
7211

7212
	u8         reserved_at_20[0x10];
7213 7214
	u8         op_mod[0x10];

7215
	u8         reserved_at_40[0x8];
7216 7217
	u8         srq_number[0x18];

7218
	u8         reserved_at_60[0x10];
7219 7220 7221 7222 7223
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
7224
	u8         reserved_at_8[0x18];
7225 7226 7227

	u8         syndrome[0x20];

7228
	u8         reserved_at_40[0x40];
7229 7230 7231 7232
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
7233
	u8         reserved_at_10[0x10];
7234

7235
	u8         reserved_at_20[0x10];
7236 7237
	u8         op_mod[0x10];

7238
	u8         reserved_at_40[0x8];
7239 7240
	u8         dct_number[0x18];

7241
	u8         reserved_at_60[0x20];
7242 7243 7244 7245
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
7246
	u8         reserved_at_8[0x18];
7247 7248 7249

	u8         syndrome[0x20];

7250
	u8         reserved_at_40[0x8];
7251 7252
	u8         xrcd[0x18];

7253
	u8         reserved_at_60[0x20];
7254 7255 7256 7257
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
7258
	u8         reserved_at_10[0x10];
7259

7260
	u8         reserved_at_20[0x10];
7261 7262
	u8         op_mod[0x10];

7263
	u8         reserved_at_40[0x40];
7264 7265 7266 7267
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
7268
	u8         reserved_at_8[0x18];
7269 7270 7271

	u8         syndrome[0x20];

7272
	u8         reserved_at_40[0x8];
7273 7274
	u8         uar[0x18];

7275
	u8         reserved_at_60[0x20];
7276 7277 7278 7279
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
7280
	u8         reserved_at_10[0x10];
7281

7282
	u8         reserved_at_20[0x10];
7283 7284
	u8         op_mod[0x10];

7285
	u8         reserved_at_40[0x40];
7286 7287 7288 7289
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
7290
	u8         reserved_at_8[0x18];
7291 7292 7293

	u8         syndrome[0x20];

7294
	u8         reserved_at_40[0x8];
7295 7296
	u8         transport_domain[0x18];

7297
	u8         reserved_at_60[0x20];
7298 7299 7300 7301
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
7302
	u8         reserved_at_10[0x10];
7303

7304
	u8         reserved_at_20[0x10];
7305 7306
	u8         op_mod[0x10];

7307
	u8         reserved_at_40[0x40];
7308 7309 7310 7311
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
7312
	u8         reserved_at_8[0x18];
7313 7314 7315

	u8         syndrome[0x20];

7316
	u8         reserved_at_40[0x18];
7317 7318
	u8         counter_set_id[0x8];

7319
	u8         reserved_at_60[0x20];
7320 7321 7322 7323
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
7324
	u8         reserved_at_10[0x10];
7325

7326
	u8         reserved_at_20[0x10];
7327 7328
	u8         op_mod[0x10];

7329
	u8         reserved_at_40[0x40];
7330 7331 7332 7333
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
7334
	u8         reserved_at_8[0x18];
7335 7336 7337

	u8         syndrome[0x20];

7338
	u8         reserved_at_40[0x8];
7339 7340
	u8         pd[0x18];

7341
	u8         reserved_at_60[0x20];
7342 7343 7344
};

struct mlx5_ifc_alloc_pd_in_bits {
7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

7360
	u8         flow_counter_id[0x20];
7361 7362 7363 7364 7365

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
7366
	u8         opcode[0x10];
7367
	u8         reserved_at_10[0x10];
7368

7369
	u8         reserved_at_20[0x10];
7370 7371
	u8         op_mod[0x10];

7372
	u8         reserved_at_40[0x40];
7373 7374 7375 7376
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
7377
	u8         reserved_at_8[0x18];
7378 7379 7380

	u8         syndrome[0x20];

7381
	u8         reserved_at_40[0x40];
7382 7383 7384 7385
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
7386
	u8         reserved_at_10[0x10];
7387

7388
	u8         reserved_at_20[0x10];
7389 7390
	u8         op_mod[0x10];

7391
	u8         reserved_at_40[0x20];
7392

7393
	u8         reserved_at_60[0x10];
7394 7395 7396
	u8         vxlan_udp_port[0x10];
};

7397
struct mlx5_ifc_set_pp_rate_limit_out_bits {
S
Saeed Mahameed 已提交
7398 7399 7400 7401 7402 7403 7404 7405
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

7406
struct mlx5_ifc_set_pp_rate_limit_in_bits {
S
Saeed Mahameed 已提交
7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
7419

7420 7421 7422 7423 7424 7425
	u8	   burst_upper_bound[0x20];

	u8         reserved_at_c0[0x10];
	u8	   typical_packet_size[0x10];

	u8         reserved_at_e0[0x120];
S
Saeed Mahameed 已提交
7426 7427
};

7428 7429
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7430
	u8         reserved_at_8[0x18];
7431 7432 7433

	u8         syndrome[0x20];

7434
	u8         reserved_at_40[0x40];
7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7446
	u8         reserved_at_10[0x10];
7447

7448
	u8         reserved_at_20[0x10];
7449 7450
	u8         op_mod[0x10];

7451
	u8         reserved_at_40[0x10];
7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7464
	u8         reserved_at_12[0x2];
7465
	u8         lane[0x4];
7466
	u8         reserved_at_18[0x8];
7467

7468
	u8         reserved_at_20[0x20];
7469

7470
	u8         reserved_at_40[0x7];
7471 7472 7473 7474 7475
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7476
	u8         reserved_at_60[0xc];
7477 7478 7479 7480
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7481
	u8         reserved_at_80[0x20];
7482 7483 7484 7485 7486 7487 7488
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7489
	u8         reserved_at_12[0x2];
7490
	u8         lane[0x4];
7491
	u8         reserved_at_18[0x8];
7492 7493

	u8         time_to_link_up[0x10];
7494
	u8         reserved_at_30[0xc];
7495 7496 7497 7498 7499
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7500
	u8         reserved_at_60[0x4];
7501 7502 7503 7504 7505 7506
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7507
	u8         reserved_at_a0[0x10];
7508 7509
	u8         height_sigma[0x10];

7510
	u8         reserved_at_c0[0x20];
7511

7512
	u8         reserved_at_e0[0x4];
7513 7514 7515
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7516
	u8         reserved_at_100[0x8];
7517
	u8         phase_eo_pos[0x8];
7518
	u8         reserved_at_110[0x8];
7519 7520 7521 7522 7523 7524 7525
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7526
	u8         reserved_at_0[0x8];
7527
	u8         local_port[0x8];
7528
	u8         reserved_at_10[0x10];
7529

7530
	u8         reserved_at_20[0x1c];
7531 7532
	u8         vl_hw_cap[0x4];

7533
	u8         reserved_at_40[0x1c];
7534 7535
	u8         vl_admin[0x4];

7536
	u8         reserved_at_60[0x1c];
7537 7538 7539 7540 7541 7542
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7543
	u8         reserved_at_10[0x4];
7544
	u8         admin_status[0x4];
7545
	u8         reserved_at_18[0x4];
7546 7547
	u8         oper_status[0x4];

7548
	u8         reserved_at_20[0x60];
7549 7550 7551
};

struct mlx5_ifc_ptys_reg_bits {
7552
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7553
	u8         an_disable_admin[0x1];
7554 7555
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7556
	u8         local_port[0x8];
7557
	u8         reserved_at_10[0xd];
7558 7559
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7560 7561
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7562 7563 7564 7565 7566 7567

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7568
	u8         reserved_at_a0[0x20];
7569 7570 7571 7572 7573 7574

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7575
	u8         reserved_at_100[0x20];
7576 7577 7578 7579 7580 7581

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7582 7583
	u8         reserved_at_160[0x1c];
	u8         connector_type[0x4];
7584 7585 7586

	u8         eth_proto_lp_advertise[0x20];

7587
	u8         reserved_at_1a0[0x60];
7588 7589
};

7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7601
struct mlx5_ifc_ptas_reg_bits {
7602
	u8         reserved_at_0[0x20];
7603 7604

	u8         algorithm_options[0x10];
7605
	u8         reserved_at_30[0x4];
7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7631
	u8         reserved_at_110[0x8];
7632 7633 7634 7635 7636
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7637
	u8         reserved_at_140[0x15];
7638 7639 7640 7641 7642 7643 7644
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7645
	u8         reserved_at_18[0x8];
7646

7647
	u8         reserved_at_20[0x20];
7648 7649 7650
};

struct mlx5_ifc_pqdr_reg_bits {
7651
	u8         reserved_at_0[0x8];
7652
	u8         local_port[0x8];
7653
	u8         reserved_at_10[0x5];
7654
	u8         prio[0x3];
7655
	u8         reserved_at_18[0x6];
7656 7657
	u8         mode[0x2];

7658
	u8         reserved_at_20[0x20];
7659

7660
	u8         reserved_at_40[0x10];
7661 7662
	u8         min_threshold[0x10];

7663
	u8         reserved_at_60[0x10];
7664 7665
	u8         max_threshold[0x10];

7666
	u8         reserved_at_80[0x10];
7667 7668
	u8         mark_probability_denominator[0x10];

7669
	u8         reserved_at_a0[0x60];
7670 7671 7672
};

struct mlx5_ifc_ppsc_reg_bits {
7673
	u8         reserved_at_0[0x8];
7674
	u8         local_port[0x8];
7675
	u8         reserved_at_10[0x10];
7676

7677
	u8         reserved_at_20[0x60];
7678

7679
	u8         reserved_at_80[0x1c];
7680 7681
	u8         wrps_admin[0x4];

7682
	u8         reserved_at_a0[0x1c];
7683 7684
	u8         wrps_status[0x4];

7685
	u8         reserved_at_c0[0x8];
7686
	u8         up_threshold[0x8];
7687
	u8         reserved_at_d0[0x8];
7688 7689
	u8         down_threshold[0x8];

7690
	u8         reserved_at_e0[0x20];
7691

7692
	u8         reserved_at_100[0x1c];
7693 7694
	u8         srps_admin[0x4];

7695
	u8         reserved_at_120[0x1c];
7696 7697
	u8         srps_status[0x4];

7698
	u8         reserved_at_140[0x40];
7699 7700 7701
};

struct mlx5_ifc_pplr_reg_bits {
7702
	u8         reserved_at_0[0x8];
7703
	u8         local_port[0x8];
7704
	u8         reserved_at_10[0x10];
7705

7706
	u8         reserved_at_20[0x8];
7707
	u8         lb_cap[0x8];
7708
	u8         reserved_at_30[0x8];
7709 7710 7711 7712
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7713
	u8         reserved_at_0[0x8];
7714
	u8         local_port[0x8];
7715
	u8         reserved_at_10[0x10];
7716

7717
	u8         reserved_at_20[0x20];
7718 7719 7720 7721

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7722
	u8         reserved_at_58[0x8];
7723 7724 7725 7726

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7727
	u8         reserved_at_80[0x20];
7728 7729 7730 7731 7732 7733
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7734
	u8         reserved_at_12[0x8];
7735 7736 7737
	u8         grp[0x6];

	u8         clr[0x1];
7738
	u8         reserved_at_21[0x1c];
7739 7740 7741 7742 7743
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7756
struct mlx5_ifc_ppad_reg_bits {
7757
	u8         reserved_at_0[0x3];
7758
	u8         single_mac[0x1];
7759
	u8         reserved_at_4[0x4];
7760 7761 7762 7763 7764
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7765
	u8         reserved_at_40[0x40];
7766 7767 7768
};

struct mlx5_ifc_pmtu_reg_bits {
7769
	u8         reserved_at_0[0x8];
7770
	u8         local_port[0x8];
7771
	u8         reserved_at_10[0x10];
7772 7773

	u8         max_mtu[0x10];
7774
	u8         reserved_at_30[0x10];
7775 7776

	u8         admin_mtu[0x10];
7777
	u8         reserved_at_50[0x10];
7778 7779

	u8         oper_mtu[0x10];
7780
	u8         reserved_at_70[0x10];
7781 7782 7783
};

struct mlx5_ifc_pmpr_reg_bits {
7784
	u8         reserved_at_0[0x8];
7785
	u8         module[0x8];
7786
	u8         reserved_at_10[0x10];
7787

7788
	u8         reserved_at_20[0x18];
7789 7790
	u8         attenuation_5g[0x8];

7791
	u8         reserved_at_40[0x18];
7792 7793
	u8         attenuation_7g[0x8];

7794
	u8         reserved_at_60[0x18];
7795 7796 7797 7798
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7799
	u8         reserved_at_0[0x8];
7800
	u8         module[0x8];
7801
	u8         reserved_at_10[0xc];
7802 7803
	u8         module_status[0x4];

7804
	u8         reserved_at_20[0x60];
7805 7806 7807 7808 7809 7810 7811
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7812
	u8         reserved_at_0[0x4];
7813 7814
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7815
	u8         reserved_at_10[0x10];
7816 7817

	u8         e[0x1];
7818
	u8         reserved_at_21[0x1f];
7819 7820 7821 7822
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7823
	u8         reserved_at_1[0x7];
7824
	u8         local_port[0x8];
7825
	u8         reserved_at_10[0x8];
7826 7827 7828 7829 7830 7831 7832 7833 7834 7835
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7836
	u8         reserved_at_a0[0x160];
7837 7838 7839
};

struct mlx5_ifc_pmaos_reg_bits {
7840
	u8         reserved_at_0[0x8];
7841
	u8         module[0x8];
7842
	u8         reserved_at_10[0x4];
7843
	u8         admin_status[0x4];
7844
	u8         reserved_at_18[0x4];
7845 7846 7847 7848
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7849
	u8         reserved_at_22[0x1c];
7850 7851
	u8         e[0x2];

7852
	u8         reserved_at_40[0x40];
7853 7854 7855
};

struct mlx5_ifc_plpc_reg_bits {
7856
	u8         reserved_at_0[0x4];
7857
	u8         profile_id[0xc];
7858
	u8         reserved_at_10[0x4];
7859
	u8         proto_mask[0x4];
7860
	u8         reserved_at_18[0x8];
7861

7862
	u8         reserved_at_20[0x10];
7863 7864
	u8         lane_speed[0x10];

7865
	u8         reserved_at_40[0x17];
7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7878
	u8         reserved_at_c0[0x80];
7879 7880 7881
};

struct mlx5_ifc_plib_reg_bits {
7882
	u8         reserved_at_0[0x8];
7883
	u8         local_port[0x8];
7884
	u8         reserved_at_10[0x8];
7885 7886
	u8         ib_port[0x8];

7887
	u8         reserved_at_20[0x60];
7888 7889 7890
};

struct mlx5_ifc_plbf_reg_bits {
7891
	u8         reserved_at_0[0x8];
7892
	u8         local_port[0x8];
7893
	u8         reserved_at_10[0xd];
7894 7895
	u8         lbf_mode[0x3];

7896
	u8         reserved_at_20[0x20];
7897 7898 7899
};

struct mlx5_ifc_pipg_reg_bits {
7900
	u8         reserved_at_0[0x8];
7901
	u8         local_port[0x8];
7902
	u8         reserved_at_10[0x10];
7903 7904

	u8         dic[0x1];
7905
	u8         reserved_at_21[0x19];
7906
	u8         ipg[0x4];
7907
	u8         reserved_at_3e[0x2];
7908 7909 7910
};

struct mlx5_ifc_pifr_reg_bits {
7911
	u8         reserved_at_0[0x8];
7912
	u8         local_port[0x8];
7913
	u8         reserved_at_10[0x10];
7914

7915
	u8         reserved_at_20[0xe0];
7916 7917 7918 7919 7920 7921 7922

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7923
	u8         reserved_at_0[0x8];
7924
	u8         local_port[0x8];
7925 7926 7927 7928 7929
	u8         reserved_at_10[0xb];
	u8         ppan_mask_n[0x1];
	u8         minor_stall_mask[0x1];
	u8         critical_stall_mask[0x1];
	u8         reserved_at_1e[0x2];
7930 7931

	u8         ppan[0x4];
7932
	u8         reserved_at_24[0x4];
7933
	u8         prio_mask_tx[0x8];
7934
	u8         reserved_at_30[0x8];
7935 7936 7937 7938
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7939 7940
	u8         pptx_mask_n[0x1];
	u8         reserved_at_43[0x5];
7941
	u8         pfctx[0x8];
7942
	u8         reserved_at_50[0x10];
7943 7944 7945

	u8         pprx[0x1];
	u8         aprx[0x1];
7946 7947
	u8         pprx_mask_n[0x1];
	u8         reserved_at_63[0x5];
7948
	u8         pfcrx[0x8];
7949
	u8         reserved_at_70[0x10];
7950

7951 7952 7953 7954
	u8         device_stall_minor_watermark[0x10];
	u8         device_stall_critical_watermark[0x10];

	u8         reserved_at_a0[0x60];
7955 7956 7957 7958
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7959
	u8         reserved_at_4[0x4];
7960
	u8         local_port[0x8];
7961
	u8         reserved_at_10[0x10];
7962 7963 7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7976
	u8         reserved_at_140[0x80];
7977 7978 7979
};

struct mlx5_ifc_peir_reg_bits {
7980
	u8         reserved_at_0[0x8];
7981
	u8         local_port[0x8];
7982
	u8         reserved_at_10[0x10];
7983

7984
	u8         reserved_at_20[0xc];
7985
	u8         error_count[0x4];
7986
	u8         reserved_at_30[0x10];
7987

7988
	u8         reserved_at_40[0xc];
7989
	u8         lane[0x4];
7990
	u8         reserved_at_50[0x8];
7991 7992 7993
	u8         error_type[0x8];
};

7994
struct mlx5_ifc_pcam_enhanced_features_bits {
7995
	u8         reserved_at_0[0x76];
7996

7997 7998
	u8         pfcc_mask[0x1];
	u8         reserved_at_77[0x4];
7999
	u8         rx_buffer_fullness_counters[0x1];
8000 8001
	u8         ptys_connector_type[0x1];
	u8         reserved_at_7d[0x1];
8002 8003 8004 8005
	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016
struct mlx5_ifc_pcam_regs_5000_to_507f_bits {
	u8         port_access_reg_cap_mask_127_to_96[0x20];
	u8         port_access_reg_cap_mask_95_to_64[0x20];
	u8         port_access_reg_cap_mask_63_to_32[0x20];

	u8         port_access_reg_cap_mask_31_to_13[0x13];
	u8         pbmc[0x1];
	u8         pptb[0x1];
	u8         port_access_reg_cap_mask_10_to_0[0xb];
};

8017 8018 8019 8020 8021 8022 8023 8024 8025
struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
8026
		struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f;
8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
8041 8042
	u8         reserved_at_0[0x7b];
	u8         pcie_outbound_stalled[0x1];
8043
	u8         tx_overflow_buffer_pkt[0x1];
8044 8045
	u8         mtpps_enh_out_per_adj[0x1];
	u8         mtpps_fs[0x1];
8046 8047 8048
	u8         pcie_performance_group[0x1];
};

8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059 8060
struct mlx5_ifc_mcam_access_reg_bits {
	u8         reserved_at_0[0x1c];
	u8         mcda[0x1];
	u8         mcc[0x1];
	u8         mcqi[0x1];
	u8         reserved_at_1f[0x1];

	u8         regs_95_to_64[0x20];
	u8         regs_63_to_32[0x20];
	u8         regs_31_to_0[0x20];
};

8061 8062 8063 8064 8065 8066 8067 8068 8069
struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
8070
		struct mlx5_ifc_mcam_access_reg_bits access_regs;
8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120
struct mlx5_ifc_qcam_access_reg_cap_mask {
	u8         qcam_access_reg_cap_mask_127_to_20[0x6C];
	u8         qpdpm[0x1];
	u8         qcam_access_reg_cap_mask_18_to_4[0x0F];
	u8         qdpm[0x1];
	u8         qpts[0x1];
	u8         qcap[0x1];
	u8         qcam_access_reg_cap_mask_0[0x1];
};

struct mlx5_ifc_qcam_qos_feature_cap_mask {
	u8         qcam_qos_feature_cap_mask_127_to_1[0x7F];
	u8         qpts_trust_both[0x1];
};

struct mlx5_ifc_qcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];
	u8         reserved_at_20[0x20];

	union {
		struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap;
		u8  reserved_at_0[0x80];
	} qos_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap;
		u8  reserved_at_0[0x80];
	} qos_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

8121
struct mlx5_ifc_pcap_reg_bits {
8122
	u8         reserved_at_0[0x8];
8123
	u8         local_port[0x8];
8124
	u8         reserved_at_10[0x10];
8125 8126 8127 8128 8129 8130 8131

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
8132
	u8         reserved_at_10[0x4];
8133
	u8         admin_status[0x4];
8134
	u8         reserved_at_18[0x4];
8135 8136 8137 8138
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
8139
	u8         reserved_at_22[0x1c];
8140 8141
	u8         e[0x2];

8142
	u8         reserved_at_40[0x40];
8143 8144 8145
};

struct mlx5_ifc_pamp_reg_bits {
8146
	u8         reserved_at_0[0x8];
8147
	u8         opamp_group[0x8];
8148
	u8         reserved_at_10[0xc];
8149 8150 8151
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
8152
	u8         reserved_at_30[0x4];
8153 8154 8155 8156 8157
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

8158 8159 8160 8161 8162 8163 8164 8165 8166 8167
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

8168
struct mlx5_ifc_lane_2_module_mapping_bits {
8169
	u8         reserved_at_0[0x6];
8170
	u8         rx_lane[0x2];
8171
	u8         reserved_at_8[0x6];
8172
	u8         tx_lane[0x2];
8173
	u8         reserved_at_10[0x8];
8174 8175 8176 8177
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
8178
	u8         reserved_at_0[0x6];
8179 8180
	u8         lossy[0x1];
	u8         epsb[0x1];
8181
	u8         reserved_at_8[0xc];
8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
8193
	u8         reserved_at_0[0x18];
8194 8195
	u8         power_settings_level[0x8];

8196
	u8         reserved_at_20[0x60];
8197 8198 8199 8200
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
8201
	u8         reserved_at_1[0x1f];
8202

8203
	u8         reserved_at_20[0x60];
8204 8205 8206
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
8207
	u8         reserved_at_0[0x20];
8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
8220
	u8         reserved_at_41[0x7];
8221 8222 8223 8224 8225 8226 8227 8228
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

8229
	u8         reserved_at_80[0x20];
8230 8231 8232 8233 8234 8235 8236

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

8237
	u8         reserved_at_e0[0x1];
8238
	u8         grh[0x1];
8239
	u8         reserved_at_e2[0x2];
8240 8241 8242 8243 8244 8245 8246
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
8247
	u8         reserved_at_0[0x10];
8248 8249 8250 8251
	u8         function_id[0x10];

	u8         num_pages[0x20];

8252
	u8         reserved_at_40[0xa0];
8253 8254 8255
};

struct mlx5_ifc_eqe_bits {
8256
	u8         reserved_at_0[0x8];
8257
	u8         event_type[0x8];
8258
	u8         reserved_at_10[0x8];
8259 8260
	u8         event_sub_type[0x8];

8261
	u8         reserved_at_20[0xe0];
8262 8263 8264

	union mlx5_ifc_event_auto_bits event_data;

8265
	u8         reserved_at_1e0[0x10];
8266
	u8         signature[0x8];
8267
	u8         reserved_at_1f8[0x7];
8268 8269 8270 8271 8272 8273 8274 8275 8276
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
8277
	u8         reserved_at_8[0x18];
8278 8279 8280 8281 8282 8283

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
8284
	u8         reserved_at_77[0x9];
8285 8286 8287 8288 8289 8290 8291 8292

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
8293
	u8         reserved_at_1b7[0x9];
8294 8295 8296 8297 8298

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
8299
	u8         reserved_at_1f0[0x8];
8300 8301 8302 8303 8304 8305
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
8306
	u8         reserved_at_8[0x18];
8307 8308 8309 8310 8311 8312 8313 8314

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
8315
	u8         reserved_at_10[0x10];
8316

8317
	u8         reserved_at_20[0x10];
8318 8319 8320 8321 8322 8323 8324 8325
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

8326
	u8         reserved_at_1000[0x180];
8327 8328 8329 8330

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
8331
	u8         reserved_at_11b6[0xa];
8332 8333 8334

	u8         block_number[0x20];

8335
	u8         reserved_at_11e0[0x8];
8336 8337 8338 8339 8340 8341 8342 8343 8344
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
8345
	u8         reserved_at_38[0x6];
8346 8347 8348 8349
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

8398 8399 8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

8431
	u8         reserved_at_40[0x40];
8432 8433 8434 8435

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
8436
	u8         reserved_at_b4[0x2];
8437 8438 8439 8440 8441 8442
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

8443
	u8         reserved_at_e0[0xf00];
8444 8445

	u8         initializing[0x1];
8446
	u8         reserved_at_fe1[0x4];
8447
	u8         nic_interface_supported[0x3];
8448
	u8         reserved_at_fe8[0x18];
8449 8450 8451 8452 8453

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

8454
	u8         reserved_at_1220[0x6e40];
8455

8456
	u8         reserved_at_8060[0x1f];
8457 8458 8459 8460 8461
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

8462
	u8         reserved_at_80a0[0x17fc0];
8463 8464
};

8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479 8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

8491 8492
	u8         field_select[0x20];
	u8         reserved_at_a0[0x60];
8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];
8507
	u8         enhanced_out_periodic_adjustment[0x20];
8508

8509
	u8         reserved_at_1c0[0x20];
8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8521 8522 8523 8524 8525 8526 8527 8528 8529 8530 8531 8532 8533 8534 8535 8536 8537 8538 8539 8540 8541 8542 8543 8544 8545 8546 8547 8548 8549 8550 8551 8552 8553 8554 8555 8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599
struct mlx5_ifc_mcqi_cap_bits {
	u8         supported_info_bitmask[0x20];

	u8         component_size[0x20];

	u8         max_component_size[0x20];

	u8         log_mcda_word_size[0x4];
	u8         reserved_at_64[0xc];
	u8         mcda_max_write_size[0x10];

	u8         rd_en[0x1];
	u8         reserved_at_81[0x1];
	u8         match_chip_id[0x1];
	u8         match_psid[0x1];
	u8         check_user_timestamp[0x1];
	u8         match_base_guid_mac[0x1];
	u8         reserved_at_86[0x1a];
};

struct mlx5_ifc_mcqi_reg_bits {
	u8         read_pending_component[0x1];
	u8         reserved_at_1[0xf];
	u8         component_index[0x10];

	u8         reserved_at_20[0x20];

	u8         reserved_at_40[0x1b];
	u8         info_type[0x5];

	u8         info_size[0x20];

	u8         offset[0x20];

	u8         reserved_at_a0[0x10];
	u8         data_size[0x10];

	u8         data[0][0x20];
};

struct mlx5_ifc_mcc_reg_bits {
	u8         reserved_at_0[0x4];
	u8         time_elapsed_since_last_cmd[0xc];
	u8         reserved_at_10[0x8];
	u8         instruction[0x8];

	u8         reserved_at_20[0x10];
	u8         component_index[0x10];

	u8         reserved_at_40[0x8];
	u8         update_handle[0x18];

	u8         handle_owner_type[0x4];
	u8         handle_owner_host_id[0x4];
	u8         reserved_at_68[0x1];
	u8         control_progress[0x7];
	u8         error_code[0x8];
	u8         reserved_at_78[0x4];
	u8         control_state[0x4];

	u8         component_size[0x20];

	u8         reserved_at_a0[0x60];
};

struct mlx5_ifc_mcda_reg_bits {
	u8         reserved_at_0[0x8];
	u8         update_handle[0x18];

	u8         offset[0x20];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         data[0][0x20];
};

8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8616
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8632
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8633 8634 8635 8636 8637 8638 8639
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8640
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8641 8642 8643 8644
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8645 8646
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8647
	struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
8648 8649
	struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
	struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
8650 8651 8652
	struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
	struct mlx5_ifc_mcc_reg_bits mcc_reg;
	struct mlx5_ifc_mcda_reg_bits mcda_reg;
8653
	u8         reserved_at_0[0x60e0];
8654 8655 8656 8657
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8658
	u8         reserved_at_0[0x200];
8659 8660 8661 8662
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8663
	u8         reserved_at_0[0x20060];
8664 8665
};

8666 8667
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8668
	u8         reserved_at_8[0x18];
8669 8670 8671

	u8         syndrome[0x20];

8672
	u8         reserved_at_40[0x40];
8673 8674 8675 8676
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8677
	u8         reserved_at_10[0x10];
8678

8679
	u8         reserved_at_20[0x10];
8680 8681
	u8         op_mod[0x10];

8682 8683 8684 8685 8686
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8687 8688

	u8         table_type[0x8];
8689
	u8         reserved_at_88[0x18];
8690

8691
	u8         reserved_at_a0[0x8];
8692 8693
	u8         table_id[0x18];

8694 8695 8696
	u8         reserved_at_c0[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_e0[0x120];
8697 8698
};

8699
enum {
8700 8701
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8702 8703 8704 8705
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8706
	u8         reserved_at_8[0x18];
8707 8708 8709

	u8         syndrome[0x20];

8710
	u8         reserved_at_40[0x40];
8711 8712 8713 8714
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8715
	u8         reserved_at_10[0x10];
8716

8717
	u8         reserved_at_20[0x10];
8718 8719
	u8         op_mod[0x10];

8720 8721 8722
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8723

8724
	u8         reserved_at_60[0x10];
8725 8726 8727
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8728
	u8         reserved_at_88[0x18];
8729

8730
	u8         reserved_at_a0[0x8];
8731 8732
	u8         table_id[0x18];

8733
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
8734 8735
};

8736 8737 8738 8739 8740 8741 8742 8743 8744 8745 8746 8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

8771 8772 8773 8774 8775 8776 8777 8778 8779 8780 8781 8782 8783 8784 8785 8786 8787 8788 8789 8790
struct mlx5_ifc_qpdpm_dscp_reg_bits {
	u8         e[0x1];
	u8         reserved_at_01[0x0b];
	u8         prio[0x04];
};

struct mlx5_ifc_qpdpm_reg_bits {
	u8                                     reserved_at_0[0x8];
	u8                                     local_port[0x8];
	u8                                     reserved_at_10[0x10];
	struct mlx5_ifc_qpdpm_dscp_reg_bits    dscp[64];
};

struct mlx5_ifc_qpts_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2d];
	u8         trust_state[0x3];
};

8791 8792 8793 8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814 8815 8816 8817 8818 8819 8820 8821 8822 8823 8824 8825
struct mlx5_ifc_pptb_reg_bits {
	u8         reserved_at_0[0x2];
	u8         mm[0x2];
	u8         reserved_at_4[0x4];
	u8         local_port[0x8];
	u8         reserved_at_10[0x6];
	u8         cm[0x1];
	u8         um[0x1];
	u8         pm[0x8];

	u8         prio_x_buff[0x20];

	u8         pm_msb[0x8];
	u8         reserved_at_48[0x10];
	u8         ctrl_buff[0x4];
	u8         untagged_buff[0x4];
};

struct mlx5_ifc_pbmc_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x10];

	u8         xoff_timer_value[0x10];
	u8         xoff_refresh[0x10];

	u8         reserved_at_40[0x9];
	u8         fullness_threshold[0x7];
	u8         port_buffer_size[0x10];

	struct mlx5_ifc_bufferx_reg_bits buffer[10];

	u8         reserved_at_2e0[0x40];
};

8826 8827 8828 8829 8830 8831 8832 8833 8834 8835
struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855 8856 8857 8858 8859 8860 8861 8862 8863 8864 8865
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8866 8867 8868 8869 8870 8871 8872 8873 8874 8875 8876 8877 8878 8879 8880 8881 8882 8883 8884 8885 8886 8887 8888 8889 8890 8891 8892 8893 8894 8895
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8896 8897 8898 8899 8900 8901 8902 8903 8904 8905 8906 8907 8908 8909 8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921 8922 8923 8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937 8938 8939 8940 8941 8942 8943 8944 8945 8946 8947 8948 8949 8950 8951 8952 8953 8954 8955 8956 8957 8958 8959 8960 8961 8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973 8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009 9010 9011 9012 9013 9014 9015 9016 9017 9018 9019 9020 9021 9022 9023 9024 9025

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

9026 9027 9028 9029 9030 9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060 9061 9062 9063 9064 9065 9066 9067 9068 9069 9070 9071 9072 9073 9074 9075 9076 9077 9078
struct mlx5_ifc_alloc_memic_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_30[0x20];

	u8	   reserved_at_40[0x18];
	u8	   log_memic_addr_alignment[0x8];

	u8         range_start_addr[0x40];

	u8         range_size[0x20];

	u8         memic_size[0x20];
};

struct mlx5_ifc_alloc_memic_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         memic_start_addr[0x40];
};

struct mlx5_ifc_dealloc_memic_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	u8         memic_start_addr[0x40];

	u8         memic_size[0x20];

	u8         reserved_at_e0[0x20];
};

struct mlx5_ifc_dealloc_memic_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

9079
#endif /* MLX5_IFC_H */