common.c 46.8 KB
Newer Older
1
#include <linux/bootmem.h>
2
#include <linux/linkage.h>
3
#include <linux/bitops.h>
4
#include <linux/kernel.h>
5
#include <linux/export.h>
6 7
#include <linux/percpu.h>
#include <linux/string.h>
8
#include <linux/ctype.h>
L
Linus Torvalds 已提交
9
#include <linux/delay.h>
10
#include <linux/sched/mm.h>
11
#include <linux/sched/clock.h>
12
#include <linux/sched/task.h>
13
#include <linux/init.h>
14
#include <linux/kprobes.h>
15
#include <linux/kgdb.h>
L
Linus Torvalds 已提交
16
#include <linux/smp.h>
17
#include <linux/io.h>
18
#include <linux/syscore_ops.h>
19 20

#include <asm/stackprotector.h>
21
#include <asm/perf_event.h>
L
Linus Torvalds 已提交
22
#include <asm/mmu_context.h>
23
#include <asm/archrandom.h>
24 25
#include <asm/hypervisor.h>
#include <asm/processor.h>
26
#include <asm/tlbflush.h>
27
#include <asm/debugreg.h>
28
#include <asm/sections.h>
29
#include <asm/vsyscall.h>
A
Alan Cox 已提交
30 31
#include <linux/topology.h>
#include <linux/cpumask.h>
32
#include <asm/pgtable.h>
A
Arun Sharma 已提交
33
#include <linux/atomic.h>
34 35 36 37
#include <asm/proto.h>
#include <asm/setup.h>
#include <asm/apic.h>
#include <asm/desc.h>
38
#include <asm/fpu/internal.h>
39
#include <asm/mtrr.h>
40
#include <asm/hwcap2.h>
A
Alan Cox 已提交
41
#include <linux/numa.h>
42
#include <asm/asm.h>
43
#include <asm/bugs.h>
44
#include <asm/cpu.h>
45
#include <asm/mce.h>
46
#include <asm/msr.h>
47
#include <asm/pat.h>
48 49
#include <asm/microcode.h>
#include <asm/microcode_intel.h>
50 51
#include <asm/intel-family.h>
#include <asm/cpu_device_id.h>
52 53

#ifdef CONFIG_X86_LOCAL_APIC
T
Tejun Heo 已提交
54
#include <asm/uv/uv.h>
L
Linus Torvalds 已提交
55 56 57 58
#endif

#include "cpu.h"

59 60
u32 elf_hwcap2 __read_mostly;

61 62
/* all of these masks are initialized in setup_cpu_local_masks() */
cpumask_var_t cpu_initialized_mask;
63 64
cpumask_var_t cpu_callout_mask;
cpumask_var_t cpu_callin_mask;
65 66 67 68

/* representing cpus for which sibling maps can be computed */
cpumask_var_t cpu_sibling_setup_mask;

69 70 71 72 73 74 75
/* Number of siblings per CPU package */
int smp_num_siblings = 1;
EXPORT_SYMBOL(smp_num_siblings);

/* Last level cache ID of each logical CPU */
DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;

B
Brian Gerst 已提交
76
/* correctly size the local cpu masks */
77
void __init setup_cpu_local_masks(void)
B
Brian Gerst 已提交
78 79 80 81 82 83 84
{
	alloc_bootmem_cpumask_var(&cpu_initialized_mask);
	alloc_bootmem_cpumask_var(&cpu_callin_mask);
	alloc_bootmem_cpumask_var(&cpu_callout_mask);
	alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
}

85
static void default_init(struct cpuinfo_x86 *c)
86 87
{
#ifdef CONFIG_X86_64
88
	cpu_detect_cache_sizes(c);
89 90 91 92 93 94 95 96 97 98 99 100 101
#else
	/* Not much we can do here... */
	/* Check if at least it has cpuid */
	if (c->cpuid_level == -1) {
		/* No cpuid. It must be an ancient CPU */
		if (c->x86 == 4)
			strcpy(c->x86_model_id, "486");
		else if (c->x86 == 3)
			strcpy(c->x86_model_id, "386");
	}
#endif
}

102
static const struct cpu_dev default_cpu = {
103 104 105 106 107
	.c_init		= default_init,
	.c_vendor	= "Unknown",
	.c_x86_vendor	= X86_VENDOR_UNKNOWN,
};

108
static const struct cpu_dev *this_cpu = &default_cpu;
109

B
Brian Gerst 已提交
110
DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Y
Yinghai Lu 已提交
111
#ifdef CONFIG_X86_64
B
Brian Gerst 已提交
112 113 114 115 116
	/*
	 * We need valid kernel segments for data and code in long mode too
	 * IRET will check the segment types  kkeil 2000/10/28
	 * Also sysret mandates a special GDT layout
	 *
117
	 * TLS descriptors are currently at a different place compared to i386.
B
Brian Gerst 已提交
118 119
	 * Hopefully nobody expects them at a fixed place (Wine?)
	 */
A
Akinobu Mita 已提交
120 121 122 123 124 125
	[GDT_ENTRY_KERNEL32_CS]		= GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER32_CS]	= GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
Y
Yinghai Lu 已提交
126
#else
A
Akinobu Mita 已提交
127 128 129 130
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
131 132 133 134 135
	/*
	 * Segments used for calling PnP BIOS have byte granularity.
	 * They code segments and data segments have fixed 64k limits,
	 * the transfer segment sizes are set at run time.
	 */
136
	/* 32-bit code */
A
Akinobu Mita 已提交
137
	[GDT_ENTRY_PNPBIOS_CS32]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
138
	/* 16-bit code */
A
Akinobu Mita 已提交
139
	[GDT_ENTRY_PNPBIOS_CS16]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
140
	/* 16-bit data */
A
Akinobu Mita 已提交
141
	[GDT_ENTRY_PNPBIOS_DS]		= GDT_ENTRY_INIT(0x0092, 0, 0xffff),
142
	/* 16-bit data */
A
Akinobu Mita 已提交
143
	[GDT_ENTRY_PNPBIOS_TS1]		= GDT_ENTRY_INIT(0x0092, 0, 0),
144
	/* 16-bit data */
A
Akinobu Mita 已提交
145
	[GDT_ENTRY_PNPBIOS_TS2]		= GDT_ENTRY_INIT(0x0092, 0, 0),
146 147 148 149
	/*
	 * The APM segments have byte granularity and their bases
	 * are set at run time.  All have 64k limits.
	 */
150
	/* 32-bit code */
A
Akinobu Mita 已提交
151
	[GDT_ENTRY_APMBIOS_BASE]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
152
	/* 16-bit code */
A
Akinobu Mita 已提交
153
	[GDT_ENTRY_APMBIOS_BASE+1]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
154
	/* data */
155
	[GDT_ENTRY_APMBIOS_BASE+2]	= GDT_ENTRY_INIT(0x4092, 0, 0xffff),
156

A
Akinobu Mita 已提交
157 158
	[GDT_ENTRY_ESPFIX_SS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_PERCPU]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
159
	GDT_STACK_CANARY_INIT
Y
Yinghai Lu 已提交
160
#endif
B
Brian Gerst 已提交
161
} };
162
EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
163

164
static int __init x86_mpx_setup(char *s)
165
{
166
	/* require an exact match without trailing characters */
167 168
	if (strlen(s))
		return 0;
169

170 171 172
	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_MPX))
		return 1;
173

174 175
	setup_clear_cpu_cap(X86_FEATURE_MPX);
	pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
176 177
	return 1;
}
178
__setup("nompx", x86_mpx_setup);
179

180
#ifdef CONFIG_X86_64
181
static int __init x86_nopcid_setup(char *s)
182
{
183 184 185
	/* nopcid doesn't accept parameters */
	if (s)
		return -EINVAL;
186 187 188

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_PCID))
189
		return 0;
190 191 192

	setup_clear_cpu_cap(X86_FEATURE_PCID);
	pr_info("nopcid: PCID feature disabled\n");
193
	return 0;
194
}
195
early_param("nopcid", x86_nopcid_setup);
196 197
#endif

198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
static int __init x86_noinvpcid_setup(char *s)
{
	/* noinvpcid doesn't accept parameters */
	if (s)
		return -EINVAL;

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_INVPCID))
		return 0;

	setup_clear_cpu_cap(X86_FEATURE_INVPCID);
	pr_info("noinvpcid: INVPCID feature disabled\n");
	return 0;
}
early_param("noinvpcid", x86_noinvpcid_setup);

214
#ifdef CONFIG_X86_32
215 216
static int cachesize_override = -1;
static int disable_x86_serial_nr = 1;
L
Linus Torvalds 已提交
217

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
static int __init cachesize_setup(char *str)
{
	get_option(&str, &cachesize_override);
	return 1;
}
__setup("cachesize=", cachesize_setup);

static int __init x86_sep_setup(char *s)
{
	setup_clear_cpu_cap(X86_FEATURE_SEP);
	return 1;
}
__setup("nosep", x86_sep_setup);

/* Standard macro to see if a specific flag is changeable */
static inline int flag_is_changeable_p(u32 flag)
{
	u32 f1, f2;

237 238 239 240 241 242 243
	/*
	 * Cyrix and IDT cpus allow disabling of CPUID
	 * so the code below may return different results
	 * when it is executed before and after enabling
	 * the CPUID. Add "volatile" to not allow gcc to
	 * optimize the subsequent calls to this function.
	 */
I
Ingo Molnar 已提交
244 245 246 247 248 249 250 251 252 253 254
	asm volatile ("pushfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "movl %0, %1	\n\t"
		      "xorl %2, %0	\n\t"
		      "pushl %0		\n\t"
		      "popfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "popfl		\n\t"

255 256
		      : "=&r" (f1), "=&r" (f2)
		      : "ir" (flag));
257 258 259 260 261

	return ((f1^f2) & flag) != 0;
}

/* Probe for the CPUID instruction */
262
int have_cpuid_p(void)
263 264 265 266
{
	return flag_is_changeable_p(X86_EFLAGS_ID);
}

267
static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
268
{
I
Ingo Molnar 已提交
269 270 271 272 273 274 275 276 277 278 279
	unsigned long lo, hi;

	if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
		return;

	/* Disable processor serial number: */

	rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
	lo |= 0x200000;
	wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);

280
	pr_notice("CPU serial number disabled.\n");
I
Ingo Molnar 已提交
281 282 283 284
	clear_cpu_cap(c, X86_FEATURE_PN);

	/* Disabling the serial number may affect the cpuid level */
	c->cpuid_level = cpuid_eax(0);
285 286 287 288 289 290 291 292
}

static int __init x86_serial_nr_setup(char *s)
{
	disable_x86_serial_nr = 0;
	return 1;
}
__setup("serialnumber", x86_serial_nr_setup);
293
#else
294 295 296 297 298 299 300
static inline int flag_is_changeable_p(u32 flag)
{
	return 1;
}
static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
{
}
301
#endif
302

303 304
static __init int setup_disable_smep(char *arg)
{
305
	setup_clear_cpu_cap(X86_FEATURE_SMEP);
306 307
	/* Check for things that depend on SMEP being enabled: */
	check_mpx_erratum(&boot_cpu_data);
308 309 310 311
	return 1;
}
__setup("nosmep", setup_disable_smep);

312
static __always_inline void setup_smep(struct cpuinfo_x86 *c)
313
{
314
	if (cpu_has(c, X86_FEATURE_SMEP))
A
Andy Lutomirski 已提交
315
		cr4_set_bits(X86_CR4_SMEP);
316 317
}

318 319
static __init int setup_disable_smap(char *arg)
{
320
	setup_clear_cpu_cap(X86_FEATURE_SMAP);
321 322 323 324
	return 1;
}
__setup("nosmap", setup_disable_smap);

325 326
static __always_inline void setup_smap(struct cpuinfo_x86 *c)
{
327
	unsigned long eflags = native_save_fl();
328 329 330 331

	/* This should have been cleared long ago */
	BUG_ON(eflags & X86_EFLAGS_AC);

332 333
	if (cpu_has(c, X86_FEATURE_SMAP)) {
#ifdef CONFIG_X86_SMAP
A
Andy Lutomirski 已提交
334
		cr4_set_bits(X86_CR4_SMAP);
335
#else
A
Andy Lutomirski 已提交
336
		cr4_clear_bits(X86_CR4_SMAP);
337 338
#endif
	}
339 340
}

341 342 343 344 345 346 347 348 349 350 351 352
static __always_inline void setup_umip(struct cpuinfo_x86 *c)
{
	/* Check the boot processor, plus build option for UMIP. */
	if (!cpu_feature_enabled(X86_FEATURE_UMIP))
		goto out;

	/* Check the current processor's cpuid bits. */
	if (!cpu_has(c, X86_FEATURE_UMIP))
		goto out;

	cr4_set_bits(X86_CR4_UMIP);

353 354
	pr_info("x86/cpu: Activated the Intel User Mode Instruction Prevention (UMIP) CPU feature\n");

355 356 357 358 359 360 361 362 363 364
	return;

out:
	/*
	 * Make sure UMIP is disabled in case it was enabled in a
	 * previous boot (e.g., via kexec).
	 */
	cr4_clear_bits(X86_CR4_UMIP);
}

365 366 367 368 369 370 371
/*
 * Protection Keys are not available in 32-bit mode.
 */
static bool pku_disabled;

static __always_inline void setup_pku(struct cpuinfo_x86 *c)
{
372 373 374 375
	/* check the boot processor, plus compile options for PKU: */
	if (!cpu_feature_enabled(X86_FEATURE_PKU))
		return;
	/* checks the actual processor's cpuid bits: */
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
	if (!cpu_has(c, X86_FEATURE_PKU))
		return;
	if (pku_disabled)
		return;

	cr4_set_bits(X86_CR4_PKE);
	/*
	 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
	 * cpuid bit to be set.  We need to ensure that we
	 * update that bit in this CPU's "cpu_info".
	 */
	get_cpu_cap(c);
}

#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
static __init int setup_disable_pku(char *arg)
{
	/*
	 * Do not clear the X86_FEATURE_PKU bit.  All of the
	 * runtime checks are against OSPKE so clearing the
	 * bit does nothing.
	 *
	 * This way, we will see "pku" in cpuinfo, but not
	 * "ospke", which is exactly what we want.  It shows
	 * that the CPU has PKU, but the OS has not enabled it.
	 * This happens to be exactly how a system would look
	 * if we disabled the config option.
	 */
	pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
	pku_disabled = true;
	return 1;
}
__setup("nopku", setup_disable_pku);
#endif /* CONFIG_X86_64 */

411 412 413 414 415 416 417 418 419
/*
 * Some CPU features depend on higher CPUID levels, which may not always
 * be available due to CPUID level capping or broken virtualization
 * software.  Add those features to this table to auto-disable them.
 */
struct cpuid_dependent_feature {
	u32 feature;
	u32 level;
};
I
Ingo Molnar 已提交
420

421
static const struct cpuid_dependent_feature
422 423 424 425 426 427 428
cpuid_dependent_features[] = {
	{ X86_FEATURE_MWAIT,		0x00000005 },
	{ X86_FEATURE_DCA,		0x00000009 },
	{ X86_FEATURE_XSAVE,		0x0000000d },
	{ 0, 0 }
};

429
static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
430 431
{
	const struct cpuid_dependent_feature *df;
432

433
	for (df = cpuid_dependent_features; df->feature; df++) {
I
Ingo Molnar 已提交
434 435 436

		if (!cpu_has(c, df->feature))
			continue;
437 438 439 440 441 442 443
		/*
		 * Note: cpuid_level is set to -1 if unavailable, but
		 * extended_extended_level is set to 0 if unavailable
		 * and the legitimate extended levels are all negative
		 * when signed; hence the weird messing around with
		 * signs here...
		 */
I
Ingo Molnar 已提交
444
		if (!((s32)df->level < 0 ?
445
		     (u32)df->level > (u32)c->extended_cpuid_level :
I
Ingo Molnar 已提交
446 447 448 449 450 451 452
		     (s32)df->level > (s32)c->cpuid_level))
			continue;

		clear_cpu_cap(c, df->feature);
		if (!warn)
			continue;

453 454
		pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
			x86_cap_flag(df->feature), df->level);
455
	}
456
}
457

458 459 460
/*
 * Naming convention should be: <Name> [(<Codename>)]
 * This table only is used unless init_<vendor>() below doesn't set it;
I
Ingo Molnar 已提交
461 462
 * in particular, if CPUID levels 0x80000002..4 are supported, this
 * isn't used
463 464 465
 */

/* Look up CPU names by table lookup. */
466
static const char *table_lookup_model(struct cpuinfo_x86 *c)
467
{
468 469
#ifdef CONFIG_X86_32
	const struct legacy_cpu_model_info *info;
470 471 472 473 474 475 476

	if (c->x86_model >= 16)
		return NULL;	/* Range check */

	if (!this_cpu)
		return NULL;

477
	info = this_cpu->legacy_models;
478

479
	while (info->family) {
480 481 482 483
		if (info->family == c->x86)
			return info->model_names[c->x86_model];
		info++;
	}
484
#endif
485 486 487
	return NULL;		/* Not found */
}

488 489
__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS];
__u32 cpu_caps_set[NCAPINTS + NBUGINTS];
490

491 492 493 494 495
void load_percpu_segment(int cpu)
{
#ifdef CONFIG_X86_32
	loadsegment(fs, __KERNEL_PERCPU);
#else
496
	__loadsegment_simple(gs, 0);
497
	wrmsrl(MSR_GS_BASE, cpu_kernelmode_gs_base(cpu));
498
#endif
499
	load_stack_canary_segment();
500 501
}

502 503 504 505 506
#ifdef CONFIG_X86_32
/* The 32-bit entry code needs to find cpu_entry_area. */
DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
#endif

507 508 509 510 511 512 513 514 515 516 517
#ifdef CONFIG_X86_64
/*
 * Special IST stacks which the CPU switches to when it calls
 * an IST-marked descriptor entry. Up to 7 stacks (hardware
 * limit), all of them are 4K, except the debug stack which
 * is 8K.
 */
static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
	  [0 ... N_EXCEPTION_STACKS - 1]	= EXCEPTION_STKSZ,
	  [DEBUG_STACK - 1]			= DEBUG_STKSZ
};
518
#endif
519

520 521 522 523 524 525 526 527 528 529 530
/* Load the original GDT from the per-cpu structure */
void load_direct_gdt(int cpu)
{
	struct desc_ptr gdt_descr;

	gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
}
EXPORT_SYMBOL_GPL(load_direct_gdt);

531 532 533 534 535 536 537 538 539
/* Load a fixmap remapping of the per-cpu GDT */
void load_fixmap_gdt(int cpu)
{
	struct desc_ptr gdt_descr;

	gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
}
540
EXPORT_SYMBOL_GPL(load_fixmap_gdt);
541

I
Ingo Molnar 已提交
542 543 544 545
/*
 * Current gdt points %fs at the "master" per-cpu area: after this,
 * it's on the real one.
 */
546
void switch_to_new_gdt(int cpu)
547
{
548 549
	/* Load the original GDT */
	load_direct_gdt(cpu);
550
	/* Reload the per-cpu base */
551
	load_percpu_segment(cpu);
552 553
}

554
static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
L
Linus Torvalds 已提交
555

556
static void get_model_name(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
557 558
{
	unsigned int *v;
559
	char *p, *q, *s;
L
Linus Torvalds 已提交
560

561
	if (c->extended_cpuid_level < 0x80000004)
562
		return;
L
Linus Torvalds 已提交
563

I
Ingo Molnar 已提交
564
	v = (unsigned int *)c->x86_model_id;
L
Linus Torvalds 已提交
565 566 567 568 569
	cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
	cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
	cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
	c->x86_model_id[48] = 0;

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	/* Trim whitespace */
	p = q = s = &c->x86_model_id[0];

	while (*p == ' ')
		p++;

	while (*p) {
		/* Note the last non-whitespace index */
		if (!isspace(*p))
			s = q;

		*q++ = *p++;
	}

	*(s + 1) = '\0';
L
Linus Torvalds 已提交
585 586
}

587
void detect_num_cpu_cores(struct cpuinfo_x86 *c)
588 589 590
{
	unsigned int eax, ebx, ecx, edx;

591
	c->x86_max_cores = 1;
592
	if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
593
		return;
594 595 596

	cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
	if (eax & 0x1f)
597
		c->x86_max_cores = (eax >> 26) + 1;
598 599
}

600
void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
601
{
602
	unsigned int n, dummy, ebx, ecx, edx, l2size;
L
Linus Torvalds 已提交
603

604
	n = c->extended_cpuid_level;
L
Linus Torvalds 已提交
605 606

	if (n >= 0x80000005) {
607 608
		cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
		c->x86_cache_size = (ecx>>24) + (edx>>24);
609 610 611 612
#ifdef CONFIG_X86_64
		/* On K8 L1 TLB is inclusive, so don't count it */
		c->x86_tlbsize = 0;
#endif
L
Linus Torvalds 已提交
613 614 615 616 617
	}

	if (n < 0x80000006)	/* Some chips just has a large L1. */
		return;

618
	cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
619
	l2size = ecx >> 16;
620

621 622 623
#ifdef CONFIG_X86_64
	c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
#else
L
Linus Torvalds 已提交
624
	/* do processor-specific cache resizing */
625 626
	if (this_cpu->legacy_cache_size)
		l2size = this_cpu->legacy_cache_size(c, l2size);
L
Linus Torvalds 已提交
627 628 629 630 631

	/* Allow user to override all this if necessary. */
	if (cachesize_override != -1)
		l2size = cachesize_override;

632
	if (l2size == 0)
L
Linus Torvalds 已提交
633
		return;		/* Again, no L2 cache is possible */
634
#endif
L
Linus Torvalds 已提交
635 636 637 638

	c->x86_cache_size = l2size;
}

639 640 641 642 643 644
u16 __read_mostly tlb_lli_4k[NR_INFO];
u16 __read_mostly tlb_lli_2m[NR_INFO];
u16 __read_mostly tlb_lli_4m[NR_INFO];
u16 __read_mostly tlb_lld_4k[NR_INFO];
u16 __read_mostly tlb_lld_2m[NR_INFO];
u16 __read_mostly tlb_lld_4m[NR_INFO];
645
u16 __read_mostly tlb_lld_1g[NR_INFO];
646

647
static void cpu_detect_tlb(struct cpuinfo_x86 *c)
648 649 650 651
{
	if (this_cpu->c_detect_tlb)
		this_cpu->c_detect_tlb(c);

652
	pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
653
		tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
654 655 656 657 658
		tlb_lli_4m[ENTRIES]);

	pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
		tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
		tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
659 660
}

661
void detect_ht(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
662
{
B
Borislav Petkov 已提交
663
#ifdef CONFIG_SMP
664 665
	u32 eax, ebx, ecx, edx;
	int index_msb, core_bits;
L
Linus Torvalds 已提交
666

667
	if (!cpu_has(c, X86_FEATURE_HT))
668
		return;
L
Linus Torvalds 已提交
669

670
	if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
671
		return;
L
Linus Torvalds 已提交
672

673 674
	if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
		return;
L
Linus Torvalds 已提交
675

676
	cpuid(1, &eax, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
677

678 679
	smp_num_siblings = (ebx & 0xff0000) >> 16;

680 681 682
	if (!smp_num_siblings)
		smp_num_siblings = 1;

683
	if (smp_num_siblings == 1) {
684
		pr_info_once("CPU0: Hyper-Threading is disabled\n");
685
		return;
I
Ingo Molnar 已提交
686
	}
687

I
Ingo Molnar 已提交
688 689
	index_msb = get_count_order(smp_num_siblings);
	c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
690

I
Ingo Molnar 已提交
691
	smp_num_siblings = smp_num_siblings / c->x86_max_cores;
692

I
Ingo Molnar 已提交
693
	index_msb = get_count_order(smp_num_siblings);
694

I
Ingo Molnar 已提交
695
	core_bits = get_count_order(c->x86_max_cores);
696

I
Ingo Molnar 已提交
697 698
	c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
				       ((1 << core_bits) - 1);
699
#endif
700
}
L
Linus Torvalds 已提交
701

702
static void get_cpu_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
703 704
{
	char *v = c->x86_vendor_id;
I
Ingo Molnar 已提交
705
	int i;
L
Linus Torvalds 已提交
706 707

	for (i = 0; i < X86_VENDOR_NUM; i++) {
Y
Yinghai Lu 已提交
708 709 710 711 712 713
		if (!cpu_devs[i])
			break;

		if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
		    (cpu_devs[i]->c_ident[1] &&
		     !strcmp(v, cpu_devs[i]->c_ident[1]))) {
I
Ingo Molnar 已提交
714

Y
Yinghai Lu 已提交
715 716 717
			this_cpu = cpu_devs[i];
			c->x86_vendor = this_cpu->c_x86_vendor;
			return;
L
Linus Torvalds 已提交
718 719
		}
	}
Y
Yinghai Lu 已提交
720

721 722
	pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
		    "CPU: Your system may be unstable.\n", v);
Y
Yinghai Lu 已提交
723

724 725
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	this_cpu = &default_cpu;
L
Linus Torvalds 已提交
726 727
}

728
void cpu_detect(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
729 730
{
	/* Get vendor name */
731 732 733 734
	cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
	      (unsigned int *)&c->x86_vendor_id[0],
	      (unsigned int *)&c->x86_vendor_id[8],
	      (unsigned int *)&c->x86_vendor_id[4]);
L
Linus Torvalds 已提交
735 736

	c->x86 = 4;
737
	/* Intel-defined flags: level 0x00000001 */
L
Linus Torvalds 已提交
738 739
	if (c->cpuid_level >= 0x00000001) {
		u32 junk, tfms, cap0, misc;
I
Ingo Molnar 已提交
740

L
Linus Torvalds 已提交
741
		cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
742 743
		c->x86		= x86_family(tfms);
		c->x86_model	= x86_model(tfms);
744
		c->x86_stepping	= x86_stepping(tfms);
I
Ingo Molnar 已提交
745

H
Huang, Ying 已提交
746 747
		if (cap0 & (1<<19)) {
			c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
748
			c->x86_cache_alignment = c->x86_clflush_size;
H
Huang, Ying 已提交
749
		}
L
Linus Torvalds 已提交
750 751
	}
}
752

753 754 755 756
static void apply_forced_caps(struct cpuinfo_x86 *c)
{
	int i;

757
	for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
758 759 760 761 762
		c->x86_capability[i] &= ~cpu_caps_cleared[i];
		c->x86_capability[i] |= cpu_caps_set[i];
	}
}

763 764 765 766 767 768 769 770 771 772 773
static void init_speculation_control(struct cpuinfo_x86 *c)
{
	/*
	 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
	 * and they also have a different bit for STIBP support. Also,
	 * a hypervisor might have set the individual AMD bits even on
	 * Intel CPUs, for finer-grained selection of what's available.
	 */
	if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
		set_cpu_cap(c, X86_FEATURE_IBRS);
		set_cpu_cap(c, X86_FEATURE_IBPB);
774
		set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
775
	}
776

777 778
	if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
		set_cpu_cap(c, X86_FEATURE_STIBP);
779

780 781
	if (cpu_has(c, X86_FEATURE_SPEC_CTRL_SSBD) ||
	    cpu_has(c, X86_FEATURE_VIRT_SSBD))
782 783
		set_cpu_cap(c, X86_FEATURE_SSBD);

784
	if (cpu_has(c, X86_FEATURE_AMD_IBRS)) {
785
		set_cpu_cap(c, X86_FEATURE_IBRS);
786 787
		set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
	}
788 789 790 791

	if (cpu_has(c, X86_FEATURE_AMD_IBPB))
		set_cpu_cap(c, X86_FEATURE_IBPB);

792
	if (cpu_has(c, X86_FEATURE_AMD_STIBP)) {
793
		set_cpu_cap(c, X86_FEATURE_STIBP);
794 795
		set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
	}
796 797 798 799 800 801

	if (cpu_has(c, X86_FEATURE_AMD_SSBD)) {
		set_cpu_cap(c, X86_FEATURE_SSBD);
		set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
		clear_cpu_cap(c, X86_FEATURE_VIRT_SSBD);
	}
802 803
}

804
void get_cpu_cap(struct cpuinfo_x86 *c)
805
{
806
	u32 eax, ebx, ecx, edx;
807

808 809
	/* Intel-defined flags: level 0x00000001 */
	if (c->cpuid_level >= 0x00000001) {
810
		cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
811

812 813
		c->x86_capability[CPUID_1_ECX] = ecx;
		c->x86_capability[CPUID_1_EDX] = edx;
814
	}
815

816 817 818 819
	/* Thermal and Power Management Leaf: level 0x00000006 (eax) */
	if (c->cpuid_level >= 0x00000006)
		c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);

820 821 822
	/* Additional Intel-defined flags: level 0x00000007 */
	if (c->cpuid_level >= 0x00000007) {
		cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
823
		c->x86_capability[CPUID_7_0_EBX] = ebx;
824
		c->x86_capability[CPUID_7_ECX] = ecx;
825
		c->x86_capability[CPUID_7_EDX] = edx;
826 827
	}

828 829 830 831
	/* Extended state features: level 0x0000000d */
	if (c->cpuid_level >= 0x0000000d) {
		cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);

832
		c->x86_capability[CPUID_D_1_EAX] = eax;
833 834
	}

835 836 837 838 839
	/* Additional Intel-defined flags: level 0x0000000F */
	if (c->cpuid_level >= 0x0000000F) {

		/* QoS sub-leaf, EAX=0Fh, ECX=0 */
		cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
840 841
		c->x86_capability[CPUID_F_0_EDX] = edx;

842 843 844 845 846 847
		if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
			/* will be overridden if occupancy monitoring exists */
			c->x86_cache_max_rmid = ebx;

			/* QoS sub-leaf, EAX=0Fh, ECX=1 */
			cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
848 849
			c->x86_capability[CPUID_F_1_EDX] = edx;

850 851 852
			if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
			      ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
			       (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
853 854 855 856 857 858 859 860 861
				c->x86_cache_max_rmid = ecx;
				c->x86_cache_occ_scale = ebx;
			}
		} else {
			c->x86_cache_max_rmid = -1;
			c->x86_cache_occ_scale = -1;
		}
	}

862
	/* AMD-defined flags: level 0x80000001 */
863 864 865 866 867 868
	eax = cpuid_eax(0x80000000);
	c->extended_cpuid_level = eax;

	if ((eax & 0xffff0000) == 0x80000000) {
		if (eax >= 0x80000001) {
			cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
869

870 871
			c->x86_capability[CPUID_8000_0001_ECX] = ecx;
			c->x86_capability[CPUID_8000_0001_EDX] = edx;
872 873 874
		}
	}

875 876 877 878 879 880 881
	if (c->extended_cpuid_level >= 0x80000007) {
		cpuid(0x80000007, &eax, &ebx, &ecx, &edx);

		c->x86_capability[CPUID_8000_0007_EBX] = ebx;
		c->x86_power = edx;
	}

882 883 884 885 886
	if (c->extended_cpuid_level >= 0x80000008) {
		cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
		c->x86_capability[CPUID_8000_0008_EBX] = ebx;
	}

887
	if (c->extended_cpuid_level >= 0x8000000a)
888
		c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
889

890
	init_scattered_cpuid_features(c);
891
	init_speculation_control(c);
892 893 894 895 896 897 898

	/*
	 * Clear/Set all flags overridden by options, after probe.
	 * This needs to happen each time we re-probe, which may happen
	 * several times during CPU initialization.
	 */
	apply_forced_caps(c);
899
}
L
Linus Torvalds 已提交
900

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
static void get_cpu_address_sizes(struct cpuinfo_x86 *c)
{
	u32 eax, ebx, ecx, edx;

	if (c->extended_cpuid_level >= 0x80000008) {
		cpuid(0x80000008, &eax, &ebx, &ecx, &edx);

		c->x86_virt_bits = (eax >> 8) & 0xff;
		c->x86_phys_bits = eax & 0xff;
	}
#ifdef CONFIG_X86_32
	else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
		c->x86_phys_bits = 36;
#endif
}

917
static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
Y
Yinghai Lu 已提交
918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
{
#ifdef CONFIG_X86_32
	int i;

	/*
	 * First of all, decide if this is a 486 or higher
	 * It's a 486 if we can modify the AC flag
	 */
	if (flag_is_changeable_p(X86_EFLAGS_AC))
		c->x86 = 4;
	else
		c->x86 = 3;

	for (i = 0; i < X86_VENDOR_NUM; i++)
		if (cpu_devs[i] && cpu_devs[i]->c_identify) {
			c->x86_vendor_id[0] = 0;
			cpu_devs[i]->c_identify(c);
			if (c->x86_vendor_id[0]) {
				get_cpu_vendor(c);
				break;
			}
		}
#endif
}

943
static const __initconst struct x86_cpu_id cpu_no_speculation[] = {
944 945 946 947 948 949 950 951 952 953 954 955
	{ X86_VENDOR_INTEL,	6, INTEL_FAM6_ATOM_CEDARVIEW,	X86_FEATURE_ANY },
	{ X86_VENDOR_INTEL,	6, INTEL_FAM6_ATOM_CLOVERVIEW,	X86_FEATURE_ANY },
	{ X86_VENDOR_INTEL,	6, INTEL_FAM6_ATOM_LINCROFT,	X86_FEATURE_ANY },
	{ X86_VENDOR_INTEL,	6, INTEL_FAM6_ATOM_PENWELL,	X86_FEATURE_ANY },
	{ X86_VENDOR_INTEL,	6, INTEL_FAM6_ATOM_PINEVIEW,	X86_FEATURE_ANY },
	{ X86_VENDOR_CENTAUR,	5 },
	{ X86_VENDOR_INTEL,	5 },
	{ X86_VENDOR_NSC,	5 },
	{ X86_VENDOR_ANY,	4 },
	{}
};

956
static const __initconst struct x86_cpu_id cpu_no_meltdown[] = {
957 958 959 960
	{ X86_VENDOR_AMD },
	{}
};

961
/* Only list CPUs which speculate but are non susceptible to SSB */
962 963 964 965 966 967 968 969
static const __initconst struct x86_cpu_id cpu_no_spec_store_bypass[] = {
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_SILVERMONT1	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_AIRMONT		},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_SILVERMONT2	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_MERRIFIELD	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_CORE_YONAH		},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_XEON_PHI_KNL		},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_XEON_PHI_KNM		},
970 971 972 973
	{ X86_VENDOR_AMD,	0x12,					},
	{ X86_VENDOR_AMD,	0x11,					},
	{ X86_VENDOR_AMD,	0x10,					},
	{ X86_VENDOR_AMD,	0xf,					},
974 975 976
	{}
};

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991
static const __initconst struct x86_cpu_id cpu_no_l1tf[] = {
	/* in addition to cpu_no_speculation */
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_SILVERMONT1	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_SILVERMONT2	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_AIRMONT		},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_MERRIFIELD	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_MOOREFIELD	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_GOLDMONT	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_DENVERTON	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_ATOM_GEMINI_LAKE	},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_XEON_PHI_KNL		},
	{ X86_VENDOR_INTEL,	6,	INTEL_FAM6_XEON_PHI_KNM		},
	{}
};

992
static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c)
993 994 995
{
	u64 ia32_cap = 0;

996 997 998 999 1000 1001
	if (x86_match_cpu(cpu_no_speculation))
		return;

	setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
	setup_force_cpu_bug(X86_BUG_SPECTRE_V2);

1002 1003 1004 1005
	if (cpu_has(c, X86_FEATURE_ARCH_CAPABILITIES))
		rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);

	if (!x86_match_cpu(cpu_no_spec_store_bypass) &&
1006 1007
	   !(ia32_cap & ARCH_CAP_SSB_NO) &&
	   !cpu_has(c, X86_FEATURE_AMD_SSB_NO))
1008 1009
		setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS);

1010
	if (x86_match_cpu(cpu_no_meltdown))
1011
		return;
1012 1013 1014

	/* Rogue Data Cache Load? No! */
	if (ia32_cap & ARCH_CAP_RDCL_NO)
1015
		return;
1016

1017
	setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
1018 1019 1020 1021 1022

	if (x86_match_cpu(cpu_no_l1tf))
		return;

	setup_force_cpu_bug(X86_BUG_L1TF);
1023 1024
}

1025 1026 1027 1028 1029 1030
/*
 * Do minimum CPU detection early.
 * Fields really needed: vendor, cpuid_level, family, model, mask,
 * cache alignment.
 * The others are not touched to avoid unwanted side effects.
 *
1031 1032
 * WARNING: this function is only called on the boot CPU.  Don't add code
 * here that is supposed to run on all CPUs.
1033
 */
1034
static void __init early_identify_cpu(struct cpuinfo_x86 *c)
1035
{
1036 1037
#ifdef CONFIG_X86_64
	c->x86_clflush_size = 64;
1038 1039
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
1040
#else
H
Huang, Ying 已提交
1041
	c->x86_clflush_size = 32;
1042 1043
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
1044
#endif
1045
	c->x86_cache_alignment = c->x86_clflush_size;
1046

1047
	memset(&c->x86_capability, 0, sizeof c->x86_capability);
1048
	c->extended_cpuid_level = 0;
1049

Y
Yinghai Lu 已提交
1050
	/* cyrix could have cpuid enabled via c_identify()*/
1051 1052 1053 1054
	if (have_cpuid_p()) {
		cpu_detect(c);
		get_cpu_vendor(c);
		get_cpu_cap(c);
1055
		get_cpu_address_sizes(c);
B
Borislav Petkov 已提交
1056
		setup_force_cpu_cap(X86_FEATURE_CPUID);
1057

1058 1059
		if (this_cpu->c_early_init)
			this_cpu->c_early_init(c);
1060

1061 1062
		c->cpu_index = 0;
		filter_cpuid_features(c, false);
1063

1064 1065
		if (this_cpu->c_bsp_init)
			this_cpu->c_bsp_init(c);
B
Borislav Petkov 已提交
1066 1067 1068
	} else {
		identify_cpu_without_cpuid(c);
		setup_clear_cpu_cap(X86_FEATURE_CPUID);
1069
	}
1070 1071

	setup_force_cpu_cap(X86_FEATURE_ALWAYS);
1072

1073
	cpu_set_bug_bits(c);
1074

1075
	fpu__init_system(c);
1076 1077 1078 1079 1080 1081 1082 1083

#ifdef CONFIG_X86_32
	/*
	 * Regardless of whether PCID is enumerated, the SDM says
	 * that it can't be enabled in 32-bit mode.
	 */
	setup_clear_cpu_cap(X86_FEATURE_PCID);
#endif
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

	/*
	 * Later in the boot process pgtable_l5_enabled() relies on
	 * cpu_feature_enabled(X86_FEATURE_LA57). If 5-level paging is not
	 * enabled by this point we need to clear the feature bit to avoid
	 * false-positives at the later stage.
	 *
	 * pgtable_l5_enabled() can be false here for several reasons:
	 *  - 5-level paging is disabled compile-time;
	 *  - it's 32-bit kernel;
	 *  - machine doesn't support 5-level paging;
	 *  - user specified 'no5lvl' in kernel command line.
	 */
	if (!pgtable_l5_enabled())
		setup_clear_cpu_cap(X86_FEATURE_LA57);
1099 1100
}

1101 1102
void __init early_cpu_init(void)
{
1103
	const struct cpu_dev *const *cdev;
Y
Yinghai Lu 已提交
1104 1105
	int count = 0;

1106
#ifdef CONFIG_PROCESSOR_SELECT
1107
	pr_info("KERNEL supported cpus:\n");
1108 1109
#endif

Y
Yinghai Lu 已提交
1110
	for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
1111
		const struct cpu_dev *cpudev = *cdev;
1112

Y
Yinghai Lu 已提交
1113 1114 1115 1116 1117
		if (count >= X86_VENDOR_NUM)
			break;
		cpu_devs[count] = cpudev;
		count++;

1118
#ifdef CONFIG_PROCESSOR_SELECT
1119 1120 1121 1122 1123 1124
		{
			unsigned int j;

			for (j = 0; j < 2; j++) {
				if (!cpudev->c_ident[j])
					continue;
1125
				pr_info("  %s %s\n", cpudev->c_vendor,
1126 1127
					cpudev->c_ident[j]);
			}
Y
Yinghai Lu 已提交
1128
		}
1129
#endif
Y
Yinghai Lu 已提交
1130
	}
1131
	early_identify_cpu(&boot_cpu_data);
1132
}
1133

1134
/*
B
Borislav Petkov 已提交
1135 1136 1137 1138 1139
 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
 * unfortunately, that's not true in practice because of early VIA
 * chips and (more importantly) broken virtualizers that are not easy
 * to detect. In the latter case it doesn't even *fail* reliably, so
 * probing for it doesn't even work. Disable it completely on 32-bit
1140
 * unless we can find a reliable way to detect all the broken cases.
B
Borislav Petkov 已提交
1141
 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
1142
 */
1143
static void detect_nopl(struct cpuinfo_x86 *c)
1144
{
B
Borislav Petkov 已提交
1145
#ifdef CONFIG_X86_32
1146
	clear_cpu_cap(c, X86_FEATURE_NOPL);
B
Borislav Petkov 已提交
1147 1148
#else
	set_cpu_cap(c, X86_FEATURE_NOPL);
1149
#endif
1150
}
1151

1152 1153 1154
static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_64
1155
	/*
1156 1157 1158 1159 1160
	 * Empirically, writing zero to a segment selector on AMD does
	 * not clear the base, whereas writing zero to a segment
	 * selector on Intel does clear the base.  Intel's behavior
	 * allows slightly faster context switches in the common case
	 * where GS is unused by the prev and next threads.
1161
	 *
1162 1163 1164 1165 1166 1167
	 * Since neither vendor documents this anywhere that I can see,
	 * detect it directly instead of hardcoding the choice by
	 * vendor.
	 *
	 * I've designated AMD's behavior as the "bug" because it's
	 * counterintuitive and less friendly.
1168
	 */
1169 1170 1171 1172 1173 1174 1175 1176 1177

	unsigned long old_base, tmp;
	rdmsrl(MSR_FS_BASE, old_base);
	wrmsrl(MSR_FS_BASE, 1);
	loadsegment(fs, 0);
	rdmsrl(MSR_FS_BASE, tmp);
	if (tmp != 0)
		set_cpu_bug(c, X86_BUG_NULL_SEG);
	wrmsrl(MSR_FS_BASE, old_base);
B
Borislav Petkov 已提交
1178
#endif
1179 1180
}

1181
static void generic_identify(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1182
{
Y
Yinghai Lu 已提交
1183
	c->extended_cpuid_level = 0;
L
Linus Torvalds 已提交
1184

1185
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
1186
		identify_cpu_without_cpuid(c);
1187

Y
Yinghai Lu 已提交
1188
	/* cyrix could have cpuid enabled via c_identify()*/
I
Ingo Molnar 已提交
1189
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
1190
		return;
L
Linus Torvalds 已提交
1191

1192
	cpu_detect(c);
L
Linus Torvalds 已提交
1193

1194
	get_cpu_vendor(c);
L
Linus Torvalds 已提交
1195

1196
	get_cpu_cap(c);
L
Linus Torvalds 已提交
1197

1198 1199
	get_cpu_address_sizes(c);

1200 1201
	if (c->cpuid_level >= 0x00000001) {
		c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
1202
#ifdef CONFIG_X86_32
B
Borislav Petkov 已提交
1203
# ifdef CONFIG_SMP
1204
		c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1205
# else
1206
		c->apicid = c->initial_apicid;
1207 1208 1209
# endif
#endif
		c->phys_proc_id = c->initial_apicid;
1210
	}
L
Linus Torvalds 已提交
1211

1212
	get_model_name(c); /* Default name */
L
Linus Torvalds 已提交
1213

1214
	detect_nopl(c);
1215 1216

	detect_null_seg_behavior(c);
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241

	/*
	 * ESPFIX is a strange bug.  All real CPUs have it.  Paravirt
	 * systems that run Linux at CPL > 0 may or may not have the
	 * issue, but, even if they have the issue, there's absolutely
	 * nothing we can do about it because we can't use the real IRET
	 * instruction.
	 *
	 * NB: For the time being, only 32-bit kernels support
	 * X86_BUG_ESPFIX as such.  64-bit kernels directly choose
	 * whether to apply espfix using paravirt hooks.  If any
	 * non-paravirt system ever shows up that does *not* have the
	 * ESPFIX issue, we can change this.
	 */
#ifdef CONFIG_X86_32
# ifdef CONFIG_PARAVIRT
	do {
		extern void native_iret(void);
		if (pv_cpu_ops.iret == native_iret)
			set_cpu_bug(c, X86_BUG_ESPFIX);
	} while (0);
# else
	set_cpu_bug(c, X86_BUG_ESPFIX);
# endif
#endif
L
Linus Torvalds 已提交
1242 1243
}

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
static void x86_init_cache_qos(struct cpuinfo_x86 *c)
{
	/*
	 * The heavy lifting of max_rmid and cache_occ_scale are handled
	 * in get_cpu_cap().  Here we just set the max_rmid for the boot_cpu
	 * in case CQM bits really aren't there in this CPU.
	 */
	if (c != &boot_cpu_data) {
		boot_cpu_data.x86_cache_max_rmid =
			min(boot_cpu_data.x86_cache_max_rmid,
			    c->x86_cache_max_rmid);
	}
}

1258
/*
1259 1260
 * Validate that ACPI/mptables have the same information about the
 * effective APIC id and update the package map.
1261
 */
1262
static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
1263 1264
{
#ifdef CONFIG_SMP
1265
	unsigned int apicid, cpu = smp_processor_id();
1266 1267 1268

	apicid = apic->cpu_present_to_apicid(cpu);

1269 1270
	if (apicid != c->apicid) {
		pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
1271 1272
		       cpu, apicid, c->initial_apicid);
	}
1273
	BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
1274 1275 1276 1277 1278
#else
	c->logical_proc_id = 0;
#endif
}

L
Linus Torvalds 已提交
1279 1280 1281
/*
 * This does the hard work of actually picking apart the CPU stuff...
 */
1282
static void identify_cpu(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1283 1284 1285 1286
{
	int i;

	c->loops_per_jiffy = loops_per_jiffy;
1287
	c->x86_cache_size = 0;
L
Linus Torvalds 已提交
1288
	c->x86_vendor = X86_VENDOR_UNKNOWN;
1289
	c->x86_model = c->x86_stepping = 0;	/* So far unknown... */
L
Linus Torvalds 已提交
1290 1291
	c->x86_vendor_id[0] = '\0'; /* Unset */
	c->x86_model_id[0] = '\0';  /* Unset */
1292
	c->x86_max_cores = 1;
1293
	c->x86_coreid_bits = 0;
1294
	c->cu_id = 0xff;
1295
#ifdef CONFIG_X86_64
1296
	c->x86_clflush_size = 64;
1297 1298
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
1299 1300
#else
	c->cpuid_level = -1;	/* CPUID not detected */
1301
	c->x86_clflush_size = 32;
1302 1303
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
1304 1305
#endif
	c->x86_cache_alignment = c->x86_clflush_size;
L
Linus Torvalds 已提交
1306 1307 1308 1309
	memset(&c->x86_capability, 0, sizeof c->x86_capability);

	generic_identify(c);

1310
	if (this_cpu->c_identify)
L
Linus Torvalds 已提交
1311 1312
		this_cpu->c_identify(c);

1313
	/* Clear/Set all flags overridden by options, after probe */
1314
	apply_forced_caps(c);
1315

1316
#ifdef CONFIG_X86_64
1317
	c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1318 1319
#endif

L
Linus Torvalds 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	/*
	 * Vendor-specific initialization.  In this section we
	 * canonicalize the feature flags, meaning if there are
	 * features a certain CPU supports which CPUID doesn't
	 * tell us, CPUID claiming incorrect flags, or other bugs,
	 * we handle them here.
	 *
	 * At the end of this section, c->x86_capability better
	 * indicate the features this CPU genuinely supports!
	 */
	if (this_cpu->c_init)
		this_cpu->c_init(c);

	/* Disable the PN if appropriate */
	squash_the_stupid_serial_number(c);

1336
	/* Set up SMEP/SMAP/UMIP */
1337 1338
	setup_smep(c);
	setup_smap(c);
1339
	setup_umip(c);
1340

L
Linus Torvalds 已提交
1341
	/*
I
Ingo Molnar 已提交
1342 1343
	 * The vendor-specific functions might have changed features.
	 * Now we do "generic changes."
L
Linus Torvalds 已提交
1344 1345
	 */

1346 1347 1348
	/* Filter out anything that depends on CPUID levels we don't have */
	filter_cpuid_features(c, true);

L
Linus Torvalds 已提交
1349
	/* If the model name is still unset, do table lookup. */
1350
	if (!c->x86_model_id[0]) {
1351
		const char *p;
L
Linus Torvalds 已提交
1352
		p = table_lookup_model(c);
1353
		if (p)
L
Linus Torvalds 已提交
1354 1355 1356 1357
			strcpy(c->x86_model_id, p);
		else
			/* Last resort... */
			sprintf(c->x86_model_id, "%02x/%02x",
1358
				c->x86, c->x86_model);
L
Linus Torvalds 已提交
1359 1360
	}

1361 1362 1363 1364
#ifdef CONFIG_X86_64
	detect_ht(c);
#endif

1365
	x86_init_rdrand(c);
1366
	x86_init_cache_qos(c);
1367
	setup_pku(c);
1368 1369

	/*
1370
	 * Clear/Set all flags overridden by options, need do it
1371 1372
	 * before following smp all cpus cap AND.
	 */
1373
	apply_forced_caps(c);
1374

L
Linus Torvalds 已提交
1375 1376 1377 1378 1379 1380
	/*
	 * On SMP, boot_cpu_data holds the common feature set between
	 * all CPUs; so make sure that we indicate which features are
	 * common between the CPUs.  The first time this routine gets
	 * executed, c == &boot_cpu_data.
	 */
1381
	if (c != &boot_cpu_data) {
L
Linus Torvalds 已提交
1382
		/* AND the already accumulated flags with these */
1383
		for (i = 0; i < NCAPINTS; i++)
L
Linus Torvalds 已提交
1384
			boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1385 1386 1387 1388

		/* OR, i.e. replicate the bug flags */
		for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
			c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
L
Linus Torvalds 已提交
1389 1390 1391
	}

	/* Init Machine Check Exception if available. */
1392
	mcheck_cpu_init(c);
1393 1394

	select_idle_routine(c);
1395

1396
#ifdef CONFIG_NUMA
1397 1398
	numa_add_cpu(smp_processor_id());
#endif
1399
}
S
Shaohua Li 已提交
1400

1401 1402 1403 1404
/*
 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
 * on 32-bit kernels:
 */
1405 1406 1407
#ifdef CONFIG_X86_32
void enable_sep_cpu(void)
{
1408 1409
	struct tss_struct *tss;
	int cpu;
1410

1411 1412 1413
	if (!boot_cpu_has(X86_FEATURE_SEP))
		return;

1414
	cpu = get_cpu();
1415
	tss = &per_cpu(cpu_tss_rw, cpu);
1416 1417

	/*
1418 1419
	 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
	 * see the big comment in struct x86_hw_tss's definition.
1420
	 */
1421 1422

	tss->x86_tss.ss1 = __KERNEL_CS;
1423
	wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
1424
	wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
1425
	wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
1426

1427 1428
	put_cpu();
}
1429 1430
#endif

1431 1432 1433
void __init identify_boot_cpu(void)
{
	identify_cpu(&boot_cpu_data);
1434
#ifdef CONFIG_X86_32
1435
	sysenter_setup();
L
Li Shaohua 已提交
1436
	enable_sep_cpu();
1437
#endif
1438
	cpu_detect_tlb(&boot_cpu_data);
1439
}
S
Shaohua Li 已提交
1440

1441
void identify_secondary_cpu(struct cpuinfo_x86 *c)
1442 1443 1444
{
	BUG_ON(c == &boot_cpu_data);
	identify_cpu(c);
1445
#ifdef CONFIG_X86_32
1446
	enable_sep_cpu();
1447
#endif
1448
	mtrr_ap_init();
1449
	validate_apic_and_package_id(c);
1450
	x86_spec_ctrl_setup_ap();
L
Linus Torvalds 已提交
1451 1452
}

A
Andi Kleen 已提交
1453 1454
static __init int setup_noclflush(char *arg)
{
1455
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
1456
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
A
Andi Kleen 已提交
1457 1458 1459 1460
	return 1;
}
__setup("noclflush", setup_noclflush);

1461
void print_cpu_info(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1462
{
1463
	const char *vendor = NULL;
L
Linus Torvalds 已提交
1464

I
Ingo Molnar 已提交
1465
	if (c->x86_vendor < X86_VENDOR_NUM) {
L
Linus Torvalds 已提交
1466
		vendor = this_cpu->c_vendor;
I
Ingo Molnar 已提交
1467 1468 1469 1470
	} else {
		if (c->cpuid_level >= 0)
			vendor = c->x86_vendor_id;
	}
L
Linus Torvalds 已提交
1471

1472
	if (vendor && !strstr(c->x86_model_id, vendor))
1473
		pr_cont("%s ", vendor);
L
Linus Torvalds 已提交
1474

1475
	if (c->x86_model_id[0])
1476
		pr_cont("%s", c->x86_model_id);
L
Linus Torvalds 已提交
1477
	else
1478
		pr_cont("%d86", c->x86);
L
Linus Torvalds 已提交
1479

1480
	pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
1481

1482 1483
	if (c->x86_stepping || c->cpuid_level >= 0)
		pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
L
Linus Torvalds 已提交
1484
	else
1485
		pr_cont(")\n");
L
Linus Torvalds 已提交
1486 1487
}

1488 1489 1490 1491 1492 1493
/*
 * clearcpuid= was already parsed in fpu__init_parse_early_param.
 * But we need to keep a dummy __setup around otherwise it would
 * show up as an environment variable for init.
 */
static __init int setup_clearcpuid(char *arg)
1494 1495 1496
{
	return 1;
}
1497
__setup("clearcpuid=", setup_clearcpuid);
1498

1499
#ifdef CONFIG_X86_64
1500
DEFINE_PER_CPU_FIRST(union irq_stack_union,
1501
		     irq_stack_union) __aligned(PAGE_SIZE) __visible;
1502
EXPORT_PER_CPU_SYMBOL_GPL(irq_stack_union);
I
Ingo Molnar 已提交
1503

1504
/*
1505 1506
 * The following percpu variables are hot.  Align current_task to
 * cacheline size such that they fall in the same cacheline.
1507 1508 1509 1510
 */
DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
	&init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1511

1512
DEFINE_PER_CPU(char *, irq_stack_ptr) =
1513
	init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
1514

1515
DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1516

1517 1518 1519
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);

1520 1521
/* May not be marked __init: used by software suspend */
void syscall_init(void)
L
Linus Torvalds 已提交
1522
{
1523 1524 1525
	extern char _entry_trampoline[];
	extern char entry_SYSCALL_64_trampoline[];

1526
	int cpu = smp_processor_id();
1527 1528 1529
	unsigned long SYSCALL64_entry_trampoline =
		(unsigned long)get_cpu_entry_area(cpu)->entry_trampoline +
		(entry_SYSCALL_64_trampoline - _entry_trampoline);
1530

1531
	wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
1532 1533 1534 1535
	if (static_cpu_has(X86_FEATURE_PTI))
		wrmsrl(MSR_LSTAR, SYSCALL64_entry_trampoline);
	else
		wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
1536 1537

#ifdef CONFIG_IA32_EMULATION
1538
	wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
1539
	/*
1540 1541 1542 1543
	 * This only works on Intel CPUs.
	 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
	 * This does not cause SYSENTER to jump to the wrong location, because
	 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
1544 1545
	 */
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
1546
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1));
1547
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
1548
#else
1549
	wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
1550
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
1551 1552
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
1553
#endif
1554

1555 1556
	/* Flags to clear on syscall */
	wrmsrl(MSR_SYSCALL_MASK,
1557
	       X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1558
	       X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
L
Linus Torvalds 已提交
1559
}
1560

1561 1562 1563 1564 1565 1566
/*
 * Copies of the original ist values from the tss are only accessed during
 * debugging, no special alignment required.
 */
DEFINE_PER_CPU(struct orig_ist, orig_ist);

1567
static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
1568
DEFINE_PER_CPU(int, debug_stack_usage);
1569 1570 1571

int is_debug_stack(unsigned long addr)
{
1572 1573 1574
	return __this_cpu_read(debug_stack_usage) ||
		(addr <= __this_cpu_read(debug_stack_addr) &&
		 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
1575
}
1576
NOKPROBE_SYMBOL(is_debug_stack);
1577

1578
DEFINE_PER_CPU(u32, debug_idt_ctr);
1579

1580 1581
void debug_stack_set_zero(void)
{
1582 1583
	this_cpu_inc(debug_idt_ctr);
	load_current_idt();
1584
}
1585
NOKPROBE_SYMBOL(debug_stack_set_zero);
1586 1587 1588

void debug_stack_reset(void)
{
1589
	if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
1590
		return;
1591 1592
	if (this_cpu_dec_return(debug_idt_ctr) == 0)
		load_current_idt();
1593
}
1594
NOKPROBE_SYMBOL(debug_stack_reset);
1595

I
Ingo Molnar 已提交
1596
#else	/* CONFIG_X86_64 */
1597

1598 1599
DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1600 1601
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);
1602

1603 1604 1605 1606 1607 1608 1609 1610 1611
/*
 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
 * the top of the kernel stack.  Use an extra percpu variable to track the
 * top of the kernel stack directly.
 */
DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
	(unsigned long)&init_thread_union + THREAD_SIZE;
EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);

1612
#ifdef CONFIG_STACKPROTECTOR
1613
DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1614
#endif
1615

I
Ingo Molnar 已提交
1616
#endif	/* CONFIG_X86_64 */
1617

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
/*
 * Clear all 6 debug registers:
 */
static void clear_all_debug_regs(void)
{
	int i;

	for (i = 0; i < 8; i++) {
		/* Ignore db4, db5 */
		if ((i == 4) || (i == 5))
			continue;

		set_debugreg(0, i);
	}
}
1633

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
#ifdef CONFIG_KGDB
/*
 * Restore debug regs if using kgdbwait and you have a kernel debugger
 * connection established.
 */
static void dbg_restore_debug_regs(void)
{
	if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
		arch_kgdb_ops.correct_hw_break();
}
#else /* ! CONFIG_KGDB */
#define dbg_restore_debug_regs()
#endif /* ! CONFIG_KGDB */

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
static void wait_for_master_cpu(int cpu)
{
#ifdef CONFIG_SMP
	/*
	 * wait for ACK from master CPU before continuing
	 * with AP initialization
	 */
	WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
	while (!cpumask_test_cpu(cpu, cpu_callout_mask))
		cpu_relax();
#endif
}

1661 1662 1663 1664 1665
/*
 * cpu_init() initializes state that is per-CPU. Some data is already
 * initialized (naturally) in the bootstrap process, such as the GDT
 * and IDT. We reload them nevertheless, this function acts as a
 * 'CPU state barrier', nothing should get across.
1666
 * A lot of state is already set up in PDA init for 64 bit
1667
 */
1668
#ifdef CONFIG_X86_64
I
Ingo Molnar 已提交
1669

1670
void cpu_init(void)
1671
{
1672
	struct orig_ist *oist;
1673
	struct task_struct *me;
I
Ingo Molnar 已提交
1674 1675
	struct tss_struct *t;
	unsigned long v;
1676
	int cpu = raw_smp_processor_id();
1677 1678
	int i;

1679 1680
	wait_for_master_cpu(cpu);

1681 1682 1683 1684 1685 1686
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1687 1688
	if (cpu)
		load_ucode_ap();
1689

1690
	t = &per_cpu(cpu_tss_rw, cpu);
1691
	oist = &per_cpu(orig_ist, cpu);
I
Ingo Molnar 已提交
1692

1693
#ifdef CONFIG_NUMA
1694
	if (this_cpu_read(numa_node) == 0 &&
1695 1696
	    early_cpu_to_node(cpu) != NUMA_NO_NODE)
		set_numa_node(early_cpu_to_node(cpu));
1697
#endif
1698 1699 1700

	me = current;

1701
	pr_debug("Initializing CPU#%d\n", cpu);
1702

A
Andy Lutomirski 已提交
1703
	cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1704 1705 1706 1707 1708 1709

	/*
	 * Initialize the per-CPU GDT with the boot GDT,
	 * and set up the GDT descriptor:
	 */

1710
	switch_to_new_gdt(cpu);
1711 1712
	loadsegment(fs, 0);

1713
	load_current_idt();
1714 1715 1716 1717 1718 1719 1720 1721

	memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
	syscall_init();

	wrmsrl(MSR_FS_BASE, 0);
	wrmsrl(MSR_KERNEL_GS_BASE, 0);
	barrier();

1722
	x86_configure_nx();
1723
	x2apic_setup();
1724 1725 1726 1727

	/*
	 * set up and load the per-CPU TSS
	 */
1728
	if (!oist->ist[0]) {
1729
		char *estacks = get_cpu_entry_area(cpu)->exception_stacks;
I
Ingo Molnar 已提交
1730

1731
		for (v = 0; v < N_EXCEPTION_STACKS; v++) {
I
Ingo Molnar 已提交
1732
			estacks += exception_stack_sizes[v];
1733
			oist->ist[v] = t->x86_tss.ist[v] =
1734
					(unsigned long)estacks;
1735 1736
			if (v == DEBUG_STACK-1)
				per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1737 1738 1739
		}
	}

1740
	t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
I
Ingo Molnar 已提交
1741

1742 1743 1744 1745 1746 1747 1748
	/*
	 * <= is required because the CPU will access up to
	 * 8 bits beyond the end of the IO permission bitmap.
	 */
	for (i = 0; i <= IO_BITMAP_LONGS; i++)
		t->io_bitmap[i] = ~0UL;

V
Vegard Nossum 已提交
1749
	mmgrab(&init_mm);
1750
	me->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1751
	BUG_ON(me->mm);
1752
	initialize_tlbstate_and_flush();
1753 1754
	enter_lazy_tlb(&init_mm, me);

1755
	/*
1756 1757
	 * Initialize the TSS.  sp0 points to the entry trampoline stack
	 * regardless of what task is running.
1758
	 */
1759
	set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1760
	load_TR_desc();
1761
	load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
1762

1763
	load_mm_ldt(&init_mm);
1764

1765 1766
	clear_all_debug_regs();
	dbg_restore_debug_regs();
1767

I
Ingo Molnar 已提交
1768
	fpu__init_cpu();
1769 1770 1771

	if (is_uv_system())
		uv_cpu_init();
1772 1773

	load_fixmap_gdt(cpu);
1774 1775 1776 1777
}

#else

1778
void cpu_init(void)
1779
{
1780 1781
	int cpu = smp_processor_id();
	struct task_struct *curr = current;
1782
	struct tss_struct *t = &per_cpu(cpu_tss_rw, cpu);
1783

1784
	wait_for_master_cpu(cpu);
1785

1786 1787 1788 1789 1790 1791
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1792
	show_ucode_info_early();
1793

1794
	pr_info("Initializing CPU#%d\n", cpu);
1795

1796
	if (cpu_feature_enabled(X86_FEATURE_VME) ||
1797
	    boot_cpu_has(X86_FEATURE_TSC) ||
1798
	    boot_cpu_has(X86_FEATURE_DE))
A
Andy Lutomirski 已提交
1799
		cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1800

1801
	load_current_idt();
1802
	switch_to_new_gdt(cpu);
L
Linus Torvalds 已提交
1803 1804 1805 1806

	/*
	 * Set up and load the per-CPU TSS and LDT
	 */
V
Vegard Nossum 已提交
1807
	mmgrab(&init_mm);
1808
	curr->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1809
	BUG_ON(curr->mm);
1810
	initialize_tlbstate_and_flush();
1811
	enter_lazy_tlb(&init_mm, curr);
L
Linus Torvalds 已提交
1812

1813 1814 1815 1816
	/*
	 * Initialize the TSS.  Don't bother initializing sp0, as the initial
	 * task never enters user mode.
	 */
1817
	set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
L
Linus Torvalds 已提交
1818
	load_TR_desc();
1819

1820
	load_mm_ldt(&init_mm);
L
Linus Torvalds 已提交
1821

1822
	t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
1823

1824
#ifdef CONFIG_DOUBLEFAULT
L
Linus Torvalds 已提交
1825 1826
	/* Set up doublefault TSS pointer in the GDT */
	__set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1827
#endif
L
Linus Torvalds 已提交
1828

1829
	clear_all_debug_regs();
1830
	dbg_restore_debug_regs();
L
Linus Torvalds 已提交
1831

I
Ingo Molnar 已提交
1832
	fpu__init_cpu();
1833 1834

	load_fixmap_gdt(cpu);
L
Linus Torvalds 已提交
1835
}
1836
#endif
1837

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
static void bsp_resume(void)
{
	if (this_cpu->c_bsp_resume)
		this_cpu->c_bsp_resume(&boot_cpu_data);
}

static struct syscore_ops cpu_syscore_ops = {
	.resume		= bsp_resume,
};

static int __init init_cpu_syscore(void)
{
	register_syscore_ops(&cpu_syscore_ops);
	return 0;
}
core_initcall(init_cpu_syscore);
1854 1855 1856 1857 1858 1859 1860 1861

/*
 * The microcode loader calls this upon late microcode load to recheck features,
 * only when microcode has been updated. Caller holds microcode_mutex and CPU
 * hotplug lock.
 */
void microcode_check(void)
{
1862 1863
	struct cpuinfo_x86 info;

1864
	perf_check_microcode();
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882

	/* Reload CPUID max function as it might've changed. */
	info.cpuid_level = cpuid_eax(0);

	/*
	 * Copy all capability leafs to pick up the synthetic ones so that
	 * memcmp() below doesn't fail on that. The ones coming from CPUID will
	 * get overwritten in get_cpu_cap().
	 */
	memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));

	get_cpu_cap(&info);

	if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
		return;

	pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
	pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
1883
}