common.c 41.3 KB
Newer Older
1
#include <linux/bootmem.h>
2
#include <linux/linkage.h>
3
#include <linux/bitops.h>
4
#include <linux/kernel.h>
5
#include <linux/export.h>
6 7
#include <linux/percpu.h>
#include <linux/string.h>
8
#include <linux/ctype.h>
L
Linus Torvalds 已提交
9
#include <linux/delay.h>
10
#include <linux/sched/mm.h>
11
#include <linux/sched/clock.h>
12
#include <linux/sched/task.h>
13
#include <linux/init.h>
14
#include <linux/kprobes.h>
15
#include <linux/kgdb.h>
L
Linus Torvalds 已提交
16
#include <linux/smp.h>
17
#include <linux/io.h>
18
#include <linux/syscore_ops.h>
19 20

#include <asm/stackprotector.h>
21
#include <asm/perf_event.h>
L
Linus Torvalds 已提交
22
#include <asm/mmu_context.h>
23
#include <asm/archrandom.h>
24 25
#include <asm/hypervisor.h>
#include <asm/processor.h>
26
#include <asm/tlbflush.h>
27
#include <asm/debugreg.h>
28
#include <asm/sections.h>
29
#include <asm/vsyscall.h>
A
Alan Cox 已提交
30 31
#include <linux/topology.h>
#include <linux/cpumask.h>
32
#include <asm/pgtable.h>
A
Arun Sharma 已提交
33
#include <linux/atomic.h>
34 35 36 37
#include <asm/proto.h>
#include <asm/setup.h>
#include <asm/apic.h>
#include <asm/desc.h>
38
#include <asm/fpu/internal.h>
39
#include <asm/mtrr.h>
40
#include <asm/hwcap2.h>
A
Alan Cox 已提交
41
#include <linux/numa.h>
42
#include <asm/asm.h>
43
#include <asm/bugs.h>
44
#include <asm/cpu.h>
45
#include <asm/mce.h>
46
#include <asm/msr.h>
47
#include <asm/pat.h>
48 49
#include <asm/microcode.h>
#include <asm/microcode_intel.h>
50 51

#ifdef CONFIG_X86_LOCAL_APIC
T
Tejun Heo 已提交
52
#include <asm/uv/uv.h>
L
Linus Torvalds 已提交
53 54 55 56
#endif

#include "cpu.h"

57 58
u32 elf_hwcap2 __read_mostly;

59 60
/* all of these masks are initialized in setup_cpu_local_masks() */
cpumask_var_t cpu_initialized_mask;
61 62
cpumask_var_t cpu_callout_mask;
cpumask_var_t cpu_callin_mask;
63 64 65 66

/* representing cpus for which sibling maps can be computed */
cpumask_var_t cpu_sibling_setup_mask;

B
Brian Gerst 已提交
67
/* correctly size the local cpu masks */
68
void __init setup_cpu_local_masks(void)
B
Brian Gerst 已提交
69 70 71 72 73 74 75
{
	alloc_bootmem_cpumask_var(&cpu_initialized_mask);
	alloc_bootmem_cpumask_var(&cpu_callin_mask);
	alloc_bootmem_cpumask_var(&cpu_callout_mask);
	alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
}

76
static void default_init(struct cpuinfo_x86 *c)
77 78
{
#ifdef CONFIG_X86_64
79
	cpu_detect_cache_sizes(c);
80 81 82 83 84 85 86 87 88 89 90 91 92
#else
	/* Not much we can do here... */
	/* Check if at least it has cpuid */
	if (c->cpuid_level == -1) {
		/* No cpuid. It must be an ancient CPU */
		if (c->x86 == 4)
			strcpy(c->x86_model_id, "486");
		else if (c->x86 == 3)
			strcpy(c->x86_model_id, "386");
	}
#endif
}

93
static const struct cpu_dev default_cpu = {
94 95 96 97 98
	.c_init		= default_init,
	.c_vendor	= "Unknown",
	.c_x86_vendor	= X86_VENDOR_UNKNOWN,
};

99
static const struct cpu_dev *this_cpu = &default_cpu;
100

B
Brian Gerst 已提交
101
DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Y
Yinghai Lu 已提交
102
#ifdef CONFIG_X86_64
B
Brian Gerst 已提交
103 104 105 106 107
	/*
	 * We need valid kernel segments for data and code in long mode too
	 * IRET will check the segment types  kkeil 2000/10/28
	 * Also sysret mandates a special GDT layout
	 *
108
	 * TLS descriptors are currently at a different place compared to i386.
B
Brian Gerst 已提交
109 110
	 * Hopefully nobody expects them at a fixed place (Wine?)
	 */
A
Akinobu Mita 已提交
111 112 113 114 115 116
	[GDT_ENTRY_KERNEL32_CS]		= GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER32_CS]	= GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
Y
Yinghai Lu 已提交
117
#else
A
Akinobu Mita 已提交
118 119 120 121
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
122 123 124 125 126
	/*
	 * Segments used for calling PnP BIOS have byte granularity.
	 * They code segments and data segments have fixed 64k limits,
	 * the transfer segment sizes are set at run time.
	 */
127
	/* 32-bit code */
A
Akinobu Mita 已提交
128
	[GDT_ENTRY_PNPBIOS_CS32]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
129
	/* 16-bit code */
A
Akinobu Mita 已提交
130
	[GDT_ENTRY_PNPBIOS_CS16]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
131
	/* 16-bit data */
A
Akinobu Mita 已提交
132
	[GDT_ENTRY_PNPBIOS_DS]		= GDT_ENTRY_INIT(0x0092, 0, 0xffff),
133
	/* 16-bit data */
A
Akinobu Mita 已提交
134
	[GDT_ENTRY_PNPBIOS_TS1]		= GDT_ENTRY_INIT(0x0092, 0, 0),
135
	/* 16-bit data */
A
Akinobu Mita 已提交
136
	[GDT_ENTRY_PNPBIOS_TS2]		= GDT_ENTRY_INIT(0x0092, 0, 0),
137 138 139 140
	/*
	 * The APM segments have byte granularity and their bases
	 * are set at run time.  All have 64k limits.
	 */
141
	/* 32-bit code */
A
Akinobu Mita 已提交
142
	[GDT_ENTRY_APMBIOS_BASE]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
143
	/* 16-bit code */
A
Akinobu Mita 已提交
144
	[GDT_ENTRY_APMBIOS_BASE+1]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
145
	/* data */
146
	[GDT_ENTRY_APMBIOS_BASE+2]	= GDT_ENTRY_INIT(0x4092, 0, 0xffff),
147

A
Akinobu Mita 已提交
148 149
	[GDT_ENTRY_ESPFIX_SS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_PERCPU]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
150
	GDT_STACK_CANARY_INIT
Y
Yinghai Lu 已提交
151
#endif
B
Brian Gerst 已提交
152
} };
153
EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
154

155
static int __init x86_mpx_setup(char *s)
156
{
157
	/* require an exact match without trailing characters */
158 159
	if (strlen(s))
		return 0;
160

161 162 163
	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_MPX))
		return 1;
164

165 166
	setup_clear_cpu_cap(X86_FEATURE_MPX);
	pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
167 168
	return 1;
}
169
__setup("nompx", x86_mpx_setup);
170

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
#ifdef CONFIG_X86_64
static int __init x86_pcid_setup(char *s)
{
	/* require an exact match without trailing characters */
	if (strlen(s))
		return 0;

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_PCID))
		return 1;

	setup_clear_cpu_cap(X86_FEATURE_PCID);
	pr_info("nopcid: PCID feature disabled\n");
	return 1;
}
__setup("nopcid", x86_pcid_setup);
#endif

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static int __init x86_noinvpcid_setup(char *s)
{
	/* noinvpcid doesn't accept parameters */
	if (s)
		return -EINVAL;

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_INVPCID))
		return 0;

	setup_clear_cpu_cap(X86_FEATURE_INVPCID);
	pr_info("noinvpcid: INVPCID feature disabled\n");
	return 0;
}
early_param("noinvpcid", x86_noinvpcid_setup);

205
#ifdef CONFIG_X86_32
206 207
static int cachesize_override = -1;
static int disable_x86_serial_nr = 1;
L
Linus Torvalds 已提交
208

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
static int __init cachesize_setup(char *str)
{
	get_option(&str, &cachesize_override);
	return 1;
}
__setup("cachesize=", cachesize_setup);

static int __init x86_sep_setup(char *s)
{
	setup_clear_cpu_cap(X86_FEATURE_SEP);
	return 1;
}
__setup("nosep", x86_sep_setup);

/* Standard macro to see if a specific flag is changeable */
static inline int flag_is_changeable_p(u32 flag)
{
	u32 f1, f2;

228 229 230 231 232 233 234
	/*
	 * Cyrix and IDT cpus allow disabling of CPUID
	 * so the code below may return different results
	 * when it is executed before and after enabling
	 * the CPUID. Add "volatile" to not allow gcc to
	 * optimize the subsequent calls to this function.
	 */
I
Ingo Molnar 已提交
235 236 237 238 239 240 241 242 243 244 245
	asm volatile ("pushfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "movl %0, %1	\n\t"
		      "xorl %2, %0	\n\t"
		      "pushl %0		\n\t"
		      "popfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "popfl		\n\t"

246 247
		      : "=&r" (f1), "=&r" (f2)
		      : "ir" (flag));
248 249 250 251 252

	return ((f1^f2) & flag) != 0;
}

/* Probe for the CPUID instruction */
253
int have_cpuid_p(void)
254 255 256 257
{
	return flag_is_changeable_p(X86_EFLAGS_ID);
}

258
static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
259
{
I
Ingo Molnar 已提交
260 261 262 263 264 265 266 267 268 269 270
	unsigned long lo, hi;

	if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
		return;

	/* Disable processor serial number: */

	rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
	lo |= 0x200000;
	wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);

271
	pr_notice("CPU serial number disabled.\n");
I
Ingo Molnar 已提交
272 273 274 275
	clear_cpu_cap(c, X86_FEATURE_PN);

	/* Disabling the serial number may affect the cpuid level */
	c->cpuid_level = cpuid_eax(0);
276 277 278 279 280 281 282 283
}

static int __init x86_serial_nr_setup(char *s)
{
	disable_x86_serial_nr = 0;
	return 1;
}
__setup("serialnumber", x86_serial_nr_setup);
284
#else
285 286 287 288 289 290 291
static inline int flag_is_changeable_p(u32 flag)
{
	return 1;
}
static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
{
}
292
#endif
293

294 295
static __init int setup_disable_smep(char *arg)
{
296
	setup_clear_cpu_cap(X86_FEATURE_SMEP);
297 298
	/* Check for things that depend on SMEP being enabled: */
	check_mpx_erratum(&boot_cpu_data);
299 300 301 302
	return 1;
}
__setup("nosmep", setup_disable_smep);

303
static __always_inline void setup_smep(struct cpuinfo_x86 *c)
304
{
305
	if (cpu_has(c, X86_FEATURE_SMEP))
A
Andy Lutomirski 已提交
306
		cr4_set_bits(X86_CR4_SMEP);
307 308
}

309 310
static __init int setup_disable_smap(char *arg)
{
311
	setup_clear_cpu_cap(X86_FEATURE_SMAP);
312 313 314 315
	return 1;
}
__setup("nosmap", setup_disable_smap);

316 317
static __always_inline void setup_smap(struct cpuinfo_x86 *c)
{
318
	unsigned long eflags = native_save_fl();
319 320 321 322

	/* This should have been cleared long ago */
	BUG_ON(eflags & X86_EFLAGS_AC);

323 324
	if (cpu_has(c, X86_FEATURE_SMAP)) {
#ifdef CONFIG_X86_SMAP
A
Andy Lutomirski 已提交
325
		cr4_set_bits(X86_CR4_SMAP);
326
#else
A
Andy Lutomirski 已提交
327
		cr4_clear_bits(X86_CR4_SMAP);
328 329
#endif
	}
330 331
}

332 333 334 335
static void setup_pcid(struct cpuinfo_x86 *c)
{
	if (cpu_has(c, X86_FEATURE_PCID)) {
		if (cpu_has(c, X86_FEATURE_PGE)) {
336 337 338 339 340 341 342 343 344 345 346 347 348
			/*
			 * We'd like to use cr4_set_bits_and_update_boot(),
			 * but we can't.  CR4.PCIDE is special and can only
			 * be set in long mode, and the early CPU init code
			 * doesn't know this and would try to restore CR4.PCIDE
			 * prior to entering long mode.
			 *
			 * Instead, we rely on the fact that hotplug, resume,
			 * etc all fully restore CR4 before they write anything
			 * that could have nonzero PCID bits to CR3.  CR4.PCIDE
			 * has no effect on the page tables themselves, so we
			 * don't need it to be restored early.
			 */
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
			cr4_set_bits(X86_CR4_PCIDE);
		} else {
			/*
			 * flush_tlb_all(), as currently implemented, won't
			 * work if PCID is on but PGE is not.  Since that
			 * combination doesn't exist on real hardware, there's
			 * no reason to try to fully support it, but it's
			 * polite to avoid corrupting data if we're on
			 * an improperly configured VM.
			 */
			clear_cpu_cap(c, X86_FEATURE_PCID);
		}
	}
}

364 365 366 367 368 369 370
/*
 * Protection Keys are not available in 32-bit mode.
 */
static bool pku_disabled;

static __always_inline void setup_pku(struct cpuinfo_x86 *c)
{
371 372 373 374
	/* check the boot processor, plus compile options for PKU: */
	if (!cpu_feature_enabled(X86_FEATURE_PKU))
		return;
	/* checks the actual processor's cpuid bits: */
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	if (!cpu_has(c, X86_FEATURE_PKU))
		return;
	if (pku_disabled)
		return;

	cr4_set_bits(X86_CR4_PKE);
	/*
	 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
	 * cpuid bit to be set.  We need to ensure that we
	 * update that bit in this CPU's "cpu_info".
	 */
	get_cpu_cap(c);
}

#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
static __init int setup_disable_pku(char *arg)
{
	/*
	 * Do not clear the X86_FEATURE_PKU bit.  All of the
	 * runtime checks are against OSPKE so clearing the
	 * bit does nothing.
	 *
	 * This way, we will see "pku" in cpuinfo, but not
	 * "ospke", which is exactly what we want.  It shows
	 * that the CPU has PKU, but the OS has not enabled it.
	 * This happens to be exactly how a system would look
	 * if we disabled the config option.
	 */
	pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
	pku_disabled = true;
	return 1;
}
__setup("nopku", setup_disable_pku);
#endif /* CONFIG_X86_64 */

410 411 412 413 414 415 416 417 418
/*
 * Some CPU features depend on higher CPUID levels, which may not always
 * be available due to CPUID level capping or broken virtualization
 * software.  Add those features to this table to auto-disable them.
 */
struct cpuid_dependent_feature {
	u32 feature;
	u32 level;
};
I
Ingo Molnar 已提交
419

420
static const struct cpuid_dependent_feature
421 422 423 424 425 426 427
cpuid_dependent_features[] = {
	{ X86_FEATURE_MWAIT,		0x00000005 },
	{ X86_FEATURE_DCA,		0x00000009 },
	{ X86_FEATURE_XSAVE,		0x0000000d },
	{ 0, 0 }
};

428
static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
429 430
{
	const struct cpuid_dependent_feature *df;
431

432
	for (df = cpuid_dependent_features; df->feature; df++) {
I
Ingo Molnar 已提交
433 434 435

		if (!cpu_has(c, df->feature))
			continue;
436 437 438 439 440 441 442
		/*
		 * Note: cpuid_level is set to -1 if unavailable, but
		 * extended_extended_level is set to 0 if unavailable
		 * and the legitimate extended levels are all negative
		 * when signed; hence the weird messing around with
		 * signs here...
		 */
I
Ingo Molnar 已提交
443
		if (!((s32)df->level < 0 ?
444
		     (u32)df->level > (u32)c->extended_cpuid_level :
I
Ingo Molnar 已提交
445 446 447 448 449 450 451
		     (s32)df->level > (s32)c->cpuid_level))
			continue;

		clear_cpu_cap(c, df->feature);
		if (!warn)
			continue;

452 453
		pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
			x86_cap_flag(df->feature), df->level);
454
	}
455
}
456

457 458 459
/*
 * Naming convention should be: <Name> [(<Codename>)]
 * This table only is used unless init_<vendor>() below doesn't set it;
I
Ingo Molnar 已提交
460 461
 * in particular, if CPUID levels 0x80000002..4 are supported, this
 * isn't used
462 463 464
 */

/* Look up CPU names by table lookup. */
465
static const char *table_lookup_model(struct cpuinfo_x86 *c)
466
{
467 468
#ifdef CONFIG_X86_32
	const struct legacy_cpu_model_info *info;
469 470 471 472 473 474 475

	if (c->x86_model >= 16)
		return NULL;	/* Range check */

	if (!this_cpu)
		return NULL;

476
	info = this_cpu->legacy_models;
477

478
	while (info->family) {
479 480 481 482
		if (info->family == c->x86)
			return info->model_names[c->x86_model];
		info++;
	}
483
#endif
484 485 486
	return NULL;		/* Not found */
}

487 488
__u32 cpu_caps_cleared[NCAPINTS];
__u32 cpu_caps_set[NCAPINTS];
489

490 491 492 493 494
void load_percpu_segment(int cpu)
{
#ifdef CONFIG_X86_32
	loadsegment(fs, __KERNEL_PERCPU);
#else
495
	__loadsegment_simple(gs, 0);
496 497
	wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
#endif
498
	load_stack_canary_segment();
499 500
}

501 502 503
/* Setup the fixmap mapping only once per-processor */
static inline void setup_fixmap_gdt(int cpu)
{
504
#ifdef CONFIG_X86_64
505 506
	/* On 64-bit systems, we use a read-only fixmap GDT. */
	pgprot_t prot = PAGE_KERNEL_RO;
507
#else
508 509 510 511 512 513 514 515 516 517 518
	/*
	 * On native 32-bit systems, the GDT cannot be read-only because
	 * our double fault handler uses a task gate, and entering through
	 * a task gate needs to change an available TSS to busy.  If the GDT
	 * is read-only, that will triple fault.
	 *
	 * On Xen PV, the GDT must be read-only because the hypervisor requires
	 * it.
	 */
	pgprot_t prot = boot_cpu_has(X86_FEATURE_XENPV) ?
		PAGE_KERNEL_RO : PAGE_KERNEL;
519
#endif
520

521
	__set_fixmap(get_cpu_gdt_ro_index(cpu), get_cpu_gdt_paddr(cpu), prot);
522 523
}

524 525 526 527 528 529 530 531 532 533 534
/* Load the original GDT from the per-cpu structure */
void load_direct_gdt(int cpu)
{
	struct desc_ptr gdt_descr;

	gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
}
EXPORT_SYMBOL_GPL(load_direct_gdt);

535 536 537 538 539 540 541 542 543
/* Load a fixmap remapping of the per-cpu GDT */
void load_fixmap_gdt(int cpu)
{
	struct desc_ptr gdt_descr;

	gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
}
544
EXPORT_SYMBOL_GPL(load_fixmap_gdt);
545

I
Ingo Molnar 已提交
546 547 548 549
/*
 * Current gdt points %fs at the "master" per-cpu area: after this,
 * it's on the real one.
 */
550
void switch_to_new_gdt(int cpu)
551
{
552 553
	/* Load the original GDT */
	load_direct_gdt(cpu);
554
	/* Reload the per-cpu base */
555
	load_percpu_segment(cpu);
556 557
}

558
static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
L
Linus Torvalds 已提交
559

560
static void get_model_name(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
561 562
{
	unsigned int *v;
563
	char *p, *q, *s;
L
Linus Torvalds 已提交
564

565
	if (c->extended_cpuid_level < 0x80000004)
566
		return;
L
Linus Torvalds 已提交
567

I
Ingo Molnar 已提交
568
	v = (unsigned int *)c->x86_model_id;
L
Linus Torvalds 已提交
569 570 571 572 573
	cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
	cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
	cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
	c->x86_model_id[48] = 0;

574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
	/* Trim whitespace */
	p = q = s = &c->x86_model_id[0];

	while (*p == ' ')
		p++;

	while (*p) {
		/* Note the last non-whitespace index */
		if (!isspace(*p))
			s = q;

		*q++ = *p++;
	}

	*(s + 1) = '\0';
L
Linus Torvalds 已提交
589 590
}

591
void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
592
{
593
	unsigned int n, dummy, ebx, ecx, edx, l2size;
L
Linus Torvalds 已提交
594

595
	n = c->extended_cpuid_level;
L
Linus Torvalds 已提交
596 597

	if (n >= 0x80000005) {
598 599
		cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
		c->x86_cache_size = (ecx>>24) + (edx>>24);
600 601 602 603
#ifdef CONFIG_X86_64
		/* On K8 L1 TLB is inclusive, so don't count it */
		c->x86_tlbsize = 0;
#endif
L
Linus Torvalds 已提交
604 605 606 607 608
	}

	if (n < 0x80000006)	/* Some chips just has a large L1. */
		return;

609
	cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
610
	l2size = ecx >> 16;
611

612 613 614
#ifdef CONFIG_X86_64
	c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
#else
L
Linus Torvalds 已提交
615
	/* do processor-specific cache resizing */
616 617
	if (this_cpu->legacy_cache_size)
		l2size = this_cpu->legacy_cache_size(c, l2size);
L
Linus Torvalds 已提交
618 619 620 621 622

	/* Allow user to override all this if necessary. */
	if (cachesize_override != -1)
		l2size = cachesize_override;

623
	if (l2size == 0)
L
Linus Torvalds 已提交
624
		return;		/* Again, no L2 cache is possible */
625
#endif
L
Linus Torvalds 已提交
626 627 628 629

	c->x86_cache_size = l2size;
}

630 631 632 633 634 635
u16 __read_mostly tlb_lli_4k[NR_INFO];
u16 __read_mostly tlb_lli_2m[NR_INFO];
u16 __read_mostly tlb_lli_4m[NR_INFO];
u16 __read_mostly tlb_lld_4k[NR_INFO];
u16 __read_mostly tlb_lld_2m[NR_INFO];
u16 __read_mostly tlb_lld_4m[NR_INFO];
636
u16 __read_mostly tlb_lld_1g[NR_INFO];
637

638
static void cpu_detect_tlb(struct cpuinfo_x86 *c)
639 640 641 642
{
	if (this_cpu->c_detect_tlb)
		this_cpu->c_detect_tlb(c);

643
	pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
644
		tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
645 646 647 648 649
		tlb_lli_4m[ENTRIES]);

	pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
		tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
		tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
650 651
}

652
void detect_ht(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
653
{
B
Borislav Petkov 已提交
654
#ifdef CONFIG_SMP
655 656
	u32 eax, ebx, ecx, edx;
	int index_msb, core_bits;
657
	static bool printed;
L
Linus Torvalds 已提交
658

659
	if (!cpu_has(c, X86_FEATURE_HT))
660
		return;
L
Linus Torvalds 已提交
661

662 663
	if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
		goto out;
L
Linus Torvalds 已提交
664

665 666
	if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
		return;
L
Linus Torvalds 已提交
667

668
	cpuid(1, &eax, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
669

670 671 672
	smp_num_siblings = (ebx & 0xff0000) >> 16;

	if (smp_num_siblings == 1) {
673
		pr_info_once("CPU0: Hyper-Threading is disabled\n");
I
Ingo Molnar 已提交
674 675
		goto out;
	}
676

I
Ingo Molnar 已提交
677 678
	if (smp_num_siblings <= 1)
		goto out;
679

I
Ingo Molnar 已提交
680 681
	index_msb = get_count_order(smp_num_siblings);
	c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
682

I
Ingo Molnar 已提交
683
	smp_num_siblings = smp_num_siblings / c->x86_max_cores;
684

I
Ingo Molnar 已提交
685
	index_msb = get_count_order(smp_num_siblings);
686

I
Ingo Molnar 已提交
687
	core_bits = get_count_order(c->x86_max_cores);
688

I
Ingo Molnar 已提交
689 690
	c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
				       ((1 << core_bits) - 1);
L
Linus Torvalds 已提交
691

692
out:
693
	if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
694 695 696 697
		pr_info("CPU: Physical Processor ID: %d\n",
			c->phys_proc_id);
		pr_info("CPU: Processor Core ID: %d\n",
			c->cpu_core_id);
698
		printed = 1;
699 700
	}
#endif
701
}
L
Linus Torvalds 已提交
702

703
static void get_cpu_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
704 705
{
	char *v = c->x86_vendor_id;
I
Ingo Molnar 已提交
706
	int i;
L
Linus Torvalds 已提交
707 708

	for (i = 0; i < X86_VENDOR_NUM; i++) {
Y
Yinghai Lu 已提交
709 710 711 712 713 714
		if (!cpu_devs[i])
			break;

		if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
		    (cpu_devs[i]->c_ident[1] &&
		     !strcmp(v, cpu_devs[i]->c_ident[1]))) {
I
Ingo Molnar 已提交
715

Y
Yinghai Lu 已提交
716 717 718
			this_cpu = cpu_devs[i];
			c->x86_vendor = this_cpu->c_x86_vendor;
			return;
L
Linus Torvalds 已提交
719 720
		}
	}
Y
Yinghai Lu 已提交
721

722 723
	pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
		    "CPU: Your system may be unstable.\n", v);
Y
Yinghai Lu 已提交
724

725 726
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	this_cpu = &default_cpu;
L
Linus Torvalds 已提交
727 728
}

729
void cpu_detect(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
730 731
{
	/* Get vendor name */
732 733 734 735
	cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
	      (unsigned int *)&c->x86_vendor_id[0],
	      (unsigned int *)&c->x86_vendor_id[8],
	      (unsigned int *)&c->x86_vendor_id[4]);
L
Linus Torvalds 已提交
736 737

	c->x86 = 4;
738
	/* Intel-defined flags: level 0x00000001 */
L
Linus Torvalds 已提交
739 740
	if (c->cpuid_level >= 0x00000001) {
		u32 junk, tfms, cap0, misc;
I
Ingo Molnar 已提交
741

L
Linus Torvalds 已提交
742
		cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
743 744 745
		c->x86		= x86_family(tfms);
		c->x86_model	= x86_model(tfms);
		c->x86_mask	= x86_stepping(tfms);
I
Ingo Molnar 已提交
746

H
Huang, Ying 已提交
747 748
		if (cap0 & (1<<19)) {
			c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
749
			c->x86_cache_alignment = c->x86_clflush_size;
H
Huang, Ying 已提交
750
		}
L
Linus Torvalds 已提交
751 752
	}
}
753

754 755 756 757 758 759 760 761 762 763
static void apply_forced_caps(struct cpuinfo_x86 *c)
{
	int i;

	for (i = 0; i < NCAPINTS; i++) {
		c->x86_capability[i] &= ~cpu_caps_cleared[i];
		c->x86_capability[i] |= cpu_caps_set[i];
	}
}

764
void get_cpu_cap(struct cpuinfo_x86 *c)
765
{
766
	u32 eax, ebx, ecx, edx;
767

768 769
	/* Intel-defined flags: level 0x00000001 */
	if (c->cpuid_level >= 0x00000001) {
770
		cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
771

772 773
		c->x86_capability[CPUID_1_ECX] = ecx;
		c->x86_capability[CPUID_1_EDX] = edx;
774
	}
775

776 777 778 779
	/* Thermal and Power Management Leaf: level 0x00000006 (eax) */
	if (c->cpuid_level >= 0x00000006)
		c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);

780 781 782
	/* Additional Intel-defined flags: level 0x00000007 */
	if (c->cpuid_level >= 0x00000007) {
		cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
783
		c->x86_capability[CPUID_7_0_EBX] = ebx;
784
		c->x86_capability[CPUID_7_ECX] = ecx;
785 786
	}

787 788 789 790
	/* Extended state features: level 0x0000000d */
	if (c->cpuid_level >= 0x0000000d) {
		cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);

791
		c->x86_capability[CPUID_D_1_EAX] = eax;
792 793
	}

794 795 796 797 798
	/* Additional Intel-defined flags: level 0x0000000F */
	if (c->cpuid_level >= 0x0000000F) {

		/* QoS sub-leaf, EAX=0Fh, ECX=0 */
		cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
799 800
		c->x86_capability[CPUID_F_0_EDX] = edx;

801 802 803 804 805 806
		if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
			/* will be overridden if occupancy monitoring exists */
			c->x86_cache_max_rmid = ebx;

			/* QoS sub-leaf, EAX=0Fh, ECX=1 */
			cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
807 808
			c->x86_capability[CPUID_F_1_EDX] = edx;

809 810 811
			if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
			      ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
			       (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
812 813 814 815 816 817 818 819 820
				c->x86_cache_max_rmid = ecx;
				c->x86_cache_occ_scale = ebx;
			}
		} else {
			c->x86_cache_max_rmid = -1;
			c->x86_cache_occ_scale = -1;
		}
	}

821
	/* AMD-defined flags: level 0x80000001 */
822 823 824 825 826 827
	eax = cpuid_eax(0x80000000);
	c->extended_cpuid_level = eax;

	if ((eax & 0xffff0000) == 0x80000000) {
		if (eax >= 0x80000001) {
			cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
828

829 830
			c->x86_capability[CPUID_8000_0001_ECX] = ecx;
			c->x86_capability[CPUID_8000_0001_EDX] = edx;
831 832 833
		}
	}

834 835 836 837 838 839 840
	if (c->extended_cpuid_level >= 0x80000007) {
		cpuid(0x80000007, &eax, &ebx, &ecx, &edx);

		c->x86_capability[CPUID_8000_0007_EBX] = ebx;
		c->x86_power = edx;
	}

841
	if (c->extended_cpuid_level >= 0x80000008) {
842
		cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
843 844 845

		c->x86_virt_bits = (eax >> 8) & 0xff;
		c->x86_phys_bits = eax & 0xff;
846
		c->x86_capability[CPUID_8000_0008_EBX] = ebx;
847
	}
848 849 850
#ifdef CONFIG_X86_32
	else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
		c->x86_phys_bits = 36;
851
#endif
852

853
	if (c->extended_cpuid_level >= 0x8000000a)
854
		c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
855

856
	init_scattered_cpuid_features(c);
857 858 859 860 861 862 863

	/*
	 * Clear/Set all flags overridden by options, after probe.
	 * This needs to happen each time we re-probe, which may happen
	 * several times during CPU initialization.
	 */
	apply_forced_caps(c);
864
}
L
Linus Torvalds 已提交
865

866
static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
Y
Yinghai Lu 已提交
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
{
#ifdef CONFIG_X86_32
	int i;

	/*
	 * First of all, decide if this is a 486 or higher
	 * It's a 486 if we can modify the AC flag
	 */
	if (flag_is_changeable_p(X86_EFLAGS_AC))
		c->x86 = 4;
	else
		c->x86 = 3;

	for (i = 0; i < X86_VENDOR_NUM; i++)
		if (cpu_devs[i] && cpu_devs[i]->c_identify) {
			c->x86_vendor_id[0] = 0;
			cpu_devs[i]->c_identify(c);
			if (c->x86_vendor_id[0]) {
				get_cpu_vendor(c);
				break;
			}
		}
#endif
}

892 893 894 895 896 897 898 899 900
/*
 * Do minimum CPU detection early.
 * Fields really needed: vendor, cpuid_level, family, model, mask,
 * cache alignment.
 * The others are not touched to avoid unwanted side effects.
 *
 * WARNING: this function is only called on the BP.  Don't add code here
 * that is supposed to run on all CPUs.
 */
901
static void __init early_identify_cpu(struct cpuinfo_x86 *c)
902
{
903 904
#ifdef CONFIG_X86_64
	c->x86_clflush_size = 64;
905 906
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
907
#else
H
Huang, Ying 已提交
908
	c->x86_clflush_size = 32;
909 910
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
911
#endif
912
	c->x86_cache_alignment = c->x86_clflush_size;
913

914
	memset(&c->x86_capability, 0, sizeof c->x86_capability);
915
	c->extended_cpuid_level = 0;
916

Y
Yinghai Lu 已提交
917
	/* cyrix could have cpuid enabled via c_identify()*/
918 919 920 921
	if (have_cpuid_p()) {
		cpu_detect(c);
		get_cpu_vendor(c);
		get_cpu_cap(c);
B
Borislav Petkov 已提交
922
		setup_force_cpu_cap(X86_FEATURE_CPUID);
923

924 925
		if (this_cpu->c_early_init)
			this_cpu->c_early_init(c);
926

927 928
		c->cpu_index = 0;
		filter_cpuid_features(c, false);
929

930 931
		if (this_cpu->c_bsp_init)
			this_cpu->c_bsp_init(c);
B
Borislav Petkov 已提交
932 933 934
	} else {
		identify_cpu_without_cpuid(c);
		setup_clear_cpu_cap(X86_FEATURE_CPUID);
935
	}
936 937

	setup_force_cpu_cap(X86_FEATURE_ALWAYS);
938
	fpu__init_system(c);
939 940
}

941 942
void __init early_cpu_init(void)
{
943
	const struct cpu_dev *const *cdev;
Y
Yinghai Lu 已提交
944 945
	int count = 0;

946
#ifdef CONFIG_PROCESSOR_SELECT
947
	pr_info("KERNEL supported cpus:\n");
948 949
#endif

Y
Yinghai Lu 已提交
950
	for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
951
		const struct cpu_dev *cpudev = *cdev;
952

Y
Yinghai Lu 已提交
953 954 955 956 957
		if (count >= X86_VENDOR_NUM)
			break;
		cpu_devs[count] = cpudev;
		count++;

958
#ifdef CONFIG_PROCESSOR_SELECT
959 960 961 962 963 964
		{
			unsigned int j;

			for (j = 0; j < 2; j++) {
				if (!cpudev->c_ident[j])
					continue;
965
				pr_info("  %s %s\n", cpudev->c_vendor,
966 967
					cpudev->c_ident[j]);
			}
Y
Yinghai Lu 已提交
968
		}
969
#endif
Y
Yinghai Lu 已提交
970
	}
971
	early_identify_cpu(&boot_cpu_data);
972
}
973

974
/*
B
Borislav Petkov 已提交
975 976 977 978 979
 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
 * unfortunately, that's not true in practice because of early VIA
 * chips and (more importantly) broken virtualizers that are not easy
 * to detect. In the latter case it doesn't even *fail* reliably, so
 * probing for it doesn't even work. Disable it completely on 32-bit
980
 * unless we can find a reliable way to detect all the broken cases.
B
Borislav Petkov 已提交
981
 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
982
 */
983
static void detect_nopl(struct cpuinfo_x86 *c)
984
{
B
Borislav Petkov 已提交
985
#ifdef CONFIG_X86_32
986
	clear_cpu_cap(c, X86_FEATURE_NOPL);
B
Borislav Petkov 已提交
987 988
#else
	set_cpu_cap(c, X86_FEATURE_NOPL);
989
#endif
990
}
991

992 993 994
static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_64
995
	/*
996 997 998 999 1000
	 * Empirically, writing zero to a segment selector on AMD does
	 * not clear the base, whereas writing zero to a segment
	 * selector on Intel does clear the base.  Intel's behavior
	 * allows slightly faster context switches in the common case
	 * where GS is unused by the prev and next threads.
1001
	 *
1002 1003 1004 1005 1006 1007
	 * Since neither vendor documents this anywhere that I can see,
	 * detect it directly instead of hardcoding the choice by
	 * vendor.
	 *
	 * I've designated AMD's behavior as the "bug" because it's
	 * counterintuitive and less friendly.
1008
	 */
1009 1010 1011 1012 1013 1014 1015 1016 1017

	unsigned long old_base, tmp;
	rdmsrl(MSR_FS_BASE, old_base);
	wrmsrl(MSR_FS_BASE, 1);
	loadsegment(fs, 0);
	rdmsrl(MSR_FS_BASE, tmp);
	if (tmp != 0)
		set_cpu_bug(c, X86_BUG_NULL_SEG);
	wrmsrl(MSR_FS_BASE, old_base);
B
Borislav Petkov 已提交
1018
#endif
1019 1020
}

1021
static void generic_identify(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1022
{
Y
Yinghai Lu 已提交
1023
	c->extended_cpuid_level = 0;
L
Linus Torvalds 已提交
1024

1025
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
1026
		identify_cpu_without_cpuid(c);
1027

Y
Yinghai Lu 已提交
1028
	/* cyrix could have cpuid enabled via c_identify()*/
I
Ingo Molnar 已提交
1029
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
1030
		return;
L
Linus Torvalds 已提交
1031

1032
	cpu_detect(c);
L
Linus Torvalds 已提交
1033

1034
	get_cpu_vendor(c);
L
Linus Torvalds 已提交
1035

1036
	get_cpu_cap(c);
L
Linus Torvalds 已提交
1037

1038 1039
	if (c->cpuid_level >= 0x00000001) {
		c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
1040
#ifdef CONFIG_X86_32
B
Borislav Petkov 已提交
1041
# ifdef CONFIG_SMP
1042
		c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1043
# else
1044
		c->apicid = c->initial_apicid;
1045 1046 1047
# endif
#endif
		c->phys_proc_id = c->initial_apicid;
1048
	}
L
Linus Torvalds 已提交
1049

1050
	get_model_name(c); /* Default name */
L
Linus Torvalds 已提交
1051

1052
	detect_nopl(c);
1053 1054

	detect_null_seg_behavior(c);
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079

	/*
	 * ESPFIX is a strange bug.  All real CPUs have it.  Paravirt
	 * systems that run Linux at CPL > 0 may or may not have the
	 * issue, but, even if they have the issue, there's absolutely
	 * nothing we can do about it because we can't use the real IRET
	 * instruction.
	 *
	 * NB: For the time being, only 32-bit kernels support
	 * X86_BUG_ESPFIX as such.  64-bit kernels directly choose
	 * whether to apply espfix using paravirt hooks.  If any
	 * non-paravirt system ever shows up that does *not* have the
	 * ESPFIX issue, we can change this.
	 */
#ifdef CONFIG_X86_32
# ifdef CONFIG_PARAVIRT
	do {
		extern void native_iret(void);
		if (pv_cpu_ops.iret == native_iret)
			set_cpu_bug(c, X86_BUG_ESPFIX);
	} while (0);
# else
	set_cpu_bug(c, X86_BUG_ESPFIX);
# endif
#endif
L
Linus Torvalds 已提交
1080 1081
}

1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
static void x86_init_cache_qos(struct cpuinfo_x86 *c)
{
	/*
	 * The heavy lifting of max_rmid and cache_occ_scale are handled
	 * in get_cpu_cap().  Here we just set the max_rmid for the boot_cpu
	 * in case CQM bits really aren't there in this CPU.
	 */
	if (c != &boot_cpu_data) {
		boot_cpu_data.x86_cache_max_rmid =
			min(boot_cpu_data.x86_cache_max_rmid,
			    c->x86_cache_max_rmid);
	}
}

1096
/*
1097 1098
 * Validate that ACPI/mptables have the same information about the
 * effective APIC id and update the package map.
1099
 */
1100
static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
1101 1102
{
#ifdef CONFIG_SMP
1103
	unsigned int apicid, cpu = smp_processor_id();
1104 1105 1106

	apicid = apic->cpu_present_to_apicid(cpu);

1107 1108
	if (apicid != c->apicid) {
		pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
1109 1110
		       cpu, apicid, c->initial_apicid);
	}
1111
	BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
1112 1113 1114 1115 1116
#else
	c->logical_proc_id = 0;
#endif
}

L
Linus Torvalds 已提交
1117 1118 1119
/*
 * This does the hard work of actually picking apart the CPU stuff...
 */
1120
static void identify_cpu(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1121 1122 1123 1124 1125 1126 1127 1128 1129
{
	int i;

	c->loops_per_jiffy = loops_per_jiffy;
	c->x86_cache_size = -1;
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	c->x86_model = c->x86_mask = 0;	/* So far unknown... */
	c->x86_vendor_id[0] = '\0'; /* Unset */
	c->x86_model_id[0] = '\0';  /* Unset */
1130
	c->x86_max_cores = 1;
1131
	c->x86_coreid_bits = 0;
1132
	c->cu_id = 0xff;
1133
#ifdef CONFIG_X86_64
1134
	c->x86_clflush_size = 64;
1135 1136
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
1137 1138
#else
	c->cpuid_level = -1;	/* CPUID not detected */
1139
	c->x86_clflush_size = 32;
1140 1141
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
1142 1143
#endif
	c->x86_cache_alignment = c->x86_clflush_size;
L
Linus Torvalds 已提交
1144 1145 1146 1147
	memset(&c->x86_capability, 0, sizeof c->x86_capability);

	generic_identify(c);

1148
	if (this_cpu->c_identify)
L
Linus Torvalds 已提交
1149 1150
		this_cpu->c_identify(c);

1151
	/* Clear/Set all flags overridden by options, after probe */
1152
	apply_forced_caps(c);
1153

1154
#ifdef CONFIG_X86_64
1155
	c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1156 1157
#endif

L
Linus Torvalds 已提交
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	/*
	 * Vendor-specific initialization.  In this section we
	 * canonicalize the feature flags, meaning if there are
	 * features a certain CPU supports which CPUID doesn't
	 * tell us, CPUID claiming incorrect flags, or other bugs,
	 * we handle them here.
	 *
	 * At the end of this section, c->x86_capability better
	 * indicate the features this CPU genuinely supports!
	 */
	if (this_cpu->c_init)
		this_cpu->c_init(c);

	/* Disable the PN if appropriate */
	squash_the_stupid_serial_number(c);

1174 1175 1176 1177
	/* Set up SMEP/SMAP */
	setup_smep(c);
	setup_smap(c);

1178 1179 1180
	/* Set up PCID */
	setup_pcid(c);

L
Linus Torvalds 已提交
1181
	/*
I
Ingo Molnar 已提交
1182 1183
	 * The vendor-specific functions might have changed features.
	 * Now we do "generic changes."
L
Linus Torvalds 已提交
1184 1185
	 */

1186 1187 1188
	/* Filter out anything that depends on CPUID levels we don't have */
	filter_cpuid_features(c, true);

L
Linus Torvalds 已提交
1189
	/* If the model name is still unset, do table lookup. */
1190
	if (!c->x86_model_id[0]) {
1191
		const char *p;
L
Linus Torvalds 已提交
1192
		p = table_lookup_model(c);
1193
		if (p)
L
Linus Torvalds 已提交
1194 1195 1196 1197
			strcpy(c->x86_model_id, p);
		else
			/* Last resort... */
			sprintf(c->x86_model_id, "%02x/%02x",
1198
				c->x86, c->x86_model);
L
Linus Torvalds 已提交
1199 1200
	}

1201 1202 1203 1204
#ifdef CONFIG_X86_64
	detect_ht(c);
#endif

1205
	x86_init_rdrand(c);
1206
	x86_init_cache_qos(c);
1207
	setup_pku(c);
1208 1209

	/*
1210
	 * Clear/Set all flags overridden by options, need do it
1211 1212
	 * before following smp all cpus cap AND.
	 */
1213
	apply_forced_caps(c);
1214

L
Linus Torvalds 已提交
1215 1216 1217 1218 1219 1220
	/*
	 * On SMP, boot_cpu_data holds the common feature set between
	 * all CPUs; so make sure that we indicate which features are
	 * common between the CPUs.  The first time this routine gets
	 * executed, c == &boot_cpu_data.
	 */
1221
	if (c != &boot_cpu_data) {
L
Linus Torvalds 已提交
1222
		/* AND the already accumulated flags with these */
1223
		for (i = 0; i < NCAPINTS; i++)
L
Linus Torvalds 已提交
1224
			boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1225 1226 1227 1228

		/* OR, i.e. replicate the bug flags */
		for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
			c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
L
Linus Torvalds 已提交
1229 1230 1231
	}

	/* Init Machine Check Exception if available. */
1232
	mcheck_cpu_init(c);
1233 1234

	select_idle_routine(c);
1235

1236
#ifdef CONFIG_NUMA
1237 1238
	numa_add_cpu(smp_processor_id());
#endif
1239
}
S
Shaohua Li 已提交
1240

1241 1242 1243 1244
/*
 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
 * on 32-bit kernels:
 */
1245 1246 1247
#ifdef CONFIG_X86_32
void enable_sep_cpu(void)
{
1248 1249
	struct tss_struct *tss;
	int cpu;
1250

1251 1252 1253
	if (!boot_cpu_has(X86_FEATURE_SEP))
		return;

1254 1255 1256 1257
	cpu = get_cpu();
	tss = &per_cpu(cpu_tss, cpu);

	/*
1258 1259
	 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
	 * see the big comment in struct x86_hw_tss's definition.
1260
	 */
1261 1262

	tss->x86_tss.ss1 = __KERNEL_CS;
1263 1264
	wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);

1265 1266 1267
	wrmsr(MSR_IA32_SYSENTER_ESP,
	      (unsigned long)tss + offsetofend(struct tss_struct, SYSENTER_stack),
	      0);
1268

1269
	wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
1270

1271 1272
	put_cpu();
}
1273 1274
#endif

1275 1276 1277
void __init identify_boot_cpu(void)
{
	identify_cpu(&boot_cpu_data);
1278
#ifdef CONFIG_X86_32
1279
	sysenter_setup();
L
Li Shaohua 已提交
1280
	enable_sep_cpu();
1281
#endif
1282
	cpu_detect_tlb(&boot_cpu_data);
1283
}
S
Shaohua Li 已提交
1284

1285
void identify_secondary_cpu(struct cpuinfo_x86 *c)
1286 1287 1288
{
	BUG_ON(c == &boot_cpu_data);
	identify_cpu(c);
1289
#ifdef CONFIG_X86_32
1290
	enable_sep_cpu();
1291
#endif
1292
	mtrr_ap_init();
1293
	validate_apic_and_package_id(c);
L
Linus Torvalds 已提交
1294 1295
}

A
Andi Kleen 已提交
1296 1297
static __init int setup_noclflush(char *arg)
{
1298
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
1299
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
A
Andi Kleen 已提交
1300 1301 1302 1303
	return 1;
}
__setup("noclflush", setup_noclflush);

1304
void print_cpu_info(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1305
{
1306
	const char *vendor = NULL;
L
Linus Torvalds 已提交
1307

I
Ingo Molnar 已提交
1308
	if (c->x86_vendor < X86_VENDOR_NUM) {
L
Linus Torvalds 已提交
1309
		vendor = this_cpu->c_vendor;
I
Ingo Molnar 已提交
1310 1311 1312 1313
	} else {
		if (c->cpuid_level >= 0)
			vendor = c->x86_vendor_id;
	}
L
Linus Torvalds 已提交
1314

1315
	if (vendor && !strstr(c->x86_model_id, vendor))
1316
		pr_cont("%s ", vendor);
L
Linus Torvalds 已提交
1317

1318
	if (c->x86_model_id[0])
1319
		pr_cont("%s", c->x86_model_id);
L
Linus Torvalds 已提交
1320
	else
1321
		pr_cont("%d86", c->x86);
L
Linus Torvalds 已提交
1322

1323
	pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
1324

1325
	if (c->x86_mask || c->cpuid_level >= 0)
1326
		pr_cont(", stepping: 0x%x)\n", c->x86_mask);
L
Linus Torvalds 已提交
1327
	else
1328
		pr_cont(")\n");
L
Linus Torvalds 已提交
1329 1330
}

1331 1332 1333
static __init int setup_disablecpuid(char *arg)
{
	int bit;
I
Ingo Molnar 已提交
1334

1335
	if (get_option(&arg, &bit) && bit >= 0 && bit < NCAPINTS * 32)
1336 1337 1338
		setup_clear_cpu_cap(bit);
	else
		return 0;
I
Ingo Molnar 已提交
1339

1340 1341 1342 1343
	return 1;
}
__setup("clearcpuid=", setup_disablecpuid);

1344
#ifdef CONFIG_X86_64
1345
DEFINE_PER_CPU_FIRST(union irq_stack_union,
1346
		     irq_stack_union) __aligned(PAGE_SIZE) __visible;
I
Ingo Molnar 已提交
1347

1348
/*
1349 1350
 * The following percpu variables are hot.  Align current_task to
 * cacheline size such that they fall in the same cacheline.
1351 1352 1353 1354
 */
DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
	&init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1355

1356
DEFINE_PER_CPU(char *, irq_stack_ptr) =
1357
	init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
1358

1359
DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1360

1361 1362 1363
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);

I
Ingo Molnar 已提交
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/*
 * Special IST stacks which the CPU switches to when it calls
 * an IST-marked descriptor entry. Up to 7 stacks (hardware
 * limit), all of them are 4K, except the debug stack which
 * is 8K.
 */
static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
	  [0 ... N_EXCEPTION_STACKS - 1]	= EXCEPTION_STKSZ,
	  [DEBUG_STACK - 1]			= DEBUG_STKSZ
};

1375
static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
1376
	[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
1377 1378 1379

/* May not be marked __init: used by software suspend */
void syscall_init(void)
L
Linus Torvalds 已提交
1380
{
1381
	wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
1382
	wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
1383 1384

#ifdef CONFIG_IA32_EMULATION
1385
	wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
1386
	/*
1387 1388 1389 1390
	 * This only works on Intel CPUs.
	 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
	 * This does not cause SYSENTER to jump to the wrong location, because
	 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
1391 1392 1393
	 */
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1394
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
1395
#else
1396
	wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
1397
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
1398 1399
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
1400
#endif
1401

1402 1403
	/* Flags to clear on syscall */
	wrmsrl(MSR_SYSCALL_MASK,
1404
	       X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1405
	       X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
L
Linus Torvalds 已提交
1406
}
1407

1408 1409 1410 1411 1412 1413
/*
 * Copies of the original ist values from the tss are only accessed during
 * debugging, no special alignment required.
 */
DEFINE_PER_CPU(struct orig_ist, orig_ist);

1414
static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
1415
DEFINE_PER_CPU(int, debug_stack_usage);
1416 1417 1418

int is_debug_stack(unsigned long addr)
{
1419 1420 1421
	return __this_cpu_read(debug_stack_usage) ||
		(addr <= __this_cpu_read(debug_stack_addr) &&
		 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
1422
}
1423
NOKPROBE_SYMBOL(is_debug_stack);
1424

1425
DEFINE_PER_CPU(u32, debug_idt_ctr);
1426

1427 1428
void debug_stack_set_zero(void)
{
1429 1430
	this_cpu_inc(debug_idt_ctr);
	load_current_idt();
1431
}
1432
NOKPROBE_SYMBOL(debug_stack_set_zero);
1433 1434 1435

void debug_stack_reset(void)
{
1436
	if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
1437
		return;
1438 1439
	if (this_cpu_dec_return(debug_idt_ctr) == 0)
		load_current_idt();
1440
}
1441
NOKPROBE_SYMBOL(debug_stack_reset);
1442

I
Ingo Molnar 已提交
1443
#else	/* CONFIG_X86_64 */
1444

1445 1446
DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1447 1448
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);
1449

1450 1451 1452 1453 1454 1455 1456 1457 1458
/*
 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
 * the top of the kernel stack.  Use an extra percpu variable to track the
 * top of the kernel stack directly.
 */
DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
	(unsigned long)&init_thread_union + THREAD_SIZE;
EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);

1459
#ifdef CONFIG_CC_STACKPROTECTOR
1460
DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1461
#endif
1462

I
Ingo Molnar 已提交
1463
#endif	/* CONFIG_X86_64 */
1464

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
/*
 * Clear all 6 debug registers:
 */
static void clear_all_debug_regs(void)
{
	int i;

	for (i = 0; i < 8; i++) {
		/* Ignore db4, db5 */
		if ((i == 4) || (i == 5))
			continue;

		set_debugreg(0, i);
	}
}
1480

1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
#ifdef CONFIG_KGDB
/*
 * Restore debug regs if using kgdbwait and you have a kernel debugger
 * connection established.
 */
static void dbg_restore_debug_regs(void)
{
	if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
		arch_kgdb_ops.correct_hw_break();
}
#else /* ! CONFIG_KGDB */
#define dbg_restore_debug_regs()
#endif /* ! CONFIG_KGDB */

1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
static void wait_for_master_cpu(int cpu)
{
#ifdef CONFIG_SMP
	/*
	 * wait for ACK from master CPU before continuing
	 * with AP initialization
	 */
	WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
	while (!cpumask_test_cpu(cpu, cpu_callout_mask))
		cpu_relax();
#endif
}

1508 1509 1510 1511 1512
/*
 * cpu_init() initializes state that is per-CPU. Some data is already
 * initialized (naturally) in the bootstrap process, such as the GDT
 * and IDT. We reload them nevertheless, this function acts as a
 * 'CPU state barrier', nothing should get across.
1513
 * A lot of state is already set up in PDA init for 64 bit
1514
 */
1515
#ifdef CONFIG_X86_64
I
Ingo Molnar 已提交
1516

1517
void cpu_init(void)
1518
{
1519
	struct orig_ist *oist;
1520
	struct task_struct *me;
I
Ingo Molnar 已提交
1521 1522
	struct tss_struct *t;
	unsigned long v;
1523
	int cpu = raw_smp_processor_id();
1524 1525
	int i;

1526 1527
	wait_for_master_cpu(cpu);

1528 1529 1530 1531 1532 1533
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1534 1535
	if (cpu)
		load_ucode_ap();
1536

1537
	t = &per_cpu(cpu_tss, cpu);
1538
	oist = &per_cpu(orig_ist, cpu);
I
Ingo Molnar 已提交
1539

1540
#ifdef CONFIG_NUMA
1541
	if (this_cpu_read(numa_node) == 0 &&
1542 1543
	    early_cpu_to_node(cpu) != NUMA_NO_NODE)
		set_numa_node(early_cpu_to_node(cpu));
1544
#endif
1545 1546 1547

	me = current;

1548
	pr_debug("Initializing CPU#%d\n", cpu);
1549

A
Andy Lutomirski 已提交
1550
	cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1551 1552 1553 1554 1555 1556

	/*
	 * Initialize the per-CPU GDT with the boot GDT,
	 * and set up the GDT descriptor:
	 */

1557
	switch_to_new_gdt(cpu);
1558 1559
	loadsegment(fs, 0);

1560
	load_current_idt();
1561 1562 1563 1564 1565 1566 1567 1568

	memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
	syscall_init();

	wrmsrl(MSR_FS_BASE, 0);
	wrmsrl(MSR_KERNEL_GS_BASE, 0);
	barrier();

1569
	x86_configure_nx();
1570
	x2apic_setup();
1571 1572 1573 1574

	/*
	 * set up and load the per-CPU TSS
	 */
1575
	if (!oist->ist[0]) {
1576
		char *estacks = per_cpu(exception_stacks, cpu);
I
Ingo Molnar 已提交
1577

1578
		for (v = 0; v < N_EXCEPTION_STACKS; v++) {
I
Ingo Molnar 已提交
1579
			estacks += exception_stack_sizes[v];
1580
			oist->ist[v] = t->x86_tss.ist[v] =
1581
					(unsigned long)estacks;
1582 1583
			if (v == DEBUG_STACK-1)
				per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1584 1585 1586 1587
		}
	}

	t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
I
Ingo Molnar 已提交
1588

1589 1590 1591 1592 1593 1594 1595
	/*
	 * <= is required because the CPU will access up to
	 * 8 bits beyond the end of the IO permission bitmap.
	 */
	for (i = 0; i <= IO_BITMAP_LONGS; i++)
		t->io_bitmap[i] = ~0UL;

V
Vegard Nossum 已提交
1596
	mmgrab(&init_mm);
1597
	me->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1598
	BUG_ON(me->mm);
1599
	initialize_tlbstate_and_flush();
1600 1601 1602 1603 1604
	enter_lazy_tlb(&init_mm, me);

	load_sp0(t, &current->thread);
	set_tss_desc(cpu, t);
	load_TR_desc();
1605
	load_mm_ldt(&init_mm);
1606

1607 1608
	clear_all_debug_regs();
	dbg_restore_debug_regs();
1609

I
Ingo Molnar 已提交
1610
	fpu__init_cpu();
1611 1612 1613

	if (is_uv_system())
		uv_cpu_init();
1614 1615 1616

	setup_fixmap_gdt(cpu);
	load_fixmap_gdt(cpu);
1617 1618 1619 1620
}

#else

1621
void cpu_init(void)
1622
{
1623 1624
	int cpu = smp_processor_id();
	struct task_struct *curr = current;
1625
	struct tss_struct *t = &per_cpu(cpu_tss, cpu);
1626
	struct thread_struct *thread = &curr->thread;
1627

1628
	wait_for_master_cpu(cpu);
1629

1630 1631 1632 1633 1634 1635
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1636
	show_ucode_info_early();
1637

1638
	pr_info("Initializing CPU#%d\n", cpu);
1639

1640
	if (cpu_feature_enabled(X86_FEATURE_VME) ||
1641
	    boot_cpu_has(X86_FEATURE_TSC) ||
1642
	    boot_cpu_has(X86_FEATURE_DE))
A
Andy Lutomirski 已提交
1643
		cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1644

1645
	load_current_idt();
1646
	switch_to_new_gdt(cpu);
L
Linus Torvalds 已提交
1647 1648 1649 1650

	/*
	 * Set up and load the per-CPU TSS and LDT
	 */
V
Vegard Nossum 已提交
1651
	mmgrab(&init_mm);
1652
	curr->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1653
	BUG_ON(curr->mm);
1654
	initialize_tlbstate_and_flush();
1655
	enter_lazy_tlb(&init_mm, curr);
L
Linus Torvalds 已提交
1656

1657
	load_sp0(t, thread);
1658
	set_tss_desc(cpu, t);
L
Linus Torvalds 已提交
1659
	load_TR_desc();
1660
	load_mm_ldt(&init_mm);
L
Linus Torvalds 已提交
1661

1662 1663
	t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);

1664
#ifdef CONFIG_DOUBLEFAULT
L
Linus Torvalds 已提交
1665 1666
	/* Set up doublefault TSS pointer in the GDT */
	__set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1667
#endif
L
Linus Torvalds 已提交
1668

1669
	clear_all_debug_regs();
1670
	dbg_restore_debug_regs();
L
Linus Torvalds 已提交
1671

I
Ingo Molnar 已提交
1672
	fpu__init_cpu();
1673 1674 1675

	setup_fixmap_gdt(cpu);
	load_fixmap_gdt(cpu);
L
Linus Torvalds 已提交
1676
}
1677
#endif
1678

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
static void bsp_resume(void)
{
	if (this_cpu->c_bsp_resume)
		this_cpu->c_bsp_resume(&boot_cpu_data);
}

static struct syscore_ops cpu_syscore_ops = {
	.resume		= bsp_resume,
};

static int __init init_cpu_syscore(void)
{
	register_syscore_ops(&cpu_syscore_ops);
	return 0;
}
core_initcall(init_cpu_syscore);