common.c 43.5 KB
Newer Older
1
#include <linux/bootmem.h>
2
#include <linux/linkage.h>
3
#include <linux/bitops.h>
4
#include <linux/kernel.h>
5
#include <linux/export.h>
6 7
#include <linux/percpu.h>
#include <linux/string.h>
8
#include <linux/ctype.h>
L
Linus Torvalds 已提交
9
#include <linux/delay.h>
10
#include <linux/sched/mm.h>
11
#include <linux/sched/clock.h>
12
#include <linux/sched/task.h>
13
#include <linux/init.h>
14
#include <linux/kprobes.h>
15
#include <linux/kgdb.h>
L
Linus Torvalds 已提交
16
#include <linux/smp.h>
17
#include <linux/io.h>
18
#include <linux/syscore_ops.h>
19 20

#include <asm/stackprotector.h>
21
#include <asm/perf_event.h>
L
Linus Torvalds 已提交
22
#include <asm/mmu_context.h>
23
#include <asm/archrandom.h>
24 25
#include <asm/hypervisor.h>
#include <asm/processor.h>
26
#include <asm/tlbflush.h>
27
#include <asm/debugreg.h>
28
#include <asm/sections.h>
29
#include <asm/vsyscall.h>
A
Alan Cox 已提交
30 31
#include <linux/topology.h>
#include <linux/cpumask.h>
32
#include <asm/pgtable.h>
A
Arun Sharma 已提交
33
#include <linux/atomic.h>
34 35 36 37
#include <asm/proto.h>
#include <asm/setup.h>
#include <asm/apic.h>
#include <asm/desc.h>
38
#include <asm/fpu/internal.h>
39
#include <asm/mtrr.h>
40
#include <asm/hwcap2.h>
A
Alan Cox 已提交
41
#include <linux/numa.h>
42
#include <asm/asm.h>
43
#include <asm/bugs.h>
44
#include <asm/cpu.h>
45
#include <asm/mce.h>
46
#include <asm/msr.h>
47
#include <asm/pat.h>
48 49
#include <asm/microcode.h>
#include <asm/microcode_intel.h>
50 51

#ifdef CONFIG_X86_LOCAL_APIC
T
Tejun Heo 已提交
52
#include <asm/uv/uv.h>
L
Linus Torvalds 已提交
53 54 55 56
#endif

#include "cpu.h"

57 58
u32 elf_hwcap2 __read_mostly;

59 60
/* all of these masks are initialized in setup_cpu_local_masks() */
cpumask_var_t cpu_initialized_mask;
61 62
cpumask_var_t cpu_callout_mask;
cpumask_var_t cpu_callin_mask;
63 64 65 66

/* representing cpus for which sibling maps can be computed */
cpumask_var_t cpu_sibling_setup_mask;

B
Brian Gerst 已提交
67
/* correctly size the local cpu masks */
68
void __init setup_cpu_local_masks(void)
B
Brian Gerst 已提交
69 70 71 72 73 74 75
{
	alloc_bootmem_cpumask_var(&cpu_initialized_mask);
	alloc_bootmem_cpumask_var(&cpu_callin_mask);
	alloc_bootmem_cpumask_var(&cpu_callout_mask);
	alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
}

76
static void default_init(struct cpuinfo_x86 *c)
77 78
{
#ifdef CONFIG_X86_64
79
	cpu_detect_cache_sizes(c);
80 81 82 83 84 85 86 87 88 89 90 91 92
#else
	/* Not much we can do here... */
	/* Check if at least it has cpuid */
	if (c->cpuid_level == -1) {
		/* No cpuid. It must be an ancient CPU */
		if (c->x86 == 4)
			strcpy(c->x86_model_id, "486");
		else if (c->x86 == 3)
			strcpy(c->x86_model_id, "386");
	}
#endif
}

93
static const struct cpu_dev default_cpu = {
94 95 96 97 98
	.c_init		= default_init,
	.c_vendor	= "Unknown",
	.c_x86_vendor	= X86_VENDOR_UNKNOWN,
};

99
static const struct cpu_dev *this_cpu = &default_cpu;
100

B
Brian Gerst 已提交
101
DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Y
Yinghai Lu 已提交
102
#ifdef CONFIG_X86_64
B
Brian Gerst 已提交
103 104 105 106 107
	/*
	 * We need valid kernel segments for data and code in long mode too
	 * IRET will check the segment types  kkeil 2000/10/28
	 * Also sysret mandates a special GDT layout
	 *
108
	 * TLS descriptors are currently at a different place compared to i386.
B
Brian Gerst 已提交
109 110
	 * Hopefully nobody expects them at a fixed place (Wine?)
	 */
A
Akinobu Mita 已提交
111 112 113 114 115 116
	[GDT_ENTRY_KERNEL32_CS]		= GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER32_CS]	= GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
Y
Yinghai Lu 已提交
117
#else
A
Akinobu Mita 已提交
118 119 120 121
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
122 123 124 125 126
	/*
	 * Segments used for calling PnP BIOS have byte granularity.
	 * They code segments and data segments have fixed 64k limits,
	 * the transfer segment sizes are set at run time.
	 */
127
	/* 32-bit code */
A
Akinobu Mita 已提交
128
	[GDT_ENTRY_PNPBIOS_CS32]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
129
	/* 16-bit code */
A
Akinobu Mita 已提交
130
	[GDT_ENTRY_PNPBIOS_CS16]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
131
	/* 16-bit data */
A
Akinobu Mita 已提交
132
	[GDT_ENTRY_PNPBIOS_DS]		= GDT_ENTRY_INIT(0x0092, 0, 0xffff),
133
	/* 16-bit data */
A
Akinobu Mita 已提交
134
	[GDT_ENTRY_PNPBIOS_TS1]		= GDT_ENTRY_INIT(0x0092, 0, 0),
135
	/* 16-bit data */
A
Akinobu Mita 已提交
136
	[GDT_ENTRY_PNPBIOS_TS2]		= GDT_ENTRY_INIT(0x0092, 0, 0),
137 138 139 140
	/*
	 * The APM segments have byte granularity and their bases
	 * are set at run time.  All have 64k limits.
	 */
141
	/* 32-bit code */
A
Akinobu Mita 已提交
142
	[GDT_ENTRY_APMBIOS_BASE]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
143
	/* 16-bit code */
A
Akinobu Mita 已提交
144
	[GDT_ENTRY_APMBIOS_BASE+1]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
145
	/* data */
146
	[GDT_ENTRY_APMBIOS_BASE+2]	= GDT_ENTRY_INIT(0x4092, 0, 0xffff),
147

A
Akinobu Mita 已提交
148 149
	[GDT_ENTRY_ESPFIX_SS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_PERCPU]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
150
	GDT_STACK_CANARY_INIT
Y
Yinghai Lu 已提交
151
#endif
B
Brian Gerst 已提交
152
} };
153
EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
154

155
static int __init x86_mpx_setup(char *s)
156
{
157
	/* require an exact match without trailing characters */
158 159
	if (strlen(s))
		return 0;
160

161 162 163
	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_MPX))
		return 1;
164

165 166
	setup_clear_cpu_cap(X86_FEATURE_MPX);
	pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
167 168
	return 1;
}
169
__setup("nompx", x86_mpx_setup);
170

171
#ifdef CONFIG_X86_64
172
static int __init x86_nopcid_setup(char *s)
173
{
174 175 176
	/* nopcid doesn't accept parameters */
	if (s)
		return -EINVAL;
177 178 179

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_PCID))
180
		return 0;
181 182 183

	setup_clear_cpu_cap(X86_FEATURE_PCID);
	pr_info("nopcid: PCID feature disabled\n");
184
	return 0;
185
}
186
early_param("nopcid", x86_nopcid_setup);
187 188
#endif

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static int __init x86_noinvpcid_setup(char *s)
{
	/* noinvpcid doesn't accept parameters */
	if (s)
		return -EINVAL;

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_INVPCID))
		return 0;

	setup_clear_cpu_cap(X86_FEATURE_INVPCID);
	pr_info("noinvpcid: INVPCID feature disabled\n");
	return 0;
}
early_param("noinvpcid", x86_noinvpcid_setup);

205
#ifdef CONFIG_X86_32
206 207
static int cachesize_override = -1;
static int disable_x86_serial_nr = 1;
L
Linus Torvalds 已提交
208

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
static int __init cachesize_setup(char *str)
{
	get_option(&str, &cachesize_override);
	return 1;
}
__setup("cachesize=", cachesize_setup);

static int __init x86_sep_setup(char *s)
{
	setup_clear_cpu_cap(X86_FEATURE_SEP);
	return 1;
}
__setup("nosep", x86_sep_setup);

/* Standard macro to see if a specific flag is changeable */
static inline int flag_is_changeable_p(u32 flag)
{
	u32 f1, f2;

228 229 230 231 232 233 234
	/*
	 * Cyrix and IDT cpus allow disabling of CPUID
	 * so the code below may return different results
	 * when it is executed before and after enabling
	 * the CPUID. Add "volatile" to not allow gcc to
	 * optimize the subsequent calls to this function.
	 */
I
Ingo Molnar 已提交
235 236 237 238 239 240 241 242 243 244 245
	asm volatile ("pushfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "movl %0, %1	\n\t"
		      "xorl %2, %0	\n\t"
		      "pushl %0		\n\t"
		      "popfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "popfl		\n\t"

246 247
		      : "=&r" (f1), "=&r" (f2)
		      : "ir" (flag));
248 249 250 251 252

	return ((f1^f2) & flag) != 0;
}

/* Probe for the CPUID instruction */
253
int have_cpuid_p(void)
254 255 256 257
{
	return flag_is_changeable_p(X86_EFLAGS_ID);
}

258
static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
259
{
I
Ingo Molnar 已提交
260 261 262 263 264 265 266 267 268 269 270
	unsigned long lo, hi;

	if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
		return;

	/* Disable processor serial number: */

	rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
	lo |= 0x200000;
	wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);

271
	pr_notice("CPU serial number disabled.\n");
I
Ingo Molnar 已提交
272 273 274 275
	clear_cpu_cap(c, X86_FEATURE_PN);

	/* Disabling the serial number may affect the cpuid level */
	c->cpuid_level = cpuid_eax(0);
276 277 278 279 280 281 282 283
}

static int __init x86_serial_nr_setup(char *s)
{
	disable_x86_serial_nr = 0;
	return 1;
}
__setup("serialnumber", x86_serial_nr_setup);
284
#else
285 286 287 288 289 290 291
static inline int flag_is_changeable_p(u32 flag)
{
	return 1;
}
static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
{
}
292
#endif
293

294 295
static __init int setup_disable_smep(char *arg)
{
296
	setup_clear_cpu_cap(X86_FEATURE_SMEP);
297 298
	/* Check for things that depend on SMEP being enabled: */
	check_mpx_erratum(&boot_cpu_data);
299 300 301 302
	return 1;
}
__setup("nosmep", setup_disable_smep);

303
static __always_inline void setup_smep(struct cpuinfo_x86 *c)
304
{
305
	if (cpu_has(c, X86_FEATURE_SMEP))
A
Andy Lutomirski 已提交
306
		cr4_set_bits(X86_CR4_SMEP);
307 308
}

309 310
static __init int setup_disable_smap(char *arg)
{
311
	setup_clear_cpu_cap(X86_FEATURE_SMAP);
312 313 314 315
	return 1;
}
__setup("nosmap", setup_disable_smap);

316 317
static __always_inline void setup_smap(struct cpuinfo_x86 *c)
{
318
	unsigned long eflags = native_save_fl();
319 320 321 322

	/* This should have been cleared long ago */
	BUG_ON(eflags & X86_EFLAGS_AC);

323 324
	if (cpu_has(c, X86_FEATURE_SMAP)) {
#ifdef CONFIG_X86_SMAP
A
Andy Lutomirski 已提交
325
		cr4_set_bits(X86_CR4_SMAP);
326
#else
A
Andy Lutomirski 已提交
327
		cr4_clear_bits(X86_CR4_SMAP);
328 329
#endif
	}
330 331
}

332 333 334 335 336 337 338
/*
 * Protection Keys are not available in 32-bit mode.
 */
static bool pku_disabled;

static __always_inline void setup_pku(struct cpuinfo_x86 *c)
{
339 340 341 342
	/* check the boot processor, plus compile options for PKU: */
	if (!cpu_feature_enabled(X86_FEATURE_PKU))
		return;
	/* checks the actual processor's cpuid bits: */
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
	if (!cpu_has(c, X86_FEATURE_PKU))
		return;
	if (pku_disabled)
		return;

	cr4_set_bits(X86_CR4_PKE);
	/*
	 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
	 * cpuid bit to be set.  We need to ensure that we
	 * update that bit in this CPU's "cpu_info".
	 */
	get_cpu_cap(c);
}

#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
static __init int setup_disable_pku(char *arg)
{
	/*
	 * Do not clear the X86_FEATURE_PKU bit.  All of the
	 * runtime checks are against OSPKE so clearing the
	 * bit does nothing.
	 *
	 * This way, we will see "pku" in cpuinfo, but not
	 * "ospke", which is exactly what we want.  It shows
	 * that the CPU has PKU, but the OS has not enabled it.
	 * This happens to be exactly how a system would look
	 * if we disabled the config option.
	 */
	pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
	pku_disabled = true;
	return 1;
}
__setup("nopku", setup_disable_pku);
#endif /* CONFIG_X86_64 */

378 379 380 381 382 383 384 385 386
/*
 * Some CPU features depend on higher CPUID levels, which may not always
 * be available due to CPUID level capping or broken virtualization
 * software.  Add those features to this table to auto-disable them.
 */
struct cpuid_dependent_feature {
	u32 feature;
	u32 level;
};
I
Ingo Molnar 已提交
387

388
static const struct cpuid_dependent_feature
389 390 391 392 393 394 395
cpuid_dependent_features[] = {
	{ X86_FEATURE_MWAIT,		0x00000005 },
	{ X86_FEATURE_DCA,		0x00000009 },
	{ X86_FEATURE_XSAVE,		0x0000000d },
	{ 0, 0 }
};

396
static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
397 398
{
	const struct cpuid_dependent_feature *df;
399

400
	for (df = cpuid_dependent_features; df->feature; df++) {
I
Ingo Molnar 已提交
401 402 403

		if (!cpu_has(c, df->feature))
			continue;
404 405 406 407 408 409 410
		/*
		 * Note: cpuid_level is set to -1 if unavailable, but
		 * extended_extended_level is set to 0 if unavailable
		 * and the legitimate extended levels are all negative
		 * when signed; hence the weird messing around with
		 * signs here...
		 */
I
Ingo Molnar 已提交
411
		if (!((s32)df->level < 0 ?
412
		     (u32)df->level > (u32)c->extended_cpuid_level :
I
Ingo Molnar 已提交
413 414 415 416 417 418 419
		     (s32)df->level > (s32)c->cpuid_level))
			continue;

		clear_cpu_cap(c, df->feature);
		if (!warn)
			continue;

420 421
		pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
			x86_cap_flag(df->feature), df->level);
422
	}
423
}
424

425 426 427
/*
 * Naming convention should be: <Name> [(<Codename>)]
 * This table only is used unless init_<vendor>() below doesn't set it;
I
Ingo Molnar 已提交
428 429
 * in particular, if CPUID levels 0x80000002..4 are supported, this
 * isn't used
430 431 432
 */

/* Look up CPU names by table lookup. */
433
static const char *table_lookup_model(struct cpuinfo_x86 *c)
434
{
435 436
#ifdef CONFIG_X86_32
	const struct legacy_cpu_model_info *info;
437 438 439 440 441 442 443

	if (c->x86_model >= 16)
		return NULL;	/* Range check */

	if (!this_cpu)
		return NULL;

444
	info = this_cpu->legacy_models;
445

446
	while (info->family) {
447 448 449 450
		if (info->family == c->x86)
			return info->model_names[c->x86_model];
		info++;
	}
451
#endif
452 453 454
	return NULL;		/* Not found */
}

455 456
__u32 cpu_caps_cleared[NCAPINTS];
__u32 cpu_caps_set[NCAPINTS];
457

458 459 460 461 462
void load_percpu_segment(int cpu)
{
#ifdef CONFIG_X86_32
	loadsegment(fs, __KERNEL_PERCPU);
#else
463
	__loadsegment_simple(gs, 0);
464 465
	wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
#endif
466
	load_stack_canary_segment();
467 468
}

469 470 471 472 473
#ifdef CONFIG_X86_32
/* The 32-bit entry code needs to find cpu_entry_area. */
DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
#endif

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
#ifdef CONFIG_X86_64
/*
 * Special IST stacks which the CPU switches to when it calls
 * an IST-marked descriptor entry. Up to 7 stacks (hardware
 * limit), all of them are 4K, except the debug stack which
 * is 8K.
 */
static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
	  [0 ... N_EXCEPTION_STACKS - 1]	= EXCEPTION_STKSZ,
	  [DEBUG_STACK - 1]			= DEBUG_STKSZ
};

static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
	[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
#endif

490 491 492
static DEFINE_PER_CPU_PAGE_ALIGNED(struct SYSENTER_stack_page,
				   SYSENTER_stack_storage);

493 494 495 496 497 498 499
static void __init
set_percpu_fixmap_pages(int idx, void *ptr, int pages, pgprot_t prot)
{
	for ( ; pages; pages--, idx--, ptr += PAGE_SIZE)
		__set_fixmap(idx, per_cpu_ptr_to_phys(ptr), prot);
}

500
/* Setup the fixmap mappings only once per-processor */
501
static void __init setup_cpu_entry_area(int cpu)
502
{
503
#ifdef CONFIG_X86_64
504 505
	extern char _entry_trampoline[];

506
	/* On 64-bit systems, we use a read-only fixmap GDT and TSS. */
507
	pgprot_t gdt_prot = PAGE_KERNEL_RO;
508
	pgprot_t tss_prot = PAGE_KERNEL_RO;
509
#else
510 511 512
	/*
	 * On native 32-bit systems, the GDT cannot be read-only because
	 * our double fault handler uses a task gate, and entering through
513 514 515
	 * a task gate needs to change an available TSS to busy.  If the
	 * GDT is read-only, that will triple fault.  The TSS cannot be
	 * read-only because the CPU writes to it on task switches.
516
	 *
517 518
	 * On Xen PV, the GDT must be read-only because the hypervisor
	 * requires it.
519
	 */
520
	pgprot_t gdt_prot = boot_cpu_has(X86_FEATURE_XENPV) ?
521
		PAGE_KERNEL_RO : PAGE_KERNEL;
522
	pgprot_t tss_prot = PAGE_KERNEL;
523
#endif
524

525
	__set_fixmap(get_cpu_entry_area_index(cpu, gdt), get_cpu_gdt_paddr(cpu), gdt_prot);
526 527 528
	set_percpu_fixmap_pages(get_cpu_entry_area_index(cpu, SYSENTER_stack_page),
				per_cpu_ptr(&SYSENTER_stack_storage, cpu), 1,
				PAGE_KERNEL);
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548

	/*
	 * The Intel SDM says (Volume 3, 7.2.1):
	 *
	 *  Avoid placing a page boundary in the part of the TSS that the
	 *  processor reads during a task switch (the first 104 bytes). The
	 *  processor may not correctly perform address translations if a
	 *  boundary occurs in this area. During a task switch, the processor
	 *  reads and writes into the first 104 bytes of each TSS (using
	 *  contiguous physical addresses beginning with the physical address
	 *  of the first byte of the TSS). So, after TSS access begins, if
	 *  part of the 104 bytes is not physically contiguous, the processor
	 *  will access incorrect information without generating a page-fault
	 *  exception.
	 *
	 * There are also a lot of errata involving the TSS spanning a page
	 * boundary.  Assert that we're not doing that.
	 */
	BUILD_BUG_ON((offsetof(struct tss_struct, x86_tss) ^
		      offsetofend(struct tss_struct, x86_tss)) & PAGE_MASK);
549 550
	BUILD_BUG_ON(sizeof(struct tss_struct) % PAGE_SIZE != 0);
	set_percpu_fixmap_pages(get_cpu_entry_area_index(cpu, tss),
551
				&per_cpu(cpu_tss_rw, cpu),
552
				sizeof(struct tss_struct) / PAGE_SIZE,
553
				tss_prot);
554

555
#ifdef CONFIG_X86_32
556
	per_cpu(cpu_entry_area, cpu) = get_cpu_entry_area(cpu);
557
#endif
558 559

#ifdef CONFIG_X86_64
560 561 562 563 564 565 566 567
	BUILD_BUG_ON(sizeof(exception_stacks) % PAGE_SIZE != 0);
	BUILD_BUG_ON(sizeof(exception_stacks) !=
		     sizeof(((struct cpu_entry_area *)0)->exception_stacks));
	set_percpu_fixmap_pages(get_cpu_entry_area_index(cpu, exception_stacks),
				&per_cpu(exception_stacks, cpu),
				sizeof(exception_stacks) / PAGE_SIZE,
				PAGE_KERNEL);

568 569 570
	__set_fixmap(get_cpu_entry_area_index(cpu, entry_trampoline),
		     __pa_symbol(_entry_trampoline), PAGE_KERNEL_RX);
#endif
571 572
}

573 574 575 576 577 578 579 580
void __init setup_cpu_entry_areas(void)
{
	unsigned int cpu;

	for_each_possible_cpu(cpu)
		setup_cpu_entry_area(cpu);
}

581 582 583 584 585 586 587 588 589 590 591
/* Load the original GDT from the per-cpu structure */
void load_direct_gdt(int cpu)
{
	struct desc_ptr gdt_descr;

	gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
}
EXPORT_SYMBOL_GPL(load_direct_gdt);

592 593 594 595 596 597 598 599 600
/* Load a fixmap remapping of the per-cpu GDT */
void load_fixmap_gdt(int cpu)
{
	struct desc_ptr gdt_descr;

	gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
}
601
EXPORT_SYMBOL_GPL(load_fixmap_gdt);
602

I
Ingo Molnar 已提交
603 604 605 606
/*
 * Current gdt points %fs at the "master" per-cpu area: after this,
 * it's on the real one.
 */
607
void switch_to_new_gdt(int cpu)
608
{
609 610
	/* Load the original GDT */
	load_direct_gdt(cpu);
611
	/* Reload the per-cpu base */
612
	load_percpu_segment(cpu);
613 614
}

615
static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
L
Linus Torvalds 已提交
616

617
static void get_model_name(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
618 619
{
	unsigned int *v;
620
	char *p, *q, *s;
L
Linus Torvalds 已提交
621

622
	if (c->extended_cpuid_level < 0x80000004)
623
		return;
L
Linus Torvalds 已提交
624

I
Ingo Molnar 已提交
625
	v = (unsigned int *)c->x86_model_id;
L
Linus Torvalds 已提交
626 627 628 629 630
	cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
	cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
	cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
	c->x86_model_id[48] = 0;

631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
	/* Trim whitespace */
	p = q = s = &c->x86_model_id[0];

	while (*p == ' ')
		p++;

	while (*p) {
		/* Note the last non-whitespace index */
		if (!isspace(*p))
			s = q;

		*q++ = *p++;
	}

	*(s + 1) = '\0';
L
Linus Torvalds 已提交
646 647
}

648
void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
649
{
650
	unsigned int n, dummy, ebx, ecx, edx, l2size;
L
Linus Torvalds 已提交
651

652
	n = c->extended_cpuid_level;
L
Linus Torvalds 已提交
653 654

	if (n >= 0x80000005) {
655 656
		cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
		c->x86_cache_size = (ecx>>24) + (edx>>24);
657 658 659 660
#ifdef CONFIG_X86_64
		/* On K8 L1 TLB is inclusive, so don't count it */
		c->x86_tlbsize = 0;
#endif
L
Linus Torvalds 已提交
661 662 663 664 665
	}

	if (n < 0x80000006)	/* Some chips just has a large L1. */
		return;

666
	cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
667
	l2size = ecx >> 16;
668

669 670 671
#ifdef CONFIG_X86_64
	c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
#else
L
Linus Torvalds 已提交
672
	/* do processor-specific cache resizing */
673 674
	if (this_cpu->legacy_cache_size)
		l2size = this_cpu->legacy_cache_size(c, l2size);
L
Linus Torvalds 已提交
675 676 677 678 679

	/* Allow user to override all this if necessary. */
	if (cachesize_override != -1)
		l2size = cachesize_override;

680
	if (l2size == 0)
L
Linus Torvalds 已提交
681
		return;		/* Again, no L2 cache is possible */
682
#endif
L
Linus Torvalds 已提交
683 684 685 686

	c->x86_cache_size = l2size;
}

687 688 689 690 691 692
u16 __read_mostly tlb_lli_4k[NR_INFO];
u16 __read_mostly tlb_lli_2m[NR_INFO];
u16 __read_mostly tlb_lli_4m[NR_INFO];
u16 __read_mostly tlb_lld_4k[NR_INFO];
u16 __read_mostly tlb_lld_2m[NR_INFO];
u16 __read_mostly tlb_lld_4m[NR_INFO];
693
u16 __read_mostly tlb_lld_1g[NR_INFO];
694

695
static void cpu_detect_tlb(struct cpuinfo_x86 *c)
696 697 698 699
{
	if (this_cpu->c_detect_tlb)
		this_cpu->c_detect_tlb(c);

700
	pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
701
		tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
702 703 704 705 706
		tlb_lli_4m[ENTRIES]);

	pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
		tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
		tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
707 708
}

709
void detect_ht(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
710
{
B
Borislav Petkov 已提交
711
#ifdef CONFIG_SMP
712 713
	u32 eax, ebx, ecx, edx;
	int index_msb, core_bits;
714
	static bool printed;
L
Linus Torvalds 已提交
715

716
	if (!cpu_has(c, X86_FEATURE_HT))
717
		return;
L
Linus Torvalds 已提交
718

719 720
	if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
		goto out;
L
Linus Torvalds 已提交
721

722 723
	if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
		return;
L
Linus Torvalds 已提交
724

725
	cpuid(1, &eax, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
726

727 728 729
	smp_num_siblings = (ebx & 0xff0000) >> 16;

	if (smp_num_siblings == 1) {
730
		pr_info_once("CPU0: Hyper-Threading is disabled\n");
I
Ingo Molnar 已提交
731 732
		goto out;
	}
733

I
Ingo Molnar 已提交
734 735
	if (smp_num_siblings <= 1)
		goto out;
736

I
Ingo Molnar 已提交
737 738
	index_msb = get_count_order(smp_num_siblings);
	c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
739

I
Ingo Molnar 已提交
740
	smp_num_siblings = smp_num_siblings / c->x86_max_cores;
741

I
Ingo Molnar 已提交
742
	index_msb = get_count_order(smp_num_siblings);
743

I
Ingo Molnar 已提交
744
	core_bits = get_count_order(c->x86_max_cores);
745

I
Ingo Molnar 已提交
746 747
	c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
				       ((1 << core_bits) - 1);
L
Linus Torvalds 已提交
748

749
out:
750
	if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
751 752 753 754
		pr_info("CPU: Physical Processor ID: %d\n",
			c->phys_proc_id);
		pr_info("CPU: Processor Core ID: %d\n",
			c->cpu_core_id);
755
		printed = 1;
756 757
	}
#endif
758
}
L
Linus Torvalds 已提交
759

760
static void get_cpu_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
761 762
{
	char *v = c->x86_vendor_id;
I
Ingo Molnar 已提交
763
	int i;
L
Linus Torvalds 已提交
764 765

	for (i = 0; i < X86_VENDOR_NUM; i++) {
Y
Yinghai Lu 已提交
766 767 768 769 770 771
		if (!cpu_devs[i])
			break;

		if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
		    (cpu_devs[i]->c_ident[1] &&
		     !strcmp(v, cpu_devs[i]->c_ident[1]))) {
I
Ingo Molnar 已提交
772

Y
Yinghai Lu 已提交
773 774 775
			this_cpu = cpu_devs[i];
			c->x86_vendor = this_cpu->c_x86_vendor;
			return;
L
Linus Torvalds 已提交
776 777
		}
	}
Y
Yinghai Lu 已提交
778

779 780
	pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
		    "CPU: Your system may be unstable.\n", v);
Y
Yinghai Lu 已提交
781

782 783
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	this_cpu = &default_cpu;
L
Linus Torvalds 已提交
784 785
}

786
void cpu_detect(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
787 788
{
	/* Get vendor name */
789 790 791 792
	cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
	      (unsigned int *)&c->x86_vendor_id[0],
	      (unsigned int *)&c->x86_vendor_id[8],
	      (unsigned int *)&c->x86_vendor_id[4]);
L
Linus Torvalds 已提交
793 794

	c->x86 = 4;
795
	/* Intel-defined flags: level 0x00000001 */
L
Linus Torvalds 已提交
796 797
	if (c->cpuid_level >= 0x00000001) {
		u32 junk, tfms, cap0, misc;
I
Ingo Molnar 已提交
798

L
Linus Torvalds 已提交
799
		cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
800 801 802
		c->x86		= x86_family(tfms);
		c->x86_model	= x86_model(tfms);
		c->x86_mask	= x86_stepping(tfms);
I
Ingo Molnar 已提交
803

H
Huang, Ying 已提交
804 805
		if (cap0 & (1<<19)) {
			c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
806
			c->x86_cache_alignment = c->x86_clflush_size;
H
Huang, Ying 已提交
807
		}
L
Linus Torvalds 已提交
808 809
	}
}
810

811 812 813 814 815 816 817 818 819 820
static void apply_forced_caps(struct cpuinfo_x86 *c)
{
	int i;

	for (i = 0; i < NCAPINTS; i++) {
		c->x86_capability[i] &= ~cpu_caps_cleared[i];
		c->x86_capability[i] |= cpu_caps_set[i];
	}
}

821
void get_cpu_cap(struct cpuinfo_x86 *c)
822
{
823
	u32 eax, ebx, ecx, edx;
824

825 826
	/* Intel-defined flags: level 0x00000001 */
	if (c->cpuid_level >= 0x00000001) {
827
		cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
828

829 830
		c->x86_capability[CPUID_1_ECX] = ecx;
		c->x86_capability[CPUID_1_EDX] = edx;
831
	}
832

833 834 835 836
	/* Thermal and Power Management Leaf: level 0x00000006 (eax) */
	if (c->cpuid_level >= 0x00000006)
		c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);

837 838 839
	/* Additional Intel-defined flags: level 0x00000007 */
	if (c->cpuid_level >= 0x00000007) {
		cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
840
		c->x86_capability[CPUID_7_0_EBX] = ebx;
841
		c->x86_capability[CPUID_7_ECX] = ecx;
842 843
	}

844 845 846 847
	/* Extended state features: level 0x0000000d */
	if (c->cpuid_level >= 0x0000000d) {
		cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);

848
		c->x86_capability[CPUID_D_1_EAX] = eax;
849 850
	}

851 852 853 854 855
	/* Additional Intel-defined flags: level 0x0000000F */
	if (c->cpuid_level >= 0x0000000F) {

		/* QoS sub-leaf, EAX=0Fh, ECX=0 */
		cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
856 857
		c->x86_capability[CPUID_F_0_EDX] = edx;

858 859 860 861 862 863
		if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
			/* will be overridden if occupancy monitoring exists */
			c->x86_cache_max_rmid = ebx;

			/* QoS sub-leaf, EAX=0Fh, ECX=1 */
			cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
864 865
			c->x86_capability[CPUID_F_1_EDX] = edx;

866 867 868
			if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
			      ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
			       (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
869 870 871 872 873 874 875 876 877
				c->x86_cache_max_rmid = ecx;
				c->x86_cache_occ_scale = ebx;
			}
		} else {
			c->x86_cache_max_rmid = -1;
			c->x86_cache_occ_scale = -1;
		}
	}

878
	/* AMD-defined flags: level 0x80000001 */
879 880 881 882 883 884
	eax = cpuid_eax(0x80000000);
	c->extended_cpuid_level = eax;

	if ((eax & 0xffff0000) == 0x80000000) {
		if (eax >= 0x80000001) {
			cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
885

886 887
			c->x86_capability[CPUID_8000_0001_ECX] = ecx;
			c->x86_capability[CPUID_8000_0001_EDX] = edx;
888 889 890
		}
	}

891 892 893 894 895 896 897
	if (c->extended_cpuid_level >= 0x80000007) {
		cpuid(0x80000007, &eax, &ebx, &ecx, &edx);

		c->x86_capability[CPUID_8000_0007_EBX] = ebx;
		c->x86_power = edx;
	}

898
	if (c->extended_cpuid_level >= 0x80000008) {
899
		cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
900 901 902

		c->x86_virt_bits = (eax >> 8) & 0xff;
		c->x86_phys_bits = eax & 0xff;
903
		c->x86_capability[CPUID_8000_0008_EBX] = ebx;
904
	}
905 906 907
#ifdef CONFIG_X86_32
	else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
		c->x86_phys_bits = 36;
908
#endif
909

910
	if (c->extended_cpuid_level >= 0x8000000a)
911
		c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
912

913
	init_scattered_cpuid_features(c);
914 915 916 917 918 919 920

	/*
	 * Clear/Set all flags overridden by options, after probe.
	 * This needs to happen each time we re-probe, which may happen
	 * several times during CPU initialization.
	 */
	apply_forced_caps(c);
921
}
L
Linus Torvalds 已提交
922

923
static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
Y
Yinghai Lu 已提交
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
{
#ifdef CONFIG_X86_32
	int i;

	/*
	 * First of all, decide if this is a 486 or higher
	 * It's a 486 if we can modify the AC flag
	 */
	if (flag_is_changeable_p(X86_EFLAGS_AC))
		c->x86 = 4;
	else
		c->x86 = 3;

	for (i = 0; i < X86_VENDOR_NUM; i++)
		if (cpu_devs[i] && cpu_devs[i]->c_identify) {
			c->x86_vendor_id[0] = 0;
			cpu_devs[i]->c_identify(c);
			if (c->x86_vendor_id[0]) {
				get_cpu_vendor(c);
				break;
			}
		}
#endif
}

949 950 951 952 953 954 955 956 957
/*
 * Do minimum CPU detection early.
 * Fields really needed: vendor, cpuid_level, family, model, mask,
 * cache alignment.
 * The others are not touched to avoid unwanted side effects.
 *
 * WARNING: this function is only called on the BP.  Don't add code here
 * that is supposed to run on all CPUs.
 */
958
static void __init early_identify_cpu(struct cpuinfo_x86 *c)
959
{
960 961
#ifdef CONFIG_X86_64
	c->x86_clflush_size = 64;
962 963
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
964
#else
H
Huang, Ying 已提交
965
	c->x86_clflush_size = 32;
966 967
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
968
#endif
969
	c->x86_cache_alignment = c->x86_clflush_size;
970

971
	memset(&c->x86_capability, 0, sizeof c->x86_capability);
972
	c->extended_cpuid_level = 0;
973

Y
Yinghai Lu 已提交
974
	/* cyrix could have cpuid enabled via c_identify()*/
975 976 977 978
	if (have_cpuid_p()) {
		cpu_detect(c);
		get_cpu_vendor(c);
		get_cpu_cap(c);
B
Borislav Petkov 已提交
979
		setup_force_cpu_cap(X86_FEATURE_CPUID);
980

981 982
		if (this_cpu->c_early_init)
			this_cpu->c_early_init(c);
983

984 985
		c->cpu_index = 0;
		filter_cpuid_features(c, false);
986

987 988
		if (this_cpu->c_bsp_init)
			this_cpu->c_bsp_init(c);
B
Borislav Petkov 已提交
989 990 991
	} else {
		identify_cpu_without_cpuid(c);
		setup_clear_cpu_cap(X86_FEATURE_CPUID);
992
	}
993 994

	setup_force_cpu_cap(X86_FEATURE_ALWAYS);
995
	fpu__init_system(c);
996 997 998 999 1000 1001 1002 1003

#ifdef CONFIG_X86_32
	/*
	 * Regardless of whether PCID is enumerated, the SDM says
	 * that it can't be enabled in 32-bit mode.
	 */
	setup_clear_cpu_cap(X86_FEATURE_PCID);
#endif
1004 1005
}

1006 1007
void __init early_cpu_init(void)
{
1008
	const struct cpu_dev *const *cdev;
Y
Yinghai Lu 已提交
1009 1010
	int count = 0;

1011
#ifdef CONFIG_PROCESSOR_SELECT
1012
	pr_info("KERNEL supported cpus:\n");
1013 1014
#endif

Y
Yinghai Lu 已提交
1015
	for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
1016
		const struct cpu_dev *cpudev = *cdev;
1017

Y
Yinghai Lu 已提交
1018 1019 1020 1021 1022
		if (count >= X86_VENDOR_NUM)
			break;
		cpu_devs[count] = cpudev;
		count++;

1023
#ifdef CONFIG_PROCESSOR_SELECT
1024 1025 1026 1027 1028 1029
		{
			unsigned int j;

			for (j = 0; j < 2; j++) {
				if (!cpudev->c_ident[j])
					continue;
1030
				pr_info("  %s %s\n", cpudev->c_vendor,
1031 1032
					cpudev->c_ident[j]);
			}
Y
Yinghai Lu 已提交
1033
		}
1034
#endif
Y
Yinghai Lu 已提交
1035
	}
1036
	early_identify_cpu(&boot_cpu_data);
1037
}
1038

1039
/*
B
Borislav Petkov 已提交
1040 1041 1042 1043 1044
 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
 * unfortunately, that's not true in practice because of early VIA
 * chips and (more importantly) broken virtualizers that are not easy
 * to detect. In the latter case it doesn't even *fail* reliably, so
 * probing for it doesn't even work. Disable it completely on 32-bit
1045
 * unless we can find a reliable way to detect all the broken cases.
B
Borislav Petkov 已提交
1046
 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
1047
 */
1048
static void detect_nopl(struct cpuinfo_x86 *c)
1049
{
B
Borislav Petkov 已提交
1050
#ifdef CONFIG_X86_32
1051
	clear_cpu_cap(c, X86_FEATURE_NOPL);
B
Borislav Petkov 已提交
1052 1053
#else
	set_cpu_cap(c, X86_FEATURE_NOPL);
1054
#endif
1055
}
1056

1057 1058 1059
static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_64
1060
	/*
1061 1062 1063 1064 1065
	 * Empirically, writing zero to a segment selector on AMD does
	 * not clear the base, whereas writing zero to a segment
	 * selector on Intel does clear the base.  Intel's behavior
	 * allows slightly faster context switches in the common case
	 * where GS is unused by the prev and next threads.
1066
	 *
1067 1068 1069 1070 1071 1072
	 * Since neither vendor documents this anywhere that I can see,
	 * detect it directly instead of hardcoding the choice by
	 * vendor.
	 *
	 * I've designated AMD's behavior as the "bug" because it's
	 * counterintuitive and less friendly.
1073
	 */
1074 1075 1076 1077 1078 1079 1080 1081 1082

	unsigned long old_base, tmp;
	rdmsrl(MSR_FS_BASE, old_base);
	wrmsrl(MSR_FS_BASE, 1);
	loadsegment(fs, 0);
	rdmsrl(MSR_FS_BASE, tmp);
	if (tmp != 0)
		set_cpu_bug(c, X86_BUG_NULL_SEG);
	wrmsrl(MSR_FS_BASE, old_base);
B
Borislav Petkov 已提交
1083
#endif
1084 1085
}

1086
static void generic_identify(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1087
{
Y
Yinghai Lu 已提交
1088
	c->extended_cpuid_level = 0;
L
Linus Torvalds 已提交
1089

1090
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
1091
		identify_cpu_without_cpuid(c);
1092

Y
Yinghai Lu 已提交
1093
	/* cyrix could have cpuid enabled via c_identify()*/
I
Ingo Molnar 已提交
1094
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
1095
		return;
L
Linus Torvalds 已提交
1096

1097
	cpu_detect(c);
L
Linus Torvalds 已提交
1098

1099
	get_cpu_vendor(c);
L
Linus Torvalds 已提交
1100

1101
	get_cpu_cap(c);
L
Linus Torvalds 已提交
1102

1103 1104
	if (c->cpuid_level >= 0x00000001) {
		c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
1105
#ifdef CONFIG_X86_32
B
Borislav Petkov 已提交
1106
# ifdef CONFIG_SMP
1107
		c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1108
# else
1109
		c->apicid = c->initial_apicid;
1110 1111 1112
# endif
#endif
		c->phys_proc_id = c->initial_apicid;
1113
	}
L
Linus Torvalds 已提交
1114

1115
	get_model_name(c); /* Default name */
L
Linus Torvalds 已提交
1116

1117
	detect_nopl(c);
1118 1119

	detect_null_seg_behavior(c);
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144

	/*
	 * ESPFIX is a strange bug.  All real CPUs have it.  Paravirt
	 * systems that run Linux at CPL > 0 may or may not have the
	 * issue, but, even if they have the issue, there's absolutely
	 * nothing we can do about it because we can't use the real IRET
	 * instruction.
	 *
	 * NB: For the time being, only 32-bit kernels support
	 * X86_BUG_ESPFIX as such.  64-bit kernels directly choose
	 * whether to apply espfix using paravirt hooks.  If any
	 * non-paravirt system ever shows up that does *not* have the
	 * ESPFIX issue, we can change this.
	 */
#ifdef CONFIG_X86_32
# ifdef CONFIG_PARAVIRT
	do {
		extern void native_iret(void);
		if (pv_cpu_ops.iret == native_iret)
			set_cpu_bug(c, X86_BUG_ESPFIX);
	} while (0);
# else
	set_cpu_bug(c, X86_BUG_ESPFIX);
# endif
#endif
L
Linus Torvalds 已提交
1145 1146
}

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
static void x86_init_cache_qos(struct cpuinfo_x86 *c)
{
	/*
	 * The heavy lifting of max_rmid and cache_occ_scale are handled
	 * in get_cpu_cap().  Here we just set the max_rmid for the boot_cpu
	 * in case CQM bits really aren't there in this CPU.
	 */
	if (c != &boot_cpu_data) {
		boot_cpu_data.x86_cache_max_rmid =
			min(boot_cpu_data.x86_cache_max_rmid,
			    c->x86_cache_max_rmid);
	}
}

1161
/*
1162 1163
 * Validate that ACPI/mptables have the same information about the
 * effective APIC id and update the package map.
1164
 */
1165
static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
1166 1167
{
#ifdef CONFIG_SMP
1168
	unsigned int apicid, cpu = smp_processor_id();
1169 1170 1171

	apicid = apic->cpu_present_to_apicid(cpu);

1172 1173
	if (apicid != c->apicid) {
		pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
1174 1175
		       cpu, apicid, c->initial_apicid);
	}
1176
	BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
1177 1178 1179 1180 1181
#else
	c->logical_proc_id = 0;
#endif
}

L
Linus Torvalds 已提交
1182 1183 1184
/*
 * This does the hard work of actually picking apart the CPU stuff...
 */
1185
static void identify_cpu(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194
{
	int i;

	c->loops_per_jiffy = loops_per_jiffy;
	c->x86_cache_size = -1;
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	c->x86_model = c->x86_mask = 0;	/* So far unknown... */
	c->x86_vendor_id[0] = '\0'; /* Unset */
	c->x86_model_id[0] = '\0';  /* Unset */
1195
	c->x86_max_cores = 1;
1196
	c->x86_coreid_bits = 0;
1197
	c->cu_id = 0xff;
1198
#ifdef CONFIG_X86_64
1199
	c->x86_clflush_size = 64;
1200 1201
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
1202 1203
#else
	c->cpuid_level = -1;	/* CPUID not detected */
1204
	c->x86_clflush_size = 32;
1205 1206
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
1207 1208
#endif
	c->x86_cache_alignment = c->x86_clflush_size;
L
Linus Torvalds 已提交
1209 1210 1211 1212
	memset(&c->x86_capability, 0, sizeof c->x86_capability);

	generic_identify(c);

1213
	if (this_cpu->c_identify)
L
Linus Torvalds 已提交
1214 1215
		this_cpu->c_identify(c);

1216
	/* Clear/Set all flags overridden by options, after probe */
1217
	apply_forced_caps(c);
1218

1219
#ifdef CONFIG_X86_64
1220
	c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1221 1222
#endif

L
Linus Torvalds 已提交
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
	/*
	 * Vendor-specific initialization.  In this section we
	 * canonicalize the feature flags, meaning if there are
	 * features a certain CPU supports which CPUID doesn't
	 * tell us, CPUID claiming incorrect flags, or other bugs,
	 * we handle them here.
	 *
	 * At the end of this section, c->x86_capability better
	 * indicate the features this CPU genuinely supports!
	 */
	if (this_cpu->c_init)
		this_cpu->c_init(c);

	/* Disable the PN if appropriate */
	squash_the_stupid_serial_number(c);

1239 1240 1241 1242
	/* Set up SMEP/SMAP */
	setup_smep(c);
	setup_smap(c);

L
Linus Torvalds 已提交
1243
	/*
I
Ingo Molnar 已提交
1244 1245
	 * The vendor-specific functions might have changed features.
	 * Now we do "generic changes."
L
Linus Torvalds 已提交
1246 1247
	 */

1248 1249 1250
	/* Filter out anything that depends on CPUID levels we don't have */
	filter_cpuid_features(c, true);

L
Linus Torvalds 已提交
1251
	/* If the model name is still unset, do table lookup. */
1252
	if (!c->x86_model_id[0]) {
1253
		const char *p;
L
Linus Torvalds 已提交
1254
		p = table_lookup_model(c);
1255
		if (p)
L
Linus Torvalds 已提交
1256 1257 1258 1259
			strcpy(c->x86_model_id, p);
		else
			/* Last resort... */
			sprintf(c->x86_model_id, "%02x/%02x",
1260
				c->x86, c->x86_model);
L
Linus Torvalds 已提交
1261 1262
	}

1263 1264 1265 1266
#ifdef CONFIG_X86_64
	detect_ht(c);
#endif

1267
	x86_init_rdrand(c);
1268
	x86_init_cache_qos(c);
1269
	setup_pku(c);
1270 1271

	/*
1272
	 * Clear/Set all flags overridden by options, need do it
1273 1274
	 * before following smp all cpus cap AND.
	 */
1275
	apply_forced_caps(c);
1276

L
Linus Torvalds 已提交
1277 1278 1279 1280 1281 1282
	/*
	 * On SMP, boot_cpu_data holds the common feature set between
	 * all CPUs; so make sure that we indicate which features are
	 * common between the CPUs.  The first time this routine gets
	 * executed, c == &boot_cpu_data.
	 */
1283
	if (c != &boot_cpu_data) {
L
Linus Torvalds 已提交
1284
		/* AND the already accumulated flags with these */
1285
		for (i = 0; i < NCAPINTS; i++)
L
Linus Torvalds 已提交
1286
			boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1287 1288 1289 1290

		/* OR, i.e. replicate the bug flags */
		for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
			c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
L
Linus Torvalds 已提交
1291 1292 1293
	}

	/* Init Machine Check Exception if available. */
1294
	mcheck_cpu_init(c);
1295 1296

	select_idle_routine(c);
1297

1298
#ifdef CONFIG_NUMA
1299 1300
	numa_add_cpu(smp_processor_id());
#endif
1301
}
S
Shaohua Li 已提交
1302

1303 1304 1305 1306
/*
 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
 * on 32-bit kernels:
 */
1307 1308 1309
#ifdef CONFIG_X86_32
void enable_sep_cpu(void)
{
1310 1311
	struct tss_struct *tss;
	int cpu;
1312

1313 1314 1315
	if (!boot_cpu_has(X86_FEATURE_SEP))
		return;

1316
	cpu = get_cpu();
1317
	tss = &per_cpu(cpu_tss_rw, cpu);
1318 1319

	/*
1320 1321
	 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
	 * see the big comment in struct x86_hw_tss's definition.
1322
	 */
1323 1324

	tss->x86_tss.ss1 = __KERNEL_CS;
1325
	wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
1326
	wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_SYSENTER_stack(cpu) + 1), 0);
1327
	wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
1328

1329 1330
	put_cpu();
}
1331 1332
#endif

1333 1334 1335
void __init identify_boot_cpu(void)
{
	identify_cpu(&boot_cpu_data);
1336
#ifdef CONFIG_X86_32
1337
	sysenter_setup();
L
Li Shaohua 已提交
1338
	enable_sep_cpu();
1339
#endif
1340
	cpu_detect_tlb(&boot_cpu_data);
1341
}
S
Shaohua Li 已提交
1342

1343
void identify_secondary_cpu(struct cpuinfo_x86 *c)
1344 1345 1346
{
	BUG_ON(c == &boot_cpu_data);
	identify_cpu(c);
1347
#ifdef CONFIG_X86_32
1348
	enable_sep_cpu();
1349
#endif
1350
	mtrr_ap_init();
1351
	validate_apic_and_package_id(c);
L
Linus Torvalds 已提交
1352 1353
}

A
Andi Kleen 已提交
1354 1355
static __init int setup_noclflush(char *arg)
{
1356
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
1357
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
A
Andi Kleen 已提交
1358 1359 1360 1361
	return 1;
}
__setup("noclflush", setup_noclflush);

1362
void print_cpu_info(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1363
{
1364
	const char *vendor = NULL;
L
Linus Torvalds 已提交
1365

I
Ingo Molnar 已提交
1366
	if (c->x86_vendor < X86_VENDOR_NUM) {
L
Linus Torvalds 已提交
1367
		vendor = this_cpu->c_vendor;
I
Ingo Molnar 已提交
1368 1369 1370 1371
	} else {
		if (c->cpuid_level >= 0)
			vendor = c->x86_vendor_id;
	}
L
Linus Torvalds 已提交
1372

1373
	if (vendor && !strstr(c->x86_model_id, vendor))
1374
		pr_cont("%s ", vendor);
L
Linus Torvalds 已提交
1375

1376
	if (c->x86_model_id[0])
1377
		pr_cont("%s", c->x86_model_id);
L
Linus Torvalds 已提交
1378
	else
1379
		pr_cont("%d86", c->x86);
L
Linus Torvalds 已提交
1380

1381
	pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
1382

1383
	if (c->x86_mask || c->cpuid_level >= 0)
1384
		pr_cont(", stepping: 0x%x)\n", c->x86_mask);
L
Linus Torvalds 已提交
1385
	else
1386
		pr_cont(")\n");
L
Linus Torvalds 已提交
1387 1388
}

1389 1390 1391 1392 1393 1394
/*
 * clearcpuid= was already parsed in fpu__init_parse_early_param.
 * But we need to keep a dummy __setup around otherwise it would
 * show up as an environment variable for init.
 */
static __init int setup_clearcpuid(char *arg)
1395 1396 1397
{
	return 1;
}
1398
__setup("clearcpuid=", setup_clearcpuid);
1399

1400
#ifdef CONFIG_X86_64
1401
DEFINE_PER_CPU_FIRST(union irq_stack_union,
1402
		     irq_stack_union) __aligned(PAGE_SIZE) __visible;
I
Ingo Molnar 已提交
1403

1404
/*
1405 1406
 * The following percpu variables are hot.  Align current_task to
 * cacheline size such that they fall in the same cacheline.
1407 1408 1409 1410
 */
DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
	&init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1411

1412
DEFINE_PER_CPU(char *, irq_stack_ptr) =
1413
	init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
1414

1415
DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1416

1417 1418 1419
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);

1420 1421
/* May not be marked __init: used by software suspend */
void syscall_init(void)
L
Linus Torvalds 已提交
1422
{
1423 1424 1425
	extern char _entry_trampoline[];
	extern char entry_SYSCALL_64_trampoline[];

1426
	int cpu = smp_processor_id();
1427 1428 1429
	unsigned long SYSCALL64_entry_trampoline =
		(unsigned long)get_cpu_entry_area(cpu)->entry_trampoline +
		(entry_SYSCALL_64_trampoline - _entry_trampoline);
1430

1431
	wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
1432
	wrmsrl(MSR_LSTAR, SYSCALL64_entry_trampoline);
1433 1434

#ifdef CONFIG_IA32_EMULATION
1435
	wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
1436
	/*
1437 1438 1439 1440
	 * This only works on Intel CPUs.
	 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
	 * This does not cause SYSENTER to jump to the wrong location, because
	 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
1441 1442
	 */
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
1443
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_SYSENTER_stack(cpu) + 1));
1444
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
1445
#else
1446
	wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
1447
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
1448 1449
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
1450
#endif
1451

1452 1453
	/* Flags to clear on syscall */
	wrmsrl(MSR_SYSCALL_MASK,
1454
	       X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1455
	       X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
L
Linus Torvalds 已提交
1456
}
1457

1458 1459 1460 1461 1462 1463
/*
 * Copies of the original ist values from the tss are only accessed during
 * debugging, no special alignment required.
 */
DEFINE_PER_CPU(struct orig_ist, orig_ist);

1464
static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
1465
DEFINE_PER_CPU(int, debug_stack_usage);
1466 1467 1468

int is_debug_stack(unsigned long addr)
{
1469 1470 1471
	return __this_cpu_read(debug_stack_usage) ||
		(addr <= __this_cpu_read(debug_stack_addr) &&
		 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
1472
}
1473
NOKPROBE_SYMBOL(is_debug_stack);
1474

1475
DEFINE_PER_CPU(u32, debug_idt_ctr);
1476

1477 1478
void debug_stack_set_zero(void)
{
1479 1480
	this_cpu_inc(debug_idt_ctr);
	load_current_idt();
1481
}
1482
NOKPROBE_SYMBOL(debug_stack_set_zero);
1483 1484 1485

void debug_stack_reset(void)
{
1486
	if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
1487
		return;
1488 1489
	if (this_cpu_dec_return(debug_idt_ctr) == 0)
		load_current_idt();
1490
}
1491
NOKPROBE_SYMBOL(debug_stack_reset);
1492

I
Ingo Molnar 已提交
1493
#else	/* CONFIG_X86_64 */
1494

1495 1496
DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1497 1498
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);
1499

1500 1501 1502 1503 1504 1505 1506 1507 1508
/*
 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
 * the top of the kernel stack.  Use an extra percpu variable to track the
 * top of the kernel stack directly.
 */
DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
	(unsigned long)&init_thread_union + THREAD_SIZE;
EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);

1509
#ifdef CONFIG_CC_STACKPROTECTOR
1510
DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1511
#endif
1512

I
Ingo Molnar 已提交
1513
#endif	/* CONFIG_X86_64 */
1514

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
/*
 * Clear all 6 debug registers:
 */
static void clear_all_debug_regs(void)
{
	int i;

	for (i = 0; i < 8; i++) {
		/* Ignore db4, db5 */
		if ((i == 4) || (i == 5))
			continue;

		set_debugreg(0, i);
	}
}
1530

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
#ifdef CONFIG_KGDB
/*
 * Restore debug regs if using kgdbwait and you have a kernel debugger
 * connection established.
 */
static void dbg_restore_debug_regs(void)
{
	if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
		arch_kgdb_ops.correct_hw_break();
}
#else /* ! CONFIG_KGDB */
#define dbg_restore_debug_regs()
#endif /* ! CONFIG_KGDB */

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
static void wait_for_master_cpu(int cpu)
{
#ifdef CONFIG_SMP
	/*
	 * wait for ACK from master CPU before continuing
	 * with AP initialization
	 */
	WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
	while (!cpumask_test_cpu(cpu, cpu_callout_mask))
		cpu_relax();
#endif
}

1558 1559 1560 1561 1562
/*
 * cpu_init() initializes state that is per-CPU. Some data is already
 * initialized (naturally) in the bootstrap process, such as the GDT
 * and IDT. We reload them nevertheless, this function acts as a
 * 'CPU state barrier', nothing should get across.
1563
 * A lot of state is already set up in PDA init for 64 bit
1564
 */
1565
#ifdef CONFIG_X86_64
I
Ingo Molnar 已提交
1566

1567
void cpu_init(void)
1568
{
1569
	struct orig_ist *oist;
1570
	struct task_struct *me;
I
Ingo Molnar 已提交
1571 1572
	struct tss_struct *t;
	unsigned long v;
1573
	int cpu = raw_smp_processor_id();
1574 1575
	int i;

1576 1577
	wait_for_master_cpu(cpu);

1578 1579 1580 1581 1582 1583
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1584 1585
	if (cpu)
		load_ucode_ap();
1586

1587
	t = &per_cpu(cpu_tss_rw, cpu);
1588
	oist = &per_cpu(orig_ist, cpu);
I
Ingo Molnar 已提交
1589

1590
#ifdef CONFIG_NUMA
1591
	if (this_cpu_read(numa_node) == 0 &&
1592 1593
	    early_cpu_to_node(cpu) != NUMA_NO_NODE)
		set_numa_node(early_cpu_to_node(cpu));
1594
#endif
1595 1596 1597

	me = current;

1598
	pr_debug("Initializing CPU#%d\n", cpu);
1599

A
Andy Lutomirski 已提交
1600
	cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1601 1602 1603 1604 1605 1606

	/*
	 * Initialize the per-CPU GDT with the boot GDT,
	 * and set up the GDT descriptor:
	 */

1607
	switch_to_new_gdt(cpu);
1608 1609
	loadsegment(fs, 0);

1610
	load_current_idt();
1611 1612 1613 1614 1615 1616 1617 1618

	memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
	syscall_init();

	wrmsrl(MSR_FS_BASE, 0);
	wrmsrl(MSR_KERNEL_GS_BASE, 0);
	barrier();

1619
	x86_configure_nx();
1620
	x2apic_setup();
1621 1622 1623 1624

	/*
	 * set up and load the per-CPU TSS
	 */
1625
	if (!oist->ist[0]) {
1626
		char *estacks = get_cpu_entry_area(cpu)->exception_stacks;
I
Ingo Molnar 已提交
1627

1628
		for (v = 0; v < N_EXCEPTION_STACKS; v++) {
I
Ingo Molnar 已提交
1629
			estacks += exception_stack_sizes[v];
1630
			oist->ist[v] = t->x86_tss.ist[v] =
1631
					(unsigned long)estacks;
1632 1633
			if (v == DEBUG_STACK-1)
				per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1634 1635 1636
		}
	}

1637
	t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
I
Ingo Molnar 已提交
1638

1639 1640 1641 1642 1643 1644 1645
	/*
	 * <= is required because the CPU will access up to
	 * 8 bits beyond the end of the IO permission bitmap.
	 */
	for (i = 0; i <= IO_BITMAP_LONGS; i++)
		t->io_bitmap[i] = ~0UL;

V
Vegard Nossum 已提交
1646
	mmgrab(&init_mm);
1647
	me->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1648
	BUG_ON(me->mm);
1649
	initialize_tlbstate_and_flush();
1650 1651
	enter_lazy_tlb(&init_mm, me);

1652
	/*
1653 1654
	 * Initialize the TSS.  sp0 points to the entry trampoline stack
	 * regardless of what task is running.
1655
	 */
1656
	set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1657
	load_TR_desc();
1658
	load_sp0((unsigned long)(cpu_SYSENTER_stack(cpu) + 1));
1659

1660
	load_mm_ldt(&init_mm);
1661

1662 1663
	clear_all_debug_regs();
	dbg_restore_debug_regs();
1664

I
Ingo Molnar 已提交
1665
	fpu__init_cpu();
1666 1667 1668

	if (is_uv_system())
		uv_cpu_init();
1669 1670

	load_fixmap_gdt(cpu);
1671 1672 1673 1674
}

#else

1675
void cpu_init(void)
1676
{
1677 1678
	int cpu = smp_processor_id();
	struct task_struct *curr = current;
1679
	struct tss_struct *t = &per_cpu(cpu_tss_rw, cpu);
1680

1681
	wait_for_master_cpu(cpu);
1682

1683 1684 1685 1686 1687 1688
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1689
	show_ucode_info_early();
1690

1691
	pr_info("Initializing CPU#%d\n", cpu);
1692

1693
	if (cpu_feature_enabled(X86_FEATURE_VME) ||
1694
	    boot_cpu_has(X86_FEATURE_TSC) ||
1695
	    boot_cpu_has(X86_FEATURE_DE))
A
Andy Lutomirski 已提交
1696
		cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1697

1698
	load_current_idt();
1699
	switch_to_new_gdt(cpu);
L
Linus Torvalds 已提交
1700 1701 1702 1703

	/*
	 * Set up and load the per-CPU TSS and LDT
	 */
V
Vegard Nossum 已提交
1704
	mmgrab(&init_mm);
1705
	curr->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1706
	BUG_ON(curr->mm);
1707
	initialize_tlbstate_and_flush();
1708
	enter_lazy_tlb(&init_mm, curr);
L
Linus Torvalds 已提交
1709

1710 1711 1712 1713
	/*
	 * Initialize the TSS.  Don't bother initializing sp0, as the initial
	 * task never enters user mode.
	 */
1714
	set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
L
Linus Torvalds 已提交
1715
	load_TR_desc();
1716

1717
	load_mm_ldt(&init_mm);
L
Linus Torvalds 已提交
1718

1719
	t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
1720

1721
#ifdef CONFIG_DOUBLEFAULT
L
Linus Torvalds 已提交
1722 1723
	/* Set up doublefault TSS pointer in the GDT */
	__set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1724
#endif
L
Linus Torvalds 已提交
1725

1726
	clear_all_debug_regs();
1727
	dbg_restore_debug_regs();
L
Linus Torvalds 已提交
1728

I
Ingo Molnar 已提交
1729
	fpu__init_cpu();
1730 1731

	load_fixmap_gdt(cpu);
L
Linus Torvalds 已提交
1732
}
1733
#endif
1734

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
static void bsp_resume(void)
{
	if (this_cpu->c_bsp_resume)
		this_cpu->c_bsp_resume(&boot_cpu_data);
}

static struct syscore_ops cpu_syscore_ops = {
	.resume		= bsp_resume,
};

static int __init init_cpu_syscore(void)
{
	register_syscore_ops(&cpu_syscore_ops);
	return 0;
}
core_initcall(init_cpu_syscore);