common.c 42.9 KB
Newer Older
1
#include <linux/bootmem.h>
2
#include <linux/linkage.h>
3
#include <linux/bitops.h>
4
#include <linux/kernel.h>
5
#include <linux/export.h>
6 7
#include <linux/percpu.h>
#include <linux/string.h>
8
#include <linux/ctype.h>
L
Linus Torvalds 已提交
9
#include <linux/delay.h>
10
#include <linux/sched/mm.h>
11
#include <linux/sched/clock.h>
12
#include <linux/sched/task.h>
13
#include <linux/init.h>
14
#include <linux/kprobes.h>
15
#include <linux/kgdb.h>
L
Linus Torvalds 已提交
16
#include <linux/smp.h>
17
#include <linux/io.h>
18
#include <linux/syscore_ops.h>
19 20

#include <asm/stackprotector.h>
21
#include <asm/perf_event.h>
L
Linus Torvalds 已提交
22
#include <asm/mmu_context.h>
23
#include <asm/archrandom.h>
24 25
#include <asm/hypervisor.h>
#include <asm/processor.h>
26
#include <asm/tlbflush.h>
27
#include <asm/debugreg.h>
28
#include <asm/sections.h>
29
#include <asm/vsyscall.h>
A
Alan Cox 已提交
30 31
#include <linux/topology.h>
#include <linux/cpumask.h>
32
#include <asm/pgtable.h>
A
Arun Sharma 已提交
33
#include <linux/atomic.h>
34 35 36 37
#include <asm/proto.h>
#include <asm/setup.h>
#include <asm/apic.h>
#include <asm/desc.h>
38
#include <asm/fpu/internal.h>
39
#include <asm/mtrr.h>
40
#include <asm/hwcap2.h>
A
Alan Cox 已提交
41
#include <linux/numa.h>
42
#include <asm/asm.h>
43
#include <asm/bugs.h>
44
#include <asm/cpu.h>
45
#include <asm/mce.h>
46
#include <asm/msr.h>
47
#include <asm/pat.h>
48 49
#include <asm/microcode.h>
#include <asm/microcode_intel.h>
50 51

#ifdef CONFIG_X86_LOCAL_APIC
T
Tejun Heo 已提交
52
#include <asm/uv/uv.h>
L
Linus Torvalds 已提交
53 54 55 56
#endif

#include "cpu.h"

57 58
u32 elf_hwcap2 __read_mostly;

59 60
/* all of these masks are initialized in setup_cpu_local_masks() */
cpumask_var_t cpu_initialized_mask;
61 62
cpumask_var_t cpu_callout_mask;
cpumask_var_t cpu_callin_mask;
63 64 65 66

/* representing cpus for which sibling maps can be computed */
cpumask_var_t cpu_sibling_setup_mask;

B
Brian Gerst 已提交
67
/* correctly size the local cpu masks */
68
void __init setup_cpu_local_masks(void)
B
Brian Gerst 已提交
69 70 71 72 73 74 75
{
	alloc_bootmem_cpumask_var(&cpu_initialized_mask);
	alloc_bootmem_cpumask_var(&cpu_callin_mask);
	alloc_bootmem_cpumask_var(&cpu_callout_mask);
	alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
}

76
static void default_init(struct cpuinfo_x86 *c)
77 78
{
#ifdef CONFIG_X86_64
79
	cpu_detect_cache_sizes(c);
80 81 82 83 84 85 86 87 88 89 90 91 92
#else
	/* Not much we can do here... */
	/* Check if at least it has cpuid */
	if (c->cpuid_level == -1) {
		/* No cpuid. It must be an ancient CPU */
		if (c->x86 == 4)
			strcpy(c->x86_model_id, "486");
		else if (c->x86 == 3)
			strcpy(c->x86_model_id, "386");
	}
#endif
}

93
static const struct cpu_dev default_cpu = {
94 95 96 97 98
	.c_init		= default_init,
	.c_vendor	= "Unknown",
	.c_x86_vendor	= X86_VENDOR_UNKNOWN,
};

99
static const struct cpu_dev *this_cpu = &default_cpu;
100

B
Brian Gerst 已提交
101
DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Y
Yinghai Lu 已提交
102
#ifdef CONFIG_X86_64
B
Brian Gerst 已提交
103 104 105 106 107
	/*
	 * We need valid kernel segments for data and code in long mode too
	 * IRET will check the segment types  kkeil 2000/10/28
	 * Also sysret mandates a special GDT layout
	 *
108
	 * TLS descriptors are currently at a different place compared to i386.
B
Brian Gerst 已提交
109 110
	 * Hopefully nobody expects them at a fixed place (Wine?)
	 */
A
Akinobu Mita 已提交
111 112 113 114 115 116
	[GDT_ENTRY_KERNEL32_CS]		= GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER32_CS]	= GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
Y
Yinghai Lu 已提交
117
#else
A
Akinobu Mita 已提交
118 119 120 121
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
122 123 124 125 126
	/*
	 * Segments used for calling PnP BIOS have byte granularity.
	 * They code segments and data segments have fixed 64k limits,
	 * the transfer segment sizes are set at run time.
	 */
127
	/* 32-bit code */
A
Akinobu Mita 已提交
128
	[GDT_ENTRY_PNPBIOS_CS32]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
129
	/* 16-bit code */
A
Akinobu Mita 已提交
130
	[GDT_ENTRY_PNPBIOS_CS16]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
131
	/* 16-bit data */
A
Akinobu Mita 已提交
132
	[GDT_ENTRY_PNPBIOS_DS]		= GDT_ENTRY_INIT(0x0092, 0, 0xffff),
133
	/* 16-bit data */
A
Akinobu Mita 已提交
134
	[GDT_ENTRY_PNPBIOS_TS1]		= GDT_ENTRY_INIT(0x0092, 0, 0),
135
	/* 16-bit data */
A
Akinobu Mita 已提交
136
	[GDT_ENTRY_PNPBIOS_TS2]		= GDT_ENTRY_INIT(0x0092, 0, 0),
137 138 139 140
	/*
	 * The APM segments have byte granularity and their bases
	 * are set at run time.  All have 64k limits.
	 */
141
	/* 32-bit code */
A
Akinobu Mita 已提交
142
	[GDT_ENTRY_APMBIOS_BASE]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
143
	/* 16-bit code */
A
Akinobu Mita 已提交
144
	[GDT_ENTRY_APMBIOS_BASE+1]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
145
	/* data */
146
	[GDT_ENTRY_APMBIOS_BASE+2]	= GDT_ENTRY_INIT(0x4092, 0, 0xffff),
147

A
Akinobu Mita 已提交
148 149
	[GDT_ENTRY_ESPFIX_SS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_PERCPU]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
150
	GDT_STACK_CANARY_INIT
Y
Yinghai Lu 已提交
151
#endif
B
Brian Gerst 已提交
152
} };
153
EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
154

155
static int __init x86_mpx_setup(char *s)
156
{
157
	/* require an exact match without trailing characters */
158 159
	if (strlen(s))
		return 0;
160

161 162 163
	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_MPX))
		return 1;
164

165 166
	setup_clear_cpu_cap(X86_FEATURE_MPX);
	pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
167 168
	return 1;
}
169
__setup("nompx", x86_mpx_setup);
170

171
#ifdef CONFIG_X86_64
172
static int __init x86_nopcid_setup(char *s)
173
{
174 175 176
	/* nopcid doesn't accept parameters */
	if (s)
		return -EINVAL;
177 178 179

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_PCID))
180
		return 0;
181 182 183

	setup_clear_cpu_cap(X86_FEATURE_PCID);
	pr_info("nopcid: PCID feature disabled\n");
184
	return 0;
185
}
186
early_param("nopcid", x86_nopcid_setup);
187 188
#endif

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static int __init x86_noinvpcid_setup(char *s)
{
	/* noinvpcid doesn't accept parameters */
	if (s)
		return -EINVAL;

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_INVPCID))
		return 0;

	setup_clear_cpu_cap(X86_FEATURE_INVPCID);
	pr_info("noinvpcid: INVPCID feature disabled\n");
	return 0;
}
early_param("noinvpcid", x86_noinvpcid_setup);

205
#ifdef CONFIG_X86_32
206 207
static int cachesize_override = -1;
static int disable_x86_serial_nr = 1;
L
Linus Torvalds 已提交
208

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
static int __init cachesize_setup(char *str)
{
	get_option(&str, &cachesize_override);
	return 1;
}
__setup("cachesize=", cachesize_setup);

static int __init x86_sep_setup(char *s)
{
	setup_clear_cpu_cap(X86_FEATURE_SEP);
	return 1;
}
__setup("nosep", x86_sep_setup);

/* Standard macro to see if a specific flag is changeable */
static inline int flag_is_changeable_p(u32 flag)
{
	u32 f1, f2;

228 229 230 231 232 233 234
	/*
	 * Cyrix and IDT cpus allow disabling of CPUID
	 * so the code below may return different results
	 * when it is executed before and after enabling
	 * the CPUID. Add "volatile" to not allow gcc to
	 * optimize the subsequent calls to this function.
	 */
I
Ingo Molnar 已提交
235 236 237 238 239 240 241 242 243 244 245
	asm volatile ("pushfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "movl %0, %1	\n\t"
		      "xorl %2, %0	\n\t"
		      "pushl %0		\n\t"
		      "popfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "popfl		\n\t"

246 247
		      : "=&r" (f1), "=&r" (f2)
		      : "ir" (flag));
248 249 250 251 252

	return ((f1^f2) & flag) != 0;
}

/* Probe for the CPUID instruction */
253
int have_cpuid_p(void)
254 255 256 257
{
	return flag_is_changeable_p(X86_EFLAGS_ID);
}

258
static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
259
{
I
Ingo Molnar 已提交
260 261 262 263 264 265 266 267 268 269 270
	unsigned long lo, hi;

	if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
		return;

	/* Disable processor serial number: */

	rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
	lo |= 0x200000;
	wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);

271
	pr_notice("CPU serial number disabled.\n");
I
Ingo Molnar 已提交
272 273 274 275
	clear_cpu_cap(c, X86_FEATURE_PN);

	/* Disabling the serial number may affect the cpuid level */
	c->cpuid_level = cpuid_eax(0);
276 277 278 279 280 281 282 283
}

static int __init x86_serial_nr_setup(char *s)
{
	disable_x86_serial_nr = 0;
	return 1;
}
__setup("serialnumber", x86_serial_nr_setup);
284
#else
285 286 287 288 289 290 291
static inline int flag_is_changeable_p(u32 flag)
{
	return 1;
}
static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
{
}
292
#endif
293

294 295
static __init int setup_disable_smep(char *arg)
{
296
	setup_clear_cpu_cap(X86_FEATURE_SMEP);
297 298
	/* Check for things that depend on SMEP being enabled: */
	check_mpx_erratum(&boot_cpu_data);
299 300 301 302
	return 1;
}
__setup("nosmep", setup_disable_smep);

303
static __always_inline void setup_smep(struct cpuinfo_x86 *c)
304
{
305
	if (cpu_has(c, X86_FEATURE_SMEP))
A
Andy Lutomirski 已提交
306
		cr4_set_bits(X86_CR4_SMEP);
307 308
}

309 310
static __init int setup_disable_smap(char *arg)
{
311
	setup_clear_cpu_cap(X86_FEATURE_SMAP);
312 313 314 315
	return 1;
}
__setup("nosmap", setup_disable_smap);

316 317
static __always_inline void setup_smap(struct cpuinfo_x86 *c)
{
318
	unsigned long eflags = native_save_fl();
319 320 321 322

	/* This should have been cleared long ago */
	BUG_ON(eflags & X86_EFLAGS_AC);

323 324
	if (cpu_has(c, X86_FEATURE_SMAP)) {
#ifdef CONFIG_X86_SMAP
A
Andy Lutomirski 已提交
325
		cr4_set_bits(X86_CR4_SMAP);
326
#else
A
Andy Lutomirski 已提交
327
		cr4_clear_bits(X86_CR4_SMAP);
328 329
#endif
	}
330 331
}

332 333 334 335 336 337 338
/*
 * Protection Keys are not available in 32-bit mode.
 */
static bool pku_disabled;

static __always_inline void setup_pku(struct cpuinfo_x86 *c)
{
339 340 341 342
	/* check the boot processor, plus compile options for PKU: */
	if (!cpu_feature_enabled(X86_FEATURE_PKU))
		return;
	/* checks the actual processor's cpuid bits: */
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
	if (!cpu_has(c, X86_FEATURE_PKU))
		return;
	if (pku_disabled)
		return;

	cr4_set_bits(X86_CR4_PKE);
	/*
	 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
	 * cpuid bit to be set.  We need to ensure that we
	 * update that bit in this CPU's "cpu_info".
	 */
	get_cpu_cap(c);
}

#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
static __init int setup_disable_pku(char *arg)
{
	/*
	 * Do not clear the X86_FEATURE_PKU bit.  All of the
	 * runtime checks are against OSPKE so clearing the
	 * bit does nothing.
	 *
	 * This way, we will see "pku" in cpuinfo, but not
	 * "ospke", which is exactly what we want.  It shows
	 * that the CPU has PKU, but the OS has not enabled it.
	 * This happens to be exactly how a system would look
	 * if we disabled the config option.
	 */
	pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
	pku_disabled = true;
	return 1;
}
__setup("nopku", setup_disable_pku);
#endif /* CONFIG_X86_64 */

378 379 380 381 382 383 384 385 386
/*
 * Some CPU features depend on higher CPUID levels, which may not always
 * be available due to CPUID level capping or broken virtualization
 * software.  Add those features to this table to auto-disable them.
 */
struct cpuid_dependent_feature {
	u32 feature;
	u32 level;
};
I
Ingo Molnar 已提交
387

388
static const struct cpuid_dependent_feature
389 390 391 392 393 394 395
cpuid_dependent_features[] = {
	{ X86_FEATURE_MWAIT,		0x00000005 },
	{ X86_FEATURE_DCA,		0x00000009 },
	{ X86_FEATURE_XSAVE,		0x0000000d },
	{ 0, 0 }
};

396
static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
397 398
{
	const struct cpuid_dependent_feature *df;
399

400
	for (df = cpuid_dependent_features; df->feature; df++) {
I
Ingo Molnar 已提交
401 402 403

		if (!cpu_has(c, df->feature))
			continue;
404 405 406 407 408 409 410
		/*
		 * Note: cpuid_level is set to -1 if unavailable, but
		 * extended_extended_level is set to 0 if unavailable
		 * and the legitimate extended levels are all negative
		 * when signed; hence the weird messing around with
		 * signs here...
		 */
I
Ingo Molnar 已提交
411
		if (!((s32)df->level < 0 ?
412
		     (u32)df->level > (u32)c->extended_cpuid_level :
I
Ingo Molnar 已提交
413 414 415 416 417 418 419
		     (s32)df->level > (s32)c->cpuid_level))
			continue;

		clear_cpu_cap(c, df->feature);
		if (!warn)
			continue;

420 421
		pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
			x86_cap_flag(df->feature), df->level);
422
	}
423
}
424

425 426 427
/*
 * Naming convention should be: <Name> [(<Codename>)]
 * This table only is used unless init_<vendor>() below doesn't set it;
I
Ingo Molnar 已提交
428 429
 * in particular, if CPUID levels 0x80000002..4 are supported, this
 * isn't used
430 431 432
 */

/* Look up CPU names by table lookup. */
433
static const char *table_lookup_model(struct cpuinfo_x86 *c)
434
{
435 436
#ifdef CONFIG_X86_32
	const struct legacy_cpu_model_info *info;
437 438 439 440 441 442 443

	if (c->x86_model >= 16)
		return NULL;	/* Range check */

	if (!this_cpu)
		return NULL;

444
	info = this_cpu->legacy_models;
445

446
	while (info->family) {
447 448 449 450
		if (info->family == c->x86)
			return info->model_names[c->x86_model];
		info++;
	}
451
#endif
452 453 454
	return NULL;		/* Not found */
}

455 456
__u32 cpu_caps_cleared[NCAPINTS];
__u32 cpu_caps_set[NCAPINTS];
457

458 459 460 461 462
void load_percpu_segment(int cpu)
{
#ifdef CONFIG_X86_32
	loadsegment(fs, __KERNEL_PERCPU);
#else
463
	__loadsegment_simple(gs, 0);
464 465
	wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
#endif
466
	load_stack_canary_segment();
467 468
}

469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static void set_percpu_fixmap_pages(int fixmap_index, void *ptr,
				    int pages, pgprot_t prot)
{
	int i;

	for (i = 0; i < pages; i++) {
		__set_fixmap(fixmap_index - i,
			     per_cpu_ptr_to_phys(ptr + i * PAGE_SIZE), prot);
	}
}

#ifdef CONFIG_X86_32
/* The 32-bit entry code needs to find cpu_entry_area. */
DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
#endif

485 486
/* Setup the fixmap mappings only once per-processor */
static inline void setup_cpu_entry_area(int cpu)
487
{
488
#ifdef CONFIG_X86_64
489 490
	extern char _entry_trampoline[];

491
	/* On 64-bit systems, we use a read-only fixmap GDT. */
492
	pgprot_t gdt_prot = PAGE_KERNEL_RO;
493
#else
494 495 496 497 498 499 500 501 502
	/*
	 * On native 32-bit systems, the GDT cannot be read-only because
	 * our double fault handler uses a task gate, and entering through
	 * a task gate needs to change an available TSS to busy.  If the GDT
	 * is read-only, that will triple fault.
	 *
	 * On Xen PV, the GDT must be read-only because the hypervisor requires
	 * it.
	 */
503
	pgprot_t gdt_prot = boot_cpu_has(X86_FEATURE_XENPV) ?
504
		PAGE_KERNEL_RO : PAGE_KERNEL;
505
#endif
506

507
	__set_fixmap(get_cpu_entry_area_index(cpu, gdt), get_cpu_gdt_paddr(cpu), gdt_prot);
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527

	/*
	 * The Intel SDM says (Volume 3, 7.2.1):
	 *
	 *  Avoid placing a page boundary in the part of the TSS that the
	 *  processor reads during a task switch (the first 104 bytes). The
	 *  processor may not correctly perform address translations if a
	 *  boundary occurs in this area. During a task switch, the processor
	 *  reads and writes into the first 104 bytes of each TSS (using
	 *  contiguous physical addresses beginning with the physical address
	 *  of the first byte of the TSS). So, after TSS access begins, if
	 *  part of the 104 bytes is not physically contiguous, the processor
	 *  will access incorrect information without generating a page-fault
	 *  exception.
	 *
	 * There are also a lot of errata involving the TSS spanning a page
	 * boundary.  Assert that we're not doing that.
	 */
	BUILD_BUG_ON((offsetof(struct tss_struct, x86_tss) ^
		      offsetofend(struct tss_struct, x86_tss)) & PAGE_MASK);
528 529 530 531 532
	BUILD_BUG_ON(sizeof(struct tss_struct) % PAGE_SIZE != 0);
	set_percpu_fixmap_pages(get_cpu_entry_area_index(cpu, tss),
				&per_cpu(cpu_tss, cpu),
				sizeof(struct tss_struct) / PAGE_SIZE,
				PAGE_KERNEL);
533

534 535 536
#ifdef CONFIG_X86_32
	this_cpu_write(cpu_entry_area, get_cpu_entry_area(cpu));
#endif
537 538 539 540 541

#ifdef CONFIG_X86_64
	__set_fixmap(get_cpu_entry_area_index(cpu, entry_trampoline),
		     __pa_symbol(_entry_trampoline), PAGE_KERNEL_RX);
#endif
542 543
}

544 545 546 547 548 549 550 551 552 553 554
/* Load the original GDT from the per-cpu structure */
void load_direct_gdt(int cpu)
{
	struct desc_ptr gdt_descr;

	gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
}
EXPORT_SYMBOL_GPL(load_direct_gdt);

555 556 557 558 559 560 561 562 563
/* Load a fixmap remapping of the per-cpu GDT */
void load_fixmap_gdt(int cpu)
{
	struct desc_ptr gdt_descr;

	gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
}
564
EXPORT_SYMBOL_GPL(load_fixmap_gdt);
565

I
Ingo Molnar 已提交
566 567 568 569
/*
 * Current gdt points %fs at the "master" per-cpu area: after this,
 * it's on the real one.
 */
570
void switch_to_new_gdt(int cpu)
571
{
572 573
	/* Load the original GDT */
	load_direct_gdt(cpu);
574
	/* Reload the per-cpu base */
575
	load_percpu_segment(cpu);
576 577
}

578
static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
L
Linus Torvalds 已提交
579

580
static void get_model_name(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
581 582
{
	unsigned int *v;
583
	char *p, *q, *s;
L
Linus Torvalds 已提交
584

585
	if (c->extended_cpuid_level < 0x80000004)
586
		return;
L
Linus Torvalds 已提交
587

I
Ingo Molnar 已提交
588
	v = (unsigned int *)c->x86_model_id;
L
Linus Torvalds 已提交
589 590 591 592 593
	cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
	cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
	cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
	c->x86_model_id[48] = 0;

594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
	/* Trim whitespace */
	p = q = s = &c->x86_model_id[0];

	while (*p == ' ')
		p++;

	while (*p) {
		/* Note the last non-whitespace index */
		if (!isspace(*p))
			s = q;

		*q++ = *p++;
	}

	*(s + 1) = '\0';
L
Linus Torvalds 已提交
609 610
}

611
void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
612
{
613
	unsigned int n, dummy, ebx, ecx, edx, l2size;
L
Linus Torvalds 已提交
614

615
	n = c->extended_cpuid_level;
L
Linus Torvalds 已提交
616 617

	if (n >= 0x80000005) {
618 619
		cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
		c->x86_cache_size = (ecx>>24) + (edx>>24);
620 621 622 623
#ifdef CONFIG_X86_64
		/* On K8 L1 TLB is inclusive, so don't count it */
		c->x86_tlbsize = 0;
#endif
L
Linus Torvalds 已提交
624 625 626 627 628
	}

	if (n < 0x80000006)	/* Some chips just has a large L1. */
		return;

629
	cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
630
	l2size = ecx >> 16;
631

632 633 634
#ifdef CONFIG_X86_64
	c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
#else
L
Linus Torvalds 已提交
635
	/* do processor-specific cache resizing */
636 637
	if (this_cpu->legacy_cache_size)
		l2size = this_cpu->legacy_cache_size(c, l2size);
L
Linus Torvalds 已提交
638 639 640 641 642

	/* Allow user to override all this if necessary. */
	if (cachesize_override != -1)
		l2size = cachesize_override;

643
	if (l2size == 0)
L
Linus Torvalds 已提交
644
		return;		/* Again, no L2 cache is possible */
645
#endif
L
Linus Torvalds 已提交
646 647 648 649

	c->x86_cache_size = l2size;
}

650 651 652 653 654 655
u16 __read_mostly tlb_lli_4k[NR_INFO];
u16 __read_mostly tlb_lli_2m[NR_INFO];
u16 __read_mostly tlb_lli_4m[NR_INFO];
u16 __read_mostly tlb_lld_4k[NR_INFO];
u16 __read_mostly tlb_lld_2m[NR_INFO];
u16 __read_mostly tlb_lld_4m[NR_INFO];
656
u16 __read_mostly tlb_lld_1g[NR_INFO];
657

658
static void cpu_detect_tlb(struct cpuinfo_x86 *c)
659 660 661 662
{
	if (this_cpu->c_detect_tlb)
		this_cpu->c_detect_tlb(c);

663
	pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
664
		tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
665 666 667 668 669
		tlb_lli_4m[ENTRIES]);

	pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
		tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
		tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
670 671
}

672
void detect_ht(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
673
{
B
Borislav Petkov 已提交
674
#ifdef CONFIG_SMP
675 676
	u32 eax, ebx, ecx, edx;
	int index_msb, core_bits;
677
	static bool printed;
L
Linus Torvalds 已提交
678

679
	if (!cpu_has(c, X86_FEATURE_HT))
680
		return;
L
Linus Torvalds 已提交
681

682 683
	if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
		goto out;
L
Linus Torvalds 已提交
684

685 686
	if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
		return;
L
Linus Torvalds 已提交
687

688
	cpuid(1, &eax, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
689

690 691 692
	smp_num_siblings = (ebx & 0xff0000) >> 16;

	if (smp_num_siblings == 1) {
693
		pr_info_once("CPU0: Hyper-Threading is disabled\n");
I
Ingo Molnar 已提交
694 695
		goto out;
	}
696

I
Ingo Molnar 已提交
697 698
	if (smp_num_siblings <= 1)
		goto out;
699

I
Ingo Molnar 已提交
700 701
	index_msb = get_count_order(smp_num_siblings);
	c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
702

I
Ingo Molnar 已提交
703
	smp_num_siblings = smp_num_siblings / c->x86_max_cores;
704

I
Ingo Molnar 已提交
705
	index_msb = get_count_order(smp_num_siblings);
706

I
Ingo Molnar 已提交
707
	core_bits = get_count_order(c->x86_max_cores);
708

I
Ingo Molnar 已提交
709 710
	c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
				       ((1 << core_bits) - 1);
L
Linus Torvalds 已提交
711

712
out:
713
	if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
714 715 716 717
		pr_info("CPU: Physical Processor ID: %d\n",
			c->phys_proc_id);
		pr_info("CPU: Processor Core ID: %d\n",
			c->cpu_core_id);
718
		printed = 1;
719 720
	}
#endif
721
}
L
Linus Torvalds 已提交
722

723
static void get_cpu_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
724 725
{
	char *v = c->x86_vendor_id;
I
Ingo Molnar 已提交
726
	int i;
L
Linus Torvalds 已提交
727 728

	for (i = 0; i < X86_VENDOR_NUM; i++) {
Y
Yinghai Lu 已提交
729 730 731 732 733 734
		if (!cpu_devs[i])
			break;

		if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
		    (cpu_devs[i]->c_ident[1] &&
		     !strcmp(v, cpu_devs[i]->c_ident[1]))) {
I
Ingo Molnar 已提交
735

Y
Yinghai Lu 已提交
736 737 738
			this_cpu = cpu_devs[i];
			c->x86_vendor = this_cpu->c_x86_vendor;
			return;
L
Linus Torvalds 已提交
739 740
		}
	}
Y
Yinghai Lu 已提交
741

742 743
	pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
		    "CPU: Your system may be unstable.\n", v);
Y
Yinghai Lu 已提交
744

745 746
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	this_cpu = &default_cpu;
L
Linus Torvalds 已提交
747 748
}

749
void cpu_detect(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
750 751
{
	/* Get vendor name */
752 753 754 755
	cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
	      (unsigned int *)&c->x86_vendor_id[0],
	      (unsigned int *)&c->x86_vendor_id[8],
	      (unsigned int *)&c->x86_vendor_id[4]);
L
Linus Torvalds 已提交
756 757

	c->x86 = 4;
758
	/* Intel-defined flags: level 0x00000001 */
L
Linus Torvalds 已提交
759 760
	if (c->cpuid_level >= 0x00000001) {
		u32 junk, tfms, cap0, misc;
I
Ingo Molnar 已提交
761

L
Linus Torvalds 已提交
762
		cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
763 764 765
		c->x86		= x86_family(tfms);
		c->x86_model	= x86_model(tfms);
		c->x86_mask	= x86_stepping(tfms);
I
Ingo Molnar 已提交
766

H
Huang, Ying 已提交
767 768
		if (cap0 & (1<<19)) {
			c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
769
			c->x86_cache_alignment = c->x86_clflush_size;
H
Huang, Ying 已提交
770
		}
L
Linus Torvalds 已提交
771 772
	}
}
773

774 775 776 777 778 779 780 781 782 783
static void apply_forced_caps(struct cpuinfo_x86 *c)
{
	int i;

	for (i = 0; i < NCAPINTS; i++) {
		c->x86_capability[i] &= ~cpu_caps_cleared[i];
		c->x86_capability[i] |= cpu_caps_set[i];
	}
}

784
void get_cpu_cap(struct cpuinfo_x86 *c)
785
{
786
	u32 eax, ebx, ecx, edx;
787

788 789
	/* Intel-defined flags: level 0x00000001 */
	if (c->cpuid_level >= 0x00000001) {
790
		cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
791

792 793
		c->x86_capability[CPUID_1_ECX] = ecx;
		c->x86_capability[CPUID_1_EDX] = edx;
794
	}
795

796 797 798 799
	/* Thermal and Power Management Leaf: level 0x00000006 (eax) */
	if (c->cpuid_level >= 0x00000006)
		c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);

800 801 802
	/* Additional Intel-defined flags: level 0x00000007 */
	if (c->cpuid_level >= 0x00000007) {
		cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
803
		c->x86_capability[CPUID_7_0_EBX] = ebx;
804
		c->x86_capability[CPUID_7_ECX] = ecx;
805 806
	}

807 808 809 810
	/* Extended state features: level 0x0000000d */
	if (c->cpuid_level >= 0x0000000d) {
		cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);

811
		c->x86_capability[CPUID_D_1_EAX] = eax;
812 813
	}

814 815 816 817 818
	/* Additional Intel-defined flags: level 0x0000000F */
	if (c->cpuid_level >= 0x0000000F) {

		/* QoS sub-leaf, EAX=0Fh, ECX=0 */
		cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
819 820
		c->x86_capability[CPUID_F_0_EDX] = edx;

821 822 823 824 825 826
		if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
			/* will be overridden if occupancy monitoring exists */
			c->x86_cache_max_rmid = ebx;

			/* QoS sub-leaf, EAX=0Fh, ECX=1 */
			cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
827 828
			c->x86_capability[CPUID_F_1_EDX] = edx;

829 830 831
			if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
			      ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
			       (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
832 833 834 835 836 837 838 839 840
				c->x86_cache_max_rmid = ecx;
				c->x86_cache_occ_scale = ebx;
			}
		} else {
			c->x86_cache_max_rmid = -1;
			c->x86_cache_occ_scale = -1;
		}
	}

841
	/* AMD-defined flags: level 0x80000001 */
842 843 844 845 846 847
	eax = cpuid_eax(0x80000000);
	c->extended_cpuid_level = eax;

	if ((eax & 0xffff0000) == 0x80000000) {
		if (eax >= 0x80000001) {
			cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
848

849 850
			c->x86_capability[CPUID_8000_0001_ECX] = ecx;
			c->x86_capability[CPUID_8000_0001_EDX] = edx;
851 852 853
		}
	}

854 855 856 857 858 859 860
	if (c->extended_cpuid_level >= 0x80000007) {
		cpuid(0x80000007, &eax, &ebx, &ecx, &edx);

		c->x86_capability[CPUID_8000_0007_EBX] = ebx;
		c->x86_power = edx;
	}

861
	if (c->extended_cpuid_level >= 0x80000008) {
862
		cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
863 864 865

		c->x86_virt_bits = (eax >> 8) & 0xff;
		c->x86_phys_bits = eax & 0xff;
866
		c->x86_capability[CPUID_8000_0008_EBX] = ebx;
867
	}
868 869 870
#ifdef CONFIG_X86_32
	else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
		c->x86_phys_bits = 36;
871
#endif
872

873
	if (c->extended_cpuid_level >= 0x8000000a)
874
		c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
875

876
	init_scattered_cpuid_features(c);
877 878 879 880 881 882 883

	/*
	 * Clear/Set all flags overridden by options, after probe.
	 * This needs to happen each time we re-probe, which may happen
	 * several times during CPU initialization.
	 */
	apply_forced_caps(c);
884
}
L
Linus Torvalds 已提交
885

886
static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
Y
Yinghai Lu 已提交
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
{
#ifdef CONFIG_X86_32
	int i;

	/*
	 * First of all, decide if this is a 486 or higher
	 * It's a 486 if we can modify the AC flag
	 */
	if (flag_is_changeable_p(X86_EFLAGS_AC))
		c->x86 = 4;
	else
		c->x86 = 3;

	for (i = 0; i < X86_VENDOR_NUM; i++)
		if (cpu_devs[i] && cpu_devs[i]->c_identify) {
			c->x86_vendor_id[0] = 0;
			cpu_devs[i]->c_identify(c);
			if (c->x86_vendor_id[0]) {
				get_cpu_vendor(c);
				break;
			}
		}
#endif
}

912 913 914 915 916 917 918 919 920
/*
 * Do minimum CPU detection early.
 * Fields really needed: vendor, cpuid_level, family, model, mask,
 * cache alignment.
 * The others are not touched to avoid unwanted side effects.
 *
 * WARNING: this function is only called on the BP.  Don't add code here
 * that is supposed to run on all CPUs.
 */
921
static void __init early_identify_cpu(struct cpuinfo_x86 *c)
922
{
923 924
#ifdef CONFIG_X86_64
	c->x86_clflush_size = 64;
925 926
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
927
#else
H
Huang, Ying 已提交
928
	c->x86_clflush_size = 32;
929 930
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
931
#endif
932
	c->x86_cache_alignment = c->x86_clflush_size;
933

934
	memset(&c->x86_capability, 0, sizeof c->x86_capability);
935
	c->extended_cpuid_level = 0;
936

Y
Yinghai Lu 已提交
937
	/* cyrix could have cpuid enabled via c_identify()*/
938 939 940 941
	if (have_cpuid_p()) {
		cpu_detect(c);
		get_cpu_vendor(c);
		get_cpu_cap(c);
B
Borislav Petkov 已提交
942
		setup_force_cpu_cap(X86_FEATURE_CPUID);
943

944 945
		if (this_cpu->c_early_init)
			this_cpu->c_early_init(c);
946

947 948
		c->cpu_index = 0;
		filter_cpuid_features(c, false);
949

950 951
		if (this_cpu->c_bsp_init)
			this_cpu->c_bsp_init(c);
B
Borislav Petkov 已提交
952 953 954
	} else {
		identify_cpu_without_cpuid(c);
		setup_clear_cpu_cap(X86_FEATURE_CPUID);
955
	}
956 957

	setup_force_cpu_cap(X86_FEATURE_ALWAYS);
958
	fpu__init_system(c);
959 960 961 962 963 964 965 966

#ifdef CONFIG_X86_32
	/*
	 * Regardless of whether PCID is enumerated, the SDM says
	 * that it can't be enabled in 32-bit mode.
	 */
	setup_clear_cpu_cap(X86_FEATURE_PCID);
#endif
967 968
}

969 970
void __init early_cpu_init(void)
{
971
	const struct cpu_dev *const *cdev;
Y
Yinghai Lu 已提交
972 973
	int count = 0;

974
#ifdef CONFIG_PROCESSOR_SELECT
975
	pr_info("KERNEL supported cpus:\n");
976 977
#endif

Y
Yinghai Lu 已提交
978
	for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
979
		const struct cpu_dev *cpudev = *cdev;
980

Y
Yinghai Lu 已提交
981 982 983 984 985
		if (count >= X86_VENDOR_NUM)
			break;
		cpu_devs[count] = cpudev;
		count++;

986
#ifdef CONFIG_PROCESSOR_SELECT
987 988 989 990 991 992
		{
			unsigned int j;

			for (j = 0; j < 2; j++) {
				if (!cpudev->c_ident[j])
					continue;
993
				pr_info("  %s %s\n", cpudev->c_vendor,
994 995
					cpudev->c_ident[j]);
			}
Y
Yinghai Lu 已提交
996
		}
997
#endif
Y
Yinghai Lu 已提交
998
	}
999
	early_identify_cpu(&boot_cpu_data);
1000
}
1001

1002
/*
B
Borislav Petkov 已提交
1003 1004 1005 1006 1007
 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
 * unfortunately, that's not true in practice because of early VIA
 * chips and (more importantly) broken virtualizers that are not easy
 * to detect. In the latter case it doesn't even *fail* reliably, so
 * probing for it doesn't even work. Disable it completely on 32-bit
1008
 * unless we can find a reliable way to detect all the broken cases.
B
Borislav Petkov 已提交
1009
 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
1010
 */
1011
static void detect_nopl(struct cpuinfo_x86 *c)
1012
{
B
Borislav Petkov 已提交
1013
#ifdef CONFIG_X86_32
1014
	clear_cpu_cap(c, X86_FEATURE_NOPL);
B
Borislav Petkov 已提交
1015 1016
#else
	set_cpu_cap(c, X86_FEATURE_NOPL);
1017
#endif
1018
}
1019

1020 1021 1022
static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_64
1023
	/*
1024 1025 1026 1027 1028
	 * Empirically, writing zero to a segment selector on AMD does
	 * not clear the base, whereas writing zero to a segment
	 * selector on Intel does clear the base.  Intel's behavior
	 * allows slightly faster context switches in the common case
	 * where GS is unused by the prev and next threads.
1029
	 *
1030 1031 1032 1033 1034 1035
	 * Since neither vendor documents this anywhere that I can see,
	 * detect it directly instead of hardcoding the choice by
	 * vendor.
	 *
	 * I've designated AMD's behavior as the "bug" because it's
	 * counterintuitive and less friendly.
1036
	 */
1037 1038 1039 1040 1041 1042 1043 1044 1045

	unsigned long old_base, tmp;
	rdmsrl(MSR_FS_BASE, old_base);
	wrmsrl(MSR_FS_BASE, 1);
	loadsegment(fs, 0);
	rdmsrl(MSR_FS_BASE, tmp);
	if (tmp != 0)
		set_cpu_bug(c, X86_BUG_NULL_SEG);
	wrmsrl(MSR_FS_BASE, old_base);
B
Borislav Petkov 已提交
1046
#endif
1047 1048
}

1049
static void generic_identify(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1050
{
Y
Yinghai Lu 已提交
1051
	c->extended_cpuid_level = 0;
L
Linus Torvalds 已提交
1052

1053
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
1054
		identify_cpu_without_cpuid(c);
1055

Y
Yinghai Lu 已提交
1056
	/* cyrix could have cpuid enabled via c_identify()*/
I
Ingo Molnar 已提交
1057
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
1058
		return;
L
Linus Torvalds 已提交
1059

1060
	cpu_detect(c);
L
Linus Torvalds 已提交
1061

1062
	get_cpu_vendor(c);
L
Linus Torvalds 已提交
1063

1064
	get_cpu_cap(c);
L
Linus Torvalds 已提交
1065

1066 1067
	if (c->cpuid_level >= 0x00000001) {
		c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
1068
#ifdef CONFIG_X86_32
B
Borislav Petkov 已提交
1069
# ifdef CONFIG_SMP
1070
		c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1071
# else
1072
		c->apicid = c->initial_apicid;
1073 1074 1075
# endif
#endif
		c->phys_proc_id = c->initial_apicid;
1076
	}
L
Linus Torvalds 已提交
1077

1078
	get_model_name(c); /* Default name */
L
Linus Torvalds 已提交
1079

1080
	detect_nopl(c);
1081 1082

	detect_null_seg_behavior(c);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107

	/*
	 * ESPFIX is a strange bug.  All real CPUs have it.  Paravirt
	 * systems that run Linux at CPL > 0 may or may not have the
	 * issue, but, even if they have the issue, there's absolutely
	 * nothing we can do about it because we can't use the real IRET
	 * instruction.
	 *
	 * NB: For the time being, only 32-bit kernels support
	 * X86_BUG_ESPFIX as such.  64-bit kernels directly choose
	 * whether to apply espfix using paravirt hooks.  If any
	 * non-paravirt system ever shows up that does *not* have the
	 * ESPFIX issue, we can change this.
	 */
#ifdef CONFIG_X86_32
# ifdef CONFIG_PARAVIRT
	do {
		extern void native_iret(void);
		if (pv_cpu_ops.iret == native_iret)
			set_cpu_bug(c, X86_BUG_ESPFIX);
	} while (0);
# else
	set_cpu_bug(c, X86_BUG_ESPFIX);
# endif
#endif
L
Linus Torvalds 已提交
1108 1109
}

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
static void x86_init_cache_qos(struct cpuinfo_x86 *c)
{
	/*
	 * The heavy lifting of max_rmid and cache_occ_scale are handled
	 * in get_cpu_cap().  Here we just set the max_rmid for the boot_cpu
	 * in case CQM bits really aren't there in this CPU.
	 */
	if (c != &boot_cpu_data) {
		boot_cpu_data.x86_cache_max_rmid =
			min(boot_cpu_data.x86_cache_max_rmid,
			    c->x86_cache_max_rmid);
	}
}

1124
/*
1125 1126
 * Validate that ACPI/mptables have the same information about the
 * effective APIC id and update the package map.
1127
 */
1128
static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
1129 1130
{
#ifdef CONFIG_SMP
1131
	unsigned int apicid, cpu = smp_processor_id();
1132 1133 1134

	apicid = apic->cpu_present_to_apicid(cpu);

1135 1136
	if (apicid != c->apicid) {
		pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
1137 1138
		       cpu, apicid, c->initial_apicid);
	}
1139
	BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
1140 1141 1142 1143 1144
#else
	c->logical_proc_id = 0;
#endif
}

L
Linus Torvalds 已提交
1145 1146 1147
/*
 * This does the hard work of actually picking apart the CPU stuff...
 */
1148
static void identify_cpu(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1149 1150 1151 1152 1153 1154 1155 1156 1157
{
	int i;

	c->loops_per_jiffy = loops_per_jiffy;
	c->x86_cache_size = -1;
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	c->x86_model = c->x86_mask = 0;	/* So far unknown... */
	c->x86_vendor_id[0] = '\0'; /* Unset */
	c->x86_model_id[0] = '\0';  /* Unset */
1158
	c->x86_max_cores = 1;
1159
	c->x86_coreid_bits = 0;
1160
	c->cu_id = 0xff;
1161
#ifdef CONFIG_X86_64
1162
	c->x86_clflush_size = 64;
1163 1164
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
1165 1166
#else
	c->cpuid_level = -1;	/* CPUID not detected */
1167
	c->x86_clflush_size = 32;
1168 1169
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
1170 1171
#endif
	c->x86_cache_alignment = c->x86_clflush_size;
L
Linus Torvalds 已提交
1172 1173 1174 1175
	memset(&c->x86_capability, 0, sizeof c->x86_capability);

	generic_identify(c);

1176
	if (this_cpu->c_identify)
L
Linus Torvalds 已提交
1177 1178
		this_cpu->c_identify(c);

1179
	/* Clear/Set all flags overridden by options, after probe */
1180
	apply_forced_caps(c);
1181

1182
#ifdef CONFIG_X86_64
1183
	c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1184 1185
#endif

L
Linus Torvalds 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	/*
	 * Vendor-specific initialization.  In this section we
	 * canonicalize the feature flags, meaning if there are
	 * features a certain CPU supports which CPUID doesn't
	 * tell us, CPUID claiming incorrect flags, or other bugs,
	 * we handle them here.
	 *
	 * At the end of this section, c->x86_capability better
	 * indicate the features this CPU genuinely supports!
	 */
	if (this_cpu->c_init)
		this_cpu->c_init(c);

	/* Disable the PN if appropriate */
	squash_the_stupid_serial_number(c);

1202 1203 1204 1205
	/* Set up SMEP/SMAP */
	setup_smep(c);
	setup_smap(c);

L
Linus Torvalds 已提交
1206
	/*
I
Ingo Molnar 已提交
1207 1208
	 * The vendor-specific functions might have changed features.
	 * Now we do "generic changes."
L
Linus Torvalds 已提交
1209 1210
	 */

1211 1212 1213
	/* Filter out anything that depends on CPUID levels we don't have */
	filter_cpuid_features(c, true);

L
Linus Torvalds 已提交
1214
	/* If the model name is still unset, do table lookup. */
1215
	if (!c->x86_model_id[0]) {
1216
		const char *p;
L
Linus Torvalds 已提交
1217
		p = table_lookup_model(c);
1218
		if (p)
L
Linus Torvalds 已提交
1219 1220 1221 1222
			strcpy(c->x86_model_id, p);
		else
			/* Last resort... */
			sprintf(c->x86_model_id, "%02x/%02x",
1223
				c->x86, c->x86_model);
L
Linus Torvalds 已提交
1224 1225
	}

1226 1227 1228 1229
#ifdef CONFIG_X86_64
	detect_ht(c);
#endif

1230
	x86_init_rdrand(c);
1231
	x86_init_cache_qos(c);
1232
	setup_pku(c);
1233 1234

	/*
1235
	 * Clear/Set all flags overridden by options, need do it
1236 1237
	 * before following smp all cpus cap AND.
	 */
1238
	apply_forced_caps(c);
1239

L
Linus Torvalds 已提交
1240 1241 1242 1243 1244 1245
	/*
	 * On SMP, boot_cpu_data holds the common feature set between
	 * all CPUs; so make sure that we indicate which features are
	 * common between the CPUs.  The first time this routine gets
	 * executed, c == &boot_cpu_data.
	 */
1246
	if (c != &boot_cpu_data) {
L
Linus Torvalds 已提交
1247
		/* AND the already accumulated flags with these */
1248
		for (i = 0; i < NCAPINTS; i++)
L
Linus Torvalds 已提交
1249
			boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1250 1251 1252 1253

		/* OR, i.e. replicate the bug flags */
		for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
			c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
L
Linus Torvalds 已提交
1254 1255 1256
	}

	/* Init Machine Check Exception if available. */
1257
	mcheck_cpu_init(c);
1258 1259

	select_idle_routine(c);
1260

1261
#ifdef CONFIG_NUMA
1262 1263
	numa_add_cpu(smp_processor_id());
#endif
1264
}
S
Shaohua Li 已提交
1265

1266 1267 1268 1269
/*
 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
 * on 32-bit kernels:
 */
1270 1271 1272
#ifdef CONFIG_X86_32
void enable_sep_cpu(void)
{
1273 1274
	struct tss_struct *tss;
	int cpu;
1275

1276 1277 1278
	if (!boot_cpu_has(X86_FEATURE_SEP))
		return;

1279 1280 1281 1282
	cpu = get_cpu();
	tss = &per_cpu(cpu_tss, cpu);

	/*
1283 1284
	 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
	 * see the big comment in struct x86_hw_tss's definition.
1285
	 */
1286 1287

	tss->x86_tss.ss1 = __KERNEL_CS;
1288 1289
	wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);

1290
	wrmsr(MSR_IA32_SYSENTER_ESP,
1291 1292
	      (unsigned long)&get_cpu_entry_area(cpu)->tss +
	      offsetofend(struct tss_struct, SYSENTER_stack),
1293
	      0);
1294

1295
	wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
1296

1297 1298
	put_cpu();
}
1299 1300
#endif

1301 1302 1303
void __init identify_boot_cpu(void)
{
	identify_cpu(&boot_cpu_data);
1304
#ifdef CONFIG_X86_32
1305
	sysenter_setup();
L
Li Shaohua 已提交
1306
	enable_sep_cpu();
1307
#endif
1308
	cpu_detect_tlb(&boot_cpu_data);
1309
}
S
Shaohua Li 已提交
1310

1311
void identify_secondary_cpu(struct cpuinfo_x86 *c)
1312 1313 1314
{
	BUG_ON(c == &boot_cpu_data);
	identify_cpu(c);
1315
#ifdef CONFIG_X86_32
1316
	enable_sep_cpu();
1317
#endif
1318
	mtrr_ap_init();
1319
	validate_apic_and_package_id(c);
L
Linus Torvalds 已提交
1320 1321
}

A
Andi Kleen 已提交
1322 1323
static __init int setup_noclflush(char *arg)
{
1324
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
1325
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
A
Andi Kleen 已提交
1326 1327 1328 1329
	return 1;
}
__setup("noclflush", setup_noclflush);

1330
void print_cpu_info(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1331
{
1332
	const char *vendor = NULL;
L
Linus Torvalds 已提交
1333

I
Ingo Molnar 已提交
1334
	if (c->x86_vendor < X86_VENDOR_NUM) {
L
Linus Torvalds 已提交
1335
		vendor = this_cpu->c_vendor;
I
Ingo Molnar 已提交
1336 1337 1338 1339
	} else {
		if (c->cpuid_level >= 0)
			vendor = c->x86_vendor_id;
	}
L
Linus Torvalds 已提交
1340

1341
	if (vendor && !strstr(c->x86_model_id, vendor))
1342
		pr_cont("%s ", vendor);
L
Linus Torvalds 已提交
1343

1344
	if (c->x86_model_id[0])
1345
		pr_cont("%s", c->x86_model_id);
L
Linus Torvalds 已提交
1346
	else
1347
		pr_cont("%d86", c->x86);
L
Linus Torvalds 已提交
1348

1349
	pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
1350

1351
	if (c->x86_mask || c->cpuid_level >= 0)
1352
		pr_cont(", stepping: 0x%x)\n", c->x86_mask);
L
Linus Torvalds 已提交
1353
	else
1354
		pr_cont(")\n");
L
Linus Torvalds 已提交
1355 1356
}

1357 1358 1359 1360 1361 1362
/*
 * clearcpuid= was already parsed in fpu__init_parse_early_param.
 * But we need to keep a dummy __setup around otherwise it would
 * show up as an environment variable for init.
 */
static __init int setup_clearcpuid(char *arg)
1363 1364 1365
{
	return 1;
}
1366
__setup("clearcpuid=", setup_clearcpuid);
1367

1368
#ifdef CONFIG_X86_64
1369
DEFINE_PER_CPU_FIRST(union irq_stack_union,
1370
		     irq_stack_union) __aligned(PAGE_SIZE) __visible;
I
Ingo Molnar 已提交
1371

1372
/*
1373 1374
 * The following percpu variables are hot.  Align current_task to
 * cacheline size such that they fall in the same cacheline.
1375 1376 1377 1378
 */
DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
	&init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1379

1380
DEFINE_PER_CPU(char *, irq_stack_ptr) =
1381
	init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
1382

1383
DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1384

1385 1386 1387
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);

I
Ingo Molnar 已提交
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
/*
 * Special IST stacks which the CPU switches to when it calls
 * an IST-marked descriptor entry. Up to 7 stacks (hardware
 * limit), all of them are 4K, except the debug stack which
 * is 8K.
 */
static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
	  [0 ... N_EXCEPTION_STACKS - 1]	= EXCEPTION_STKSZ,
	  [DEBUG_STACK - 1]			= DEBUG_STKSZ
};

1399
static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
1400
	[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
1401 1402 1403

/* May not be marked __init: used by software suspend */
void syscall_init(void)
L
Linus Torvalds 已提交
1404
{
1405 1406 1407
	extern char _entry_trampoline[];
	extern char entry_SYSCALL_64_trampoline[];

1408
	int cpu = smp_processor_id();
1409 1410 1411
	unsigned long SYSCALL64_entry_trampoline =
		(unsigned long)get_cpu_entry_area(cpu)->entry_trampoline +
		(entry_SYSCALL_64_trampoline - _entry_trampoline);
1412

1413
	wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
1414
	wrmsrl(MSR_LSTAR, SYSCALL64_entry_trampoline);
1415 1416

#ifdef CONFIG_IA32_EMULATION
1417
	wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
1418
	/*
1419 1420 1421 1422
	 * This only works on Intel CPUs.
	 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
	 * This does not cause SYSENTER to jump to the wrong location, because
	 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
1423 1424
	 */
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
1425
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP,
1426
		    (unsigned long)&get_cpu_entry_area(cpu)->tss +
1427
		    offsetofend(struct tss_struct, SYSENTER_stack));
1428
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
1429
#else
1430
	wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
1431
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
1432 1433
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
1434
#endif
1435

1436 1437
	/* Flags to clear on syscall */
	wrmsrl(MSR_SYSCALL_MASK,
1438
	       X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1439
	       X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
L
Linus Torvalds 已提交
1440
}
1441

1442 1443 1444 1445 1446 1447
/*
 * Copies of the original ist values from the tss are only accessed during
 * debugging, no special alignment required.
 */
DEFINE_PER_CPU(struct orig_ist, orig_ist);

1448
static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
1449
DEFINE_PER_CPU(int, debug_stack_usage);
1450 1451 1452

int is_debug_stack(unsigned long addr)
{
1453 1454 1455
	return __this_cpu_read(debug_stack_usage) ||
		(addr <= __this_cpu_read(debug_stack_addr) &&
		 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
1456
}
1457
NOKPROBE_SYMBOL(is_debug_stack);
1458

1459
DEFINE_PER_CPU(u32, debug_idt_ctr);
1460

1461 1462
void debug_stack_set_zero(void)
{
1463 1464
	this_cpu_inc(debug_idt_ctr);
	load_current_idt();
1465
}
1466
NOKPROBE_SYMBOL(debug_stack_set_zero);
1467 1468 1469

void debug_stack_reset(void)
{
1470
	if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
1471
		return;
1472 1473
	if (this_cpu_dec_return(debug_idt_ctr) == 0)
		load_current_idt();
1474
}
1475
NOKPROBE_SYMBOL(debug_stack_reset);
1476

I
Ingo Molnar 已提交
1477
#else	/* CONFIG_X86_64 */
1478

1479 1480
DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1481 1482
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);
1483

1484 1485 1486 1487 1488 1489 1490 1491 1492
/*
 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
 * the top of the kernel stack.  Use an extra percpu variable to track the
 * top of the kernel stack directly.
 */
DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
	(unsigned long)&init_thread_union + THREAD_SIZE;
EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);

1493
#ifdef CONFIG_CC_STACKPROTECTOR
1494
DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1495
#endif
1496

I
Ingo Molnar 已提交
1497
#endif	/* CONFIG_X86_64 */
1498

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
/*
 * Clear all 6 debug registers:
 */
static void clear_all_debug_regs(void)
{
	int i;

	for (i = 0; i < 8; i++) {
		/* Ignore db4, db5 */
		if ((i == 4) || (i == 5))
			continue;

		set_debugreg(0, i);
	}
}
1514

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
#ifdef CONFIG_KGDB
/*
 * Restore debug regs if using kgdbwait and you have a kernel debugger
 * connection established.
 */
static void dbg_restore_debug_regs(void)
{
	if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
		arch_kgdb_ops.correct_hw_break();
}
#else /* ! CONFIG_KGDB */
#define dbg_restore_debug_regs()
#endif /* ! CONFIG_KGDB */

1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
static void wait_for_master_cpu(int cpu)
{
#ifdef CONFIG_SMP
	/*
	 * wait for ACK from master CPU before continuing
	 * with AP initialization
	 */
	WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
	while (!cpumask_test_cpu(cpu, cpu_callout_mask))
		cpu_relax();
#endif
}

1542 1543 1544 1545 1546
/*
 * cpu_init() initializes state that is per-CPU. Some data is already
 * initialized (naturally) in the bootstrap process, such as the GDT
 * and IDT. We reload them nevertheless, this function acts as a
 * 'CPU state barrier', nothing should get across.
1547
 * A lot of state is already set up in PDA init for 64 bit
1548
 */
1549
#ifdef CONFIG_X86_64
I
Ingo Molnar 已提交
1550

1551
void cpu_init(void)
1552
{
1553
	struct orig_ist *oist;
1554
	struct task_struct *me;
I
Ingo Molnar 已提交
1555 1556
	struct tss_struct *t;
	unsigned long v;
1557
	int cpu = raw_smp_processor_id();
1558 1559
	int i;

1560 1561
	wait_for_master_cpu(cpu);

1562 1563 1564 1565 1566 1567
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1568 1569
	if (cpu)
		load_ucode_ap();
1570

1571
	t = &per_cpu(cpu_tss, cpu);
1572
	oist = &per_cpu(orig_ist, cpu);
I
Ingo Molnar 已提交
1573

1574
#ifdef CONFIG_NUMA
1575
	if (this_cpu_read(numa_node) == 0 &&
1576 1577
	    early_cpu_to_node(cpu) != NUMA_NO_NODE)
		set_numa_node(early_cpu_to_node(cpu));
1578
#endif
1579 1580 1581

	me = current;

1582
	pr_debug("Initializing CPU#%d\n", cpu);
1583

A
Andy Lutomirski 已提交
1584
	cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1585 1586 1587 1588 1589 1590

	/*
	 * Initialize the per-CPU GDT with the boot GDT,
	 * and set up the GDT descriptor:
	 */

1591
	switch_to_new_gdt(cpu);
1592 1593
	loadsegment(fs, 0);

1594
	load_current_idt();
1595 1596 1597 1598 1599 1600 1601 1602

	memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
	syscall_init();

	wrmsrl(MSR_FS_BASE, 0);
	wrmsrl(MSR_KERNEL_GS_BASE, 0);
	barrier();

1603
	x86_configure_nx();
1604
	x2apic_setup();
1605 1606 1607 1608

	/*
	 * set up and load the per-CPU TSS
	 */
1609
	if (!oist->ist[0]) {
1610
		char *estacks = per_cpu(exception_stacks, cpu);
I
Ingo Molnar 已提交
1611

1612
		for (v = 0; v < N_EXCEPTION_STACKS; v++) {
I
Ingo Molnar 已提交
1613
			estacks += exception_stack_sizes[v];
1614
			oist->ist[v] = t->x86_tss.ist[v] =
1615
					(unsigned long)estacks;
1616 1617
			if (v == DEBUG_STACK-1)
				per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1618 1619 1620
		}
	}

1621
	t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
I
Ingo Molnar 已提交
1622

1623 1624 1625 1626 1627 1628 1629
	/*
	 * <= is required because the CPU will access up to
	 * 8 bits beyond the end of the IO permission bitmap.
	 */
	for (i = 0; i <= IO_BITMAP_LONGS; i++)
		t->io_bitmap[i] = ~0UL;

V
Vegard Nossum 已提交
1630
	mmgrab(&init_mm);
1631
	me->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1632
	BUG_ON(me->mm);
1633
	initialize_tlbstate_and_flush();
1634 1635
	enter_lazy_tlb(&init_mm, me);

1636 1637
	setup_cpu_entry_area(cpu);

1638
	/*
1639 1640
	 * Initialize the TSS.  sp0 points to the entry trampoline stack
	 * regardless of what task is running.
1641
	 */
1642
	set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1643
	load_TR_desc();
1644 1645
	load_sp0((unsigned long)&get_cpu_entry_area(cpu)->tss +
		 offsetofend(struct tss_struct, SYSENTER_stack));
1646

1647
	load_mm_ldt(&init_mm);
1648

1649 1650
	clear_all_debug_regs();
	dbg_restore_debug_regs();
1651

I
Ingo Molnar 已提交
1652
	fpu__init_cpu();
1653 1654 1655

	if (is_uv_system())
		uv_cpu_init();
1656 1657

	load_fixmap_gdt(cpu);
1658 1659 1660 1661
}

#else

1662
void cpu_init(void)
1663
{
1664 1665
	int cpu = smp_processor_id();
	struct task_struct *curr = current;
1666
	struct tss_struct *t = &per_cpu(cpu_tss, cpu);
1667

1668
	wait_for_master_cpu(cpu);
1669

1670 1671 1672 1673 1674 1675
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1676
	show_ucode_info_early();
1677

1678
	pr_info("Initializing CPU#%d\n", cpu);
1679

1680
	if (cpu_feature_enabled(X86_FEATURE_VME) ||
1681
	    boot_cpu_has(X86_FEATURE_TSC) ||
1682
	    boot_cpu_has(X86_FEATURE_DE))
A
Andy Lutomirski 已提交
1683
		cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1684

1685
	load_current_idt();
1686
	switch_to_new_gdt(cpu);
L
Linus Torvalds 已提交
1687 1688 1689 1690

	/*
	 * Set up and load the per-CPU TSS and LDT
	 */
V
Vegard Nossum 已提交
1691
	mmgrab(&init_mm);
1692
	curr->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1693
	BUG_ON(curr->mm);
1694
	initialize_tlbstate_and_flush();
1695
	enter_lazy_tlb(&init_mm, curr);
L
Linus Torvalds 已提交
1696

1697 1698
	setup_cpu_entry_area(cpu);

1699 1700 1701 1702
	/*
	 * Initialize the TSS.  Don't bother initializing sp0, as the initial
	 * task never enters user mode.
	 */
1703
	set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
L
Linus Torvalds 已提交
1704
	load_TR_desc();
1705

1706
	load_mm_ldt(&init_mm);
L
Linus Torvalds 已提交
1707

1708
	t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
1709

1710
#ifdef CONFIG_DOUBLEFAULT
L
Linus Torvalds 已提交
1711 1712
	/* Set up doublefault TSS pointer in the GDT */
	__set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1713
#endif
L
Linus Torvalds 已提交
1714

1715
	clear_all_debug_regs();
1716
	dbg_restore_debug_regs();
L
Linus Torvalds 已提交
1717

I
Ingo Molnar 已提交
1718
	fpu__init_cpu();
1719 1720

	load_fixmap_gdt(cpu);
L
Linus Torvalds 已提交
1721
}
1722
#endif
1723

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
static void bsp_resume(void)
{
	if (this_cpu->c_bsp_resume)
		this_cpu->c_bsp_resume(&boot_cpu_data);
}

static struct syscore_ops cpu_syscore_ops = {
	.resume		= bsp_resume,
};

static int __init init_cpu_syscore(void)
{
	register_syscore_ops(&cpu_syscore_ops);
	return 0;
}
core_initcall(init_cpu_syscore);