hw.c 82.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20 21
#include <asm/unaligned.h>

22
#include "hw.h"
23
#include "hw-ops.h"
24
#include "rc.h"
25
#include "ar9003_mac.h"
26
#include "ar9003_mci.h"
27
#include "ar9003_phy.h"
28 29
#include "debug.h"
#include "ath9k.h"
30

31
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

50 51 52 53 54 55 56 57 58 59 60 61
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

62 63 64 65 66 67
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

68 69 70 71 72 73 74 75
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

76 77 78 79 80 81 82 83 84
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
85 86 87
/********************/
/* Helper Functions */
/********************/
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
#ifdef CONFIG_ATH9K_DEBUGFS

void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
{
	struct ath_softc *sc = common->priv;
	if (sync_cause)
		sc->debug.stats.istats.sync_cause_all++;
	if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
		sc->debug.stats.istats.sync_rtc_irq++;
	if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
		sc->debug.stats.istats.sync_mac_irq++;
	if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
		sc->debug.stats.istats.eeprom_illegal_access++;
	if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
		sc->debug.stats.istats.apb_timeout++;
	if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
		sc->debug.stats.istats.pci_mode_conflict++;
	if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
		sc->debug.stats.istats.host1_fatal++;
	if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
		sc->debug.stats.istats.host1_perr++;
	if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
		sc->debug.stats.istats.trcv_fifo_perr++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
		sc->debug.stats.istats.radm_cpl_ep++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
		sc->debug.stats.istats.radm_cpl_dllp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
		sc->debug.stats.istats.radm_cpl_tlp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
		sc->debug.stats.istats.radm_cpl_ecrc_err++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
		sc->debug.stats.istats.radm_cpl_timeout++;
	if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
		sc->debug.stats.istats.local_timeout++;
	if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
		sc->debug.stats.istats.pm_access++;
	if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
		sc->debug.stats.istats.mac_awake++;
	if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
		sc->debug.stats.istats.mac_asleep++;
	if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
		sc->debug.stats.istats.mac_sleep_access++;
}
#endif


136
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
137
{
138
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
139 140
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
141

142 143 144 145
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
146 147 148 149 150
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
151
	else
152 153 154 155 156
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

157 158 159 160 161 162 163
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

164
	common->clockrate = clockrate;
S
Sujith 已提交
165 166
}

167
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
168
{
169
	struct ath_common *common = ath9k_hw_common(ah);
170

171
	return usecs * common->clockrate;
S
Sujith 已提交
172
}
173

S
Sujith 已提交
174
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
175 176 177
{
	int i;

S
Sujith 已提交
178 179 180
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
181 182 183 184 185
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
186

187
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
188 189
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
190

S
Sujith 已提交
191
	return false;
192
}
193
EXPORT_SYMBOL(ath9k_hw_wait);
194

195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
	if (IS_CHAN_B(chan))
		hw_delay = (4 * hw_delay) / 22;
	else
		hw_delay /= 10;

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

225 226 227 228 229 230 231 232 233 234 235 236
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

237
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
238
			   u8 phy, int kbps,
S
Sujith 已提交
239 240
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
241
{
S
Sujith 已提交
242
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
243

S
Sujith 已提交
244 245
	if (kbps == 0)
		return 0;
246

247
	switch (phy) {
S
Sujith 已提交
248
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
249
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
250
		if (shortPreamble)
S
Sujith 已提交
251 252 253 254
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
255
	case WLAN_RC_PHY_OFDM:
256
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
257 258 259 260 261 262
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
263 264
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
280 281
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
282 283 284
		txTime = 0;
		break;
	}
285

S
Sujith 已提交
286 287
	return txTime;
}
288
EXPORT_SYMBOL(ath9k_hw_computetxtime);
289

290
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
291 292
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
293
{
S
Sujith 已提交
294
	int8_t extoff;
295

S
Sujith 已提交
296 297 298 299
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
300 301
	}

S
Sujith 已提交
302 303 304 305 306 307 308 309 310 311
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
312

S
Sujith 已提交
313 314
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
315
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
316
	centers->ext_center =
317
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
318 319
}

S
Sujith 已提交
320 321 322 323
/******************/
/* Chip Revisions */
/******************/

324
static void ath9k_hw_read_revisions(struct ath_hw *ah)
325
{
S
Sujith 已提交
326
	u32 val;
327

328 329 330 331
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
332 333 334 335 336 337 338 339 340
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
341 342 343 344 345
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
346 347 348
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
349 350
	}

S
Sujith 已提交
351
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
352

S
Sujith 已提交
353 354
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
355 356 357
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
358

359
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
360 361 362 363
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
364 365
	} else {
		if (!AR_SREV_9100(ah))
366
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
367

368
		ah->hw_version.macRev = val & AR_SREV_REVISION;
369

370
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
371
			ah->is_pciexpress = true;
S
Sujith 已提交
372
	}
373 374
}

S
Sujith 已提交
375 376 377 378
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

379
static void ath9k_hw_disablepcie(struct ath_hw *ah)
380
{
381
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
382
		return;
383

S
Sujith 已提交
384 385 386 387 388 389 390 391 392
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
393

S
Sujith 已提交
394
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
395 396
}

397
/* This should work for all families including legacy */
398
static bool ath9k_hw_chip_test(struct ath_hw *ah)
399
{
400
	struct ath_common *common = ath9k_hw_common(ah);
401
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
402
	u32 regHold[2];
J
Joe Perches 已提交
403 404 405
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
406
	int i, j, loop_max;
407

408 409 410 411 412 413 414
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
415 416
		u32 addr = regAddr[i];
		u32 wrData, rdData;
417

S
Sujith 已提交
418 419 420 421 422 423
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
424 425 426
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
427 428 429 430 431 432 433 434
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
435 436 437
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
438 439
				return false;
			}
440
		}
S
Sujith 已提交
441
		REG_WRITE(ah, regAddr[i], regHold[i]);
442
	}
S
Sujith 已提交
443
	udelay(100);
444

445 446 447
	return true;
}

448
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
449 450
{
	int i;
451

452 453
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
454 455 456 457 458 459
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
460
	ah->config.enable_ani = true;
461

S
Sujith 已提交
462
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
463 464
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
465 466
	}

S
Sujith 已提交
467
	ah->config.rx_intr_mitigation = true;
468
	ah->config.pcieSerDesWrite = true;
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
487
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
488 489
}

490
static void ath9k_hw_init_defaults(struct ath_hw *ah)
491
{
492 493 494 495 496
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

497 498
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
499

500
	ah->atim_window = 0;
501 502 503
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
504 505
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
506
	ah->slottime = ATH9K_SLOT_TIME_9;
507
	ah->globaltxtimeout = (u32) -1;
508
	ah->power_mode = ATH9K_PM_UNDEFINED;
509
	ah->htc_reset_init = true;
510 511
}

512
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
513
{
514
	struct ath_common *common = ath9k_hw_common(ah);
515 516 517
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
518
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
519 520 521

	sum = 0;
	for (i = 0; i < 3; i++) {
522
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
523
		sum += eeval;
524 525
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
526
	}
S
Sujith 已提交
527
	if (sum == 0 || sum == 0xffff * 3)
528 529 530 531 532
		return -EADDRNOTAVAIL;

	return 0;
}

533
static int ath9k_hw_post_init(struct ath_hw *ah)
534
{
S
Sujith Manoharan 已提交
535
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
536
	int ecode;
537

S
Sujith Manoharan 已提交
538
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
539 540 541
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
542

543 544 545 546 547
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
548

549
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
550 551
	if (ecode != 0)
		return ecode;
552

553
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
554 555
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
556

557 558
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
559 560
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
561
		ath9k_hw_rf_free_ext_banks(ah);
562
		return ecode;
563
	}
564

565
	if (ah->config.enable_ani) {
S
Sujith 已提交
566
		ath9k_hw_ani_setup(ah);
567
		ath9k_hw_ani_init(ah);
568 569 570 571 572
	}

	return 0;
}

573
static void ath9k_hw_attach_ops(struct ath_hw *ah)
574
{
575 576 577 578
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
579 580
}

581 582
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
583
{
584
	struct ath_common *common = ath9k_hw_common(ah);
585
	int r = 0;
586

587 588
	ath9k_hw_read_revisions(ah);

589 590 591 592 593 594 595 596 597
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

598
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
599
		ath_err(common, "Couldn't reset chip\n");
600
		return -EIO;
601 602
	}

603
	if (AR_SREV_9462(ah))
604 605
		ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;

606 607 608 609 610
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

611 612 613
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

614
	ath9k_hw_attach_ops(ah);
615

616
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
617
		ath_err(common, "Couldn't wakeup chip\n");
618
		return -EIO;
619 620
	}

621
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
622
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
623
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
624
		     !ah->is_pciexpress)) {
625 626 627 628 629 630 631 632
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

633
	ath_dbg(common, RESET, "serialize_regmode is %d\n",
634 635
		ah->config.serialize_regmode);

636 637 638 639 640
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

641 642 643 644 645 646 647 648 649 650
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
651
	case AR_SREV_VERSION_9330:
652
	case AR_SREV_VERSION_9485:
653
	case AR_SREV_VERSION_9340:
654
	case AR_SREV_VERSION_9462:
G
Gabor Juhos 已提交
655
	case AR_SREV_VERSION_9550:
656
	case AR_SREV_VERSION_9565:
657 658
		break;
	default:
659 660 661
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
662
		return -EOPNOTSUPP;
663 664
	}

665
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
666
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
667 668
		ah->is_pciexpress = false;

669 670 671 672
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
673
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
674
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
675 676
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
677 678 679

	ath9k_hw_init_mode_regs(ah);

680
	if (!ah->is_pciexpress)
681 682
		ath9k_hw_disablepcie(ah);

683
	r = ath9k_hw_post_init(ah);
684
	if (r)
685
		return r;
686 687

	ath9k_hw_init_mode_gain_regs(ah);
688 689 690 691
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

692 693
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
694
		ath_err(common, "Failed to initialize MAC address\n");
695
		return r;
696 697
	}

698
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
699
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
700
	else
701
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
702

703 704 705 706
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
707

708 709
	common->state = ATH_HW_INITIALIZED;

710
	return 0;
711 712
}

713
int ath9k_hw_init(struct ath_hw *ah)
714
{
715 716
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
717

718
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
719 720 721 722 723 724 725 726
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
727 728
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
729
	case AR2427_DEVID_PCIE:
730
	case AR9300_DEVID_PCIE:
731
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
732
	case AR9300_DEVID_AR9330:
733
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
734
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
735
	case AR9300_DEVID_AR9580:
736
	case AR9300_DEVID_AR9462:
737
	case AR9485_DEVID_AR1111:
738
	case AR9300_DEVID_AR9565:
739 740 741 742
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
743 744
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
745 746
		return -EOPNOTSUPP;
	}
747

748 749
	ret = __ath9k_hw_init(ah);
	if (ret) {
750 751 752
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
753 754
		return ret;
	}
755

756
	return 0;
757
}
758
EXPORT_SYMBOL(ath9k_hw_init);
759

760
static void ath9k_hw_init_qos(struct ath_hw *ah)
761
{
S
Sujith 已提交
762 763
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
764 765
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
766

S
Sujith 已提交
767 768 769 770 771 772 773 774 775 776
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
777 778

	REGWRITE_BUFFER_FLUSH(ah);
779 780
}

781
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
782
{
783 784 785
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

786 787 788
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
789

790 791
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

792
		udelay(100);
793

794 795 796 797 798 799 800 801
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

802
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
803 804 805
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

806
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
807
			      struct ath9k_channel *chan)
808
{
809 810
	u32 pll;

811
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
812 813 814 815 816 817 818
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
819

820 821 822 823 824 825
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
826 827

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
828 829 830
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
831
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
832
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
833

834
		/* program BB PLL phase_shift to 0x6 */
835
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
836 837 838 839
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
840
		udelay(1000);
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
874
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
875 876 877 878 879 880 881 882 883 884 885 886 887
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
888 889 890 891 892 893 894 895 896
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
897 898 899 900 901 902 903 904 905 906 907 908
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
909 910 911 912 913 914
		if (AR_SREV_9340(ah))
			regval = (regval & 0x80071fff) | (0x1 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
		else
			regval = (regval & 0x80071fff) | (0x3 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
915 916 917 918
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
919
	}
920 921

	pll = ath9k_hw_compute_pll_control(ah, chan);
922 923
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
924
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
925

926 927
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
928 929
		udelay(1000);

930 931
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
932 933
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
934 935
	}

S
Sujith 已提交
936 937 938
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
939

940
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
941 942 943 944 945 946 947 948 949 950 951
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
952 953
}

954
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
955
					  enum nl80211_iftype opmode)
956
{
957
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
958
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
959 960 961 962
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
963

964
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
965 966
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

967 968 969 970 971 972
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
973

974 975 976 977 978 979
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
980

981 982 983 984
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
985

S
Sujith 已提交
986 987
	ENABLE_REGWRITE_BUFFER(ah);

988
	REG_WRITE(ah, AR_IMR, imr_reg);
989 990
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
991

S
Sujith 已提交
992 993
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
994
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
995 996
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
997

S
Sujith 已提交
998 999
	REGWRITE_BUFFER_FLUSH(ah);

1000 1001 1002 1003 1004 1005
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
1006 1007
}

1008 1009 1010 1011 1012 1013 1014
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

1015
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1016
{
1017 1018 1019
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1020 1021
}

1022
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1023
{
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1034
}
S
Sujith 已提交
1035

1036
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1037 1038
{
	if (tu > 0xFFFF) {
1039 1040
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
1041
		ah->globaltxtimeout = (u32) -1;
1042 1043 1044
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1045
		ah->globaltxtimeout = tu;
1046 1047 1048 1049
		return true;
	}
}

1050
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1051
{
1052 1053 1054
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
1055
	int acktimeout, ctstimeout, ack_offset = 0;
1056
	int slottime;
1057
	int sifstime;
1058 1059
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
1060

1061
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
1062
		ah->misc_mode);
1063

1064 1065 1066
	if (!chan)
		return;

1067
	if (ah->misc_mode != 0)
1068
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1069

1070 1071 1072 1073
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1074 1075
	tx_lat = 54;

1076 1077 1078 1079 1080
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1081 1082 1083 1084 1085 1086 1087
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1088
		sifstime *= 2;
1089
		ack_offset = 16;
1090 1091 1092
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1093
		rx_lat = (rx_lat * 4) - 1;
1094 1095 1096 1097
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1098
		sifstime *= 4;
1099
		ack_offset = 32;
1100 1101
		slottime = 21;
	} else {
1102 1103 1104 1105 1106 1107 1108 1109
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1110 1111 1112 1113 1114
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1115

1116
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1117
	acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
1118
	ctstimeout = acktimeout;
1119 1120 1121

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1122
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1123 1124 1125 1126
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1127 1128
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1129
		acktimeout += 64 - sifstime - ah->slottime;
1130 1131 1132
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1133

1134 1135
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1136
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1137
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1138 1139
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1140 1141 1142 1143 1144 1145 1146 1147

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1148
}
1149
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1150

S
Sujith 已提交
1151
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1152
{
1153 1154
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1155
	if (common->state < ATH_HW_INITIALIZED)
1156 1157
		goto free_hw;

1158
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1159 1160

free_hw:
1161
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1162
}
S
Sujith 已提交
1163
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1164 1165 1166 1167 1168

/*******/
/* INI */
/*******/

1169
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1183 1184 1185 1186
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1187
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1188
{
1189
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1190

S
Sujith 已提交
1191 1192
	ENABLE_REGWRITE_BUFFER(ah);

1193 1194 1195
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1196 1197
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1198

1199 1200 1201
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1202
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1203

S
Sujith 已提交
1204 1205
	REGWRITE_BUFFER_FLUSH(ah);

1206 1207 1208 1209 1210
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1211 1212
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1213

S
Sujith 已提交
1214
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1215

1216 1217 1218
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1219
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1220

1221 1222 1223
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1224 1225
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1226 1227 1228 1229 1230 1231 1232 1233
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1234 1235 1236 1237
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1238
	if (AR_SREV_9285(ah)) {
1239 1240 1241 1242
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1243 1244
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1245
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1246 1247 1248
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1249

S
Sujith 已提交
1250 1251
	REGWRITE_BUFFER_FLUSH(ah);

1252 1253
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1254 1255
}

1256
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1257
{
1258 1259
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1260 1261

	switch (opmode) {
1262
	case NL80211_IFTYPE_ADHOC:
1263
	case NL80211_IFTYPE_MESH_POINT:
1264
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1265
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1266
		break;
1267 1268 1269
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1270
	case NL80211_IFTYPE_STATION:
1271
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1272
		break;
1273
	default:
1274 1275
		if (!ah->is_monitoring)
			set = 0;
1276
		break;
S
Sujith 已提交
1277
	}
1278
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1279 1280
}

1281 1282
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1298
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1299 1300 1301 1302
{
	u32 rst_flags;
	u32 tmpReg;

1303
	if (AR_SREV_9100(ah)) {
1304 1305
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1306 1307 1308
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1309 1310
	ENABLE_REGWRITE_BUFFER(ah);

1311 1312 1313 1314 1315
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1327
			u32 val;
S
Sujith 已提交
1328
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1329 1330 1331 1332 1333 1334 1335

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1336 1337 1338 1339 1340 1341 1342
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

1363
			ath_dbg(ath9k_hw_common(ah), RESET,
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1378
	if (ath9k_hw_mci_is_enabled(ah))
1379
		ar9003_mci_check_gpm_offset(ah);
1380

1381
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1382 1383 1384

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1385 1386
	udelay(50);

1387
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1388
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1389
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1402
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1403
{
S
Sujith 已提交
1404 1405
	ENABLE_REGWRITE_BUFFER(ah);

1406 1407 1408 1409 1410
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1411 1412 1413
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1414
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1415 1416
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1417
	REG_WRITE(ah, AR_RTC_RESET, 0);
1418

S
Sujith 已提交
1419 1420
	REGWRITE_BUFFER_FLUSH(ah);

1421 1422 1423 1424
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1425 1426
		REG_WRITE(ah, AR_RC, 0);

1427
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1428 1429 1430 1431

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1432 1433
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1434
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1435
		return false;
1436 1437
	}

S
Sujith 已提交
1438 1439 1440
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1441
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1442
{
1443
	bool ret = false;
1444

1445 1446 1447 1448 1449
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1450 1451 1452 1453 1454
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
1455 1456
		ret = ath9k_hw_set_reset_power_on(ah);
		break;
S
Sujith 已提交
1457 1458
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1459 1460
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1461
	default:
1462
		break;
S
Sujith 已提交
1463
	}
1464 1465

	return ret;
1466 1467
}

1468
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1469
				struct ath9k_channel *chan)
1470
{
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
	}

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1481
		return false;
1482

1483
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1484
		return false;
1485

1486
	ah->chip_fullsleep = false;
1487 1488 1489

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1490 1491
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1492

S
Sujith 已提交
1493
	return true;
1494 1495
}

1496
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1497
				    struct ath9k_channel *chan)
1498
{
1499
	struct ath_common *common = ath9k_hw_common(ah);
1500
	u32 qnum;
1501
	int r;
1502 1503 1504 1505 1506 1507 1508 1509
	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
	bool band_switch, mode_diff;
	u8 ini_reloaded;

	band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
		      (ah->curchan->channelFlags & (CHANNEL_2GHZ |
						    CHANNEL_5GHZ));
	mode_diff = (chan->chanmode != ah->curchan->chanmode);
1510 1511 1512

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1513
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1514
				"Transmit frames pending on queue %d\n", qnum);
1515 1516 1517 1518
			return false;
		}
	}

1519
	if (!ath9k_hw_rfbus_req(ah)) {
1520
		ath_err(common, "Could not kill baseband RX\n");
1521 1522 1523
		return false;
	}

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	if (edma && (band_switch || mode_diff)) {
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

		ath9k_hw_init_pll(ah, NULL);

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1536
	ath9k_hw_set_channel_regs(ah, chan);
1537

1538
	r = ath9k_hw_rf_set_freq(ah, chan);
1539
	if (r) {
1540
		ath_err(common, "Failed to set channel\n");
1541
		return false;
1542
	}
1543
	ath9k_hw_set_clockrate(ah);
1544
	ath9k_hw_apply_txpower(ah, chan, false);
1545
	ath9k_hw_rfbus_done(ah);
1546

S
Sujith 已提交
1547 1548 1549
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1550
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1551

1552
	if (edma && (band_switch || mode_diff)) {
1553
		ah->ah_flags |= AH_FASTCC;
1554 1555 1556 1557 1558 1559 1560
		if (band_switch || ini_reloaded)
			ah->eep_ops->set_board_values(ah, chan);

		ath9k_hw_init_bb(ah, chan);

		if (band_switch || ini_reloaded)
			ath9k_hw_init_cal(ah, chan);
1561
		ah->ah_flags &= ~AH_FASTCC;
1562 1563
	}

S
Sujith 已提交
1564 1565 1566
	return true;
}

1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
			       int *hang_state, int *hang_pos)
{
	static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
	u32 chain_state, dcs_pos, i;

	for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
		chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
		for (i = 0; i < 3; i++) {
			if (chain_state == dcu_chain_state[i]) {
				*hang_state = chain_state;
				*hang_pos = dcs_pos;
				return true;
			}
		}
	}
	return false;
}

#define DCU_COMPLETE_STATE        1
#define DCU_COMPLETE_STATE_MASK 0x3
#define NUM_STATUS_READS         50
static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
{
	u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
	u32 i, hang_pos, hang_state, num_state = 6;

	comp_state = REG_READ(ah, AR_DMADBG_6);

	if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
		ath_dbg(ath9k_hw_common(ah), RESET,
			"MAC Hang signature not found at DCU complete\n");
		return false;
	}

	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	dcs_reg = AR_DMADBG_5;
	num_state = 4;
	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	ath_dbg(ath9k_hw_common(ah), RESET,
		"MAC Hang signature 1 not found\n");
	return false;

hang_check_iter:
	ath_dbg(ath9k_hw_common(ah), RESET,
		"DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
		chain_state, comp_state, hang_state, hang_pos);

	for (i = 0; i < NUM_STATUS_READS; i++) {
		chain_state = REG_READ(ah, dcs_reg);
		chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
		comp_state = REG_READ(ah, AR_DMADBG_6);

		if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
					DCU_COMPLETE_STATE) ||
		    (chain_state != hang_state))
			return false;
	}

	ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");

	return true;
}

1651
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1652
{
1653 1654 1655
	int count = 50;
	u32 reg;

1656 1657 1658
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1659
	if (AR_SREV_9285_12_OR_LATER(ah))
1660 1661 1662 1663
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1664

1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1677

1678
	return false;
J
Johannes Berg 已提交
1679
}
1680
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1681

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 *
 * Don't do FCC when
 *   - Flag is not set
 *   - Chip is just coming out of full sleep
 *   - Channel to be set is same as current channel
 *   - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1709 1710 1711 1712
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	if ((chan->channelFlags & CHANNEL_ALL) !=
	    (ah->curchan->channelFlags & CHANNEL_ALL))
		goto fail;

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1724 1725 1726 1727
	if (AR_SREV_9462(ah) && (ah->caldata &&
				 (!ah->caldata->done_txiqcal_once ||
				  !ah->caldata->done_txclcal_once ||
				  !ah->caldata->rtt_done)))
1728 1729 1730 1731 1732 1733 1734 1735 1736
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1737
	if (ath9k_hw_mci_is_enabled(ah))
1738
		ar9003_mci_2g5g_switch(ah, false);
1739

1740 1741 1742
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1743 1744 1745 1746 1747 1748 1749 1750
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1751
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1752
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1753
{
1754
	struct ath_common *common = ath9k_hw_common(ah);
1755 1756 1757
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1758
	u64 tsf = 0;
1759
	int i, r;
1760
	bool start_mci_reset = false;
1761 1762
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1763
	if (ath9k_hw_mci_is_enabled(ah)) {
1764 1765 1766
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1767 1768
	}

1769
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1770
		return -EIO;
1771

1772 1773
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1774

1775 1776 1777 1778 1779 1780 1781 1782
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1783 1784
	} else if (caldata) {
		caldata->paprd_packet_sent = false;
1785
	}
1786
	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1787

1788 1789 1790 1791
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1792 1793
	}

S
Sujith Manoharan 已提交
1794
	if (ath9k_hw_mci_is_enabled(ah))
1795
		ar9003_mci_stop_bt(ah, save_fullsleep);
1796

1797 1798 1799 1800 1801 1802
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1803
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1804 1805
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1806 1807
		tsf = ath9k_hw_gettsf64(ah);

1808 1809 1810 1811 1812 1813
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1814 1815
	ah->paprd_table_write_done = false;

1816
	/* Only required on the first reset */
1817 1818 1819 1820 1821 1822 1823
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1824
	if (!ath9k_hw_chip_reset(ah, chan)) {
1825
		ath_err(common, "Chip reset failed\n");
1826
		return -EINVAL;
1827 1828
	}

1829
	/* Only required on the first reset */
1830 1831 1832 1833 1834 1835 1836 1837
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1838
	/* Restore TSF */
1839
	if (tsf)
S
Sujith 已提交
1840 1841
		ath9k_hw_settsf64(ah, tsf);

1842
	if (AR_SREV_9280_20_OR_LATER(ah))
1843
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1844

S
Sujith 已提交
1845 1846 1847
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1848
	r = ath9k_hw_process_ini(ah, chan);
1849 1850
	if (r)
		return r;
1851

S
Sujith Manoharan 已提交
1852
	if (ath9k_hw_mci_is_enabled(ah))
1853 1854
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1883 1884 1885
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1886
	ath9k_hw_spur_mitigate_freq(ah, chan);
1887
	ah->eep_ops->set_board_values(ah, chan);
1888

S
Sujith 已提交
1889 1890
	ENABLE_REGWRITE_BUFFER(ah);

1891 1892
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1893 1894
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1895
		  | (ah->config.
1896
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1897
		  | ah->sta_id1_defaults);
1898
	ath_hw_setbssidmask(common);
1899
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1900
	ath9k_hw_write_associd(ah);
1901 1902 1903
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1904 1905
	REGWRITE_BUFFER_FLUSH(ah);

1906 1907
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1908
	r = ath9k_hw_rf_set_freq(ah, chan);
1909 1910
	if (r)
		return r;
1911

1912 1913
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1914 1915
	ENABLE_REGWRITE_BUFFER(ah);

1916 1917 1918
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1919 1920
	REGWRITE_BUFFER_FLUSH(ah);

1921
	ah->intr_txqs = 0;
1922
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1923 1924
		ath9k_hw_resettxqueue(ah, i);

1925
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1926
	ath9k_hw_ani_cache_ini_regs(ah);
1927 1928
	ath9k_hw_init_qos(ah);

1929
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1930
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1931

1932
	ath9k_hw_init_global_settings(ah);
1933

1934 1935 1936 1937 1938 1939 1940
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1941 1942
	}

1943
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1944 1945 1946

	ath9k_hw_set_dma(ah);

1947 1948
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1949

S
Sujith 已提交
1950
	if (ah->config.rx_intr_mitigation) {
1951 1952 1953 1954
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1955 1956 1957 1958 1959
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1960 1961
	ath9k_hw_init_bb(ah, chan);

1962
	if (caldata) {
1963
		caldata->done_txiqcal_once = false;
1964 1965
		caldata->done_txclcal_once = false;
	}
1966
	if (!ath9k_hw_init_cal(ah, chan))
1967
		return -EIO;
1968

S
Sujith Manoharan 已提交
1969
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1970
		return -EIO;
1971

S
Sujith 已提交
1972
	ENABLE_REGWRITE_BUFFER(ah);
1973

1974
	ath9k_hw_restore_chainmask(ah);
1975 1976
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1977 1978
	REGWRITE_BUFFER_FLUSH(ah);

1979 1980 1981
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1982 1983 1984 1985
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1986 1987
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
1988 1989 1990 1991
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1992 1993
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
1994 1995
		}
	} else {
1996 1997 1998 1999 2000 2001 2002
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
2003
#ifdef __BIG_ENDIAN
2004 2005
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
			 AR_SREV_9550(ah))
2006 2007
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
2008
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2009 2010 2011
#endif
	}

2012
	if (ath9k_hw_btcoex_is_enabled(ah))
2013 2014
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
2015
	if (ath9k_hw_mci_is_enabled(ah))
2016
		ar9003_mci_check_bt(ah);
2017

2018 2019 2020
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

2021
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2022
		ar9003_hw_bb_watchdog_config(ah);
2023

2024 2025 2026
		ar9003_hw_disable_phy_restart(ah);
	}

2027 2028
	ath9k_hw_apply_gpio_override(ah);

2029 2030 2031
	if (AR_SREV_9565(ah) && ah->shared_chain_lnadiv)
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

2032
	return 0;
2033
}
2034
EXPORT_SYMBOL(ath9k_hw_reset);
2035

S
Sujith 已提交
2036 2037 2038 2039
/******************************/
/* Power Management (Chipset) */
/******************************/

2040 2041 2042 2043
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2044
static void ath9k_set_power_sleep(struct ath_hw *ah)
2045
{
S
Sujith 已提交
2046
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2047

2048
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2049 2050 2051
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
2052 2053 2054 2055
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
2056

2057 2058 2059 2060 2061 2062
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2063
	if (ath9k_hw_mci_is_enabled(ah))
2064
		udelay(100);
2065

2066 2067
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2068

2069 2070 2071 2072
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
2073
	}
2074 2075

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2076 2077
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2078 2079
}

2080 2081 2082 2083 2084
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2085
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
2086
{
2087
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2088

S
Sujith 已提交
2089
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2090

2091 2092 2093 2094 2095
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2096

2097 2098 2099 2100 2101 2102 2103 2104 2105
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2106 2107 2108
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2109 2110 2111 2112
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2113
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2114

2115
		if (ath9k_hw_mci_is_enabled(ah))
2116
			udelay(30);
2117
	}
2118 2119 2120 2121

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2122 2123
}

2124
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2125
{
S
Sujith 已提交
2126 2127
	u32 val;
	int i;
2128

2129 2130 2131 2132 2133 2134
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2135 2136 2137 2138
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2139
		}
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
	udelay(50);
2150

2151 2152 2153
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

2154 2155 2156 2157 2158
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2159 2160
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2161 2162 2163 2164 2165 2166
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2167 2168
	}

S
Sujith 已提交
2169
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2170

S
Sujith 已提交
2171
	return true;
2172 2173
}

2174
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2175
{
2176
	struct ath_common *common = ath9k_hw_common(ah);
2177
	int status = true;
S
Sujith 已提交
2178 2179 2180 2181 2182 2183 2184
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2185 2186 2187
	if (ah->power_mode == mode)
		return status;

2188
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2189
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2190 2191 2192

	switch (mode) {
	case ATH9K_PM_AWAKE:
2193
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2194 2195
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2196
		if (ath9k_hw_mci_is_enabled(ah))
2197
			ar9003_mci_set_full_sleep(ah);
2198

2199
		ath9k_set_power_sleep(ah);
2200
		ah->chip_fullsleep = true;
S
Sujith 已提交
2201 2202
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2203
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2204
		break;
2205
	default:
2206
		ath_err(common, "Unknown power mode %u\n", mode);
2207 2208
		return false;
	}
2209
	ah->power_mode = mode;
S
Sujith 已提交
2210

2211 2212 2213 2214 2215
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2216 2217 2218

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2219

S
Sujith 已提交
2220
	return status;
2221
}
2222
EXPORT_SYMBOL(ath9k_hw_setpower);
2223

S
Sujith 已提交
2224 2225 2226 2227
/*******************/
/* Beacon Handling */
/*******************/

2228
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2229 2230 2231
{
	int flags = 0;

S
Sujith 已提交
2232 2233
	ENABLE_REGWRITE_BUFFER(ah);

2234
	switch (ah->opmode) {
2235
	case NL80211_IFTYPE_ADHOC:
2236
	case NL80211_IFTYPE_MESH_POINT:
2237 2238
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2239 2240
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
2241
		flags |= AR_NDP_TIMER_EN;
2242
	case NL80211_IFTYPE_AP:
2243 2244 2245 2246 2247
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2248 2249 2250
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2251
	default:
2252 2253
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2254 2255
		return;
		break;
2256 2257
	}

2258 2259 2260 2261
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
2262

S
Sujith 已提交
2263 2264
	REGWRITE_BUFFER_FLUSH(ah);

2265 2266
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2267
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2268

2269
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2270
				    const struct ath9k_beacon_state *bs)
2271 2272
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2273
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2274
	struct ath_common *common = ath9k_hw_common(ah);
2275

S
Sujith 已提交
2276 2277
	ENABLE_REGWRITE_BUFFER(ah);

2278 2279 2280
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
2281
		  TU_TO_USEC(bs->bs_intval));
2282
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
2283
		  TU_TO_USEC(bs->bs_intval));
2284

S
Sujith 已提交
2285 2286
	REGWRITE_BUFFER_FLUSH(ah);

2287 2288 2289
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2290
	beaconintval = bs->bs_intval;
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2304 2305 2306 2307
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2308

S
Sujith 已提交
2309 2310
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2311 2312 2313
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2314

S
Sujith 已提交
2315 2316 2317
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2318

S
Sujith 已提交
2319 2320 2321 2322
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2323

S
Sujith 已提交
2324 2325
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2326

S
Sujith 已提交
2327 2328
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2329

S
Sujith 已提交
2330 2331
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2332 2333 2334
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2335

2336 2337
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2338
}
2339
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2340

S
Sujith 已提交
2341 2342 2343 2344
/*******************/
/* HW Capabilities */
/*******************/

2345 2346 2347 2348 2349 2350 2351 2352 2353
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
	default:
		return false;
	}
}

2378
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2379
{
2380
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2381
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2382
	struct ath_common *common = ath9k_hw_common(ah);
2383
	unsigned int chip_chainmask;
2384

2385
	u16 eeval;
2386
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2387

S
Sujith 已提交
2388
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2389
	regulatory->current_rd = eeval;
2390

2391
	if (ah->opmode != NL80211_IFTYPE_AP &&
2392
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2393 2394 2395 2396 2397
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2398 2399
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2400
	}
2401

S
Sujith 已提交
2402
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2403
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2404 2405
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2406 2407 2408
		return -EINVAL;
	}

2409 2410
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2411

2412 2413
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2414

2415 2416 2417 2418
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2419
		chip_chainmask = 1;
2420 2421
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2422 2423 2424 2425 2426 2427 2428
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2429
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2430 2431 2432 2433
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2434
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2435 2436 2437
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2438
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2439 2440
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2441
	else
2442
		/* Use rx_chainmask from EEPROM. */
2443
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2444

2445 2446
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2447 2448
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2449

2450
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2451

2452 2453 2454 2455
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2456 2457
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2458
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2459 2460 2461
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2462

2463 2464
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2465 2466
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2467 2468 2469 2470
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2471
	else if (AR_SREV_9285_12_OR_LATER(ah))
2472
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2473
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2474 2475 2476
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2477

2478
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2479
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2480
	else
S
Sujith 已提交
2481
		pCap->rts_aggr_limit = (8 * 1024);
2482

2483
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2484 2485 2486 2487 2488 2489
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2490 2491

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2492
	}
S
Sujith 已提交
2493
#endif
2494
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2495 2496 2497
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2498

2499
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2500 2501 2502
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2503

2504
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2505
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2506
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
2507 2508
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2509 2510 2511
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2512
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2513
		pCap->txs_len = sizeof(struct ar9003_txs);
2514
		if (!ah->config.paprd_disable &&
2515 2516
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD) &&
		    !AR_SREV_9462(ah))
2517
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2518 2519
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2520
		if (AR_SREV_9280_20(ah))
2521
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2522
	}
2523

2524 2525 2526
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2527 2528 2529
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2530
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2531 2532
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2533 2534 2535 2536 2537 2538 2539
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2540 2541 2542 2543 2544 2545
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2546
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2562

2563 2564 2565 2566 2567
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

Z
Zefir Kurtisi 已提交
2568 2569 2570
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2583 2584
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->enabled_cals |= TX_IQ_CAL;
2585
		if (AR_SREV_9485_OR_LATER(ah))
2586 2587
			ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
	}
2588

2589
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2590 2591 2592 2593 2594 2595 2596
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

		if (AR_SREV_9462_20(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

2597

2598 2599 2600 2601 2602 2603 2604 2605
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE |
				 ATH9K_HW_WOW_PATTERN_MATCH_EXACT;

		if (AR_SREV_9280(ah))
			pCap->hw_caps |= ATH9K_HW_WOW_PATTERN_MATCH_DWORD;
	}

2606
	return 0;
2607 2608
}

S
Sujith 已提交
2609 2610 2611
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2612

2613
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2614 2615 2616 2617
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2618

S
Sujith 已提交
2619 2620 2621 2622 2623 2624
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2625

S
Sujith 已提交
2626
	gpio_shift = (gpio % 6) * 5;
2627

S
Sujith 已提交
2628 2629 2630 2631
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2632
	} else {
S
Sujith 已提交
2633 2634 2635 2636 2637
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2638 2639 2640
	}
}

2641
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2642
{
S
Sujith 已提交
2643
	u32 gpio_shift;
2644

2645
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2646

S
Sujith 已提交
2647 2648 2649 2650 2651 2652 2653
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2654

S
Sujith 已提交
2655
	gpio_shift = gpio << 1;
S
Sujith 已提交
2656 2657 2658 2659
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2660
}
2661
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2662

2663
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2664
{
2665 2666 2667
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2668
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2669
		return 0xffffffff;
2670

S
Sujith 已提交
2671 2672 2673 2674 2675
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2676 2677
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2678
	else if (AR_SREV_9271(ah))
2679
		return MS_REG_READ(AR9271, gpio) != 0;
2680
	else if (AR_SREV_9287_11_OR_LATER(ah))
2681
		return MS_REG_READ(AR9287, gpio) != 0;
2682
	else if (AR_SREV_9285_12_OR_LATER(ah))
2683
		return MS_REG_READ(AR9285, gpio) != 0;
2684
	else if (AR_SREV_9280_20_OR_LATER(ah))
2685 2686 2687
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2688
}
2689
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2690

2691
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2692
			 u32 ah_signal_type)
2693
{
S
Sujith 已提交
2694
	u32 gpio_shift;
2695

S
Sujith 已提交
2696 2697 2698 2699 2700 2701 2702
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2703

S
Sujith 已提交
2704
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2705 2706 2707 2708 2709
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2710
}
2711
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2712

2713
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2714
{
S
Sujith 已提交
2715 2716 2717 2718 2719 2720 2721
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2722 2723 2724
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2725 2726
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2727
}
2728
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2729

2730
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2731
{
S
Sujith 已提交
2732
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2733
}
2734
EXPORT_SYMBOL(ath9k_hw_setantenna);
2735

S
Sujith 已提交
2736 2737 2738 2739
/*********************/
/* General Operation */
/*********************/

2740
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2741
{
S
Sujith 已提交
2742 2743
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2744

S
Sujith 已提交
2745 2746 2747 2748
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2749

S
Sujith 已提交
2750
	return bits;
2751
}
2752
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2753

2754
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2755
{
S
Sujith 已提交
2756
	u32 phybits;
2757

S
Sujith 已提交
2758 2759
	ENABLE_REGWRITE_BUFFER(ah);

2760
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2761 2762
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2763 2764
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2765 2766 2767 2768 2769 2770
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2771

S
Sujith 已提交
2772
	if (phybits)
2773
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2774
	else
2775
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2776 2777

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2778
}
2779
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2780

2781
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2782
{
2783 2784 2785
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2786 2787 2788 2789
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2790
	ah->htc_reset_init = true;
2791
	return true;
S
Sujith 已提交
2792
}
2793
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2794

2795
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2796
{
2797
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2798
		return false;
2799

2800 2801 2802 2803 2804
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2805
}
2806
EXPORT_SYMBOL(ath9k_hw_disable);
2807

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2820 2821
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2842
				 ant_reduction, new_pwr, test);
2843 2844
}

2845
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2846
{
2847
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2848
	struct ath9k_channel *chan = ah->curchan;
2849
	struct ieee80211_channel *channel = chan->chan;
2850

D
Dan Carpenter 已提交
2851
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2852
	if (test)
2853
		channel->max_power = MAX_RATE_POWER / 2;
2854

2855
	ath9k_hw_apply_txpower(ah, chan, test);
2856

2857 2858
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2859
}
2860
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2861

2862
void ath9k_hw_setopmode(struct ath_hw *ah)
2863
{
2864
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2865
}
2866
EXPORT_SYMBOL(ath9k_hw_setopmode);
2867

2868
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2869
{
S
Sujith 已提交
2870 2871
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2872
}
2873
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2874

2875
void ath9k_hw_write_associd(struct ath_hw *ah)
2876
{
2877 2878 2879 2880 2881
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2882
}
2883
EXPORT_SYMBOL(ath9k_hw_write_associd);
2884

2885 2886
#define ATH9K_MAX_TSF_READ 10

2887
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2888
{
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2900

2901
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2902

2903
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2904
}
2905
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2906

2907
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2908 2909
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2910
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2911
}
2912
EXPORT_SYMBOL(ath9k_hw_settsf64);
2913

2914
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2915
{
2916 2917
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2918
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2919
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2920

S
Sujith 已提交
2921 2922
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2923
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2924

2925
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2926
{
2927
	if (set)
2928
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2929
	else
2930
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2931
}
2932
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2933

L
Luis R. Rodriguez 已提交
2934
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2935
{
L
Luis R. Rodriguez 已提交
2936
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2937 2938
	u32 macmode;

L
Luis R. Rodriguez 已提交
2939
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2940 2941 2942
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2943

S
Sujith 已提交
2944
	REG_WRITE(ah, AR_2040_MODE, macmode);
2945
}
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2992
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2993 2994 2995
{
	return REG_READ(ah, AR_TSF_L32);
}
2996
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3010 3011 3012
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3025
EXPORT_SYMBOL(ath_gen_timer_alloc);
3026

3027 3028
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
3029
			      u32 trig_timeout,
3030
			      u32 timer_period)
3031 3032
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3033
	u32 tsf, timer_next;
3034 3035 3036 3037 3038 3039 3040

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3041 3042
	timer_next = tsf + trig_timeout;

3043
	ath_dbg(ath9k_hw_common(ah), HWTIMER,
J
Joe Perches 已提交
3044 3045
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3057
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3058
		/*
3059
		 * Starting from AR9462, each generic timer can select which tsf
3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3071 3072 3073 3074 3075
	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3076
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3077

3078
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

3101 3102 3103 3104 3105 3106 3107
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3108
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3109 3110 3111 3112 3113 3114 3115 3116 3117

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3118
EXPORT_SYMBOL(ath_gen_timer_free);
3119 3120 3121 3122 3123 3124 3125 3126

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3127
	struct ath_common *common = ath9k_hw_common(ah);
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3142 3143
		ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
			index);
3144 3145 3146 3147 3148 3149 3150
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3151
		ath_dbg(common, HWTIMER,
J
Joe Perches 已提交
3152
			"Gen timer[%d] trigger\n", index);
3153 3154 3155
		timer->trigger(timer->arg);
	}
}
3156
EXPORT_SYMBOL(ath_gen_timer_isr);
3157

3158 3159 3160 3161
/********/
/* HTC  */
/********/

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3174 3175
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3176
	{ AR_SREV_VERSION_9300,         "9300" },
3177
	{ AR_SREV_VERSION_9330,         "9330" },
3178
	{ AR_SREV_VERSION_9340,		"9340" },
3179
	{ AR_SREV_VERSION_9485,         "9485" },
3180
	{ AR_SREV_VERSION_9462,         "9462" },
3181
	{ AR_SREV_VERSION_9550,         "9550" },
3182
	{ AR_SREV_VERSION_9565,         "9565" },
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3200
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3217
static const char *ath9k_hw_rf_name(u16 rf_version)
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3229 3230 3231 3232 3233 3234

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3235
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);