hw.c 70.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
29

30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

66 67 68 69 70 71
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

72 73 74 75 76 77 78 79
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87

88
	if (!ah->curchan) /* should really check for CCK instead */
89 90 91 92
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
93 94
}

95
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
96
{
97
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
98

99
	if (conf_is_ht40(conf))
S
Sujith 已提交
100 101 102 103
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
104

S
Sujith 已提交
105
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
106 107 108
{
	int i;

S
Sujith 已提交
109 110 111
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
112 113 114 115 116
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
117

118 119 120
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
121

S
Sujith 已提交
122
	return false;
123
}
124
EXPORT_SYMBOL(ath9k_hw_wait);
125 126 127 128 129 130 131 132 133 134 135 136 137

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

138
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
139 140
			     u16 flags, u16 *low,
			     u16 *high)
141
{
142
	struct ath9k_hw_capabilities *pCap = &ah->caps;
143

S
Sujith 已提交
144 145 146 147
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
148
	}
S
Sujith 已提交
149 150 151 152 153 154
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
155 156
}

157
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
158
			   u8 phy, int kbps,
S
Sujith 已提交
159 160
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
161
{
S
Sujith 已提交
162
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
163

S
Sujith 已提交
164 165
	if (kbps == 0)
		return 0;
166

167
	switch (phy) {
S
Sujith 已提交
168
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
169
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
170
		if (shortPreamble)
S
Sujith 已提交
171 172 173 174
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
175
	case WLAN_RC_PHY_OFDM:
176
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
177 178 179 180 181 182
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
183 184
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
200
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
201
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
202 203 204
		txTime = 0;
		break;
	}
205

S
Sujith 已提交
206 207
	return txTime;
}
208
EXPORT_SYMBOL(ath9k_hw_computetxtime);
209

210
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
211 212
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
213
{
S
Sujith 已提交
214
	int8_t extoff;
215

S
Sujith 已提交
216 217 218 219
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
220 221
	}

S
Sujith 已提交
222 223 224 225 226 227 228 229 230 231
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
232

S
Sujith 已提交
233 234
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
235
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
236
	centers->ext_center =
237
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
238 239
}

S
Sujith 已提交
240 241 242 243
/******************/
/* Chip Revisions */
/******************/

244
static void ath9k_hw_read_revisions(struct ath_hw *ah)
245
{
S
Sujith 已提交
246
	u32 val;
247

S
Sujith 已提交
248
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
249

S
Sujith 已提交
250 251
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
252 253 254
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
255
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
256 257
	} else {
		if (!AR_SREV_9100(ah))
258
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
259

260
		ah->hw_version.macRev = val & AR_SREV_REVISION;
261

262
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
263
			ah->is_pciexpress = true;
S
Sujith 已提交
264
	}
265 266
}

S
Sujith 已提交
267 268 269 270
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

271
static void ath9k_hw_disablepcie(struct ath_hw *ah)
272
{
273
	if (AR_SREV_9100(ah))
S
Sujith 已提交
274
		return;
275

S
Sujith 已提交
276 277 278 279 280 281 282 283 284
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
285

S
Sujith 已提交
286
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
287 288
}

289
/* This should work for all families including legacy */
290
static bool ath9k_hw_chip_test(struct ath_hw *ah)
291
{
292
	struct ath_common *common = ath9k_hw_common(ah);
293
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
294 295 296 297 298
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
299
	int i, j, loop_max;
300

301 302 303 304 305 306 307
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
308 309
		u32 addr = regAddr[i];
		u32 wrData, rdData;
310

S
Sujith 已提交
311 312 313 314 315 316
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
317 318 319 320 321
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
322 323 324 325 326 327 328 329
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
330 331 332 333 334
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
335 336
				return false;
			}
337
		}
S
Sujith 已提交
338
		REG_WRITE(ah, regAddr[i], regHold[i]);
339
	}
S
Sujith 已提交
340
	udelay(100);
341

342 343 344
	return true;
}

345
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
346 347
{
	int i;
348

349 350 351 352 353 354 355 356 357 358 359 360 361
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
362 363 364 365 366 367 368

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
369

S
Sujith 已提交
370
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
371 372
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
373 374
	}

375 376 377 378 379
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
380
	ah->config.rx_intr_mitigation = true;
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
399
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
400 401
}

402
static void ath9k_hw_init_defaults(struct ath_hw *ah)
403
{
404 405 406 407 408 409
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

410 411
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
412 413 414 415 416

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

417 418 419 420 421 422
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
423
	ah->power_mode = ATH9K_PM_UNDEFINED;
424 425
}

426
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
427
{
428
	struct ath_common *common = ath9k_hw_common(ah);
429 430 431
	u32 sum;
	int i;
	u16 eeval;
432
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
433 434 435

	sum = 0;
	for (i = 0; i < 3; i++) {
436
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
437
		sum += eeval;
438 439
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
440
	}
S
Sujith 已提交
441
	if (sum == 0 || sum == 0xffff * 3)
442 443 444 445 446
		return -EADDRNOTAVAIL;

	return 0;
}

447
static int ath9k_hw_post_init(struct ath_hw *ah)
448
{
S
Sujith 已提交
449
	int ecode;
450

S
Sujith 已提交
451 452 453 454
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
455

456 457 458 459 460
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
461

462
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
463 464
	if (ecode != 0)
		return ecode;
465

466 467 468 469
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
470

471 472 473 474 475 476
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
477
	}
478

S
Sujith 已提交
479 480
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
481
		ath9k_hw_ani_init(ah);
482 483 484 485 486
	}

	return 0;
}

487 488 489 490 491 492 493 494
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

495 496
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
497
{
498
	struct ath_common *common = ath9k_hw_common(ah);
499
	int r = 0;
500

501 502
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
503 504

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
505 506
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
507
		return -EIO;
508 509
	}

510 511 512
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

513
	ath9k_hw_attach_ops(ah);
514

515
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
516
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
517
		return -EIO;
518 519 520 521 522 523 524 525 526 527 528 529 530
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

531
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
532 533
		ah->config.serialize_regmode);

534 535 536 537 538
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

539
	if (!ath9k_hw_macversion_supported(ah)) {
540 541 542 543
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
544
		return -EOPNOTSUPP;
545 546
	}

547
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
548 549
		ah->is_pciexpress = false;

550 551 552 553
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
554
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
555 556 557 558 559
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
560
		ath9k_hw_configpcipowersave(ah, 0, 0);
561 562 563
	else
		ath9k_hw_disablepcie(ah);

564 565
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
566

567
	r = ath9k_hw_post_init(ah);
568
	if (r)
569
		return r;
570 571

	ath9k_hw_init_mode_gain_regs(ah);
572 573 574 575
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

576 577
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
578 579
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
580
		return r;
581 582
	}

583
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
584
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
585
	else
586
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
587

588 589 590
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
591
	ath9k_init_nfcal_hist_buffer(ah);
592

593 594
	common->state = ATH_HW_INITIALIZED;

595
	return 0;
596 597
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
612 613
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
614
	case AR2427_DEVID_PCIE:
615
	case AR9300_DEVID_PCIE:
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

638
static void ath9k_hw_init_qos(struct ath_hw *ah)
639
{
S
Sujith 已提交
640 641
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
642

S
Sujith 已提交
643 644 645 646 647 648 649 650 651 652
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
653 654
}

655
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
656
			      struct ath9k_channel *chan)
657
{
658
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
659

660
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
661

662 663
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
664 665
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
666 667
	}

S
Sujith 已提交
668 669 670
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
671 672
}

673
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
674
					  enum nl80211_iftype opmode)
675
{
676
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
677 678 679 680
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
681

682 683 684 685 686 687
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
688

689 690 691 692 693 694 695 696 697 698 699
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}

	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
700

701
	if (opmode == NL80211_IFTYPE_AP)
702
		imr_reg |= AR_IMR_MIB;
703

704
	REG_WRITE(ah, AR_IMR, imr_reg);
705 706
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
707

S
Sujith 已提交
708 709 710 711 712
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
713 714 715 716 717 718 719

	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
720 721
}

722
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
723
{
724 725 726
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
727 728
}

729
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
730
{
731 732 733 734 735 736 737 738 739 740
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
741
}
S
Sujith 已提交
742

743
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
744 745
{
	if (tu > 0xFFFF) {
746 747
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
748
		ah->globaltxtimeout = (u32) -1;
749 750 751
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
752
		ah->globaltxtimeout = tu;
753 754 755 756
		return true;
	}
}

757
void ath9k_hw_init_global_settings(struct ath_hw *ah)
758
{
759 760
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
761
	int slottime;
762 763
	int sifstime;

764 765
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
766

767
	if (ah->misc_mode != 0)
S
Sujith 已提交
768
		REG_WRITE(ah, AR_PCU_MISC,
769
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
770 771 772 773 774 775

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

776 777 778
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
779 780 781 782 783 784 785 786 787 788 789

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

790
	ath9k_hw_setslottime(ah, slottime);
791 792
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
793 794
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
795
}
796
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
797

S
Sujith 已提交
798
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
799
{
800 801
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
802
	if (common->state < ATH_HW_INITIALIZED)
803 804
		goto free_hw;

S
Sujith 已提交
805
	if (!AR_SREV_9100(ah))
806
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
807

808
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
809 810

free_hw:
811
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
812
}
S
Sujith 已提交
813
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
814 815 816 817 818

/*******/
/* INI */
/*******/

819
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
820 821 822 823 824 825 826 827 828 829 830 831 832
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
833 834 835 836
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

837
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
838 839 840
{
	u32 regval;

841 842 843
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
844 845 846
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

847 848 849
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
850 851 852
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

853 854 855 856 857
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
858
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
859

860 861 862
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
863 864 865
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

866 867 868
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
869 870
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

871 872 873 874
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
875
	if (AR_SREV_9285(ah)) {
876 877 878 879
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
880 881
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
882
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
883 884 885 886 887
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

888
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
889 890 891 892 893 894
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
895
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
896 897 898
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
899
		break;
900
	case NL80211_IFTYPE_ADHOC:
901
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
902 903 904
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
905
		break;
906 907
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
908
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
909
		break;
S
Sujith 已提交
910 911 912
	}
}

913 914
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

930
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
931 932 933 934
{
	u32 rst_flags;
	u32 tmpReg;

935 936 937 938 939 940 941 942
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
943 944 945 946 947 948 949 950 951 952 953
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
954
			u32 val;
S
Sujith 已提交
955
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
956 957 958 959 960 961 962

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
963 964 965 966 967 968 969
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

970
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
971 972
	udelay(50);

973
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
974
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
975 976
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
977 978 979 980 981 982 983 984 985 986 987 988
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

989
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
990 991 992 993
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

994
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
995 996
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

997
	REG_WRITE(ah, AR_RTC_RESET, 0);
998

999 1000 1001 1002
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1003 1004
		REG_WRITE(ah, AR_RC, 0);

1005
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1006 1007 1008 1009

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1010 1011
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1012 1013
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1014
		return false;
1015 1016
	}

S
Sujith 已提交
1017 1018 1019 1020 1021
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1022
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1036 1037
}

1038
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1039
				struct ath9k_channel *chan)
1040
{
1041
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1042 1043 1044
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1045
		return false;
1046

1047
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1048
		return false;
1049

1050
	ah->chip_fullsleep = false;
S
Sujith 已提交
1051 1052
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1053

S
Sujith 已提交
1054
	return true;
1055 1056
}

1057
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1058
				    struct ath9k_channel *chan)
1059
{
1060
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1061
	struct ath_common *common = ath9k_hw_common(ah);
1062
	struct ieee80211_channel *channel = chan->chan;
1063
	u32 qnum;
1064
	int r;
1065 1066 1067

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1068 1069 1070
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1071 1072 1073 1074
			return false;
		}
	}

1075
	if (!ath9k_hw_rfbus_req(ah)) {
1076 1077
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1078 1079 1080
		return false;
	}

1081
	ath9k_hw_set_channel_regs(ah, chan);
1082

1083
	r = ath9k_hw_rf_set_freq(ah, chan);
1084 1085 1086 1087
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1088 1089
	}

1090
	ah->eep_ops->set_txpower(ah, chan,
1091
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1092 1093 1094
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1095
			     (u32) regulatory->power_limit));
1096

1097
	ath9k_hw_rfbus_done(ah);
1098

S
Sujith 已提交
1099 1100 1101
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1102
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1103 1104 1105 1106 1107 1108 1109

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1110
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1111
		    bool bChannelChange)
1112
{
1113
	struct ath_common *common = ath9k_hw_common(ah);
1114
	u32 saveLedState;
1115
	struct ath9k_channel *curchan = ah->curchan;
1116 1117
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1118
	u64 tsf = 0;
1119
	int i, r;
1120

1121 1122
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1123

1124
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1125
		return -EIO;
1126

1127
	if (curchan && !ah->chip_fullsleep)
1128 1129 1130
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1131 1132 1133
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1134
	    ((chan->channelFlags & CHANNEL_ALL) ==
1135
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1136 1137
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1138

L
Luis R. Rodriguez 已提交
1139
		if (ath9k_hw_channel_change(ah, chan)) {
1140
			ath9k_hw_loadnf(ah, ah->curchan);
1141
			ath9k_hw_start_nfcal(ah);
1142
			return 0;
1143 1144 1145 1146 1147 1148 1149 1150 1151
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1152 1153 1154 1155
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1156 1157 1158 1159 1160 1161
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1162
	/* Only required on the first reset */
1163 1164 1165 1166 1167 1168 1169
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1170
	if (!ath9k_hw_chip_reset(ah, chan)) {
1171
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1172
		return -EINVAL;
1173 1174
	}

1175
	/* Only required on the first reset */
1176 1177 1178 1179 1180 1181 1182 1183
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1184 1185 1186 1187
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1188 1189
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1190

L
Luis R. Rodriguez 已提交
1191
	r = ath9k_hw_process_ini(ah, chan);
1192 1193
	if (r)
		return r;
1194

1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1212 1213 1214
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1215
	ath9k_hw_spur_mitigate_freq(ah, chan);
1216
	ah->eep_ops->set_board_values(ah, chan);
1217

1218 1219
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1220 1221
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1222
		  | (ah->config.
1223
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1224 1225
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1226

1227
	ath_hw_setbssidmask(common);
1228 1229 1230

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1231
	ath9k_hw_write_associd(ah);
1232 1233 1234 1235 1236

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1237
	r = ath9k_hw_rf_set_freq(ah, chan);
1238 1239
	if (r)
		return r;
1240 1241 1242 1243

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1244 1245
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1246 1247
		ath9k_hw_resettxqueue(ah, i);

1248
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1249 1250
	ath9k_hw_init_qos(ah);

1251
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1252
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1253

1254
	ath9k_hw_init_global_settings(ah);
1255

1256
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
1272
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1273 1274 1275 1276
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

1277 1278 1279 1280 1281 1282 1283
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1284
	if (ah->config.rx_intr_mitigation) {
1285 1286 1287 1288
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1289 1290 1291 1292 1293
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1294 1295
	ath9k_hw_init_bb(ah, chan);

1296
	if (!ath9k_hw_init_cal(ah, chan))
1297
		return -EIO;
1298

1299
	ath9k_hw_restore_chainmask(ah);
1300 1301
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1302 1303 1304
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1305 1306 1307 1308
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1309
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1310
				"CFG Byte Swap Set 0x%x\n", mask);
1311 1312 1313 1314
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1315
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1316
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1317 1318
		}
	} else {
1319 1320 1321
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1322
#ifdef __BIG_ENDIAN
1323 1324
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1325 1326 1327
#endif
	}

1328
	if (ah->btcoex_hw.enabled)
1329 1330
		ath9k_hw_btcoex_enable(ah);

1331
	return 0;
1332
}
1333
EXPORT_SYMBOL(ath9k_hw_reset);
1334

S
Sujith 已提交
1335 1336 1337
/************************/
/* Key Cache Management */
/************************/
1338

1339
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1340
{
S
Sujith 已提交
1341
	u32 keyType;
1342

1343
	if (entry >= ah->caps.keycache_size) {
1344 1345
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1346 1347 1348
		return false;
	}

S
Sujith 已提交
1349
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1350

S
Sujith 已提交
1351 1352 1353 1354 1355 1356 1357 1358
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1359

S
Sujith 已提交
1360 1361
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1362

S
Sujith 已提交
1363 1364 1365 1366
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1367 1368 1369 1370 1371

	}

	return true;
}
1372
EXPORT_SYMBOL(ath9k_hw_keyreset);
1373

1374
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1375
{
S
Sujith 已提交
1376
	u32 macHi, macLo;
1377

1378
	if (entry >= ah->caps.keycache_size) {
1379 1380
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1381
		return false;
1382 1383
	}

S
Sujith 已提交
1384 1385 1386 1387 1388 1389 1390 1391 1392
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1393
	} else {
S
Sujith 已提交
1394
		macLo = macHi = 0;
1395
	}
S
Sujith 已提交
1396 1397
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1398

S
Sujith 已提交
1399
	return true;
1400
}
1401
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1402

1403
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1404
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1405
				 const u8 *mac)
1406
{
1407
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1408
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1409 1410
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1411

S
Sujith 已提交
1412
	if (entry >= pCap->keycache_size) {
1413 1414
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1415
		return false;
1416 1417
	}

S
Sujith 已提交
1418 1419 1420 1421 1422 1423
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1424 1425 1426
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1427 1428 1429 1430 1431 1432 1433 1434
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1435 1436
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1437 1438 1439 1440
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1441
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1442 1443
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1444 1445
			return false;
		}
1446
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1447
			keyType = AR_KEYTABLE_TYPE_40;
1448
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1449 1450 1451 1452 1453 1454 1455 1456
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1457 1458
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1459
		return false;
1460 1461
	}

J
Jouni Malinen 已提交
1462 1463 1464 1465 1466
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1467
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1468
		key4 &= 0xff;
1469

1470 1471 1472 1473 1474 1475 1476
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1477 1478
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1479

1480 1481 1482 1483 1484 1485
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1486 1487
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1488 1489

		/* Write key[95:48] */
S
Sujith 已提交
1490 1491
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1492 1493

		/* Write key[127:96] and key type */
S
Sujith 已提交
1494 1495
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1496 1497

		/* Write MAC address for the entry */
S
Sujith 已提交
1498
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1499

1500
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1513
			u32 mic0, mic1, mic2, mic3, mic4;
1514

S
Sujith 已提交
1515 1516 1517 1518 1519
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1520 1521

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1522 1523
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1524 1525

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1526 1527
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1528 1529

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1530 1531 1532
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1533

S
Sujith 已提交
1534
		} else {
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1551
			u32 mic0, mic2;
1552

S
Sujith 已提交
1553 1554
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1555 1556

			/* Write MIC key[31:0] */
S
Sujith 已提交
1557 1558
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1559 1560

			/* Write MIC key[63:32] */
S
Sujith 已提交
1561 1562
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1563 1564

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1565 1566 1567 1568
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1569 1570

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1571 1572
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1573 1574 1575 1576 1577 1578

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1579 1580 1581
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1582
		/* Write key[47:0] */
S
Sujith 已提交
1583 1584
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1585 1586

		/* Write key[95:48] */
S
Sujith 已提交
1587 1588
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1589 1590

		/* Write key[127:96] and key type */
S
Sujith 已提交
1591 1592
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1593

1594
		/* Write MAC address for the entry */
S
Sujith 已提交
1595 1596
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1597 1598 1599

	return true;
}
1600
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1601

1602
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1603
{
1604
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1605 1606 1607 1608 1609
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1610
}
1611
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1612

S
Sujith 已提交
1613 1614 1615 1616
/******************************/
/* Power Management (Chipset) */
/******************************/

1617 1618 1619 1620
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1621
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1622
{
S
Sujith 已提交
1623 1624
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1625 1626 1627 1628
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1629 1630
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1631
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1632
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1633

1634
		/* Shutdown chip. Active low */
1635
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1636 1637
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1638
	}
1639 1640
}

1641 1642 1643 1644 1645
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1646
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1647
{
S
Sujith 已提交
1648 1649
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1650
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1651

S
Sujith 已提交
1652
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1653
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1654 1655 1656
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1657 1658 1659 1660
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1661 1662
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1663 1664 1665 1666
		}
	}
}

1667
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1668
{
S
Sujith 已提交
1669 1670
	u32 val;
	int i;
1671

S
Sujith 已提交
1672 1673 1674 1675 1676 1677 1678
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1679 1680
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1681 1682 1683 1684
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1685

S
Sujith 已提交
1686 1687 1688
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1689

S
Sujith 已提交
1690 1691 1692 1693 1694 1695 1696
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1697
		}
S
Sujith 已提交
1698
		if (i == 0) {
1699 1700 1701
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1702
			return false;
1703 1704 1705
		}
	}

S
Sujith 已提交
1706
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1707

S
Sujith 已提交
1708
	return true;
1709 1710
}

1711
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1712
{
1713
	struct ath_common *common = ath9k_hw_common(ah);
1714
	int status = true, setChip = true;
S
Sujith 已提交
1715 1716 1717 1718 1719 1720 1721
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1722 1723 1724
	if (ah->power_mode == mode)
		return status;

1725 1726
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1727 1728 1729 1730 1731 1732 1733

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1734
		ah->chip_fullsleep = true;
S
Sujith 已提交
1735 1736 1737 1738
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1739
	default:
1740 1741
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1742 1743
		return false;
	}
1744
	ah->power_mode = mode;
S
Sujith 已提交
1745 1746

	return status;
1747
}
1748
EXPORT_SYMBOL(ath9k_hw_setpower);
1749

S
Sujith 已提交
1750 1751 1752 1753
/*******************/
/* Beacon Handling */
/*******************/

1754
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1755 1756 1757
{
	int flags = 0;

1758
	ah->beacon_interval = beacon_period;
1759

1760
	switch (ah->opmode) {
1761 1762
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1763 1764 1765 1766 1767
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1768
	case NL80211_IFTYPE_ADHOC:
1769
	case NL80211_IFTYPE_MESH_POINT:
1770 1771 1772 1773
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1774 1775
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1776
		flags |= AR_NDP_TIMER_EN;
1777
	case NL80211_IFTYPE_AP:
1778 1779 1780
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1781
				     ah->config.
1782
				     dma_beacon_response_time));
1783 1784
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1785
				     ah->config.
1786
				     sw_beacon_response_time));
1787 1788 1789
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1790
	default:
1791 1792 1793
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1794 1795
		return;
		break;
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1810
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1811

1812
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1813
				    const struct ath9k_beacon_state *bs)
1814 1815
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1816
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1817
	struct ath_common *common = ath9k_hw_common(ah);
1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1843 1844 1845 1846
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1847

S
Sujith 已提交
1848 1849 1850
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1851

S
Sujith 已提交
1852 1853 1854
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1855

S
Sujith 已提交
1856 1857 1858 1859
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1860

S
Sujith 已提交
1861 1862
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1863

S
Sujith 已提交
1864 1865
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1866

S
Sujith 已提交
1867 1868 1869
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1870

1871 1872
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1873
}
1874
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1875

S
Sujith 已提交
1876 1877 1878 1879
/*******************/
/* HW Capabilities */
/*******************/

1880
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1881
{
1882
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1883
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1884
	struct ath_common *common = ath9k_hw_common(ah);
1885
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1886

S
Sujith 已提交
1887
	u16 capField = 0, eeval;
1888

S
Sujith 已提交
1889
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1890
	regulatory->current_rd = eeval;
1891

S
Sujith 已提交
1892
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1893 1894
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
1895
	regulatory->current_rd_ext = eeval;
1896

S
Sujith 已提交
1897
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1898

1899
	if (ah->opmode != NL80211_IFTYPE_AP &&
1900
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1901 1902 1903 1904 1905
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
1906 1907
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1908
	}
1909

S
Sujith 已提交
1910
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1911 1912 1913 1914 1915 1916
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
1917
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
1918

S
Sujith 已提交
1919 1920
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
1921
		if (ah->config.ht_enable) {
S
Sujith 已提交
1922 1923 1924 1925 1926 1927 1928 1929 1930
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
1931 1932 1933
		}
	}

S
Sujith 已提交
1934 1935
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
1936
		if (ah->config.ht_enable) {
S
Sujith 已提交
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
1947
	}
S
Sujith 已提交
1948

S
Sujith 已提交
1949
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1950 1951 1952 1953
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1954
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1955 1956 1957
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1958 1959
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1960
		/* Use rx_chainmask from EEPROM. */
1961
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1962

1963
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
1964
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1965

S
Sujith 已提交
1966 1967
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1968

S
Sujith 已提交
1969 1970
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1971

S
Sujith 已提交
1972 1973 1974
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
1975

S
Sujith 已提交
1976 1977 1978
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
1979

1980
	if (ah->config.ht_enable)
S
Sujith 已提交
1981 1982 1983
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1984

S
Sujith 已提交
1985 1986 1987 1988
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
1989

S
Sujith 已提交
1990 1991 1992 1993 1994
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1995

S
Sujith 已提交
1996 1997 1998 1999 2000
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2001

S
Sujith 已提交
2002
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2003 2004 2005 2006 2007

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2008

2009 2010 2011
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2012 2013
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2014 2015 2016
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2017

S
Sujith 已提交
2018 2019 2020 2021 2022
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2023 2024
	}

S
Sujith 已提交
2025 2026
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2027
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2028 2029 2030 2031 2032 2033
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2034 2035

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2036
	}
S
Sujith 已提交
2037
#endif
2038 2039 2040 2041
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2042

2043
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2044 2045 2046
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2047

2048
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2049 2050 2051 2052 2053
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2054
	} else {
S
Sujith 已提交
2055 2056 2057
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2058 2059
	}

2060 2061 2062 2063
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2064 2065

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2066
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2067
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2068
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2069

2070
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2071
	    ath9k_hw_btcoex_supported(ah)) {
2072 2073
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2074

2075
		if (AR_SREV_9285(ah)) {
2076 2077
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2078
		} else {
2079
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2080
		}
2081
	} else {
2082
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2083
	}
2084

2085
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2086
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA;
2087 2088 2089
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2090 2091 2092
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2093
	}
2094

2095 2096 2097
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2098
	return 0;
2099 2100
}

2101
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2102
			    u32 capability, u32 *result)
2103
{
2104
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2123
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2124 2125 2126 2127
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2128
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2129 2130 2131 2132 2133 2134 2135 2136 2137
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2138
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2149
			*result = regulatory->power_limit;
S
Sujith 已提交
2150 2151
			return 0;
		case 2:
2152
			*result = regulatory->max_power_level;
S
Sujith 已提交
2153 2154
			return 0;
		case 3:
2155
			*result = regulatory->tp_scale;
S
Sujith 已提交
2156 2157 2158
			return 0;
		}
		return false;
2159 2160 2161 2162
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2163 2164
	default:
		return false;
2165 2166
	}
}
2167
EXPORT_SYMBOL(ath9k_hw_getcapability);
2168

2169
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2170
			    u32 capability, u32 setting, int *status)
2171
{
S
Sujith 已提交
2172 2173 2174
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2175
			ah->sta_id1_defaults |=
S
Sujith 已提交
2176 2177
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2178
			ah->sta_id1_defaults &=
S
Sujith 已提交
2179 2180 2181 2182
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2183
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2184
		else
2185
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2186 2187 2188
		return true;
	default:
		return false;
2189 2190
	}
}
2191
EXPORT_SYMBOL(ath9k_hw_setcapability);
2192

S
Sujith 已提交
2193 2194 2195
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2196

2197
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2198 2199 2200 2201
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2202

S
Sujith 已提交
2203 2204 2205 2206 2207 2208
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2209

S
Sujith 已提交
2210
	gpio_shift = (gpio % 6) * 5;
2211

S
Sujith 已提交
2212 2213 2214 2215
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2216
	} else {
S
Sujith 已提交
2217 2218 2219 2220 2221
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2222 2223 2224
	}
}

2225
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2226
{
S
Sujith 已提交
2227
	u32 gpio_shift;
2228

2229
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2230

S
Sujith 已提交
2231
	gpio_shift = gpio << 1;
2232

S
Sujith 已提交
2233 2234 2235 2236
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2237
}
2238
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2239

2240
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2241
{
2242 2243 2244
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2245
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2246
		return 0xffffffff;
2247

2248 2249 2250
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2251 2252
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2253 2254
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2255 2256 2257 2258 2259
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2260
}
2261
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2262

2263
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2264
			 u32 ah_signal_type)
2265
{
S
Sujith 已提交
2266
	u32 gpio_shift;
2267

S
Sujith 已提交
2268
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2269

S
Sujith 已提交
2270
	gpio_shift = 2 * gpio;
2271

S
Sujith 已提交
2272 2273 2274 2275
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2276
}
2277
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2278

2279
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2280
{
2281 2282 2283
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2284 2285
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2286
}
2287
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2288

2289
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2290
{
S
Sujith 已提交
2291
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2292
}
2293
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2294

2295
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2296
{
S
Sujith 已提交
2297
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2298
}
2299
EXPORT_SYMBOL(ath9k_hw_setantenna);
2300

S
Sujith 已提交
2301 2302 2303 2304
/*********************/
/* General Operation */
/*********************/

2305
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2306
{
S
Sujith 已提交
2307 2308
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2309

S
Sujith 已提交
2310 2311 2312 2313
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2314

S
Sujith 已提交
2315
	return bits;
2316
}
2317
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2318

2319
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2320
{
S
Sujith 已提交
2321
	u32 phybits;
2322

S
Sujith 已提交
2323 2324
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2325 2326 2327 2328 2329 2330
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2331

S
Sujith 已提交
2332 2333 2334 2335 2336 2337 2338
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
2339
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2340

2341
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2342
{
2343 2344 2345 2346 2347
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2348
}
2349
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2350

2351
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2352
{
2353
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2354
		return false;
2355

2356 2357 2358 2359 2360
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2361
}
2362
EXPORT_SYMBOL(ath9k_hw_disable);
2363

2364
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2365
{
2366
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2367
	struct ath9k_channel *chan = ah->curchan;
2368
	struct ieee80211_channel *channel = chan->chan;
2369

2370
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2371

2372
	ah->eep_ops->set_txpower(ah, chan,
2373
				 ath9k_regd_get_ctl(regulatory, chan),
2374 2375 2376
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2377
				 (u32) regulatory->power_limit));
2378
}
2379
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2380

2381
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2382
{
2383
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2384
}
2385
EXPORT_SYMBOL(ath9k_hw_setmac);
2386

2387
void ath9k_hw_setopmode(struct ath_hw *ah)
2388
{
2389
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2390
}
2391
EXPORT_SYMBOL(ath9k_hw_setopmode);
2392

2393
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2394
{
S
Sujith 已提交
2395 2396
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2397
}
2398
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2399

2400
void ath9k_hw_write_associd(struct ath_hw *ah)
2401
{
2402 2403 2404 2405 2406
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2407
}
2408
EXPORT_SYMBOL(ath9k_hw_write_associd);
2409

2410
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2411
{
S
Sujith 已提交
2412
	u64 tsf;
2413

S
Sujith 已提交
2414 2415
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
2416

S
Sujith 已提交
2417 2418
	return tsf;
}
2419
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2420

2421
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2422 2423
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2424
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2425
}
2426
EXPORT_SYMBOL(ath9k_hw_settsf64);
2427

2428
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2429
{
2430 2431
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2432 2433
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2434

S
Sujith 已提交
2435 2436
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2437
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2438

S
Sujith 已提交
2439
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2440 2441
{
	if (setting)
2442
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2443
	else
2444
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2445
}
2446
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2447

2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2463
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2464
{
L
Luis R. Rodriguez 已提交
2465
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2466 2467
	u32 macmode;

L
Luis R. Rodriguez 已提交
2468
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2469 2470 2471
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2472

S
Sujith 已提交
2473
	REG_WRITE(ah, AR_2040_MODE, macmode);
2474
}
2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2521
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2522 2523 2524
{
	return REG_READ(ah, AR_TSF_L32);
}
2525
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2539 2540 2541
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2554
EXPORT_SYMBOL(ath_gen_timer_alloc);
2555

2556 2557 2558 2559
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2570 2571 2572
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2596
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2597

2598
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2618
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2619 2620 2621 2622 2623 2624 2625 2626 2627

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2628
EXPORT_SYMBOL(ath_gen_timer_free);
2629 2630 2631 2632 2633 2634 2635 2636

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2637
	struct ath_common *common = ath9k_hw_common(ah);
2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2652 2653
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2654 2655 2656 2657 2658 2659 2660
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2661 2662
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2663 2664 2665
		timer->trigger(timer->arg);
	}
}
2666
EXPORT_SYMBOL(ath_gen_timer_isr);
2667

2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2690 2691
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2709
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2726
static const char *ath9k_hw_rf_name(u16 rf_version)
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);