hw.c 81.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20 21
#include <asm/unaligned.h>

22
#include "hw.h"
23
#include "hw-ops.h"
24
#include "rc.h"
25
#include "ar9003_mac.h"
26
#include "ar9003_mci.h"
27 28
#include "debug.h"
#include "ath9k.h"
29

30
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
31

32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

49 50 51 52 53 54 55 56 57 58 59 60
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

61 62 63 64 65 66
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

67 68 69 70 71 72 73 74
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

75 76 77 78 79 80 81 82 83
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
84 85 86
/********************/
/* Helper Functions */
/********************/
87

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
#ifdef CONFIG_ATH9K_DEBUGFS

void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
{
	struct ath_softc *sc = common->priv;
	if (sync_cause)
		sc->debug.stats.istats.sync_cause_all++;
	if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
		sc->debug.stats.istats.sync_rtc_irq++;
	if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
		sc->debug.stats.istats.sync_mac_irq++;
	if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
		sc->debug.stats.istats.eeprom_illegal_access++;
	if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
		sc->debug.stats.istats.apb_timeout++;
	if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
		sc->debug.stats.istats.pci_mode_conflict++;
	if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
		sc->debug.stats.istats.host1_fatal++;
	if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
		sc->debug.stats.istats.host1_perr++;
	if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
		sc->debug.stats.istats.trcv_fifo_perr++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
		sc->debug.stats.istats.radm_cpl_ep++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
		sc->debug.stats.istats.radm_cpl_dllp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
		sc->debug.stats.istats.radm_cpl_tlp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
		sc->debug.stats.istats.radm_cpl_ecrc_err++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
		sc->debug.stats.istats.radm_cpl_timeout++;
	if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
		sc->debug.stats.istats.local_timeout++;
	if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
		sc->debug.stats.istats.pm_access++;
	if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
		sc->debug.stats.istats.mac_awake++;
	if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
		sc->debug.stats.istats.mac_asleep++;
	if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
		sc->debug.stats.istats.mac_sleep_access++;
}
#endif


135
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
136
{
137
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
138 139
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
140

141 142 143 144
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
145 146 147 148 149
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
150
	else
151 152 153 154 155
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

156 157 158 159 160 161 162
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

163
	common->clockrate = clockrate;
S
Sujith 已提交
164 165
}

166
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
167
{
168
	struct ath_common *common = ath9k_hw_common(ah);
169

170
	return usecs * common->clockrate;
S
Sujith 已提交
171
}
172

S
Sujith 已提交
173
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
174 175 176
{
	int i;

S
Sujith 已提交
177 178 179
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
180 181 182 183 184
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
185

186
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
187 188
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
189

S
Sujith 已提交
190
	return false;
191
}
192
EXPORT_SYMBOL(ath9k_hw_wait);
193

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
	if (IS_CHAN_B(chan))
		hw_delay = (4 * hw_delay) / 22;
	else
		hw_delay /= 10;

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

224 225 226 227 228 229 230 231 232 233 234 235
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

236
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
237
			   u8 phy, int kbps,
S
Sujith 已提交
238 239
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
240
{
S
Sujith 已提交
241
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
242

S
Sujith 已提交
243 244
	if (kbps == 0)
		return 0;
245

246
	switch (phy) {
S
Sujith 已提交
247
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
248
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
249
		if (shortPreamble)
S
Sujith 已提交
250 251 252 253
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
254
	case WLAN_RC_PHY_OFDM:
255
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
256 257 258 259 260 261
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
262 263
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
279 280
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
281 282 283
		txTime = 0;
		break;
	}
284

S
Sujith 已提交
285 286
	return txTime;
}
287
EXPORT_SYMBOL(ath9k_hw_computetxtime);
288

289
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
290 291
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
292
{
S
Sujith 已提交
293
	int8_t extoff;
294

S
Sujith 已提交
295 296 297 298
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
299 300
	}

S
Sujith 已提交
301 302 303 304 305 306 307 308 309 310
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
311

S
Sujith 已提交
312 313
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
314
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
315
	centers->ext_center =
316
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
317 318
}

S
Sujith 已提交
319 320 321 322
/******************/
/* Chip Revisions */
/******************/

323
static void ath9k_hw_read_revisions(struct ath_hw *ah)
324
{
S
Sujith 已提交
325
	u32 val;
326

327 328 329 330
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
331 332 333 334 335 336 337 338 339
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
340 341 342 343 344
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
345 346 347
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
348 349
	}

S
Sujith 已提交
350
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
351

S
Sujith 已提交
352 353
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
354 355 356
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
357

358
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
359 360 361 362
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
363 364
	} else {
		if (!AR_SREV_9100(ah))
365
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
366

367
		ah->hw_version.macRev = val & AR_SREV_REVISION;
368

369
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
370
			ah->is_pciexpress = true;
S
Sujith 已提交
371
	}
372 373
}

S
Sujith 已提交
374 375 376 377
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

378
static void ath9k_hw_disablepcie(struct ath_hw *ah)
379
{
380
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
381
		return;
382

S
Sujith 已提交
383 384 385 386 387 388 389 390 391
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
392

S
Sujith 已提交
393
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
394 395
}

396
/* This should work for all families including legacy */
397
static bool ath9k_hw_chip_test(struct ath_hw *ah)
398
{
399
	struct ath_common *common = ath9k_hw_common(ah);
400
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
401
	u32 regHold[2];
J
Joe Perches 已提交
402 403 404
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
405
	int i, j, loop_max;
406

407 408 409 410 411 412 413
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
414 415
		u32 addr = regAddr[i];
		u32 wrData, rdData;
416

S
Sujith 已提交
417 418 419 420 421 422
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
423 424 425
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
426 427 428 429 430 431 432 433
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
434 435 436
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
437 438
				return false;
			}
439
		}
S
Sujith 已提交
440
		REG_WRITE(ah, regAddr[i], regHold[i]);
441
	}
S
Sujith 已提交
442
	udelay(100);
443

444 445 446
	return true;
}

447
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
448 449
{
	int i;
450

451 452
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
453 454 455 456 457 458
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
459
	ah->config.enable_ani = true;
460

S
Sujith 已提交
461
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
462 463
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
464 465
	}

S
Sujith 已提交
466
	ah->config.rx_intr_mitigation = true;
467
	ah->config.pcieSerDesWrite = true;
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
486
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
487 488
}

489
static void ath9k_hw_init_defaults(struct ath_hw *ah)
490
{
491 492 493 494 495
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

496 497
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
498

499
	ah->atim_window = 0;
500 501 502
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
503 504
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
505
	ah->slottime = ATH9K_SLOT_TIME_9;
506
	ah->globaltxtimeout = (u32) -1;
507
	ah->power_mode = ATH9K_PM_UNDEFINED;
508
	ah->htc_reset_init = true;
509 510
}

511
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
512
{
513
	struct ath_common *common = ath9k_hw_common(ah);
514 515 516
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
517
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
518 519 520

	sum = 0;
	for (i = 0; i < 3; i++) {
521
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
522
		sum += eeval;
523 524
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
525
	}
S
Sujith 已提交
526
	if (sum == 0 || sum == 0xffff * 3)
527 528 529 530 531
		return -EADDRNOTAVAIL;

	return 0;
}

532
static int ath9k_hw_post_init(struct ath_hw *ah)
533
{
S
Sujith Manoharan 已提交
534
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
535
	int ecode;
536

S
Sujith Manoharan 已提交
537
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
538 539 540
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
541

542 543 544 545 546
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
547

548
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
549 550
	if (ecode != 0)
		return ecode;
551

552
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
553 554
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
555

556 557
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
558 559
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
560
		ath9k_hw_rf_free_ext_banks(ah);
561
		return ecode;
562
	}
563

564
	if (ah->config.enable_ani) {
S
Sujith 已提交
565
		ath9k_hw_ani_setup(ah);
566
		ath9k_hw_ani_init(ah);
567 568 569 570 571
	}

	return 0;
}

572
static void ath9k_hw_attach_ops(struct ath_hw *ah)
573
{
574 575 576 577
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
578 579
}

580 581
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
582
{
583
	struct ath_common *common = ath9k_hw_common(ah);
584
	int r = 0;
585

586 587
	ath9k_hw_read_revisions(ah);

588 589 590 591 592 593 594 595 596
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

597
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
598
		ath_err(common, "Couldn't reset chip\n");
599
		return -EIO;
600 601
	}

602
	if (AR_SREV_9462(ah))
603 604
		ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;

605 606 607
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

608
	ath9k_hw_attach_ops(ah);
609

610
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
611
		ath_err(common, "Couldn't wakeup chip\n");
612
		return -EIO;
613 614
	}

615
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
616
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
617
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
618
		     !ah->is_pciexpress)) {
619 620 621 622 623 624 625 626
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

627
	ath_dbg(common, RESET, "serialize_regmode is %d\n",
628 629
		ah->config.serialize_regmode);

630 631 632 633 634
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

635 636 637 638 639 640 641 642 643 644
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
645
	case AR_SREV_VERSION_9330:
646
	case AR_SREV_VERSION_9485:
647
	case AR_SREV_VERSION_9340:
648
	case AR_SREV_VERSION_9462:
G
Gabor Juhos 已提交
649
	case AR_SREV_VERSION_9550:
650
	case AR_SREV_VERSION_9565:
651 652
		break;
	default:
653 654 655
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
656
		return -EOPNOTSUPP;
657 658
	}

659
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
660
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
661 662
		ah->is_pciexpress = false;

663 664 665 666
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
667
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
668
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
669 670
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
671 672 673

	ath9k_hw_init_mode_regs(ah);

674
	if (!ah->is_pciexpress)
675 676
		ath9k_hw_disablepcie(ah);

677
	r = ath9k_hw_post_init(ah);
678
	if (r)
679
		return r;
680 681

	ath9k_hw_init_mode_gain_regs(ah);
682 683 684 685
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

686 687
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
688
		ath_err(common, "Failed to initialize MAC address\n");
689
		return r;
690 691
	}

692
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
693
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
694
	else
695
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
696

697 698 699 700
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
701

702 703
	common->state = ATH_HW_INITIALIZED;

704
	return 0;
705 706
}

707
int ath9k_hw_init(struct ath_hw *ah)
708
{
709 710
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
711

712
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
713 714 715 716 717 718 719 720
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
721 722
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
723
	case AR2427_DEVID_PCIE:
724
	case AR9300_DEVID_PCIE:
725
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
726
	case AR9300_DEVID_AR9330:
727
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
728
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
729
	case AR9300_DEVID_AR9580:
730
	case AR9300_DEVID_AR9462:
731
	case AR9485_DEVID_AR1111:
732
	case AR9300_DEVID_AR9565:
733 734 735 736
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
737 738
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
739 740
		return -EOPNOTSUPP;
	}
741

742 743
	ret = __ath9k_hw_init(ah);
	if (ret) {
744 745 746
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
747 748
		return ret;
	}
749

750
	return 0;
751
}
752
EXPORT_SYMBOL(ath9k_hw_init);
753

754
static void ath9k_hw_init_qos(struct ath_hw *ah)
755
{
S
Sujith 已提交
756 757
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
758 759
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
760

S
Sujith 已提交
761 762 763 764 765 766 767 768 769 770
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
771 772

	REGWRITE_BUFFER_FLUSH(ah);
773 774
}

775
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
776
{
777 778 779
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

780 781 782
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
783

784 785
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

786
		udelay(100);
787

788 789 790 791 792 793 794 795
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

796
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
797 798 799
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

800
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
801
			      struct ath9k_channel *chan)
802
{
803 804
	u32 pll;

805 806
	if (AR_SREV_9485(ah)) {

807 808 809 810 811 812 813
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
814

815 816 817 818 819 820
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
821 822

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
823 824 825
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
826
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
827
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
828

829
		/* program BB PLL phase_shift to 0x6 */
830
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
831 832 833 834
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
835
		udelay(1000);
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
869
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
870 871 872 873 874 875 876 877 878 879 880 881 882
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
883 884 885 886 887 888 889 890 891
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
892 893 894 895 896 897 898 899 900 901 902 903
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
904 905 906 907 908 909
		if (AR_SREV_9340(ah))
			regval = (regval & 0x80071fff) | (0x1 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
		else
			regval = (regval & 0x80071fff) | (0x3 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
910 911 912 913
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
914
	}
915 916

	pll = ath9k_hw_compute_pll_control(ah, chan);
917

918
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
919

920 921
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
922 923
		udelay(1000);

924 925
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
926 927
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
928 929
	}

S
Sujith 已提交
930 931 932
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
933

934
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
935 936 937 938 939 940 941 942 943 944 945
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
946 947
}

948
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
949
					  enum nl80211_iftype opmode)
950
{
951
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
952
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
953 954 955 956
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
957

958
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
959 960
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

961 962 963 964 965 966
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
967

968 969 970 971 972 973
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
974

975 976 977 978
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
979

S
Sujith 已提交
980 981
	ENABLE_REGWRITE_BUFFER(ah);

982
	REG_WRITE(ah, AR_IMR, imr_reg);
983 984
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
985

S
Sujith 已提交
986 987
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
988
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
989 990
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
991

S
Sujith 已提交
992 993
	REGWRITE_BUFFER_FLUSH(ah);

994 995 996 997 998 999
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
1000 1001
}

1002 1003 1004 1005 1006 1007 1008
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

1009
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
1010
{
1011 1012 1013
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
1014 1015
}

1016
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1017
{
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1028
}
S
Sujith 已提交
1029

1030
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1031 1032
{
	if (tu > 0xFFFF) {
1033 1034
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
1035
		ah->globaltxtimeout = (u32) -1;
1036 1037 1038
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1039
		ah->globaltxtimeout = tu;
1040 1041 1042 1043
		return true;
	}
}

1044
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1045
{
1046 1047 1048
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
1049
	int acktimeout, ctstimeout, ack_offset = 0;
1050
	int slottime;
1051
	int sifstime;
1052 1053
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
1054

1055
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
1056
		ah->misc_mode);
1057

1058 1059 1060
	if (!chan)
		return;

1061
	if (ah->misc_mode != 0)
1062
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1063

1064 1065 1066 1067
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1068 1069
	tx_lat = 54;

1070 1071 1072 1073 1074
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1075 1076 1077 1078 1079 1080 1081
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1082
		sifstime *= 2;
1083
		ack_offset = 16;
1084 1085 1086
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1087
		rx_lat = (rx_lat * 4) - 1;
1088 1089 1090 1091
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1092
		sifstime *= 4;
1093
		ack_offset = 32;
1094 1095
		slottime = 21;
	} else {
1096 1097 1098 1099 1100 1101 1102 1103
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1104 1105 1106 1107 1108
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1109

1110
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1111
	acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
1112
	ctstimeout = acktimeout;
1113 1114 1115

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1116
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1117 1118 1119 1120
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1121 1122
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1123
		acktimeout += 64 - sifstime - ah->slottime;
1124 1125 1126
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1127

1128 1129
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1130
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1131
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1132 1133
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1134 1135 1136 1137 1138 1139 1140 1141

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1142
}
1143
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1144

S
Sujith 已提交
1145
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1146
{
1147 1148
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1149
	if (common->state < ATH_HW_INITIALIZED)
1150 1151
		goto free_hw;

1152
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1153 1154

free_hw:
1155
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1156
}
S
Sujith 已提交
1157
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1158 1159 1160 1161 1162

/*******/
/* INI */
/*******/

1163
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1177 1178 1179 1180
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1181
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1182
{
1183
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1184

S
Sujith 已提交
1185 1186
	ENABLE_REGWRITE_BUFFER(ah);

1187 1188 1189
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1190 1191
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1192

1193 1194 1195
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1196
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1197

S
Sujith 已提交
1198 1199
	REGWRITE_BUFFER_FLUSH(ah);

1200 1201 1202 1203 1204
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1205 1206
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1207

S
Sujith 已提交
1208
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1209

1210 1211 1212
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1213
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1214

1215 1216 1217
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1218 1219
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1220 1221 1222 1223 1224 1225 1226 1227
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1228 1229 1230 1231
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1232
	if (AR_SREV_9285(ah)) {
1233 1234 1235 1236
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1237 1238
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1239
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1240 1241 1242
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1243

S
Sujith 已提交
1244 1245
	REGWRITE_BUFFER_FLUSH(ah);

1246 1247
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1248 1249
}

1250
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1251
{
1252 1253
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1254 1255

	switch (opmode) {
1256
	case NL80211_IFTYPE_ADHOC:
1257
	case NL80211_IFTYPE_MESH_POINT:
1258
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1259
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1260
		break;
1261 1262 1263
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1264
	case NL80211_IFTYPE_STATION:
1265
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1266
		break;
1267
	default:
1268 1269
		if (!ah->is_monitoring)
			set = 0;
1270
		break;
S
Sujith 已提交
1271
	}
1272
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1273 1274
}

1275 1276
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1292
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1293 1294 1295 1296
{
	u32 rst_flags;
	u32 tmpReg;

1297
	if (AR_SREV_9100(ah)) {
1298 1299
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1300 1301 1302
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1303 1304
	ENABLE_REGWRITE_BUFFER(ah);

1305 1306 1307 1308 1309
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1321
			u32 val;
S
Sujith 已提交
1322
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1323 1324 1325 1326 1327 1328 1329

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1330 1331 1332 1333 1334 1335 1336
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

1357
			ath_dbg(ath9k_hw_common(ah), RESET,
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1372
	if (ath9k_hw_mci_is_enabled(ah))
1373
		ar9003_mci_check_gpm_offset(ah);
1374

1375
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1376 1377 1378

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1379 1380
	udelay(50);

1381
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1382
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1383
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1396
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1397
{
S
Sujith 已提交
1398 1399
	ENABLE_REGWRITE_BUFFER(ah);

1400 1401 1402 1403 1404
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1405 1406 1407
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1408
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1409 1410
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1411
	REG_WRITE(ah, AR_RTC_RESET, 0);
1412

S
Sujith 已提交
1413 1414
	REGWRITE_BUFFER_FLUSH(ah);

1415 1416 1417 1418
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1419 1420
		REG_WRITE(ah, AR_RC, 0);

1421
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1422 1423 1424 1425

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1426 1427
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1428
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1429
		return false;
1430 1431
	}

S
Sujith 已提交
1432 1433 1434
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1435
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1436
{
1437
	bool ret = false;
1438

1439 1440 1441 1442 1443
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1444 1445 1446 1447 1448
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
1449 1450
		ret = ath9k_hw_set_reset_power_on(ah);
		break;
S
Sujith 已提交
1451 1452
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1453 1454
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1455
	default:
1456
		break;
S
Sujith 已提交
1457
	}
1458 1459

	return ret;
1460 1461
}

1462
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1463
				struct ath9k_channel *chan)
1464
{
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
	}

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1475
		return false;
1476

1477
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1478
		return false;
1479

1480
	ah->chip_fullsleep = false;
1481 1482 1483

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1484 1485
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1486

S
Sujith 已提交
1487
	return true;
1488 1489
}

1490
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1491
				    struct ath9k_channel *chan)
1492
{
1493
	struct ath_common *common = ath9k_hw_common(ah);
1494
	u32 qnum;
1495
	int r;
1496 1497 1498 1499 1500 1501 1502 1503
	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
	bool band_switch, mode_diff;
	u8 ini_reloaded;

	band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
		      (ah->curchan->channelFlags & (CHANNEL_2GHZ |
						    CHANNEL_5GHZ));
	mode_diff = (chan->chanmode != ah->curchan->chanmode);
1504 1505 1506

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1507
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1508
				"Transmit frames pending on queue %d\n", qnum);
1509 1510 1511 1512
			return false;
		}
	}

1513
	if (!ath9k_hw_rfbus_req(ah)) {
1514
		ath_err(common, "Could not kill baseband RX\n");
1515 1516 1517
		return false;
	}

1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
	if (edma && (band_switch || mode_diff)) {
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

		ath9k_hw_init_pll(ah, NULL);

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1530
	ath9k_hw_set_channel_regs(ah, chan);
1531

1532
	r = ath9k_hw_rf_set_freq(ah, chan);
1533
	if (r) {
1534
		ath_err(common, "Failed to set channel\n");
1535
		return false;
1536
	}
1537
	ath9k_hw_set_clockrate(ah);
1538
	ath9k_hw_apply_txpower(ah, chan, false);
1539
	ath9k_hw_rfbus_done(ah);
1540

S
Sujith 已提交
1541 1542 1543
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1544
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1545

1546
	if (edma && (band_switch || mode_diff)) {
1547
		ah->ah_flags |= AH_FASTCC;
1548 1549 1550 1551 1552 1553 1554
		if (band_switch || ini_reloaded)
			ah->eep_ops->set_board_values(ah, chan);

		ath9k_hw_init_bb(ah, chan);

		if (band_switch || ini_reloaded)
			ath9k_hw_init_cal(ah, chan);
1555
		ah->ah_flags &= ~AH_FASTCC;
1556 1557
	}

S
Sujith 已提交
1558 1559 1560
	return true;
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
			       int *hang_state, int *hang_pos)
{
	static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
	u32 chain_state, dcs_pos, i;

	for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
		chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
		for (i = 0; i < 3; i++) {
			if (chain_state == dcu_chain_state[i]) {
				*hang_state = chain_state;
				*hang_pos = dcs_pos;
				return true;
			}
		}
	}
	return false;
}

#define DCU_COMPLETE_STATE        1
#define DCU_COMPLETE_STATE_MASK 0x3
#define NUM_STATUS_READS         50
static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
{
	u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
	u32 i, hang_pos, hang_state, num_state = 6;

	comp_state = REG_READ(ah, AR_DMADBG_6);

	if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
		ath_dbg(ath9k_hw_common(ah), RESET,
			"MAC Hang signature not found at DCU complete\n");
		return false;
	}

	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	dcs_reg = AR_DMADBG_5;
	num_state = 4;
	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	ath_dbg(ath9k_hw_common(ah), RESET,
		"MAC Hang signature 1 not found\n");
	return false;

hang_check_iter:
	ath_dbg(ath9k_hw_common(ah), RESET,
		"DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
		chain_state, comp_state, hang_state, hang_pos);

	for (i = 0; i < NUM_STATUS_READS; i++) {
		chain_state = REG_READ(ah, dcs_reg);
		chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
		comp_state = REG_READ(ah, AR_DMADBG_6);

		if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
					DCU_COMPLETE_STATE) ||
		    (chain_state != hang_state))
			return false;
	}

	ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");

	return true;
}

1645
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1646
{
1647 1648 1649
	int count = 50;
	u32 reg;

1650 1651 1652
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1653
	if (AR_SREV_9285_12_OR_LATER(ah))
1654 1655 1656 1657
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1658

1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1671

1672
	return false;
J
Johannes Berg 已提交
1673
}
1674
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1675

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 *
 * Don't do FCC when
 *   - Flag is not set
 *   - Chip is just coming out of full sleep
 *   - Channel to be set is same as current channel
 *   - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1703 1704 1705 1706
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	if ((chan->channelFlags & CHANNEL_ALL) !=
	    (ah->curchan->channelFlags & CHANNEL_ALL))
		goto fail;

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1718 1719 1720 1721
	if (AR_SREV_9462(ah) && (ah->caldata &&
				 (!ah->caldata->done_txiqcal_once ||
				  !ah->caldata->done_txclcal_once ||
				  !ah->caldata->rtt_done)))
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

S
Sujith Manoharan 已提交
1734
	if (ath9k_hw_mci_is_enabled(ah))
1735
		ar9003_mci_2g5g_switch(ah, false);
1736 1737 1738 1739 1740 1741 1742 1743 1744

	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1745
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1746
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1747
{
1748
	struct ath_common *common = ath9k_hw_common(ah);
1749 1750 1751
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1752
	u64 tsf = 0;
1753
	int i, r;
1754
	bool start_mci_reset = false;
1755 1756
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1757
	if (ath9k_hw_mci_is_enabled(ah)) {
1758 1759 1760
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1761 1762
	}

1763
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1764
		return -EIO;
1765

1766 1767
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1768

1769 1770 1771 1772 1773 1774 1775 1776
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1777 1778
	} else if (caldata) {
		caldata->paprd_packet_sent = false;
1779
	}
1780
	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1781

1782 1783 1784 1785
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1786 1787
	}

S
Sujith Manoharan 已提交
1788
	if (ath9k_hw_mci_is_enabled(ah))
1789
		ar9003_mci_stop_bt(ah, save_fullsleep);
1790

1791 1792 1793 1794 1795 1796
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1797
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1798 1799
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1800 1801
		tsf = ath9k_hw_gettsf64(ah);

1802 1803 1804 1805 1806 1807
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1808 1809
	ah->paprd_table_write_done = false;

1810
	/* Only required on the first reset */
1811 1812 1813 1814 1815 1816 1817
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1818
	if (!ath9k_hw_chip_reset(ah, chan)) {
1819
		ath_err(common, "Chip reset failed\n");
1820
		return -EINVAL;
1821 1822
	}

1823
	/* Only required on the first reset */
1824 1825 1826 1827 1828 1829 1830 1831
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1832
	/* Restore TSF */
1833
	if (tsf)
S
Sujith 已提交
1834 1835
		ath9k_hw_settsf64(ah, tsf);

1836
	if (AR_SREV_9280_20_OR_LATER(ah))
1837
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1838

S
Sujith 已提交
1839 1840 1841
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1842
	r = ath9k_hw_process_ini(ah, chan);
1843 1844
	if (r)
		return r;
1845

S
Sujith Manoharan 已提交
1846
	if (ath9k_hw_mci_is_enabled(ah))
1847 1848
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1877 1878 1879
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1880
	ath9k_hw_spur_mitigate_freq(ah, chan);
1881
	ah->eep_ops->set_board_values(ah, chan);
1882

S
Sujith 已提交
1883 1884
	ENABLE_REGWRITE_BUFFER(ah);

1885 1886
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1887 1888
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1889
		  | (ah->config.
1890
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1891
		  | ah->sta_id1_defaults);
1892
	ath_hw_setbssidmask(common);
1893
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1894
	ath9k_hw_write_associd(ah);
1895 1896 1897
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1898 1899
	REGWRITE_BUFFER_FLUSH(ah);

1900 1901
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1902
	r = ath9k_hw_rf_set_freq(ah, chan);
1903 1904
	if (r)
		return r;
1905

1906 1907
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1908 1909
	ENABLE_REGWRITE_BUFFER(ah);

1910 1911 1912
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1913 1914
	REGWRITE_BUFFER_FLUSH(ah);

1915
	ah->intr_txqs = 0;
1916
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1917 1918
		ath9k_hw_resettxqueue(ah, i);

1919
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1920
	ath9k_hw_ani_cache_ini_regs(ah);
1921 1922
	ath9k_hw_init_qos(ah);

1923
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1924
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1925

1926
	ath9k_hw_init_global_settings(ah);
1927

1928 1929 1930 1931 1932 1933 1934
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1935 1936
	}

1937
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1938 1939 1940

	ath9k_hw_set_dma(ah);

1941 1942
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1943

S
Sujith 已提交
1944
	if (ah->config.rx_intr_mitigation) {
1945 1946 1947 1948
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1949 1950 1951 1952 1953
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1954 1955
	ath9k_hw_init_bb(ah, chan);

1956
	if (caldata) {
1957
		caldata->done_txiqcal_once = false;
1958 1959
		caldata->done_txclcal_once = false;
	}
1960
	if (!ath9k_hw_init_cal(ah, chan))
1961
		return -EIO;
1962

S
Sujith Manoharan 已提交
1963
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1964
		return -EIO;
1965

S
Sujith 已提交
1966
	ENABLE_REGWRITE_BUFFER(ah);
1967

1968
	ath9k_hw_restore_chainmask(ah);
1969 1970
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1971 1972
	REGWRITE_BUFFER_FLUSH(ah);

1973 1974 1975
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1976 1977 1978 1979
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1980 1981
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
1982 1983 1984 1985
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1986 1987
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
1988 1989
		}
	} else {
1990 1991 1992 1993 1994 1995 1996
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1997
#ifdef __BIG_ENDIAN
1998 1999
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
			 AR_SREV_9550(ah))
2000 2001
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
2002
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2003 2004 2005
#endif
	}

2006
	if (ath9k_hw_btcoex_is_enabled(ah))
2007 2008
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
2009
	if (ath9k_hw_mci_is_enabled(ah))
2010
		ar9003_mci_check_bt(ah);
2011

2012 2013 2014
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

2015
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2016
		ar9003_hw_bb_watchdog_config(ah);
2017

2018 2019 2020
		ar9003_hw_disable_phy_restart(ah);
	}

2021 2022
	ath9k_hw_apply_gpio_override(ah);

2023
	return 0;
2024
}
2025
EXPORT_SYMBOL(ath9k_hw_reset);
2026

S
Sujith 已提交
2027 2028 2029 2030
/******************************/
/* Power Management (Chipset) */
/******************************/

2031 2032 2033 2034
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2035
static void ath9k_set_power_sleep(struct ath_hw *ah)
2036
{
S
Sujith 已提交
2037
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2038

2039
	if (AR_SREV_9462(ah)) {
2040 2041 2042
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
2043 2044 2045 2046
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
2047

2048 2049 2050 2051 2052 2053
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2054
	if (ath9k_hw_mci_is_enabled(ah))
2055
		udelay(100);
2056

2057 2058
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2059

2060 2061 2062 2063
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
2064
	}
2065 2066

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2067 2068
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2069 2070
}

2071 2072 2073 2074 2075
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2076
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
2077
{
2078
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2079

S
Sujith 已提交
2080
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2081

2082 2083 2084 2085 2086
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2087

2088 2089 2090 2091 2092 2093 2094 2095 2096
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2097 2098 2099
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2100 2101 2102 2103
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2104
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2105

2106
		if (ath9k_hw_mci_is_enabled(ah))
2107
			udelay(30);
2108
	}
2109 2110 2111 2112

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2113 2114
}

2115
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2116
{
S
Sujith 已提交
2117 2118
	u32 val;
	int i;
2119

2120 2121 2122 2123 2124 2125
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2126 2127 2128 2129
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2130
		}
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
	udelay(50);
2141

2142 2143 2144
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

2145 2146 2147 2148 2149
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2150 2151
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2152 2153 2154 2155 2156 2157
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2158 2159
	}

S
Sujith 已提交
2160
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2161

S
Sujith 已提交
2162
	return true;
2163 2164
}

2165
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2166
{
2167
	struct ath_common *common = ath9k_hw_common(ah);
2168
	int status = true;
S
Sujith 已提交
2169 2170 2171 2172 2173 2174 2175
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2176 2177 2178
	if (ah->power_mode == mode)
		return status;

2179
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2180
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2181 2182 2183

	switch (mode) {
	case ATH9K_PM_AWAKE:
2184
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2185 2186
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2187
		if (ath9k_hw_mci_is_enabled(ah))
2188
			ar9003_mci_set_full_sleep(ah);
2189

2190
		ath9k_set_power_sleep(ah);
2191
		ah->chip_fullsleep = true;
S
Sujith 已提交
2192 2193
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2194
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2195
		break;
2196
	default:
2197
		ath_err(common, "Unknown power mode %u\n", mode);
2198 2199
		return false;
	}
2200
	ah->power_mode = mode;
S
Sujith 已提交
2201

2202 2203 2204 2205 2206
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2207 2208 2209

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2210

S
Sujith 已提交
2211
	return status;
2212
}
2213
EXPORT_SYMBOL(ath9k_hw_setpower);
2214

S
Sujith 已提交
2215 2216 2217 2218
/*******************/
/* Beacon Handling */
/*******************/

2219
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2220 2221 2222
{
	int flags = 0;

S
Sujith 已提交
2223 2224
	ENABLE_REGWRITE_BUFFER(ah);

2225
	switch (ah->opmode) {
2226
	case NL80211_IFTYPE_ADHOC:
2227
	case NL80211_IFTYPE_MESH_POINT:
2228 2229
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2230 2231
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
2232
		flags |= AR_NDP_TIMER_EN;
2233
	case NL80211_IFTYPE_AP:
2234 2235 2236 2237 2238
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2239 2240 2241
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2242
	default:
2243 2244
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2245 2246
		return;
		break;
2247 2248
	}

2249 2250 2251 2252
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
2253

S
Sujith 已提交
2254 2255
	REGWRITE_BUFFER_FLUSH(ah);

2256 2257
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2258
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2259

2260
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2261
				    const struct ath9k_beacon_state *bs)
2262 2263
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2264
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2265
	struct ath_common *common = ath9k_hw_common(ah);
2266

S
Sujith 已提交
2267 2268
	ENABLE_REGWRITE_BUFFER(ah);

2269 2270 2271
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
2272
		  TU_TO_USEC(bs->bs_intval));
2273
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
2274
		  TU_TO_USEC(bs->bs_intval));
2275

S
Sujith 已提交
2276 2277
	REGWRITE_BUFFER_FLUSH(ah);

2278 2279 2280
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2281
	beaconintval = bs->bs_intval;
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2295 2296 2297 2298
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2299

S
Sujith 已提交
2300 2301
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2302 2303 2304
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2305

S
Sujith 已提交
2306 2307 2308
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2309

S
Sujith 已提交
2310 2311 2312 2313
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2314

S
Sujith 已提交
2315 2316
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2317

S
Sujith 已提交
2318 2319
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2320

S
Sujith 已提交
2321 2322
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2323 2324 2325
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2326

2327 2328
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2329
}
2330
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2331

S
Sujith 已提交
2332 2333 2334 2335
/*******************/
/* HW Capabilities */
/*******************/

2336 2337 2338 2339 2340 2341 2342 2343 2344
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
	default:
		return false;
	}
}

2369
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2370
{
2371
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2372
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2373
	struct ath_common *common = ath9k_hw_common(ah);
2374
	unsigned int chip_chainmask;
2375

2376
	u16 eeval;
2377
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2378

S
Sujith 已提交
2379
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2380
	regulatory->current_rd = eeval;
2381

2382
	if (ah->opmode != NL80211_IFTYPE_AP &&
2383
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2384 2385 2386 2387 2388
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2389 2390
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2391
	}
2392

S
Sujith 已提交
2393
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2394
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2395 2396
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2397 2398 2399
		return -EINVAL;
	}

2400 2401
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2402

2403 2404
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2405

2406 2407
	if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
		chip_chainmask = 1;
2408 2409
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2410 2411 2412 2413 2414 2415 2416
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2417
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2418 2419 2420 2421
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2422
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2423 2424 2425
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2426
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2427 2428
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2429
	else
2430
		/* Use rx_chainmask from EEPROM. */
2431
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2432

2433 2434
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2435 2436
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2437

2438
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2439

2440 2441 2442 2443
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2444 2445
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2446
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2447 2448 2449
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2450

2451 2452
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2453 2454
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2455 2456 2457 2458
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2459
	else if (AR_SREV_9285_12_OR_LATER(ah))
2460
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2461
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2462 2463 2464
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2465

2466
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2467
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2468
	else
S
Sujith 已提交
2469
		pCap->rts_aggr_limit = (8 * 1024);
2470

2471
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2472 2473 2474 2475 2476 2477
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2478 2479

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2480
	}
S
Sujith 已提交
2481
#endif
2482
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2483 2484 2485
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2486

2487
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2488 2489 2490
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2491

2492
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2493
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2494
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2495 2496
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2497 2498 2499
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2500
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2501
		pCap->txs_len = sizeof(struct ar9003_txs);
2502
		if (!ah->config.paprd_disable &&
2503 2504
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD) &&
		    !AR_SREV_9462(ah))
2505
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2506 2507
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2508
		if (AR_SREV_9280_20(ah))
2509
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2510
	}
2511

2512 2513 2514
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2515 2516 2517
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2518
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2519 2520
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2521 2522 2523 2524 2525 2526 2527
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2528 2529 2530 2531 2532 2533
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2534
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2550

2551 2552 2553 2554 2555
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

Z
Zefir Kurtisi 已提交
2556 2557 2558
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2571 2572
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->enabled_cals |= TX_IQ_CAL;
2573
		if (AR_SREV_9485_OR_LATER(ah))
2574 2575
			ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
	}
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586

	if (AR_SREV_9462(ah)) {

		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

		if (AR_SREV_9462_20(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;

	}

2587

2588 2589 2590 2591 2592 2593 2594 2595
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE |
				 ATH9K_HW_WOW_PATTERN_MATCH_EXACT;

		if (AR_SREV_9280(ah))
			pCap->hw_caps |= ATH9K_HW_WOW_PATTERN_MATCH_DWORD;
	}

2596
	return 0;
2597 2598
}

S
Sujith 已提交
2599 2600 2601
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2602

2603
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2604 2605 2606 2607
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2608

S
Sujith 已提交
2609 2610 2611 2612 2613 2614
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2615

S
Sujith 已提交
2616
	gpio_shift = (gpio % 6) * 5;
2617

S
Sujith 已提交
2618 2619 2620 2621
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2622
	} else {
S
Sujith 已提交
2623 2624 2625 2626 2627
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2628 2629 2630
	}
}

2631
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2632
{
S
Sujith 已提交
2633
	u32 gpio_shift;
2634

2635
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2636

S
Sujith 已提交
2637 2638 2639 2640 2641 2642 2643
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2644

S
Sujith 已提交
2645
	gpio_shift = gpio << 1;
S
Sujith 已提交
2646 2647 2648 2649
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2650
}
2651
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2652

2653
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2654
{
2655 2656 2657
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2658
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2659
		return 0xffffffff;
2660

S
Sujith 已提交
2661 2662 2663 2664 2665
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2666 2667
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2668
	else if (AR_SREV_9271(ah))
2669
		return MS_REG_READ(AR9271, gpio) != 0;
2670
	else if (AR_SREV_9287_11_OR_LATER(ah))
2671
		return MS_REG_READ(AR9287, gpio) != 0;
2672
	else if (AR_SREV_9285_12_OR_LATER(ah))
2673
		return MS_REG_READ(AR9285, gpio) != 0;
2674
	else if (AR_SREV_9280_20_OR_LATER(ah))
2675 2676 2677
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2678
}
2679
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2680

2681
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2682
			 u32 ah_signal_type)
2683
{
S
Sujith 已提交
2684
	u32 gpio_shift;
2685

S
Sujith 已提交
2686 2687 2688 2689 2690 2691 2692
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2693

S
Sujith 已提交
2694
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2695 2696 2697 2698 2699
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2700
}
2701
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2702

2703
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2704
{
S
Sujith 已提交
2705 2706 2707 2708 2709 2710 2711
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2712 2713 2714
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2715 2716
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2717
}
2718
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2719

2720
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2721
{
S
Sujith 已提交
2722
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2723
}
2724
EXPORT_SYMBOL(ath9k_hw_setantenna);
2725

S
Sujith 已提交
2726 2727 2728 2729
/*********************/
/* General Operation */
/*********************/

2730
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2731
{
S
Sujith 已提交
2732 2733
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2734

S
Sujith 已提交
2735 2736 2737 2738
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2739

S
Sujith 已提交
2740
	return bits;
2741
}
2742
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2743

2744
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2745
{
S
Sujith 已提交
2746
	u32 phybits;
2747

S
Sujith 已提交
2748 2749
	ENABLE_REGWRITE_BUFFER(ah);

2750
	if (AR_SREV_9462(ah))
2751 2752
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2753 2754
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2755 2756 2757 2758 2759 2760
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2761

S
Sujith 已提交
2762
	if (phybits)
2763
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2764
	else
2765
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2766 2767

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2768
}
2769
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2770

2771
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2772
{
2773 2774 2775
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2776 2777 2778 2779
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2780
	ah->htc_reset_init = true;
2781
	return true;
S
Sujith 已提交
2782
}
2783
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2784

2785
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2786
{
2787
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2788
		return false;
2789

2790 2791 2792 2793 2794
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2795
}
2796
EXPORT_SYMBOL(ath9k_hw_disable);
2797

2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2810 2811
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2832
				 ant_reduction, new_pwr, test);
2833 2834
}

2835
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2836
{
2837
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2838
	struct ath9k_channel *chan = ah->curchan;
2839
	struct ieee80211_channel *channel = chan->chan;
2840

D
Dan Carpenter 已提交
2841
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2842
	if (test)
2843
		channel->max_power = MAX_RATE_POWER / 2;
2844

2845
	ath9k_hw_apply_txpower(ah, chan, test);
2846

2847 2848
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2849
}
2850
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2851

2852
void ath9k_hw_setopmode(struct ath_hw *ah)
2853
{
2854
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2855
}
2856
EXPORT_SYMBOL(ath9k_hw_setopmode);
2857

2858
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2859
{
S
Sujith 已提交
2860 2861
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2862
}
2863
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2864

2865
void ath9k_hw_write_associd(struct ath_hw *ah)
2866
{
2867 2868 2869 2870 2871
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2872
}
2873
EXPORT_SYMBOL(ath9k_hw_write_associd);
2874

2875 2876
#define ATH9K_MAX_TSF_READ 10

2877
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2878
{
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2890

2891
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2892

2893
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2894
}
2895
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2896

2897
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2898 2899
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2900
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2901
}
2902
EXPORT_SYMBOL(ath9k_hw_settsf64);
2903

2904
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2905
{
2906 2907
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2908
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2909
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2910

S
Sujith 已提交
2911 2912
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2913
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2914

2915
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2916
{
2917
	if (set)
2918
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2919
	else
2920
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2921
}
2922
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2923

L
Luis R. Rodriguez 已提交
2924
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2925
{
L
Luis R. Rodriguez 已提交
2926
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2927 2928
	u32 macmode;

L
Luis R. Rodriguez 已提交
2929
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2930 2931 2932
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2933

S
Sujith 已提交
2934
	REG_WRITE(ah, AR_2040_MODE, macmode);
2935
}
2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2982
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2983 2984 2985
{
	return REG_READ(ah, AR_TSF_L32);
}
2986
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3000 3001 3002
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3015
EXPORT_SYMBOL(ath_gen_timer_alloc);
3016

3017 3018
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
3019
			      u32 trig_timeout,
3020
			      u32 timer_period)
3021 3022
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3023
	u32 tsf, timer_next;
3024 3025 3026 3027 3028 3029 3030

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3031 3032
	timer_next = tsf + trig_timeout;

3033
	ath_dbg(ath9k_hw_common(ah), HWTIMER,
J
Joe Perches 已提交
3034 3035
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3047
	if (AR_SREV_9462(ah)) {
3048
		/*
3049
		 * Starting from AR9462, each generic timer can select which tsf
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3061 3062 3063 3064 3065
	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3066
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3067

3068
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3088
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3089 3090 3091 3092 3093 3094 3095 3096 3097

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3098
EXPORT_SYMBOL(ath_gen_timer_free);
3099 3100 3101 3102 3103 3104 3105 3106

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3107
	struct ath_common *common = ath9k_hw_common(ah);
3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3122 3123
		ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
			index);
3124 3125 3126 3127 3128 3129 3130
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3131
		ath_dbg(common, HWTIMER,
J
Joe Perches 已提交
3132
			"Gen timer[%d] trigger\n", index);
3133 3134 3135
		timer->trigger(timer->arg);
	}
}
3136
EXPORT_SYMBOL(ath_gen_timer_isr);
3137

3138 3139 3140 3141
/********/
/* HTC  */
/********/

3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3154 3155
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3156
	{ AR_SREV_VERSION_9300,         "9300" },
3157
	{ AR_SREV_VERSION_9330,         "9330" },
3158
	{ AR_SREV_VERSION_9340,		"9340" },
3159
	{ AR_SREV_VERSION_9485,         "9485" },
3160
	{ AR_SREV_VERSION_9462,         "9462" },
3161
	{ AR_SREV_VERSION_9550,         "9550" },
3162
	{ AR_SREV_VERSION_9565,         "9565" },
3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3180
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3197
static const char *ath9k_hw_rf_name(u16 rf_version)
3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3209 3210 3211 3212 3213 3214

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3215
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);