falcon.c 49.1 KB
Newer Older
1 2 3
/****************************************************************************
 * Driver for Solarflare Solarstorm network controllers and boards
 * Copyright 2005-2006 Fen Systems Ltd.
4
 * Copyright 2006-2009 Solarflare Communications Inc.
5 6 7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation, incorporated herein by reference.
 */

#include <linux/bitops.h>
#include <linux/delay.h>
#include <linux/pci.h>
#include <linux/module.h>
#include <linux/seq_file.h>
16
#include <linux/i2c.h>
B
Ben Hutchings 已提交
17
#include <linux/mii.h>
18
#include <linux/slab.h>
19 20 21 22 23
#include "net_driver.h"
#include "bitfield.h"
#include "efx.h"
#include "mac.h"
#include "spi.h"
B
Ben Hutchings 已提交
24
#include "nic.h"
25
#include "regs.h"
26
#include "io.h"
27 28 29 30
#include "mdio_10g.h"
#include "phy.h"
#include "workarounds.h"

B
Ben Hutchings 已提交
31
/* Hardware control for SFC4000 (aka Falcon). */
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46
static const unsigned int
/* "Large" EEPROM device: Atmel AT25640 or similar
 * 8 KB, 16-bit address, 32 B write block */
large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
		     | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
		     | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
/* Default flash device: Atmel AT25F1024
 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
		      | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
		      | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
		      | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
		      | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));

47 48 49 50 51 52 53 54
/**************************************************************************
 *
 * I2C bus - this is a bit-bashing interface using GPIO pins
 * Note that it uses the output enables to tristate the outputs
 * SDA is the data pin and SCL is the clock
 *
 **************************************************************************
 */
55
static void falcon_setsda(void *data, int state)
56
{
57
	struct efx_nic *efx = (struct efx_nic *)data;
58 59
	efx_oword_t reg;

60
	efx_reado(efx, &reg, FR_AB_GPIO_CTL);
61
	EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
62
	efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
63 64
}

65
static void falcon_setscl(void *data, int state)
66
{
67
	struct efx_nic *efx = (struct efx_nic *)data;
68 69
	efx_oword_t reg;

70
	efx_reado(efx, &reg, FR_AB_GPIO_CTL);
71
	EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
72
	efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
73 74
}

75 76 77 78
static int falcon_getsda(void *data)
{
	struct efx_nic *efx = (struct efx_nic *)data;
	efx_oword_t reg;
79

80 81 82
	efx_reado(efx, &reg, FR_AB_GPIO_CTL);
	return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
}
83

84 85 86 87
static int falcon_getscl(void *data)
{
	struct efx_nic *efx = (struct efx_nic *)data;
	efx_oword_t reg;
88

89 90
	efx_reado(efx, &reg, FR_AB_GPIO_CTL);
	return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
91 92
}

93 94 95 96 97 98 99 100 101 102
static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
	.setsda		= falcon_setsda,
	.setscl		= falcon_setscl,
	.getsda		= falcon_getsda,
	.getscl		= falcon_getscl,
	.udelay		= 5,
	/* Wait up to 50 ms for slave to let us pull SCL high */
	.timeout	= DIV_ROUND_UP(HZ, 20),
};

103
static void falcon_push_irq_moderation(struct efx_channel *channel)
104 105 106 107 108 109 110
{
	efx_dword_t timer_cmd;
	struct efx_nic *efx = channel->efx;

	/* Set timer register */
	if (channel->irq_moderation) {
		EFX_POPULATE_DWORD_2(timer_cmd,
111 112 113
				     FRF_AB_TC_TIMER_MODE,
				     FFE_BB_TIMER_MODE_INT_HLDOFF,
				     FRF_AB_TC_TIMER_VAL,
114
				     channel->irq_moderation - 1);
115 116
	} else {
		EFX_POPULATE_DWORD_2(timer_cmd,
117 118 119
				     FRF_AB_TC_TIMER_MODE,
				     FFE_BB_TIMER_MODE_DIS,
				     FRF_AB_TC_TIMER_VAL, 0);
120
	}
121
	BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
122 123
	efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
			       channel->channel);
B
Ben Hutchings 已提交
124 125
}

B
Ben Hutchings 已提交
126 127
static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);

B
Ben Hutchings 已提交
128 129 130 131 132 133 134 135
static void falcon_prepare_flush(struct efx_nic *efx)
{
	falcon_deconfigure_mac_wrapper(efx);

	/* Wait for the tx and rx fifo's to get to the next packet boundary
	 * (~1ms without back-pressure), then to drain the remainder of the
	 * fifo's at data path speeds (negligible), with a healthy margin. */
	msleep(10);
136 137
}

138 139 140 141 142 143 144 145 146 147
/* Acknowledge a legacy interrupt from Falcon
 *
 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
 *
 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
 * BIU. Interrupt acknowledge is read sensitive so must write instead
 * (then read to ensure the BIU collector is flushed)
 *
 * NB most hardware supports MSI interrupts
 */
148
inline void falcon_irq_ack_a1(struct efx_nic *efx)
149 150 151
{
	efx_dword_t reg;

152
	EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
153 154
	efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
	efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
155 156 157
}


158
irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
159
{
160 161
	struct efx_nic *efx = dev_id;
	efx_oword_t *int_ker = efx->irq_status.addr;
162 163 164 165 166 167 168
	int syserr;
	int queues;

	/* Check to see if this is our interrupt.  If it isn't, we
	 * exit without having touched the hardware.
	 */
	if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
169 170 171
		netif_vdbg(efx, intr, efx->net_dev,
			   "IRQ %d on CPU %d not for me\n", irq,
			   raw_smp_processor_id());
172 173 174
		return IRQ_NONE;
	}
	efx->last_irq_cpu = raw_smp_processor_id();
175 176 177
	netif_vdbg(efx, intr, efx->net_dev,
		   "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
		   irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
178 179 180 181

	/* Determine interrupting queues, clear interrupt status
	 * register and acknowledge the device interrupt.
	 */
182 183
	BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
	queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
184 185 186 187 188 189 190 191

	/* Check to see if we have a serious error condition */
	if (queues & (1U << efx->fatal_irq_level)) {
		syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
		if (unlikely(syserr))
			return efx_nic_fatal_interrupt(efx);
	}

192 193 194 195
	EFX_ZERO_OWORD(*int_ker);
	wmb(); /* Ensure the vector is cleared before interrupt ack */
	falcon_irq_ack_a1(efx);

196 197 198 199
	if (queues & 1)
		efx_schedule_channel(efx_get_channel(efx, 0));
	if (queues & 2)
		efx_schedule_channel(efx_get_channel(efx, 1));
200 201 202 203 204 205 206 207 208
	return IRQ_HANDLED;
}
/**************************************************************************
 *
 * EEPROM/flash
 *
 **************************************************************************
 */

209
#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
210

211 212 213
static int falcon_spi_poll(struct efx_nic *efx)
{
	efx_oword_t reg;
214
	efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
215
	return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
216 217
}

218 219 220
/* Wait for SPI command completion */
static int falcon_spi_wait(struct efx_nic *efx)
{
221 222 223 224 225 226 227 228 229 230 231 232
	/* Most commands will finish quickly, so we start polling at
	 * very short intervals.  Sometimes the command may have to
	 * wait for VPD or expansion ROM access outside of our
	 * control, so we allow up to 100 ms. */
	unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
	int i;

	for (i = 0; i < 10; i++) {
		if (!falcon_spi_poll(efx))
			return 0;
		udelay(10);
	}
233

234
	for (;;) {
235
		if (!falcon_spi_poll(efx))
236
			return 0;
237
		if (time_after_eq(jiffies, timeout)) {
238 239
			netif_err(efx, hw, efx->net_dev,
				  "timed out waiting for SPI\n");
240 241
			return -ETIMEDOUT;
		}
242
		schedule_timeout_uninterruptible(1);
243
	}
244 245
}

246
int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
247
		   unsigned int command, int address,
248
		   const void *in, void *out, size_t len)
249
{
250 251
	bool addressed = (address >= 0);
	bool reading = (out != NULL);
252 253 254
	efx_oword_t reg;
	int rc;

255 256 257
	/* Input validation */
	if (len > FALCON_SPI_MAX_LEN)
		return -EINVAL;
258
	BUG_ON(!mutex_is_locked(&efx->spi_lock));
259

260 261
	/* Check that previous command is not still running */
	rc = falcon_spi_poll(efx);
262 263 264
	if (rc)
		return rc;

265 266
	/* Program address register, if we have an address */
	if (addressed) {
267
		EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
268
		efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
269 270 271 272 273
	}

	/* Program data register, if we have data */
	if (in != NULL) {
		memcpy(&reg, in, len);
274
		efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
275
	}
276

277
	/* Issue read/write command */
278
	EFX_POPULATE_OWORD_7(reg,
279 280 281 282 283 284
			     FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
			     FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
			     FRF_AB_EE_SPI_HCMD_DABCNT, len,
			     FRF_AB_EE_SPI_HCMD_READ, reading,
			     FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
			     FRF_AB_EE_SPI_HCMD_ADBCNT,
285
			     (addressed ? spi->addr_len : 0),
286
			     FRF_AB_EE_SPI_HCMD_ENC, command);
287
	efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
288

289
	/* Wait for read/write to complete */
290 291 292 293 294
	rc = falcon_spi_wait(efx);
	if (rc)
		return rc;

	/* Read data */
295
	if (out != NULL) {
296
		efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
297 298 299
		memcpy(out, &reg, len);
	}

300 301 302
	return 0;
}

303 304
static size_t
falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
305 306 307 308 309 310 311 312 313 314 315 316
{
	return min(FALCON_SPI_MAX_LEN,
		   (spi->block_size - (start & (spi->block_size - 1))));
}

static inline u8
efx_spi_munge_command(const struct efx_spi_device *spi,
		      const u8 command, const unsigned int address)
{
	return command | (((address >> 8) & spi->munge_address) << 3);
}

317
/* Wait up to 10 ms for buffered write completion */
318 319
int
falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
320
{
321
	unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
322
	u8 status;
323
	int rc;
324

325
	for (;;) {
326
		rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
327 328 329 330 331
				    &status, sizeof(status));
		if (rc)
			return rc;
		if (!(status & SPI_STATUS_NRDY))
			return 0;
332
		if (time_after_eq(jiffies, timeout)) {
333 334 335 336
			netif_err(efx, hw, efx->net_dev,
				  "SPI write timeout on device %d"
				  " last status=0x%02x\n",
				  spi->device_id, status);
337 338 339
			return -ETIMEDOUT;
		}
		schedule_timeout_uninterruptible(1);
340 341 342
	}
}

343 344
int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
		    loff_t start, size_t len, size_t *retlen, u8 *buffer)
345
{
346 347
	size_t block_len, pos = 0;
	unsigned int command;
348 349 350
	int rc = 0;

	while (pos < len) {
351
		block_len = min(len - pos, FALCON_SPI_MAX_LEN);
352 353

		command = efx_spi_munge_command(spi, SPI_READ, start + pos);
354
		rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
				    buffer + pos, block_len);
		if (rc)
			break;
		pos += block_len;

		/* Avoid locking up the system */
		cond_resched();
		if (signal_pending(current)) {
			rc = -EINTR;
			break;
		}
	}

	if (retlen)
		*retlen = pos;
	return rc;
}

373 374 375
int
falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
		 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
376 377
{
	u8 verify_buffer[FALCON_SPI_MAX_LEN];
378 379
	size_t block_len, pos = 0;
	unsigned int command;
380 381 382
	int rc = 0;

	while (pos < len) {
383
		rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
384 385 386
		if (rc)
			break;

387
		block_len = min(len - pos,
388 389
				falcon_spi_write_limit(spi, start + pos));
		command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
390
		rc = falcon_spi_cmd(efx, spi, command, start + pos,
391 392 393 394
				    buffer + pos, NULL, block_len);
		if (rc)
			break;

395
		rc = falcon_spi_wait_write(efx, spi);
396 397 398 399
		if (rc)
			break;

		command = efx_spi_munge_command(spi, SPI_READ, start + pos);
400
		rc = falcon_spi_cmd(efx, spi, command, start + pos,
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
				    NULL, verify_buffer, block_len);
		if (memcmp(verify_buffer, buffer + pos, block_len)) {
			rc = -EIO;
			break;
		}

		pos += block_len;

		/* Avoid locking up the system */
		cond_resched();
		if (signal_pending(current)) {
			rc = -EINTR;
			break;
		}
	}

	if (retlen)
		*retlen = pos;
	return rc;
}

422 423 424 425 426 427
/**************************************************************************
 *
 * MAC wrapper
 *
 **************************************************************************
 */
428

429 430 431 432 433 434 435 436 437 438
static void falcon_push_multicast_hash(struct efx_nic *efx)
{
	union efx_multicast_hash *mc_hash = &efx->multicast_hash;

	WARN_ON(!mutex_is_locked(&efx->mac_lock));

	efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
	efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
}

B
Ben Hutchings 已提交
439
static void falcon_reset_macs(struct efx_nic *efx)
440
{
B
Ben Hutchings 已提交
441 442
	struct falcon_nic_data *nic_data = efx->nic_data;
	efx_oword_t reg, mac_ctrl;
443 444
	int count;

445
	if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
446 447 448
		/* It's not safe to use GLB_CTL_REG to reset the
		 * macs, so instead use the internal MAC resets
		 */
449 450 451 452 453 454 455 456 457
		EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
		efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);

		for (count = 0; count < 10000; count++) {
			efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
			if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
			    0)
				return;
			udelay(10);
458
		}
459 460 461

		netif_err(efx, hw, efx->net_dev,
			  "timed out waiting for XMAC core reset\n");
462
	}
463

B
Ben Hutchings 已提交
464 465
	/* Mac stats will fail whist the TX fifo is draining */
	WARN_ON(nic_data->stats_disable_count == 0);
466

B
Ben Hutchings 已提交
467 468 469
	efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
	EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
	efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
470

471
	efx_reado(efx, &reg, FR_AB_GLB_CTL);
472 473 474
	EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
	EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
	EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
475
	efx_writeo(efx, &reg, FR_AB_GLB_CTL);
476 477 478

	count = 0;
	while (1) {
479
		efx_reado(efx, &reg, FR_AB_GLB_CTL);
480 481 482
		if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
		    !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
		    !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
483 484 485
			netif_dbg(efx, hw, efx->net_dev,
				  "Completed MAC reset after %d loops\n",
				  count);
486 487 488
			break;
		}
		if (count > 20) {
489
			netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
490 491 492 493 494 495
			break;
		}
		count++;
		udelay(10);
	}

B
Ben Hutchings 已提交
496 497 498
	/* Ensure the correct MAC is selected before statistics
	 * are re-enabled by the caller */
	efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
499 500

	falcon_setup_xaui(efx);
501 502 503 504 505 506
}

void falcon_drain_tx_fifo(struct efx_nic *efx)
{
	efx_oword_t reg;

507
	if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
508 509 510
	    (efx->loopback_mode != LOOPBACK_NONE))
		return;

511
	efx_reado(efx, &reg, FR_AB_MAC_CTRL);
512
	/* There is no point in draining more than once */
513
	if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
514 515 516
		return;

	falcon_reset_macs(efx);
517 518
}

B
Ben Hutchings 已提交
519
static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
520
{
521
	efx_oword_t reg;
522

523
	if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
524 525 526
		return;

	/* Isolate the MAC -> RX */
527
	efx_reado(efx, &reg, FR_AZ_RX_CFG);
528
	EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
529
	efx_writeo(efx, &reg, FR_AZ_RX_CFG);
530

B
Ben Hutchings 已提交
531 532
	/* Isolate TX -> MAC */
	falcon_drain_tx_fifo(efx);
533 534 535 536
}

void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
{
537
	struct efx_link_state *link_state = &efx->link_state;
538
	efx_oword_t reg;
539 540 541
	int link_speed, isolate;

	isolate = (efx->reset_pending != RESET_TYPE_NONE);
542

543
	switch (link_state->speed) {
B
Ben Hutchings 已提交
544 545 546 547 548
	case 10000: link_speed = 3; break;
	case 1000:  link_speed = 2; break;
	case 100:   link_speed = 1; break;
	default:    link_speed = 0; break;
	}
549 550 551 552 553
	/* MAC_LINK_STATUS controls MAC backpressure but doesn't work
	 * as advertised.  Disable to ensure packets are not
	 * indefinitely held and TX queue can be flushed at any point
	 * while the link is down. */
	EFX_POPULATE_OWORD_5(reg,
554 555 556 557 558
			     FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
			     FRF_AB_MAC_BCAD_ACPT, 1,
			     FRF_AB_MAC_UC_PROM, efx->promiscuous,
			     FRF_AB_MAC_LINK_STATUS, 1, /* always set */
			     FRF_AB_MAC_SPEED, link_speed);
559 560
	/* On B0, MAC backpressure can be disabled and packets get
	 * discarded. */
561
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
562
		EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
563
				    !link_state->up || isolate);
564 565
	}

566
	efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
567 568

	/* Restore the multicast hash registers. */
569
	falcon_push_multicast_hash(efx);
570

571
	efx_reado(efx, &reg, FR_AZ_RX_CFG);
572 573 574
	/* Enable XOFF signal from RX FIFO (we enabled it during NIC
	 * initialisation but it may read back as 0) */
	EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
575
	/* Unisolate the MAC -> RX */
576
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
577
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
578
	efx_writeo(efx, &reg, FR_AZ_RX_CFG);
579 580
}

581
static void falcon_stats_request(struct efx_nic *efx)
582
{
583
	struct falcon_nic_data *nic_data = efx->nic_data;
584 585
	efx_oword_t reg;

586 587
	WARN_ON(nic_data->stats_pending);
	WARN_ON(nic_data->stats_disable_count);
588

589 590
	if (nic_data->stats_dma_done == NULL)
		return;	/* no mac selected */
591

592 593
	*nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
	nic_data->stats_pending = true;
594 595 596 597
	wmb(); /* ensure done flag is clear */

	/* Initiate DMA transfer of stats */
	EFX_POPULATE_OWORD_2(reg,
598 599
			     FRF_AB_MAC_STAT_DMA_CMD, 1,
			     FRF_AB_MAC_STAT_DMA_ADR,
600
			     efx->stats_buffer.dma_addr);
601
	efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
602

603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
	mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
}

static void falcon_stats_complete(struct efx_nic *efx)
{
	struct falcon_nic_data *nic_data = efx->nic_data;

	if (!nic_data->stats_pending)
		return;

	nic_data->stats_pending = 0;
	if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
		rmb(); /* read the done flag before the stats */
		efx->mac_op->update_stats(efx);
	} else {
618 619
		netif_err(efx, hw, efx->net_dev,
			  "timed out waiting for statistics\n");
620
	}
621
}
622

623 624 625 626 627 628 629 630 631 632 633 634
static void falcon_stats_timer_func(unsigned long context)
{
	struct efx_nic *efx = (struct efx_nic *)context;
	struct falcon_nic_data *nic_data = efx->nic_data;

	spin_lock(&efx->stats_lock);

	falcon_stats_complete(efx);
	if (nic_data->stats_disable_count == 0)
		falcon_stats_request(efx);

	spin_unlock(&efx->stats_lock);
635 636
}

S
Steve Hodgson 已提交
637 638 639 640 641 642 643 644 645 646
static bool falcon_loopback_link_poll(struct efx_nic *efx)
{
	struct efx_link_state old_state = efx->link_state;

	WARN_ON(!mutex_is_locked(&efx->mac_lock));
	WARN_ON(!LOOPBACK_INTERNAL(efx));

	efx->link_state.fd = true;
	efx->link_state.fc = efx->wanted_fc;
	efx->link_state.up = true;
647
	efx->link_state.speed = 10000;
S
Steve Hodgson 已提交
648 649 650 651

	return !efx_link_state_equal(&efx->link_state, &old_state);
}

B
Ben Hutchings 已提交
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
static int falcon_reconfigure_port(struct efx_nic *efx)
{
	int rc;

	WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);

	/* Poll the PHY link state *before* reconfiguring it. This means we
	 * will pick up the correct speed (in loopback) to select the correct
	 * MAC.
	 */
	if (LOOPBACK_INTERNAL(efx))
		falcon_loopback_link_poll(efx);
	else
		efx->phy_op->poll(efx);

	falcon_stop_nic_stats(efx);
	falcon_deconfigure_mac_wrapper(efx);

670
	falcon_reset_macs(efx);
B
Ben Hutchings 已提交
671 672 673 674 675 676 677 678 679 680 681 682 683

	efx->phy_op->reconfigure(efx);
	rc = efx->mac_op->reconfigure(efx);
	BUG_ON(rc);

	falcon_start_nic_stats(efx);

	/* Synchronise efx->link_state with the kernel */
	efx_link_status_changed(efx);

	return 0;
}

684 685 686 687 688 689 690 691 692 693
/**************************************************************************
 *
 * PHY access via GMII
 *
 **************************************************************************
 */

/* Wait for GMII access to complete */
static int falcon_gmii_wait(struct efx_nic *efx)
{
694
	efx_oword_t md_stat;
695 696
	int count;

697 698
	/* wait upto 50ms - taken max from datasheet */
	for (count = 0; count < 5000; count++) {
699 700 701 702
		efx_reado(efx, &md_stat, FR_AB_MD_STAT);
		if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
			if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
			    EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
703 704 705 706
				netif_err(efx, hw, efx->net_dev,
					  "error from GMII access "
					  EFX_OWORD_FMT"\n",
					  EFX_OWORD_VAL(md_stat));
707 708 709 710 711 712
				return -EIO;
			}
			return 0;
		}
		udelay(10);
	}
713
	netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
714 715 716
	return -ETIMEDOUT;
}

717 718 719
/* Write an MDIO register of a PHY connected to Falcon. */
static int falcon_mdio_write(struct net_device *net_dev,
			     int prtad, int devad, u16 addr, u16 value)
720
{
721
	struct efx_nic *efx = netdev_priv(net_dev);
722
	efx_oword_t reg;
723
	int rc;
724

725 726
	netif_vdbg(efx, hw, efx->net_dev,
		   "writing MDIO %d register %d.%d with 0x%04x\n",
727
		    prtad, devad, addr, value);
728

729
	mutex_lock(&efx->mdio_lock);
730

731 732 733
	/* Check MDIO not currently being accessed */
	rc = falcon_gmii_wait(efx);
	if (rc)
734 735 736
		goto out;

	/* Write the address/ID register */
737
	EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
738
	efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
739

740 741
	EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
			     FRF_AB_MD_DEV_ADR, devad);
742
	efx_writeo(efx, &reg, FR_AB_MD_ID);
743 744

	/* Write data */
745
	EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
746
	efx_writeo(efx, &reg, FR_AB_MD_TXD);
747 748

	EFX_POPULATE_OWORD_2(reg,
749 750
			     FRF_AB_MD_WRC, 1,
			     FRF_AB_MD_GC, 0);
751
	efx_writeo(efx, &reg, FR_AB_MD_CS);
752 753

	/* Wait for data to be written */
754 755
	rc = falcon_gmii_wait(efx);
	if (rc) {
756 757
		/* Abort the write operation */
		EFX_POPULATE_OWORD_2(reg,
758 759
				     FRF_AB_MD_WRC, 0,
				     FRF_AB_MD_GC, 1);
760
		efx_writeo(efx, &reg, FR_AB_MD_CS);
761 762 763
		udelay(10);
	}

764 765
out:
	mutex_unlock(&efx->mdio_lock);
766
	return rc;
767 768
}

769 770 771
/* Read an MDIO register of a PHY connected to Falcon. */
static int falcon_mdio_read(struct net_device *net_dev,
			    int prtad, int devad, u16 addr)
772
{
773
	struct efx_nic *efx = netdev_priv(net_dev);
774
	efx_oword_t reg;
775
	int rc;
776

777
	mutex_lock(&efx->mdio_lock);
778

779 780 781
	/* Check MDIO not currently being accessed */
	rc = falcon_gmii_wait(efx);
	if (rc)
782 783
		goto out;

784
	EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
785
	efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
786

787 788
	EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
			     FRF_AB_MD_DEV_ADR, devad);
789
	efx_writeo(efx, &reg, FR_AB_MD_ID);
790 791

	/* Request data to be read */
792
	EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
793
	efx_writeo(efx, &reg, FR_AB_MD_CS);
794 795

	/* Wait for data to become available */
796 797
	rc = falcon_gmii_wait(efx);
	if (rc == 0) {
798
		efx_reado(efx, &reg, FR_AB_MD_RXD);
799
		rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
800 801 802
		netif_vdbg(efx, hw, efx->net_dev,
			   "read from MDIO %d register %d.%d, got %04x\n",
			   prtad, devad, addr, rc);
803 804 805
	} else {
		/* Abort the read operation */
		EFX_POPULATE_OWORD_2(reg,
806 807
				     FRF_AB_MD_RIC, 0,
				     FRF_AB_MD_GC, 1);
808
		efx_writeo(efx, &reg, FR_AB_MD_CS);
809

810 811 812
		netif_dbg(efx, hw, efx->net_dev,
			  "read from MDIO %d register %d.%d, got error %d\n",
			  prtad, devad, addr, rc);
813 814
	}

815 816
out:
	mutex_unlock(&efx->mdio_lock);
817
	return rc;
818 819 820
}

/* This call is responsible for hooking in the MAC and PHY operations */
821
static int falcon_probe_port(struct efx_nic *efx)
822
{
823
	struct falcon_nic_data *nic_data = efx->nic_data;
824 825
	int rc;

826 827 828 829 830 831
	switch (efx->phy_type) {
	case PHY_TYPE_SFX7101:
		efx->phy_op = &falcon_sfx7101_phy_ops;
		break;
	case PHY_TYPE_QT2022C2:
	case PHY_TYPE_QT2025C:
832
		efx->phy_op = &falcon_qt202x_phy_ops;
833
		break;
834 835 836
	case PHY_TYPE_TXC43128:
		efx->phy_op = &falcon_txc_phy_ops;
		break;
837
	default:
838 839
		netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
			  efx->phy_type);
840 841 842
		return -ENODEV;
	}

843
	/* Fill out MDIO structure and loopback modes */
844 845
	efx->mdio.mdio_read = falcon_mdio_read;
	efx->mdio.mdio_write = falcon_mdio_write;
846 847 848
	rc = efx->phy_op->probe(efx);
	if (rc != 0)
		return rc;
849

850 851 852 853
	/* Initial assumption */
	efx->link_state.speed = 10000;
	efx->link_state.fd = true;

854
	/* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
855
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
B
Ben Hutchings 已提交
856
		efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
857
	else
B
Ben Hutchings 已提交
858
		efx->wanted_fc = EFX_FC_RX;
859 860
	if (efx->mdio.mmds & MDIO_DEVS_AN)
		efx->wanted_fc |= EFX_FC_AUTO;
861 862

	/* Allocate buffer for stats */
863 864
	rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
				  FALCON_MAC_STATS_SIZE);
865 866
	if (rc)
		return rc;
867 868 869 870 871
	netif_dbg(efx, probe, efx->net_dev,
		  "stats buffer at %llx (virt %p phys %llx)\n",
		  (u64)efx->stats_buffer.dma_addr,
		  efx->stats_buffer.addr,
		  (u64)virt_to_phys(efx->stats_buffer.addr));
872
	nic_data->stats_dma_done = efx->stats_buffer.addr + XgDmaDone_offset;
873 874 875 876

	return 0;
}

877
static void falcon_remove_port(struct efx_nic *efx)
878
{
879
	efx->phy_op->remove(efx);
880
	efx_nic_free_buffer(efx, &efx->stats_buffer);
881 882
}

B
Ben Hutchings 已提交
883 884 885 886 887 888
/**************************************************************************
 *
 * Falcon test code
 *
 **************************************************************************/

889 890
static int
falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
B
Ben Hutchings 已提交
891 892 893 894 895 896 897 898
{
	struct falcon_nvconfig *nvconfig;
	struct efx_spi_device *spi;
	void *region;
	int rc, magic_num, struct_ver;
	__le16 *word, *limit;
	u32 csum;

899 900 901 902
	spi = efx->spi_flash ? efx->spi_flash : efx->spi_eeprom;
	if (!spi)
		return -EINVAL;

903
	region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
B
Ben Hutchings 已提交
904 905
	if (!region)
		return -ENOMEM;
906
	nvconfig = region + FALCON_NVCONFIG_OFFSET;
B
Ben Hutchings 已提交
907

908
	mutex_lock(&efx->spi_lock);
909
	rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
910
	mutex_unlock(&efx->spi_lock);
B
Ben Hutchings 已提交
911
	if (rc) {
912 913
		netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
			  efx->spi_flash ? "flash" : "EEPROM");
B
Ben Hutchings 已提交
914 915 916 917 918 919 920 921
		rc = -EIO;
		goto out;
	}

	magic_num = le16_to_cpu(nvconfig->board_magic_num);
	struct_ver = le16_to_cpu(nvconfig->board_struct_ver);

	rc = -EINVAL;
922
	if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
923 924
		netif_err(efx, hw, efx->net_dev,
			  "NVRAM bad magic 0x%x\n", magic_num);
B
Ben Hutchings 已提交
925 926 927
		goto out;
	}
	if (struct_ver < 2) {
928 929
		netif_err(efx, hw, efx->net_dev,
			  "NVRAM has ancient version 0x%x\n", struct_ver);
B
Ben Hutchings 已提交
930 931 932 933 934 935
		goto out;
	} else if (struct_ver < 4) {
		word = &nvconfig->board_magic_num;
		limit = (__le16 *) (nvconfig + 1);
	} else {
		word = region;
936
		limit = region + FALCON_NVCONFIG_END;
B
Ben Hutchings 已提交
937 938 939 940 941
	}
	for (csum = 0; word < limit; ++word)
		csum += le16_to_cpu(*word);

	if (~csum & 0xffff) {
942 943
		netif_err(efx, hw, efx->net_dev,
			  "NVRAM has incorrect checksum\n");
B
Ben Hutchings 已提交
944 945 946 947 948 949 950 951 952 953 954 955
		goto out;
	}

	rc = 0;
	if (nvconfig_out)
		memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));

 out:
	kfree(region);
	return rc;
}

956 957 958 959 960
static int falcon_test_nvram(struct efx_nic *efx)
{
	return falcon_read_nvram(efx, NULL);
}

961
static const struct efx_nic_register_test falcon_b0_register_tests[] = {
962
	{ FR_AZ_ADR_REGION,
963
	  EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
964
	{ FR_AZ_RX_CFG,
B
Ben Hutchings 已提交
965
	  EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
966
	{ FR_AZ_TX_CFG,
B
Ben Hutchings 已提交
967
	  EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
968
	{ FR_AZ_TX_RESERVED,
B
Ben Hutchings 已提交
969
	  EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
970
	{ FR_AB_MAC_CTRL,
B
Ben Hutchings 已提交
971
	  EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
972
	{ FR_AZ_SRM_TX_DC_CFG,
B
Ben Hutchings 已提交
973
	  EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
974
	{ FR_AZ_RX_DC_CFG,
B
Ben Hutchings 已提交
975
	  EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
976
	{ FR_AZ_RX_DC_PF_WM,
B
Ben Hutchings 已提交
977
	  EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
978
	{ FR_BZ_DP_CTRL,
B
Ben Hutchings 已提交
979
	  EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
980
	{ FR_AB_GM_CFG2,
981
	  EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
982
	{ FR_AB_GMF_CFG0,
983
	  EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
984
	{ FR_AB_XM_GLB_CFG,
B
Ben Hutchings 已提交
985
	  EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
986
	{ FR_AB_XM_TX_CFG,
B
Ben Hutchings 已提交
987
	  EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
988
	{ FR_AB_XM_RX_CFG,
B
Ben Hutchings 已提交
989
	  EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
990
	{ FR_AB_XM_RX_PARAM,
B
Ben Hutchings 已提交
991
	  EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
992
	{ FR_AB_XM_FC,
B
Ben Hutchings 已提交
993
	  EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
994
	{ FR_AB_XM_ADR_LO,
B
Ben Hutchings 已提交
995
	  EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
996
	{ FR_AB_XX_SD_CTL,
B
Ben Hutchings 已提交
997 998 999
	  EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
};

1000 1001 1002 1003 1004 1005
static int falcon_b0_test_registers(struct efx_nic *efx)
{
	return efx_nic_test_registers(efx, falcon_b0_register_tests,
				      ARRAY_SIZE(falcon_b0_register_tests));
}

1006 1007 1008 1009 1010 1011 1012 1013 1014
/**************************************************************************
 *
 * Device reset
 *
 **************************************************************************
 */

/* Resets NIC to known state.  This routine must be called in process
 * context and is allowed to sleep. */
1015
static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
1016 1017 1018 1019 1020
{
	struct falcon_nic_data *nic_data = efx->nic_data;
	efx_oword_t glb_ctl_reg_ker;
	int rc;

1021 1022
	netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
		  RESET_TYPE(method));
1023 1024 1025 1026 1027

	/* Initiate device reset */
	if (method == RESET_TYPE_WORLD) {
		rc = pci_save_state(efx->pci_dev);
		if (rc) {
1028 1029 1030
			netif_err(efx, drv, efx->net_dev,
				  "failed to backup PCI state of primary "
				  "function prior to hardware reset\n");
1031 1032
			goto fail1;
		}
1033
		if (efx_nic_is_dual_func(efx)) {
1034 1035
			rc = pci_save_state(nic_data->pci_dev2);
			if (rc) {
1036 1037 1038 1039
				netif_err(efx, drv, efx->net_dev,
					  "failed to backup PCI state of "
					  "secondary function prior to "
					  "hardware reset\n");
1040 1041 1042 1043 1044
				goto fail2;
			}
		}

		EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
1045 1046 1047
				     FRF_AB_EXT_PHY_RST_DUR,
				     FFE_AB_EXT_PHY_RST_DUR_10240US,
				     FRF_AB_SWRST, 1);
1048 1049
	} else {
		EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
				     /* exclude PHY from "invisible" reset */
				     FRF_AB_EXT_PHY_RST_CTL,
				     method == RESET_TYPE_INVISIBLE,
				     /* exclude EEPROM/flash and PCIe */
				     FRF_AB_PCIE_CORE_RST_CTL, 1,
				     FRF_AB_PCIE_NSTKY_RST_CTL, 1,
				     FRF_AB_PCIE_SD_RST_CTL, 1,
				     FRF_AB_EE_RST_CTL, 1,
				     FRF_AB_EXT_PHY_RST_DUR,
				     FFE_AB_EXT_PHY_RST_DUR_10240US,
				     FRF_AB_SWRST, 1);
	}
1062
	efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
1063

1064
	netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
1065 1066 1067 1068
	schedule_timeout_uninterruptible(HZ / 20);

	/* Restore PCI configuration if needed */
	if (method == RESET_TYPE_WORLD) {
1069
		if (efx_nic_is_dual_func(efx)) {
1070 1071
			rc = pci_restore_state(nic_data->pci_dev2);
			if (rc) {
1072 1073 1074
				netif_err(efx, drv, efx->net_dev,
					  "failed to restore PCI config for "
					  "the secondary function\n");
1075 1076 1077 1078 1079
				goto fail3;
			}
		}
		rc = pci_restore_state(efx->pci_dev);
		if (rc) {
1080 1081 1082
			netif_err(efx, drv, efx->net_dev,
				  "failed to restore PCI config for the "
				  "primary function\n");
1083 1084
			goto fail4;
		}
1085 1086
		netif_dbg(efx, drv, efx->net_dev,
			  "successfully restored PCI config\n");
1087 1088 1089
	}

	/* Assert that reset complete */
1090
	efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
1091
	if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
1092
		rc = -ETIMEDOUT;
1093 1094
		netif_err(efx, hw, efx->net_dev,
			  "timed out waiting for hardware reset\n");
1095 1096
		goto fail5;
	}
1097
	netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110

	return 0;

	/* pci_save_state() and pci_restore_state() MUST be called in pairs */
fail2:
fail3:
	pci_restore_state(efx->pci_dev);
fail1:
fail4:
fail5:
	return rc;
}

1111
static void falcon_monitor(struct efx_nic *efx)
1112
{
S
Steve Hodgson 已提交
1113
	bool link_changed;
1114 1115
	int rc;

S
Steve Hodgson 已提交
1116 1117
	BUG_ON(!mutex_is_locked(&efx->mac_lock));

1118 1119
	rc = falcon_board(efx)->type->monitor(efx);
	if (rc) {
1120 1121 1122
		netif_err(efx, hw, efx->net_dev,
			  "Board sensor %s; shutting down PHY\n",
			  (rc == -ERANGE) ? "reported fault" : "failed");
1123
		efx->phy_mode |= PHY_MODE_LOW_POWER;
B
Ben Hutchings 已提交
1124 1125
		rc = __efx_reconfigure_port(efx);
		WARN_ON(rc);
1126
	}
S
Steve Hodgson 已提交
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136

	if (LOOPBACK_INTERNAL(efx))
		link_changed = falcon_loopback_link_poll(efx);
	else
		link_changed = efx->phy_op->poll(efx);

	if (link_changed) {
		falcon_stop_nic_stats(efx);
		falcon_deconfigure_mac_wrapper(efx);

1137
		falcon_reset_macs(efx);
B
Ben Hutchings 已提交
1138 1139
		rc = efx->mac_op->reconfigure(efx);
		BUG_ON(rc);
S
Steve Hodgson 已提交
1140 1141 1142 1143 1144 1145

		falcon_start_nic_stats(efx);

		efx_link_status_changed(efx);
	}

1146
	falcon_poll_xmac(efx);
1147 1148
}

1149 1150 1151 1152 1153 1154 1155 1156 1157
/* Zeroes out the SRAM contents.  This routine must be called in
 * process context and is allowed to sleep.
 */
static int falcon_reset_sram(struct efx_nic *efx)
{
	efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
	int count;

	/* Set the SRAM wake/sleep GPIO appropriately. */
1158
	efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
1159 1160
	EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
	EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
1161
	efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
1162 1163 1164

	/* Initiate SRAM reset */
	EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
1165 1166
			     FRF_AZ_SRM_INIT_EN, 1,
			     FRF_AZ_SRM_NB_SZ, 0);
1167
	efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
1168 1169 1170 1171

	/* Wait for SRAM reset to complete */
	count = 0;
	do {
1172 1173
		netif_dbg(efx, hw, efx->net_dev,
			  "waiting for SRAM reset (attempt %d)...\n", count);
1174 1175 1176 1177 1178

		/* SRAM reset is slow; expect around 16ms */
		schedule_timeout_uninterruptible(HZ / 50);

		/* Check for reset complete */
1179
		efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
1180
		if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
1181 1182
			netif_dbg(efx, hw, efx->net_dev,
				  "SRAM reset complete\n");
1183 1184 1185 1186 1187

			return 0;
		}
	} while (++count < 20);	/* wait upto 0.4 sec */

1188
	netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
1189 1190 1191
	return -ETIMEDOUT;
}

1192 1193 1194 1195 1196 1197 1198
static int falcon_spi_device_init(struct efx_nic *efx,
				  struct efx_spi_device **spi_device_ret,
				  unsigned int device_id, u32 device_type)
{
	struct efx_spi_device *spi_device;

	if (device_type != 0) {
1199
		spi_device = kzalloc(sizeof(*spi_device), GFP_KERNEL);
1200 1201 1202 1203 1204 1205 1206 1207 1208
		if (!spi_device)
			return -ENOMEM;
		spi_device->device_id = device_id;
		spi_device->size =
			1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
		spi_device->addr_len =
			SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
		spi_device->munge_address = (spi_device->size == 1 << 9 &&
					     spi_device->addr_len == 1);
1209 1210 1211 1212 1213
		spi_device->erase_command =
			SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
		spi_device->erase_size =
			1 << SPI_DEV_TYPE_FIELD(device_type,
						SPI_DEV_TYPE_ERASE_SIZE);
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		spi_device->block_size =
			1 << SPI_DEV_TYPE_FIELD(device_type,
						SPI_DEV_TYPE_BLOCK_SIZE);
	} else {
		spi_device = NULL;
	}

	kfree(*spi_device_ret);
	*spi_device_ret = spi_device;
	return 0;
}

static void falcon_remove_spi_devices(struct efx_nic *efx)
{
	kfree(efx->spi_eeprom);
	efx->spi_eeprom = NULL;
	kfree(efx->spi_flash);
	efx->spi_flash = NULL;
}

1234 1235 1236 1237
/* Extract non-volatile configuration */
static int falcon_probe_nvconfig(struct efx_nic *efx)
{
	struct falcon_nvconfig *nvconfig;
B
Ben Hutchings 已提交
1238
	int board_rev;
1239 1240 1241
	int rc;

	nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
1242 1243
	if (!nvconfig)
		return -ENOMEM;
1244

B
Ben Hutchings 已提交
1245 1246
	rc = falcon_read_nvram(efx, nvconfig);
	if (rc == -EINVAL) {
1247 1248
		netif_err(efx, probe, efx->net_dev,
			  "NVRAM is invalid therefore using defaults\n");
1249
		efx->phy_type = PHY_TYPE_NONE;
1250
		efx->mdio.prtad = MDIO_PRTAD_NONE;
1251
		board_rev = 0;
B
Ben Hutchings 已提交
1252 1253 1254
		rc = 0;
	} else if (rc) {
		goto fail1;
1255 1256
	} else {
		struct falcon_nvconfig_board_v2 *v2 = &nvconfig->board_v2;
1257
		struct falcon_nvconfig_board_v3 *v3 = &nvconfig->board_v3;
1258 1259

		efx->phy_type = v2->port0_phy_type;
1260
		efx->mdio.prtad = v2->port0_phy_addr;
1261
		board_rev = le16_to_cpu(v2->board_revision);
1262

B
Ben Hutchings 已提交
1263
		if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
1264 1265 1266 1267
			rc = falcon_spi_device_init(
				efx, &efx->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
				le32_to_cpu(v3->spi_device_type
					    [FFE_AB_SPI_DEVICE_FLASH]));
1268 1269
			if (rc)
				goto fail2;
1270 1271 1272 1273
			rc = falcon_spi_device_init(
				efx, &efx->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
				le32_to_cpu(v3->spi_device_type
					    [FFE_AB_SPI_DEVICE_EEPROM]));
1274 1275 1276
			if (rc)
				goto fail2;
		}
1277 1278
	}

B
Ben Hutchings 已提交
1279 1280 1281
	/* Read the MAC addresses */
	memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);

1282 1283
	netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
		  efx->phy_type, efx->mdio.prtad);
1284

1285 1286 1287
	rc = falcon_probe_board(efx, board_rev);
	if (rc)
		goto fail2;
1288

1289 1290 1291 1292 1293 1294
	kfree(nvconfig);
	return 0;

 fail2:
	falcon_remove_spi_devices(efx);
 fail1:
1295 1296 1297 1298
	kfree(nvconfig);
	return rc;
}

1299 1300 1301 1302
/* Probe all SPI devices on the NIC */
static void falcon_probe_spi_devices(struct efx_nic *efx)
{
	efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
1303
	int boot_dev;
1304

1305 1306 1307
	efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
	efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
	efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
1308

1309 1310 1311
	if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
		boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
			    FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
1312 1313 1314
		netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
			  boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
			  "flash" : "EEPROM");
1315 1316 1317 1318
	} else {
		/* Disable VPD and set clock dividers to safe
		 * values for initial programming. */
		boot_dev = -1;
1319 1320 1321
		netif_dbg(efx, probe, efx->net_dev,
			  "Booted from internal ASIC settings;"
			  " setting SPI config\n");
1322
		EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
1323
				     /* 125 MHz / 7 ~= 20 MHz */
1324
				     FRF_AB_EE_SF_CLOCK_DIV, 7,
1325
				     /* 125 MHz / 63 ~= 2 MHz */
1326
				     FRF_AB_EE_EE_CLOCK_DIV, 63);
1327
		efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
1328 1329
	}

1330 1331 1332
	if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
		falcon_spi_device_init(efx, &efx->spi_flash,
				       FFE_AB_SPI_DEVICE_FLASH,
1333
				       default_flash_type);
1334 1335 1336
	if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
		falcon_spi_device_init(efx, &efx->spi_eeprom,
				       FFE_AB_SPI_DEVICE_EEPROM,
1337
				       large_eeprom_type);
1338 1339
}

1340
static int falcon_probe_nic(struct efx_nic *efx)
1341 1342
{
	struct falcon_nic_data *nic_data;
1343
	struct falcon_board *board;
1344 1345 1346 1347
	int rc;

	/* Allocate storage for hardware specific data */
	nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
1348 1349
	if (!nic_data)
		return -ENOMEM;
1350
	efx->nic_data = nic_data;
1351

1352 1353 1354
	rc = -ENODEV;

	if (efx_nic_fpga_ver(efx) != 0) {
1355 1356
		netif_err(efx, probe, efx->net_dev,
			  "Falcon FPGA not supported\n");
1357
		goto fail1;
1358 1359 1360 1361 1362 1363
	}

	if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
		efx_oword_t nic_stat;
		struct pci_dev *dev;
		u8 pci_rev = efx->pci_dev->revision;
1364

1365
		if ((pci_rev == 0xff) || (pci_rev == 0)) {
1366 1367
			netif_err(efx, probe, efx->net_dev,
				  "Falcon rev A0 not supported\n");
1368 1369 1370 1371
			goto fail1;
		}
		efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
		if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
1372 1373
			netif_err(efx, probe, efx->net_dev,
				  "Falcon rev A1 1G not supported\n");
1374 1375 1376
			goto fail1;
		}
		if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
1377 1378
			netif_err(efx, probe, efx->net_dev,
				  "Falcon rev A1 PCI-X not supported\n");
1379 1380
			goto fail1;
		}
1381

1382
		dev = pci_dev_get(efx->pci_dev);
1383 1384 1385 1386 1387 1388 1389 1390 1391
		while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
					     dev))) {
			if (dev->bus == efx->pci_dev->bus &&
			    dev->devfn == efx->pci_dev->devfn + 1) {
				nic_data->pci_dev2 = dev;
				break;
			}
		}
		if (!nic_data->pci_dev2) {
1392 1393
			netif_err(efx, probe, efx->net_dev,
				  "failed to find secondary function\n");
1394 1395 1396 1397 1398 1399 1400 1401
			rc = -ENODEV;
			goto fail2;
		}
	}

	/* Now we can reset the NIC */
	rc = falcon_reset_hw(efx, RESET_TYPE_ALL);
	if (rc) {
1402
		netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
1403 1404 1405 1406
		goto fail3;
	}

	/* Allocate memory for INT_KER */
1407
	rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
1408 1409 1410 1411
	if (rc)
		goto fail4;
	BUG_ON(efx->irq_status.dma_addr & 0x0f);

1412 1413 1414 1415 1416
	netif_dbg(efx, probe, efx->net_dev,
		  "INT_KER at %llx (virt %p phys %llx)\n",
		  (u64)efx->irq_status.dma_addr,
		  efx->irq_status.addr,
		  (u64)virt_to_phys(efx->irq_status.addr));
1417

1418 1419
	falcon_probe_spi_devices(efx);

1420 1421 1422 1423 1424
	/* Read in the non-volatile configuration */
	rc = falcon_probe_nvconfig(efx);
	if (rc)
		goto fail5;

1425
	/* Initialise I2C adapter */
1426 1427 1428 1429 1430 1431 1432 1433 1434
	board = falcon_board(efx);
	board->i2c_adap.owner = THIS_MODULE;
	board->i2c_data = falcon_i2c_bit_operations;
	board->i2c_data.data = efx;
	board->i2c_adap.algo_data = &board->i2c_data;
	board->i2c_adap.dev.parent = &efx->pci_dev->dev;
	strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
		sizeof(board->i2c_adap.name));
	rc = i2c_bit_add_bus(&board->i2c_adap);
1435 1436 1437
	if (rc)
		goto fail5;

1438
	rc = falcon_board(efx)->type->init(efx);
1439
	if (rc) {
1440 1441
		netif_err(efx, probe, efx->net_dev,
			  "failed to initialise board\n");
1442 1443 1444
		goto fail6;
	}

1445 1446 1447 1448
	nic_data->stats_disable_count = 1;
	setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
		    (unsigned long)efx);

1449 1450
	return 0;

1451
 fail6:
1452 1453
	BUG_ON(i2c_del_adapter(&board->i2c_adap));
	memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
1454
 fail5:
1455
	falcon_remove_spi_devices(efx);
1456
	efx_nic_free_buffer(efx, &efx->irq_status);
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
 fail4:
 fail3:
	if (nic_data->pci_dev2) {
		pci_dev_put(nic_data->pci_dev2);
		nic_data->pci_dev2 = NULL;
	}
 fail2:
 fail1:
	kfree(efx->nic_data);
	return rc;
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
static void falcon_init_rx_cfg(struct efx_nic *efx)
{
	/* Prior to Siena the RX DMA engine will split each frame at
	 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
	 * be so large that that never happens. */
	const unsigned huge_buf_size = (3 * 4096) >> 5;
	/* RX control FIFO thresholds (32 entries) */
	const unsigned ctrl_xon_thr = 20;
	const unsigned ctrl_xoff_thr = 25;
	/* RX data FIFO thresholds (256-byte units; size varies) */
1479 1480
	int data_xon_thr = efx_nic_rx_xon_thresh >> 8;
	int data_xoff_thr = efx_nic_rx_xoff_thresh >> 8;
1481 1482
	efx_oword_t reg;

1483
	efx_reado(efx, &reg, FR_AZ_RX_CFG);
1484
	if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1485 1486 1487 1488 1489
		/* Data FIFO size is 5.5K */
		if (data_xon_thr < 0)
			data_xon_thr = 512 >> 8;
		if (data_xoff_thr < 0)
			data_xoff_thr = 2048 >> 8;
1490 1491 1492 1493 1494 1495 1496
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
				    huge_buf_size);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
1497
	} else {
1498 1499 1500 1501 1502
		/* Data FIFO size is 80K; register fields moved */
		if (data_xon_thr < 0)
			data_xon_thr = 27648 >> 8; /* ~3*max MTU */
		if (data_xoff_thr < 0)
			data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
1503 1504 1505 1506 1507 1508 1509 1510
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
				    huge_buf_size);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
1511 1512 1513 1514 1515 1516 1517

		/* Enable hash insertion. This is broken for the
		 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
		 * IPv4 hashes. */
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
1518
	}
1519 1520 1521
	/* Always enable XOFF signal from RX FIFO.  We enable
	 * or disable transmission of pause frames at the MAC. */
	EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
1522
	efx_writeo(efx, &reg, FR_AZ_RX_CFG);
1523 1524
}

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
/* This call performs hardware-specific global initialisation, such as
 * defining the descriptor cache sizes and number of RSS channels.
 * It does not set up any buffers, descriptor rings or event queues.
 */
static int falcon_init_nic(struct efx_nic *efx)
{
	efx_oword_t temp;
	int rc;

	/* Use on-chip SRAM */
	efx_reado(efx, &temp, FR_AB_NIC_STAT);
	EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
	efx_writeo(efx, &temp, FR_AB_NIC_STAT);

	rc = falcon_reset_sram(efx);
	if (rc)
		return rc;

	/* Clear the parity enables on the TX data fifos as
	 * they produce false parity errors because of timing issues
	 */
	if (EFX_WORKAROUND_5129(efx)) {
		efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
		EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
		efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
	}

1552
	if (EFX_WORKAROUND_7244(efx)) {
1553
		efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
1554 1555 1556 1557
		EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
		EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
		EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
		EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
1558
		efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
1559 1560
	}

1561
	/* XXX This is documented only for Falcon A0/A1 */
1562 1563 1564
	/* Setup RX.  Wait for descriptor is broken and must
	 * be disabled.  RXDP recovery shouldn't be needed, but is.
	 */
1565
	efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
1566 1567
	EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
	EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
1568
	if (EFX_WORKAROUND_5583(efx))
1569
		EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
1570
	efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
1571 1572 1573 1574

	/* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
	 * descriptors (which is bad).
	 */
1575
	efx_reado(efx, &temp, FR_AZ_TX_CFG);
1576
	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
1577
	efx_writeo(efx, &temp, FR_AZ_TX_CFG);
1578

1579
	falcon_init_rx_cfg(efx);
1580

1581
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
1582 1583 1584 1585 1586
		/* Set hash key for IPv4 */
		memcpy(&temp, efx->rx_hash_key, sizeof(temp));
		efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);

		/* Set destination of both TX and RX Flush events */
1587
		EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
1588
		efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
1589 1590
	}

1591 1592
	efx_nic_init_common(efx);

1593 1594 1595
	return 0;
}

1596
static void falcon_remove_nic(struct efx_nic *efx)
1597 1598
{
	struct falcon_nic_data *nic_data = efx->nic_data;
1599
	struct falcon_board *board = falcon_board(efx);
1600 1601
	int rc;

1602
	board->type->fini(efx);
1603

1604
	/* Remove I2C adapter and clear it in preparation for a retry */
1605
	rc = i2c_del_adapter(&board->i2c_adap);
1606
	BUG_ON(rc);
1607
	memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
1608

1609
	falcon_remove_spi_devices(efx);
1610
	efx_nic_free_buffer(efx, &efx->irq_status);
1611

B
Ben Hutchings 已提交
1612
	falcon_reset_hw(efx, RESET_TYPE_ALL);
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624

	/* Release the second function after the reset */
	if (nic_data->pci_dev2) {
		pci_dev_put(nic_data->pci_dev2);
		nic_data->pci_dev2 = NULL;
	}

	/* Tear down the private nic state */
	kfree(efx->nic_data);
	efx->nic_data = NULL;
}

1625
static void falcon_update_nic_stats(struct efx_nic *efx)
1626
{
1627
	struct falcon_nic_data *nic_data = efx->nic_data;
1628 1629
	efx_oword_t cnt;

1630 1631 1632
	if (nic_data->stats_disable_count)
		return;

1633
	efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
1634 1635
	efx->n_rx_nodesc_drop_cnt +=
		EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678

	if (nic_data->stats_pending &&
	    *nic_data->stats_dma_done == FALCON_STATS_DONE) {
		nic_data->stats_pending = false;
		rmb(); /* read the done flag before the stats */
		efx->mac_op->update_stats(efx);
	}
}

void falcon_start_nic_stats(struct efx_nic *efx)
{
	struct falcon_nic_data *nic_data = efx->nic_data;

	spin_lock_bh(&efx->stats_lock);
	if (--nic_data->stats_disable_count == 0)
		falcon_stats_request(efx);
	spin_unlock_bh(&efx->stats_lock);
}

void falcon_stop_nic_stats(struct efx_nic *efx)
{
	struct falcon_nic_data *nic_data = efx->nic_data;
	int i;

	might_sleep();

	spin_lock_bh(&efx->stats_lock);
	++nic_data->stats_disable_count;
	spin_unlock_bh(&efx->stats_lock);

	del_timer_sync(&nic_data->stats_timer);

	/* Wait enough time for the most recent transfer to
	 * complete. */
	for (i = 0; i < 4 && nic_data->stats_pending; i++) {
		if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
			break;
		msleep(1);
	}

	spin_lock_bh(&efx->stats_lock);
	falcon_stats_complete(efx);
	spin_unlock_bh(&efx->stats_lock);
1679 1680
}

1681 1682 1683 1684 1685
static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
{
	falcon_board(efx)->type->set_id_led(efx, mode);
}

1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
/**************************************************************************
 *
 * Wake on LAN
 *
 **************************************************************************
 */

static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
{
	wol->supported = 0;
	wol->wolopts = 0;
	memset(&wol->sopass, 0, sizeof(wol->sopass));
}

static int falcon_set_wol(struct efx_nic *efx, u32 type)
{
	if (type != 0)
		return -EINVAL;
	return 0;
}

1707 1708
/**************************************************************************
 *
1709
 * Revision-dependent attributes used by efx.c and nic.c
1710 1711 1712 1713
 *
 **************************************************************************
 */

1714
struct efx_nic_type falcon_a1_nic_type = {
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
	.probe = falcon_probe_nic,
	.remove = falcon_remove_nic,
	.init = falcon_init_nic,
	.fini = efx_port_dummy_op_void,
	.monitor = falcon_monitor,
	.reset = falcon_reset_hw,
	.probe_port = falcon_probe_port,
	.remove_port = falcon_remove_port,
	.prepare_flush = falcon_prepare_flush,
	.update_stats = falcon_update_nic_stats,
	.start_stats = falcon_start_nic_stats,
	.stop_stats = falcon_stop_nic_stats,
1727
	.set_id_led = falcon_set_id_led,
1728 1729
	.push_irq_moderation = falcon_push_irq_moderation,
	.push_multicast_hash = falcon_push_multicast_hash,
B
Ben Hutchings 已提交
1730
	.reconfigure_port = falcon_reconfigure_port,
1731 1732 1733
	.get_wol = falcon_get_wol,
	.set_wol = falcon_set_wol,
	.resume_wol = efx_port_dummy_op_void,
1734
	.test_nvram = falcon_test_nvram,
1735 1736
	.default_mac_ops = &falcon_xmac_operations,

1737
	.revision = EFX_REV_FALCON_A1,
1738
	.mem_map_size = 0x20000,
1739 1740 1741 1742 1743
	.txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
	.rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
	.buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
	.evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
	.evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
1744
	.max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
1745 1746 1747
	.rx_buffer_padding = 0x24,
	.max_interrupt_mode = EFX_INT_MODE_MSI,
	.phys_addr_channels = 4,
1748 1749
	.tx_dc_base = 0x130000,
	.rx_dc_base = 0x100000,
1750
	.offload_features = NETIF_F_IP_CSUM,
1751
	.reset_world_flags = ETH_RESET_IRQ,
1752 1753
};

1754
struct efx_nic_type falcon_b0_nic_type = {
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
	.probe = falcon_probe_nic,
	.remove = falcon_remove_nic,
	.init = falcon_init_nic,
	.fini = efx_port_dummy_op_void,
	.monitor = falcon_monitor,
	.reset = falcon_reset_hw,
	.probe_port = falcon_probe_port,
	.remove_port = falcon_remove_port,
	.prepare_flush = falcon_prepare_flush,
	.update_stats = falcon_update_nic_stats,
	.start_stats = falcon_start_nic_stats,
	.stop_stats = falcon_stop_nic_stats,
1767
	.set_id_led = falcon_set_id_led,
1768 1769
	.push_irq_moderation = falcon_push_irq_moderation,
	.push_multicast_hash = falcon_push_multicast_hash,
B
Ben Hutchings 已提交
1770
	.reconfigure_port = falcon_reconfigure_port,
1771 1772 1773
	.get_wol = falcon_get_wol,
	.set_wol = falcon_set_wol,
	.resume_wol = efx_port_dummy_op_void,
1774
	.test_registers = falcon_b0_test_registers,
1775
	.test_nvram = falcon_test_nvram,
1776 1777
	.default_mac_ops = &falcon_xmac_operations,

1778
	.revision = EFX_REV_FALCON_B0,
1779 1780 1781
	/* Map everything up to and including the RSS indirection
	 * table.  Don't map MSI-X table, MSI-X PBA since Linux
	 * requires that they not be mapped.  */
1782 1783 1784 1785 1786 1787 1788 1789
	.mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
			 FR_BZ_RX_INDIRECTION_TBL_STEP *
			 FR_BZ_RX_INDIRECTION_TBL_ROWS),
	.txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
	.rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
	.buf_tbl_base = FR_BZ_BUF_FULL_TBL,
	.evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
	.evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
1790
	.max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
1791
	.rx_buffer_hash_size = 0x10,
1792 1793 1794 1795 1796
	.rx_buffer_padding = 0,
	.max_interrupt_mode = EFX_INT_MODE_MSIX,
	.phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
				   * interrupt handler only supports 32
				   * channels */
1797 1798
	.tx_dc_base = 0x130000,
	.rx_dc_base = 0x100000,
1799
	.offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
1800
	.reset_world_flags = ETH_RESET_IRQ,
1801 1802
};