falcon.c 49.6 KB
Newer Older
1 2 3
/****************************************************************************
 * Driver for Solarflare Solarstorm network controllers and boards
 * Copyright 2005-2006 Fen Systems Ltd.
4
 * Copyright 2006-2009 Solarflare Communications Inc.
5 6 7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation, incorporated herein by reference.
 */

#include <linux/bitops.h>
#include <linux/delay.h>
#include <linux/pci.h>
#include <linux/module.h>
#include <linux/seq_file.h>
16
#include <linux/i2c.h>
B
Ben Hutchings 已提交
17
#include <linux/mii.h>
18
#include <linux/slab.h>
19 20 21 22 23
#include "net_driver.h"
#include "bitfield.h"
#include "efx.h"
#include "mac.h"
#include "spi.h"
B
Ben Hutchings 已提交
24
#include "nic.h"
25
#include "regs.h"
26
#include "io.h"
27 28 29 30
#include "mdio_10g.h"
#include "phy.h"
#include "workarounds.h"

B
Ben Hutchings 已提交
31
/* Hardware control for SFC4000 (aka Falcon). */
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46
static const unsigned int
/* "Large" EEPROM device: Atmel AT25640 or similar
 * 8 KB, 16-bit address, 32 B write block */
large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
		     | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
		     | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
/* Default flash device: Atmel AT25F1024
 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
		      | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
		      | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
		      | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
		      | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));

47 48 49 50 51 52 53 54
/**************************************************************************
 *
 * I2C bus - this is a bit-bashing interface using GPIO pins
 * Note that it uses the output enables to tristate the outputs
 * SDA is the data pin and SCL is the clock
 *
 **************************************************************************
 */
55
static void falcon_setsda(void *data, int state)
56
{
57
	struct efx_nic *efx = (struct efx_nic *)data;
58 59
	efx_oword_t reg;

60
	efx_reado(efx, &reg, FR_AB_GPIO_CTL);
61
	EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
62
	efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
63 64
}

65
static void falcon_setscl(void *data, int state)
66
{
67
	struct efx_nic *efx = (struct efx_nic *)data;
68 69
	efx_oword_t reg;

70
	efx_reado(efx, &reg, FR_AB_GPIO_CTL);
71
	EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
72
	efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
73 74
}

75 76 77 78
static int falcon_getsda(void *data)
{
	struct efx_nic *efx = (struct efx_nic *)data;
	efx_oword_t reg;
79

80 81 82
	efx_reado(efx, &reg, FR_AB_GPIO_CTL);
	return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
}
83

84 85 86 87
static int falcon_getscl(void *data)
{
	struct efx_nic *efx = (struct efx_nic *)data;
	efx_oword_t reg;
88

89 90
	efx_reado(efx, &reg, FR_AB_GPIO_CTL);
	return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
91 92
}

93 94 95 96 97 98 99 100 101 102
static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
	.setsda		= falcon_setsda,
	.setscl		= falcon_setscl,
	.getsda		= falcon_getsda,
	.getscl		= falcon_getscl,
	.udelay		= 5,
	/* Wait up to 50 ms for slave to let us pull SCL high */
	.timeout	= DIV_ROUND_UP(HZ, 20),
};

103
static void falcon_push_irq_moderation(struct efx_channel *channel)
104 105 106 107 108 109 110
{
	efx_dword_t timer_cmd;
	struct efx_nic *efx = channel->efx;

	/* Set timer register */
	if (channel->irq_moderation) {
		EFX_POPULATE_DWORD_2(timer_cmd,
111 112 113
				     FRF_AB_TC_TIMER_MODE,
				     FFE_BB_TIMER_MODE_INT_HLDOFF,
				     FRF_AB_TC_TIMER_VAL,
114
				     channel->irq_moderation - 1);
115 116
	} else {
		EFX_POPULATE_DWORD_2(timer_cmd,
117 118 119
				     FRF_AB_TC_TIMER_MODE,
				     FFE_BB_TIMER_MODE_DIS,
				     FRF_AB_TC_TIMER_VAL, 0);
120
	}
121
	BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
122 123
	efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
			       channel->channel);
B
Ben Hutchings 已提交
124 125
}

B
Ben Hutchings 已提交
126 127
static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);

B
Ben Hutchings 已提交
128 129 130 131 132 133 134 135
static void falcon_prepare_flush(struct efx_nic *efx)
{
	falcon_deconfigure_mac_wrapper(efx);

	/* Wait for the tx and rx fifo's to get to the next packet boundary
	 * (~1ms without back-pressure), then to drain the remainder of the
	 * fifo's at data path speeds (negligible), with a healthy margin. */
	msleep(10);
136 137
}

138 139 140 141 142 143 144 145 146 147
/* Acknowledge a legacy interrupt from Falcon
 *
 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
 *
 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
 * BIU. Interrupt acknowledge is read sensitive so must write instead
 * (then read to ensure the BIU collector is flushed)
 *
 * NB most hardware supports MSI interrupts
 */
148
inline void falcon_irq_ack_a1(struct efx_nic *efx)
149 150 151
{
	efx_dword_t reg;

152
	EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
153 154
	efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
	efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
155 156 157
}


158
irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
159
{
160 161
	struct efx_nic *efx = dev_id;
	efx_oword_t *int_ker = efx->irq_status.addr;
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
	struct efx_channel *channel;
	int syserr;
	int queues;

	/* Check to see if this is our interrupt.  If it isn't, we
	 * exit without having touched the hardware.
	 */
	if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
		EFX_TRACE(efx, "IRQ %d on CPU %d not for me\n", irq,
			  raw_smp_processor_id());
		return IRQ_NONE;
	}
	efx->last_irq_cpu = raw_smp_processor_id();
	EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
		  irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));

	/* Determine interrupting queues, clear interrupt status
	 * register and acknowledge the device interrupt.
	 */
181 182
	BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
	queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
183 184 185 186 187 188 189 190

	/* Check to see if we have a serious error condition */
	if (queues & (1U << efx->fatal_irq_level)) {
		syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
		if (unlikely(syserr))
			return efx_nic_fatal_interrupt(efx);
	}

191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
	EFX_ZERO_OWORD(*int_ker);
	wmb(); /* Ensure the vector is cleared before interrupt ack */
	falcon_irq_ack_a1(efx);

	/* Schedule processing of any interrupting queues */
	channel = &efx->channel[0];
	while (queues) {
		if (queues & 0x01)
			efx_schedule_channel(channel);
		channel++;
		queues >>= 1;
	}

	return IRQ_HANDLED;
}
/**************************************************************************
 *
 * EEPROM/flash
 *
 **************************************************************************
 */

213
#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
214

215 216 217
static int falcon_spi_poll(struct efx_nic *efx)
{
	efx_oword_t reg;
218
	efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
219
	return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
220 221
}

222 223 224
/* Wait for SPI command completion */
static int falcon_spi_wait(struct efx_nic *efx)
{
225 226 227 228 229 230 231 232 233 234 235 236
	/* Most commands will finish quickly, so we start polling at
	 * very short intervals.  Sometimes the command may have to
	 * wait for VPD or expansion ROM access outside of our
	 * control, so we allow up to 100 ms. */
	unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
	int i;

	for (i = 0; i < 10; i++) {
		if (!falcon_spi_poll(efx))
			return 0;
		udelay(10);
	}
237

238
	for (;;) {
239
		if (!falcon_spi_poll(efx))
240
			return 0;
241 242 243 244
		if (time_after_eq(jiffies, timeout)) {
			EFX_ERR(efx, "timed out waiting for SPI\n");
			return -ETIMEDOUT;
		}
245
		schedule_timeout_uninterruptible(1);
246
	}
247 248
}

249
int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
250
		   unsigned int command, int address,
251
		   const void *in, void *out, size_t len)
252
{
253 254
	bool addressed = (address >= 0);
	bool reading = (out != NULL);
255 256 257
	efx_oword_t reg;
	int rc;

258 259 260
	/* Input validation */
	if (len > FALCON_SPI_MAX_LEN)
		return -EINVAL;
261
	BUG_ON(!mutex_is_locked(&efx->spi_lock));
262

263 264
	/* Check that previous command is not still running */
	rc = falcon_spi_poll(efx);
265 266 267
	if (rc)
		return rc;

268 269
	/* Program address register, if we have an address */
	if (addressed) {
270
		EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
271
		efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
272 273 274 275 276
	}

	/* Program data register, if we have data */
	if (in != NULL) {
		memcpy(&reg, in, len);
277
		efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
278
	}
279

280
	/* Issue read/write command */
281
	EFX_POPULATE_OWORD_7(reg,
282 283 284 285 286 287
			     FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
			     FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
			     FRF_AB_EE_SPI_HCMD_DABCNT, len,
			     FRF_AB_EE_SPI_HCMD_READ, reading,
			     FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
			     FRF_AB_EE_SPI_HCMD_ADBCNT,
288
			     (addressed ? spi->addr_len : 0),
289
			     FRF_AB_EE_SPI_HCMD_ENC, command);
290
	efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
291

292
	/* Wait for read/write to complete */
293 294 295 296 297
	rc = falcon_spi_wait(efx);
	if (rc)
		return rc;

	/* Read data */
298
	if (out != NULL) {
299
		efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
300 301 302
		memcpy(out, &reg, len);
	}

303 304 305
	return 0;
}

306 307
static size_t
falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
308 309 310 311 312 313 314 315 316 317 318 319
{
	return min(FALCON_SPI_MAX_LEN,
		   (spi->block_size - (start & (spi->block_size - 1))));
}

static inline u8
efx_spi_munge_command(const struct efx_spi_device *spi,
		      const u8 command, const unsigned int address)
{
	return command | (((address >> 8) & spi->munge_address) << 3);
}

320
/* Wait up to 10 ms for buffered write completion */
321 322
int
falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
323
{
324
	unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
325
	u8 status;
326
	int rc;
327

328
	for (;;) {
329
		rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
330 331 332 333 334
				    &status, sizeof(status));
		if (rc)
			return rc;
		if (!(status & SPI_STATUS_NRDY))
			return 0;
335 336 337 338 339 340 341
		if (time_after_eq(jiffies, timeout)) {
			EFX_ERR(efx, "SPI write timeout on device %d"
				" last status=0x%02x\n",
				spi->device_id, status);
			return -ETIMEDOUT;
		}
		schedule_timeout_uninterruptible(1);
342 343 344
	}
}

345 346
int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
		    loff_t start, size_t len, size_t *retlen, u8 *buffer)
347
{
348 349
	size_t block_len, pos = 0;
	unsigned int command;
350 351 352
	int rc = 0;

	while (pos < len) {
353
		block_len = min(len - pos, FALCON_SPI_MAX_LEN);
354 355

		command = efx_spi_munge_command(spi, SPI_READ, start + pos);
356
		rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
				    buffer + pos, block_len);
		if (rc)
			break;
		pos += block_len;

		/* Avoid locking up the system */
		cond_resched();
		if (signal_pending(current)) {
			rc = -EINTR;
			break;
		}
	}

	if (retlen)
		*retlen = pos;
	return rc;
}

375 376 377
int
falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
		 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
378 379
{
	u8 verify_buffer[FALCON_SPI_MAX_LEN];
380 381
	size_t block_len, pos = 0;
	unsigned int command;
382 383 384
	int rc = 0;

	while (pos < len) {
385
		rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
386 387 388
		if (rc)
			break;

389
		block_len = min(len - pos,
390 391
				falcon_spi_write_limit(spi, start + pos));
		command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
392
		rc = falcon_spi_cmd(efx, spi, command, start + pos,
393 394 395 396
				    buffer + pos, NULL, block_len);
		if (rc)
			break;

397
		rc = falcon_spi_wait_write(efx, spi);
398 399 400 401
		if (rc)
			break;

		command = efx_spi_munge_command(spi, SPI_READ, start + pos);
402
		rc = falcon_spi_cmd(efx, spi, command, start + pos,
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
				    NULL, verify_buffer, block_len);
		if (memcmp(verify_buffer, buffer + pos, block_len)) {
			rc = -EIO;
			break;
		}

		pos += block_len;

		/* Avoid locking up the system */
		cond_resched();
		if (signal_pending(current)) {
			rc = -EINTR;
			break;
		}
	}

	if (retlen)
		*retlen = pos;
	return rc;
}

424 425 426 427 428 429
/**************************************************************************
 *
 * MAC wrapper
 *
 **************************************************************************
 */
430

431 432 433 434 435 436 437 438 439 440
static void falcon_push_multicast_hash(struct efx_nic *efx)
{
	union efx_multicast_hash *mc_hash = &efx->multicast_hash;

	WARN_ON(!mutex_is_locked(&efx->mac_lock));

	efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
	efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
}

B
Ben Hutchings 已提交
441
static void falcon_reset_macs(struct efx_nic *efx)
442
{
B
Ben Hutchings 已提交
443 444
	struct falcon_nic_data *nic_data = efx->nic_data;
	efx_oword_t reg, mac_ctrl;
445 446
	int count;

447
	if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
448 449 450 451
		/* It's not safe to use GLB_CTL_REG to reset the
		 * macs, so instead use the internal MAC resets
		 */
		if (!EFX_IS10G(efx)) {
452
			EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 1);
453
			efx_writeo(efx, &reg, FR_AB_GM_CFG1);
454 455
			udelay(1000);

456
			EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 0);
457
			efx_writeo(efx, &reg, FR_AB_GM_CFG1);
458
			udelay(1000);
B
Ben Hutchings 已提交
459
			return;
460
		} else {
461
			EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
462
			efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
463 464

			for (count = 0; count < 10000; count++) {
465
				efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
466 467
				if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
				    0)
B
Ben Hutchings 已提交
468
					return;
469 470
				udelay(10);
			}
471

472 473 474
			EFX_ERR(efx, "timed out waiting for XMAC core reset\n");
		}
	}
475

B
Ben Hutchings 已提交
476 477
	/* Mac stats will fail whist the TX fifo is draining */
	WARN_ON(nic_data->stats_disable_count == 0);
478

B
Ben Hutchings 已提交
479 480 481
	efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
	EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
	efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
482

483
	efx_reado(efx, &reg, FR_AB_GLB_CTL);
484 485 486
	EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
	EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
	EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
487
	efx_writeo(efx, &reg, FR_AB_GLB_CTL);
488 489 490

	count = 0;
	while (1) {
491
		efx_reado(efx, &reg, FR_AB_GLB_CTL);
492 493 494
		if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
		    !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
		    !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
495 496 497 498 499 500 501 502 503 504 505 506
			EFX_LOG(efx, "Completed MAC reset after %d loops\n",
				count);
			break;
		}
		if (count > 20) {
			EFX_ERR(efx, "MAC reset failed\n");
			break;
		}
		count++;
		udelay(10);
	}

B
Ben Hutchings 已提交
507 508 509
	/* Ensure the correct MAC is selected before statistics
	 * are re-enabled by the caller */
	efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
510 511 512

	/* This can run even when the GMAC is selected */
	falcon_setup_xaui(efx);
513 514 515 516 517 518
}

void falcon_drain_tx_fifo(struct efx_nic *efx)
{
	efx_oword_t reg;

519
	if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
520 521 522
	    (efx->loopback_mode != LOOPBACK_NONE))
		return;

523
	efx_reado(efx, &reg, FR_AB_MAC_CTRL);
524
	/* There is no point in draining more than once */
525
	if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
526 527 528
		return;

	falcon_reset_macs(efx);
529 530
}

B
Ben Hutchings 已提交
531
static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
532
{
533
	efx_oword_t reg;
534

535
	if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
536 537 538
		return;

	/* Isolate the MAC -> RX */
539
	efx_reado(efx, &reg, FR_AZ_RX_CFG);
540
	EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
541
	efx_writeo(efx, &reg, FR_AZ_RX_CFG);
542

B
Ben Hutchings 已提交
543 544
	/* Isolate TX -> MAC */
	falcon_drain_tx_fifo(efx);
545 546 547 548
}

void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
{
549
	struct efx_link_state *link_state = &efx->link_state;
550 551 552
	efx_oword_t reg;
	int link_speed;

553
	switch (link_state->speed) {
B
Ben Hutchings 已提交
554 555 556 557 558
	case 10000: link_speed = 3; break;
	case 1000:  link_speed = 2; break;
	case 100:   link_speed = 1; break;
	default:    link_speed = 0; break;
	}
559 560 561 562 563
	/* MAC_LINK_STATUS controls MAC backpressure but doesn't work
	 * as advertised.  Disable to ensure packets are not
	 * indefinitely held and TX queue can be flushed at any point
	 * while the link is down. */
	EFX_POPULATE_OWORD_5(reg,
564 565 566 567 568
			     FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
			     FRF_AB_MAC_BCAD_ACPT, 1,
			     FRF_AB_MAC_UC_PROM, efx->promiscuous,
			     FRF_AB_MAC_LINK_STATUS, 1, /* always set */
			     FRF_AB_MAC_SPEED, link_speed);
569 570
	/* On B0, MAC backpressure can be disabled and packets get
	 * discarded. */
571
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
572
		EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
573
				    !link_state->up);
574 575
	}

576
	efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
577 578

	/* Restore the multicast hash registers. */
579
	falcon_push_multicast_hash(efx);
580

581
	efx_reado(efx, &reg, FR_AZ_RX_CFG);
582 583 584
	/* Enable XOFF signal from RX FIFO (we enabled it during NIC
	 * initialisation but it may read back as 0) */
	EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
585
	/* Unisolate the MAC -> RX */
586
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
587
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
588
	efx_writeo(efx, &reg, FR_AZ_RX_CFG);
589 590
}

591
static void falcon_stats_request(struct efx_nic *efx)
592
{
593
	struct falcon_nic_data *nic_data = efx->nic_data;
594 595
	efx_oword_t reg;

596 597
	WARN_ON(nic_data->stats_pending);
	WARN_ON(nic_data->stats_disable_count);
598

599 600
	if (nic_data->stats_dma_done == NULL)
		return;	/* no mac selected */
601

602 603
	*nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
	nic_data->stats_pending = true;
604 605 606 607
	wmb(); /* ensure done flag is clear */

	/* Initiate DMA transfer of stats */
	EFX_POPULATE_OWORD_2(reg,
608 609
			     FRF_AB_MAC_STAT_DMA_CMD, 1,
			     FRF_AB_MAC_STAT_DMA_ADR,
610
			     efx->stats_buffer.dma_addr);
611
	efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
612

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
	mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
}

static void falcon_stats_complete(struct efx_nic *efx)
{
	struct falcon_nic_data *nic_data = efx->nic_data;

	if (!nic_data->stats_pending)
		return;

	nic_data->stats_pending = 0;
	if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
		rmb(); /* read the done flag before the stats */
		efx->mac_op->update_stats(efx);
	} else {
		EFX_ERR(efx, "timed out waiting for statistics\n");
629
	}
630
}
631

632 633 634 635 636 637 638 639 640 641 642 643
static void falcon_stats_timer_func(unsigned long context)
{
	struct efx_nic *efx = (struct efx_nic *)context;
	struct falcon_nic_data *nic_data = efx->nic_data;

	spin_lock(&efx->stats_lock);

	falcon_stats_complete(efx);
	if (nic_data->stats_disable_count == 0)
		falcon_stats_request(efx);

	spin_unlock(&efx->stats_lock);
644 645
}

B
Ben Hutchings 已提交
646 647
static void falcon_switch_mac(struct efx_nic *efx);

S
Steve Hodgson 已提交
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static bool falcon_loopback_link_poll(struct efx_nic *efx)
{
	struct efx_link_state old_state = efx->link_state;

	WARN_ON(!mutex_is_locked(&efx->mac_lock));
	WARN_ON(!LOOPBACK_INTERNAL(efx));

	efx->link_state.fd = true;
	efx->link_state.fc = efx->wanted_fc;
	efx->link_state.up = true;

	if (efx->loopback_mode == LOOPBACK_GMAC)
		efx->link_state.speed = 1000;
	else
		efx->link_state.speed = 10000;

	return !efx_link_state_equal(&efx->link_state, &old_state);
}

B
Ben Hutchings 已提交
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
static int falcon_reconfigure_port(struct efx_nic *efx)
{
	int rc;

	WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);

	/* Poll the PHY link state *before* reconfiguring it. This means we
	 * will pick up the correct speed (in loopback) to select the correct
	 * MAC.
	 */
	if (LOOPBACK_INTERNAL(efx))
		falcon_loopback_link_poll(efx);
	else
		efx->phy_op->poll(efx);

	falcon_stop_nic_stats(efx);
	falcon_deconfigure_mac_wrapper(efx);

	falcon_switch_mac(efx);

	efx->phy_op->reconfigure(efx);
	rc = efx->mac_op->reconfigure(efx);
	BUG_ON(rc);

	falcon_start_nic_stats(efx);

	/* Synchronise efx->link_state with the kernel */
	efx_link_status_changed(efx);

	return 0;
}

699 700 701 702 703 704 705 706 707 708
/**************************************************************************
 *
 * PHY access via GMII
 *
 **************************************************************************
 */

/* Wait for GMII access to complete */
static int falcon_gmii_wait(struct efx_nic *efx)
{
709
	efx_oword_t md_stat;
710 711
	int count;

712 713
	/* wait upto 50ms - taken max from datasheet */
	for (count = 0; count < 5000; count++) {
714 715 716 717
		efx_reado(efx, &md_stat, FR_AB_MD_STAT);
		if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
			if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
			    EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
718
				EFX_ERR(efx, "error from GMII access "
719 720
					EFX_OWORD_FMT"\n",
					EFX_OWORD_VAL(md_stat));
721 722 723 724 725 726 727 728 729 730
				return -EIO;
			}
			return 0;
		}
		udelay(10);
	}
	EFX_ERR(efx, "timed out waiting for GMII\n");
	return -ETIMEDOUT;
}

731 732 733
/* Write an MDIO register of a PHY connected to Falcon. */
static int falcon_mdio_write(struct net_device *net_dev,
			     int prtad, int devad, u16 addr, u16 value)
734
{
735
	struct efx_nic *efx = netdev_priv(net_dev);
736
	efx_oword_t reg;
737
	int rc;
738

739 740
	EFX_REGDUMP(efx, "writing MDIO %d register %d.%d with 0x%04x\n",
		    prtad, devad, addr, value);
741

742
	mutex_lock(&efx->mdio_lock);
743

744 745 746
	/* Check MDIO not currently being accessed */
	rc = falcon_gmii_wait(efx);
	if (rc)
747 748 749
		goto out;

	/* Write the address/ID register */
750
	EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
751
	efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
752

753 754
	EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
			     FRF_AB_MD_DEV_ADR, devad);
755
	efx_writeo(efx, &reg, FR_AB_MD_ID);
756 757

	/* Write data */
758
	EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
759
	efx_writeo(efx, &reg, FR_AB_MD_TXD);
760 761

	EFX_POPULATE_OWORD_2(reg,
762 763
			     FRF_AB_MD_WRC, 1,
			     FRF_AB_MD_GC, 0);
764
	efx_writeo(efx, &reg, FR_AB_MD_CS);
765 766

	/* Wait for data to be written */
767 768
	rc = falcon_gmii_wait(efx);
	if (rc) {
769 770
		/* Abort the write operation */
		EFX_POPULATE_OWORD_2(reg,
771 772
				     FRF_AB_MD_WRC, 0,
				     FRF_AB_MD_GC, 1);
773
		efx_writeo(efx, &reg, FR_AB_MD_CS);
774 775 776
		udelay(10);
	}

777 778
out:
	mutex_unlock(&efx->mdio_lock);
779
	return rc;
780 781
}

782 783 784
/* Read an MDIO register of a PHY connected to Falcon. */
static int falcon_mdio_read(struct net_device *net_dev,
			    int prtad, int devad, u16 addr)
785
{
786
	struct efx_nic *efx = netdev_priv(net_dev);
787
	efx_oword_t reg;
788
	int rc;
789

790
	mutex_lock(&efx->mdio_lock);
791

792 793 794
	/* Check MDIO not currently being accessed */
	rc = falcon_gmii_wait(efx);
	if (rc)
795 796
		goto out;

797
	EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
798
	efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
799

800 801
	EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
			     FRF_AB_MD_DEV_ADR, devad);
802
	efx_writeo(efx, &reg, FR_AB_MD_ID);
803 804

	/* Request data to be read */
805
	EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
806
	efx_writeo(efx, &reg, FR_AB_MD_CS);
807 808

	/* Wait for data to become available */
809 810
	rc = falcon_gmii_wait(efx);
	if (rc == 0) {
811
		efx_reado(efx, &reg, FR_AB_MD_RXD);
812
		rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
813 814
		EFX_REGDUMP(efx, "read from MDIO %d register %d.%d, got %04x\n",
			    prtad, devad, addr, rc);
815 816 817
	} else {
		/* Abort the read operation */
		EFX_POPULATE_OWORD_2(reg,
818 819
				     FRF_AB_MD_RIC, 0,
				     FRF_AB_MD_GC, 1);
820
		efx_writeo(efx, &reg, FR_AB_MD_CS);
821

822 823
		EFX_LOG(efx, "read from MDIO %d register %d.%d, got error %d\n",
			prtad, devad, addr, rc);
824 825
	}

826 827
out:
	mutex_unlock(&efx->mdio_lock);
828
	return rc;
829 830
}

831 832 833 834 835 836 837 838
static void falcon_clock_mac(struct efx_nic *efx)
{
	unsigned strap_val;
	efx_oword_t nic_stat;

	/* Configure the NIC generated MAC clock correctly */
	efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
	strap_val = EFX_IS10G(efx) ? 5 : 3;
839
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
840 841 842 843 844 845 846 847 848 849 850
		EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP_EN, 1);
		EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP, strap_val);
		efx_writeo(efx, &nic_stat, FR_AB_NIC_STAT);
	} else {
		/* Falcon A1 does not support 1G/10G speed switching
		 * and must not be used with a PHY that does. */
		BUG_ON(EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_PINS) !=
		       strap_val);
	}
}

B
Ben Hutchings 已提交
851
static void falcon_switch_mac(struct efx_nic *efx)
852 853
{
	struct efx_mac_operations *old_mac_op = efx->mac_op;
854 855
	struct falcon_nic_data *nic_data = efx->nic_data;
	unsigned int stats_done_offset;
856

857
	WARN_ON(!mutex_is_locked(&efx->mac_lock));
B
Ben Hutchings 已提交
858 859
	WARN_ON(nic_data->stats_disable_count == 0);

860 861 862
	efx->mac_op = (EFX_IS10G(efx) ?
		       &falcon_xmac_operations : &falcon_gmac_operations);

863 864 865 866 867 868
	if (EFX_IS10G(efx))
		stats_done_offset = XgDmaDone_offset;
	else
		stats_done_offset = GDmaDone_offset;
	nic_data->stats_dma_done = efx->stats_buffer.addr + stats_done_offset;

869
	if (old_mac_op == efx->mac_op)
B
Ben Hutchings 已提交
870
		return;
871

872 873
	falcon_clock_mac(efx);

874
	EFX_LOG(efx, "selected %cMAC\n", EFX_IS10G(efx) ? 'X' : 'G');
875
	/* Not all macs support a mac-level link state */
B
Ben Hutchings 已提交
876
	efx->xmac_poll_required = false;
B
Ben Hutchings 已提交
877
	falcon_reset_macs(efx);
878 879
}

880
/* This call is responsible for hooking in the MAC and PHY operations */
881
static int falcon_probe_port(struct efx_nic *efx)
882 883 884
{
	int rc;

885 886 887 888 889 890 891 892 893 894
	switch (efx->phy_type) {
	case PHY_TYPE_SFX7101:
		efx->phy_op = &falcon_sfx7101_phy_ops;
		break;
	case PHY_TYPE_SFT9001A:
	case PHY_TYPE_SFT9001B:
		efx->phy_op = &falcon_sft9001_phy_ops;
		break;
	case PHY_TYPE_QT2022C2:
	case PHY_TYPE_QT2025C:
895
		efx->phy_op = &falcon_qt202x_phy_ops;
896 897 898 899 900 901 902
		break;
	default:
		EFX_ERR(efx, "Unknown PHY type %d\n",
			efx->phy_type);
		return -ENODEV;
	}

903
	/* Fill out MDIO structure and loopback modes */
904 905
	efx->mdio.mdio_read = falcon_mdio_read;
	efx->mdio.mdio_write = falcon_mdio_write;
906 907 908
	rc = efx->phy_op->probe(efx);
	if (rc != 0)
		return rc;
909

910 911 912 913
	/* Initial assumption */
	efx->link_state.speed = 10000;
	efx->link_state.fd = true;

914
	/* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
915
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
B
Ben Hutchings 已提交
916
		efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
917
	else
B
Ben Hutchings 已提交
918
		efx->wanted_fc = EFX_FC_RX;
919 920
	if (efx->mdio.mmds & MDIO_DEVS_AN)
		efx->wanted_fc |= EFX_FC_AUTO;
921 922

	/* Allocate buffer for stats */
923 924
	rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
				  FALCON_MAC_STATS_SIZE);
925 926
	if (rc)
		return rc;
927 928
	EFX_LOG(efx, "stats buffer at %llx (virt %p phys %llx)\n",
		(u64)efx->stats_buffer.dma_addr,
929
		efx->stats_buffer.addr,
930
		(u64)virt_to_phys(efx->stats_buffer.addr));
931 932 933 934

	return 0;
}

935
static void falcon_remove_port(struct efx_nic *efx)
936
{
937
	efx->phy_op->remove(efx);
938
	efx_nic_free_buffer(efx, &efx->stats_buffer);
939 940
}

B
Ben Hutchings 已提交
941 942 943 944 945 946
/**************************************************************************
 *
 * Falcon test code
 *
 **************************************************************************/

947 948
static int
falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
B
Ben Hutchings 已提交
949 950 951 952 953 954 955 956
{
	struct falcon_nvconfig *nvconfig;
	struct efx_spi_device *spi;
	void *region;
	int rc, magic_num, struct_ver;
	__le16 *word, *limit;
	u32 csum;

957 958 959 960
	spi = efx->spi_flash ? efx->spi_flash : efx->spi_eeprom;
	if (!spi)
		return -EINVAL;

961
	region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
B
Ben Hutchings 已提交
962 963
	if (!region)
		return -ENOMEM;
964
	nvconfig = region + FALCON_NVCONFIG_OFFSET;
B
Ben Hutchings 已提交
965

966
	mutex_lock(&efx->spi_lock);
967
	rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
968
	mutex_unlock(&efx->spi_lock);
B
Ben Hutchings 已提交
969 970 971 972 973 974 975 976 977 978 979
	if (rc) {
		EFX_ERR(efx, "Failed to read %s\n",
			efx->spi_flash ? "flash" : "EEPROM");
		rc = -EIO;
		goto out;
	}

	magic_num = le16_to_cpu(nvconfig->board_magic_num);
	struct_ver = le16_to_cpu(nvconfig->board_struct_ver);

	rc = -EINVAL;
980
	if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
B
Ben Hutchings 已提交
981 982 983 984 985 986 987 988 989 990 991
		EFX_ERR(efx, "NVRAM bad magic 0x%x\n", magic_num);
		goto out;
	}
	if (struct_ver < 2) {
		EFX_ERR(efx, "NVRAM has ancient version 0x%x\n", struct_ver);
		goto out;
	} else if (struct_ver < 4) {
		word = &nvconfig->board_magic_num;
		limit = (__le16 *) (nvconfig + 1);
	} else {
		word = region;
992
		limit = region + FALCON_NVCONFIG_END;
B
Ben Hutchings 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	}
	for (csum = 0; word < limit; ++word)
		csum += le16_to_cpu(*word);

	if (~csum & 0xffff) {
		EFX_ERR(efx, "NVRAM has incorrect checksum\n");
		goto out;
	}

	rc = 0;
	if (nvconfig_out)
		memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));

 out:
	kfree(region);
	return rc;
}

1011 1012 1013 1014 1015
static int falcon_test_nvram(struct efx_nic *efx)
{
	return falcon_read_nvram(efx, NULL);
}

1016
static const struct efx_nic_register_test falcon_b0_register_tests[] = {
1017
	{ FR_AZ_ADR_REGION,
1018
	  EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
1019
	{ FR_AZ_RX_CFG,
B
Ben Hutchings 已提交
1020
	  EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
1021
	{ FR_AZ_TX_CFG,
B
Ben Hutchings 已提交
1022
	  EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
1023
	{ FR_AZ_TX_RESERVED,
B
Ben Hutchings 已提交
1024
	  EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
1025
	{ FR_AB_MAC_CTRL,
B
Ben Hutchings 已提交
1026
	  EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
1027
	{ FR_AZ_SRM_TX_DC_CFG,
B
Ben Hutchings 已提交
1028
	  EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
1029
	{ FR_AZ_RX_DC_CFG,
B
Ben Hutchings 已提交
1030
	  EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
1031
	{ FR_AZ_RX_DC_PF_WM,
B
Ben Hutchings 已提交
1032
	  EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
1033
	{ FR_BZ_DP_CTRL,
B
Ben Hutchings 已提交
1034
	  EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
1035
	{ FR_AB_GM_CFG2,
1036
	  EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
1037
	{ FR_AB_GMF_CFG0,
1038
	  EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
1039
	{ FR_AB_XM_GLB_CFG,
B
Ben Hutchings 已提交
1040
	  EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
1041
	{ FR_AB_XM_TX_CFG,
B
Ben Hutchings 已提交
1042
	  EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
1043
	{ FR_AB_XM_RX_CFG,
B
Ben Hutchings 已提交
1044
	  EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
1045
	{ FR_AB_XM_RX_PARAM,
B
Ben Hutchings 已提交
1046
	  EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
1047
	{ FR_AB_XM_FC,
B
Ben Hutchings 已提交
1048
	  EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
1049
	{ FR_AB_XM_ADR_LO,
B
Ben Hutchings 已提交
1050
	  EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
1051
	{ FR_AB_XX_SD_CTL,
B
Ben Hutchings 已提交
1052 1053 1054
	  EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
};

1055 1056 1057 1058 1059 1060
static int falcon_b0_test_registers(struct efx_nic *efx)
{
	return efx_nic_test_registers(efx, falcon_b0_register_tests,
				      ARRAY_SIZE(falcon_b0_register_tests));
}

1061 1062 1063 1064 1065 1066 1067 1068 1069
/**************************************************************************
 *
 * Device reset
 *
 **************************************************************************
 */

/* Resets NIC to known state.  This routine must be called in process
 * context and is allowed to sleep. */
1070
static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
1071 1072 1073 1074 1075
{
	struct falcon_nic_data *nic_data = efx->nic_data;
	efx_oword_t glb_ctl_reg_ker;
	int rc;

1076
	EFX_LOG(efx, "performing %s hardware reset\n", RESET_TYPE(method));
1077 1078 1079 1080 1081 1082 1083 1084 1085

	/* Initiate device reset */
	if (method == RESET_TYPE_WORLD) {
		rc = pci_save_state(efx->pci_dev);
		if (rc) {
			EFX_ERR(efx, "failed to backup PCI state of primary "
				"function prior to hardware reset\n");
			goto fail1;
		}
1086
		if (efx_nic_is_dual_func(efx)) {
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
			rc = pci_save_state(nic_data->pci_dev2);
			if (rc) {
				EFX_ERR(efx, "failed to backup PCI state of "
					"secondary function prior to "
					"hardware reset\n");
				goto fail2;
			}
		}

		EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
1097 1098 1099
				     FRF_AB_EXT_PHY_RST_DUR,
				     FFE_AB_EXT_PHY_RST_DUR_10240US,
				     FRF_AB_SWRST, 1);
1100 1101
	} else {
		EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
				     /* exclude PHY from "invisible" reset */
				     FRF_AB_EXT_PHY_RST_CTL,
				     method == RESET_TYPE_INVISIBLE,
				     /* exclude EEPROM/flash and PCIe */
				     FRF_AB_PCIE_CORE_RST_CTL, 1,
				     FRF_AB_PCIE_NSTKY_RST_CTL, 1,
				     FRF_AB_PCIE_SD_RST_CTL, 1,
				     FRF_AB_EE_RST_CTL, 1,
				     FRF_AB_EXT_PHY_RST_DUR,
				     FFE_AB_EXT_PHY_RST_DUR_10240US,
				     FRF_AB_SWRST, 1);
	}
1114
	efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
1115 1116 1117 1118 1119 1120

	EFX_LOG(efx, "waiting for hardware reset\n");
	schedule_timeout_uninterruptible(HZ / 20);

	/* Restore PCI configuration if needed */
	if (method == RESET_TYPE_WORLD) {
1121
		if (efx_nic_is_dual_func(efx)) {
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
			rc = pci_restore_state(nic_data->pci_dev2);
			if (rc) {
				EFX_ERR(efx, "failed to restore PCI config for "
					"the secondary function\n");
				goto fail3;
			}
		}
		rc = pci_restore_state(efx->pci_dev);
		if (rc) {
			EFX_ERR(efx, "failed to restore PCI config for the "
				"primary function\n");
			goto fail4;
		}
		EFX_LOG(efx, "successfully restored PCI config\n");
	}

	/* Assert that reset complete */
1139
	efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
1140
	if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
		rc = -ETIMEDOUT;
		EFX_ERR(efx, "timed out waiting for hardware reset\n");
		goto fail5;
	}
	EFX_LOG(efx, "hardware reset complete\n");

	return 0;

	/* pci_save_state() and pci_restore_state() MUST be called in pairs */
fail2:
fail3:
	pci_restore_state(efx->pci_dev);
fail1:
fail4:
fail5:
	return rc;
}

1159
static void falcon_monitor(struct efx_nic *efx)
1160
{
S
Steve Hodgson 已提交
1161
	bool link_changed;
1162 1163
	int rc;

S
Steve Hodgson 已提交
1164 1165
	BUG_ON(!mutex_is_locked(&efx->mac_lock));

1166 1167 1168 1169 1170
	rc = falcon_board(efx)->type->monitor(efx);
	if (rc) {
		EFX_ERR(efx, "Board sensor %s; shutting down PHY\n",
			(rc == -ERANGE) ? "reported fault" : "failed");
		efx->phy_mode |= PHY_MODE_LOW_POWER;
B
Ben Hutchings 已提交
1171 1172
		rc = __efx_reconfigure_port(efx);
		WARN_ON(rc);
1173
	}
S
Steve Hodgson 已提交
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184

	if (LOOPBACK_INTERNAL(efx))
		link_changed = falcon_loopback_link_poll(efx);
	else
		link_changed = efx->phy_op->poll(efx);

	if (link_changed) {
		falcon_stop_nic_stats(efx);
		falcon_deconfigure_mac_wrapper(efx);

		falcon_switch_mac(efx);
B
Ben Hutchings 已提交
1185 1186
		rc = efx->mac_op->reconfigure(efx);
		BUG_ON(rc);
S
Steve Hodgson 已提交
1187 1188 1189 1190 1191 1192

		falcon_start_nic_stats(efx);

		efx_link_status_changed(efx);
	}

B
Ben Hutchings 已提交
1193 1194
	if (EFX_IS10G(efx))
		falcon_poll_xmac(efx);
1195 1196
}

1197 1198 1199 1200 1201 1202 1203 1204 1205
/* Zeroes out the SRAM contents.  This routine must be called in
 * process context and is allowed to sleep.
 */
static int falcon_reset_sram(struct efx_nic *efx)
{
	efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
	int count;

	/* Set the SRAM wake/sleep GPIO appropriately. */
1206
	efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
1207 1208
	EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
	EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
1209
	efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
1210 1211 1212

	/* Initiate SRAM reset */
	EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
1213 1214
			     FRF_AZ_SRM_INIT_EN, 1,
			     FRF_AZ_SRM_NB_SZ, 0);
1215
	efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225

	/* Wait for SRAM reset to complete */
	count = 0;
	do {
		EFX_LOG(efx, "waiting for SRAM reset (attempt %d)...\n", count);

		/* SRAM reset is slow; expect around 16ms */
		schedule_timeout_uninterruptible(HZ / 50);

		/* Check for reset complete */
1226
		efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
1227
		if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
			EFX_LOG(efx, "SRAM reset complete\n");

			return 0;
		}
	} while (++count < 20);	/* wait upto 0.4 sec */

	EFX_ERR(efx, "timed out waiting for SRAM reset\n");
	return -ETIMEDOUT;
}

1238 1239 1240 1241 1242 1243 1244
static int falcon_spi_device_init(struct efx_nic *efx,
				  struct efx_spi_device **spi_device_ret,
				  unsigned int device_id, u32 device_type)
{
	struct efx_spi_device *spi_device;

	if (device_type != 0) {
1245
		spi_device = kzalloc(sizeof(*spi_device), GFP_KERNEL);
1246 1247 1248 1249 1250 1251 1252 1253 1254
		if (!spi_device)
			return -ENOMEM;
		spi_device->device_id = device_id;
		spi_device->size =
			1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
		spi_device->addr_len =
			SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
		spi_device->munge_address = (spi_device->size == 1 << 9 &&
					     spi_device->addr_len == 1);
1255 1256 1257 1258 1259
		spi_device->erase_command =
			SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
		spi_device->erase_size =
			1 << SPI_DEV_TYPE_FIELD(device_type,
						SPI_DEV_TYPE_ERASE_SIZE);
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
		spi_device->block_size =
			1 << SPI_DEV_TYPE_FIELD(device_type,
						SPI_DEV_TYPE_BLOCK_SIZE);
	} else {
		spi_device = NULL;
	}

	kfree(*spi_device_ret);
	*spi_device_ret = spi_device;
	return 0;
}

static void falcon_remove_spi_devices(struct efx_nic *efx)
{
	kfree(efx->spi_eeprom);
	efx->spi_eeprom = NULL;
	kfree(efx->spi_flash);
	efx->spi_flash = NULL;
}

1280 1281 1282 1283
/* Extract non-volatile configuration */
static int falcon_probe_nvconfig(struct efx_nic *efx)
{
	struct falcon_nvconfig *nvconfig;
B
Ben Hutchings 已提交
1284
	int board_rev;
1285 1286 1287
	int rc;

	nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
1288 1289
	if (!nvconfig)
		return -ENOMEM;
1290

B
Ben Hutchings 已提交
1291 1292 1293
	rc = falcon_read_nvram(efx, nvconfig);
	if (rc == -EINVAL) {
		EFX_ERR(efx, "NVRAM is invalid therefore using defaults\n");
1294
		efx->phy_type = PHY_TYPE_NONE;
1295
		efx->mdio.prtad = MDIO_PRTAD_NONE;
1296
		board_rev = 0;
B
Ben Hutchings 已提交
1297 1298 1299
		rc = 0;
	} else if (rc) {
		goto fail1;
1300 1301
	} else {
		struct falcon_nvconfig_board_v2 *v2 = &nvconfig->board_v2;
1302
		struct falcon_nvconfig_board_v3 *v3 = &nvconfig->board_v3;
1303 1304

		efx->phy_type = v2->port0_phy_type;
1305
		efx->mdio.prtad = v2->port0_phy_addr;
1306
		board_rev = le16_to_cpu(v2->board_revision);
1307

B
Ben Hutchings 已提交
1308
		if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
1309 1310 1311 1312
			rc = falcon_spi_device_init(
				efx, &efx->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
				le32_to_cpu(v3->spi_device_type
					    [FFE_AB_SPI_DEVICE_FLASH]));
1313 1314
			if (rc)
				goto fail2;
1315 1316 1317 1318
			rc = falcon_spi_device_init(
				efx, &efx->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
				le32_to_cpu(v3->spi_device_type
					    [FFE_AB_SPI_DEVICE_EEPROM]));
1319 1320 1321
			if (rc)
				goto fail2;
		}
1322 1323
	}

B
Ben Hutchings 已提交
1324 1325 1326
	/* Read the MAC addresses */
	memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);

1327
	EFX_LOG(efx, "PHY is %d phy_id %d\n", efx->phy_type, efx->mdio.prtad);
1328

1329 1330 1331
	rc = falcon_probe_board(efx, board_rev);
	if (rc)
		goto fail2;
1332

1333 1334 1335 1336 1337 1338
	kfree(nvconfig);
	return 0;

 fail2:
	falcon_remove_spi_devices(efx);
 fail1:
1339 1340 1341 1342
	kfree(nvconfig);
	return rc;
}

1343 1344 1345 1346
/* Probe all SPI devices on the NIC */
static void falcon_probe_spi_devices(struct efx_nic *efx)
{
	efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
1347
	int boot_dev;
1348

1349 1350 1351
	efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
	efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
	efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
1352

1353 1354 1355
	if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
		boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
			    FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
1356
		EFX_LOG(efx, "Booted from %s\n",
1357
			boot_dev == FFE_AB_SPI_DEVICE_FLASH ? "flash" : "EEPROM");
1358 1359 1360 1361 1362 1363
	} else {
		/* Disable VPD and set clock dividers to safe
		 * values for initial programming. */
		boot_dev = -1;
		EFX_LOG(efx, "Booted from internal ASIC settings;"
			" setting SPI config\n");
1364
		EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
1365
				     /* 125 MHz / 7 ~= 20 MHz */
1366
				     FRF_AB_EE_SF_CLOCK_DIV, 7,
1367
				     /* 125 MHz / 63 ~= 2 MHz */
1368
				     FRF_AB_EE_EE_CLOCK_DIV, 63);
1369
		efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
1370 1371
	}

1372 1373 1374
	if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
		falcon_spi_device_init(efx, &efx->spi_flash,
				       FFE_AB_SPI_DEVICE_FLASH,
1375
				       default_flash_type);
1376 1377 1378
	if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
		falcon_spi_device_init(efx, &efx->spi_eeprom,
				       FFE_AB_SPI_DEVICE_EEPROM,
1379
				       large_eeprom_type);
1380 1381
}

1382
static int falcon_probe_nic(struct efx_nic *efx)
1383 1384
{
	struct falcon_nic_data *nic_data;
1385
	struct falcon_board *board;
1386 1387 1388 1389
	int rc;

	/* Allocate storage for hardware specific data */
	nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
1390 1391
	if (!nic_data)
		return -ENOMEM;
1392
	efx->nic_data = nic_data;
1393

1394 1395 1396 1397
	rc = -ENODEV;

	if (efx_nic_fpga_ver(efx) != 0) {
		EFX_ERR(efx, "Falcon FPGA not supported\n");
1398
		goto fail1;
1399 1400 1401 1402 1403 1404
	}

	if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
		efx_oword_t nic_stat;
		struct pci_dev *dev;
		u8 pci_rev = efx->pci_dev->revision;
1405

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
		if ((pci_rev == 0xff) || (pci_rev == 0)) {
			EFX_ERR(efx, "Falcon rev A0 not supported\n");
			goto fail1;
		}
		efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
		if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
			EFX_ERR(efx, "Falcon rev A1 1G not supported\n");
			goto fail1;
		}
		if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
			EFX_ERR(efx, "Falcon rev A1 PCI-X not supported\n");
			goto fail1;
		}
1419

1420
		dev = pci_dev_get(efx->pci_dev);
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
		while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
					     dev))) {
			if (dev->bus == efx->pci_dev->bus &&
			    dev->devfn == efx->pci_dev->devfn + 1) {
				nic_data->pci_dev2 = dev;
				break;
			}
		}
		if (!nic_data->pci_dev2) {
			EFX_ERR(efx, "failed to find secondary function\n");
			rc = -ENODEV;
			goto fail2;
		}
	}

	/* Now we can reset the NIC */
	rc = falcon_reset_hw(efx, RESET_TYPE_ALL);
	if (rc) {
		EFX_ERR(efx, "failed to reset NIC\n");
		goto fail3;
	}

	/* Allocate memory for INT_KER */
1444
	rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
1445 1446 1447 1448
	if (rc)
		goto fail4;
	BUG_ON(efx->irq_status.dma_addr & 0x0f);

1449 1450 1451
	EFX_LOG(efx, "INT_KER at %llx (virt %p phys %llx)\n",
		(u64)efx->irq_status.dma_addr,
		efx->irq_status.addr, (u64)virt_to_phys(efx->irq_status.addr));
1452

1453 1454
	falcon_probe_spi_devices(efx);

1455 1456 1457 1458 1459
	/* Read in the non-volatile configuration */
	rc = falcon_probe_nvconfig(efx);
	if (rc)
		goto fail5;

1460
	/* Initialise I2C adapter */
1461 1462 1463 1464 1465 1466 1467 1468 1469
	board = falcon_board(efx);
	board->i2c_adap.owner = THIS_MODULE;
	board->i2c_data = falcon_i2c_bit_operations;
	board->i2c_data.data = efx;
	board->i2c_adap.algo_data = &board->i2c_data;
	board->i2c_adap.dev.parent = &efx->pci_dev->dev;
	strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
		sizeof(board->i2c_adap.name));
	rc = i2c_bit_add_bus(&board->i2c_adap);
1470 1471 1472
	if (rc)
		goto fail5;

1473
	rc = falcon_board(efx)->type->init(efx);
1474 1475 1476 1477 1478
	if (rc) {
		EFX_ERR(efx, "failed to initialise board\n");
		goto fail6;
	}

1479 1480 1481 1482
	nic_data->stats_disable_count = 1;
	setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
		    (unsigned long)efx);

1483 1484
	return 0;

1485
 fail6:
1486 1487
	BUG_ON(i2c_del_adapter(&board->i2c_adap));
	memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
1488
 fail5:
1489
	falcon_remove_spi_devices(efx);
1490
	efx_nic_free_buffer(efx, &efx->irq_status);
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
 fail4:
 fail3:
	if (nic_data->pci_dev2) {
		pci_dev_put(nic_data->pci_dev2);
		nic_data->pci_dev2 = NULL;
	}
 fail2:
 fail1:
	kfree(efx->nic_data);
	return rc;
}

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
static void falcon_init_rx_cfg(struct efx_nic *efx)
{
	/* Prior to Siena the RX DMA engine will split each frame at
	 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
	 * be so large that that never happens. */
	const unsigned huge_buf_size = (3 * 4096) >> 5;
	/* RX control FIFO thresholds (32 entries) */
	const unsigned ctrl_xon_thr = 20;
	const unsigned ctrl_xoff_thr = 25;
	/* RX data FIFO thresholds (256-byte units; size varies) */
1513 1514
	int data_xon_thr = efx_nic_rx_xon_thresh >> 8;
	int data_xoff_thr = efx_nic_rx_xoff_thresh >> 8;
1515 1516
	efx_oword_t reg;

1517
	efx_reado(efx, &reg, FR_AZ_RX_CFG);
1518
	if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1519 1520 1521 1522 1523
		/* Data FIFO size is 5.5K */
		if (data_xon_thr < 0)
			data_xon_thr = 512 >> 8;
		if (data_xoff_thr < 0)
			data_xoff_thr = 2048 >> 8;
1524 1525 1526 1527 1528 1529 1530
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
				    huge_buf_size);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
1531
	} else {
1532 1533 1534 1535 1536
		/* Data FIFO size is 80K; register fields moved */
		if (data_xon_thr < 0)
			data_xon_thr = 27648 >> 8; /* ~3*max MTU */
		if (data_xoff_thr < 0)
			data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
1537 1538 1539 1540 1541 1542 1543 1544
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
				    huge_buf_size);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
		EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
1545
	}
1546 1547 1548
	/* Always enable XOFF signal from RX FIFO.  We enable
	 * or disable transmission of pause frames at the MAC. */
	EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
1549
	efx_writeo(efx, &reg, FR_AZ_RX_CFG);
1550 1551
}

1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
/* This call performs hardware-specific global initialisation, such as
 * defining the descriptor cache sizes and number of RSS channels.
 * It does not set up any buffers, descriptor rings or event queues.
 */
static int falcon_init_nic(struct efx_nic *efx)
{
	efx_oword_t temp;
	int rc;

	/* Use on-chip SRAM */
	efx_reado(efx, &temp, FR_AB_NIC_STAT);
	EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
	efx_writeo(efx, &temp, FR_AB_NIC_STAT);

	/* Set the source of the GMAC clock */
	if (efx_nic_rev(efx) == EFX_REV_FALCON_B0) {
		efx_reado(efx, &temp, FR_AB_GPIO_CTL);
		EFX_SET_OWORD_FIELD(temp, FRF_AB_USE_NIC_CLK, true);
		efx_writeo(efx, &temp, FR_AB_GPIO_CTL);
	}

	/* Select the correct MAC */
	falcon_clock_mac(efx);

	rc = falcon_reset_sram(efx);
	if (rc)
		return rc;

	/* Clear the parity enables on the TX data fifos as
	 * they produce false parity errors because of timing issues
	 */
	if (EFX_WORKAROUND_5129(efx)) {
		efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
		EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
		efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
	}

1589
	if (EFX_WORKAROUND_7244(efx)) {
1590
		efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
1591 1592 1593 1594
		EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
		EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
		EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
		EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
1595
		efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
1596 1597
	}

1598
	/* XXX This is documented only for Falcon A0/A1 */
1599 1600 1601
	/* Setup RX.  Wait for descriptor is broken and must
	 * be disabled.  RXDP recovery shouldn't be needed, but is.
	 */
1602
	efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
1603 1604
	EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
	EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
1605
	if (EFX_WORKAROUND_5583(efx))
1606
		EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
1607
	efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
1608 1609 1610 1611

	/* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
	 * descriptors (which is bad).
	 */
1612
	efx_reado(efx, &temp, FR_AZ_TX_CFG);
1613
	EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
1614
	efx_writeo(efx, &temp, FR_AZ_TX_CFG);
1615

1616
	falcon_init_rx_cfg(efx);
1617 1618

	/* Set destination of both TX and RX Flush events */
1619
	if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
1620
		EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
1621
		efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
1622 1623
	}

1624 1625
	efx_nic_init_common(efx);

1626 1627 1628
	return 0;
}

1629
static void falcon_remove_nic(struct efx_nic *efx)
1630 1631
{
	struct falcon_nic_data *nic_data = efx->nic_data;
1632
	struct falcon_board *board = falcon_board(efx);
1633 1634
	int rc;

1635
	board->type->fini(efx);
1636

1637
	/* Remove I2C adapter and clear it in preparation for a retry */
1638
	rc = i2c_del_adapter(&board->i2c_adap);
1639
	BUG_ON(rc);
1640
	memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
1641

1642
	falcon_remove_spi_devices(efx);
1643
	efx_nic_free_buffer(efx, &efx->irq_status);
1644

B
Ben Hutchings 已提交
1645
	falcon_reset_hw(efx, RESET_TYPE_ALL);
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657

	/* Release the second function after the reset */
	if (nic_data->pci_dev2) {
		pci_dev_put(nic_data->pci_dev2);
		nic_data->pci_dev2 = NULL;
	}

	/* Tear down the private nic state */
	kfree(efx->nic_data);
	efx->nic_data = NULL;
}

1658
static void falcon_update_nic_stats(struct efx_nic *efx)
1659
{
1660
	struct falcon_nic_data *nic_data = efx->nic_data;
1661 1662
	efx_oword_t cnt;

1663 1664 1665
	if (nic_data->stats_disable_count)
		return;

1666
	efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
1667 1668
	efx->n_rx_nodesc_drop_cnt +=
		EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711

	if (nic_data->stats_pending &&
	    *nic_data->stats_dma_done == FALCON_STATS_DONE) {
		nic_data->stats_pending = false;
		rmb(); /* read the done flag before the stats */
		efx->mac_op->update_stats(efx);
	}
}

void falcon_start_nic_stats(struct efx_nic *efx)
{
	struct falcon_nic_data *nic_data = efx->nic_data;

	spin_lock_bh(&efx->stats_lock);
	if (--nic_data->stats_disable_count == 0)
		falcon_stats_request(efx);
	spin_unlock_bh(&efx->stats_lock);
}

void falcon_stop_nic_stats(struct efx_nic *efx)
{
	struct falcon_nic_data *nic_data = efx->nic_data;
	int i;

	might_sleep();

	spin_lock_bh(&efx->stats_lock);
	++nic_data->stats_disable_count;
	spin_unlock_bh(&efx->stats_lock);

	del_timer_sync(&nic_data->stats_timer);

	/* Wait enough time for the most recent transfer to
	 * complete. */
	for (i = 0; i < 4 && nic_data->stats_pending; i++) {
		if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
			break;
		msleep(1);
	}

	spin_lock_bh(&efx->stats_lock);
	falcon_stats_complete(efx);
	spin_unlock_bh(&efx->stats_lock);
1712 1713
}

1714 1715 1716 1717 1718
static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
{
	falcon_board(efx)->type->set_id_led(efx, mode);
}

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
/**************************************************************************
 *
 * Wake on LAN
 *
 **************************************************************************
 */

static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
{
	wol->supported = 0;
	wol->wolopts = 0;
	memset(&wol->sopass, 0, sizeof(wol->sopass));
}

static int falcon_set_wol(struct efx_nic *efx, u32 type)
{
	if (type != 0)
		return -EINVAL;
	return 0;
}

1740 1741
/**************************************************************************
 *
1742
 * Revision-dependent attributes used by efx.c and nic.c
1743 1744 1745 1746
 *
 **************************************************************************
 */

1747
struct efx_nic_type falcon_a1_nic_type = {
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
	.probe = falcon_probe_nic,
	.remove = falcon_remove_nic,
	.init = falcon_init_nic,
	.fini = efx_port_dummy_op_void,
	.monitor = falcon_monitor,
	.reset = falcon_reset_hw,
	.probe_port = falcon_probe_port,
	.remove_port = falcon_remove_port,
	.prepare_flush = falcon_prepare_flush,
	.update_stats = falcon_update_nic_stats,
	.start_stats = falcon_start_nic_stats,
	.stop_stats = falcon_stop_nic_stats,
1760
	.set_id_led = falcon_set_id_led,
1761 1762
	.push_irq_moderation = falcon_push_irq_moderation,
	.push_multicast_hash = falcon_push_multicast_hash,
B
Ben Hutchings 已提交
1763
	.reconfigure_port = falcon_reconfigure_port,
1764 1765 1766
	.get_wol = falcon_get_wol,
	.set_wol = falcon_set_wol,
	.resume_wol = efx_port_dummy_op_void,
1767
	.test_nvram = falcon_test_nvram,
1768 1769
	.default_mac_ops = &falcon_xmac_operations,

1770
	.revision = EFX_REV_FALCON_A1,
1771
	.mem_map_size = 0x20000,
1772 1773 1774 1775 1776
	.txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
	.rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
	.buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
	.evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
	.evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
1777
	.max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
1778 1779 1780
	.rx_buffer_padding = 0x24,
	.max_interrupt_mode = EFX_INT_MODE_MSI,
	.phys_addr_channels = 4,
1781 1782
	.tx_dc_base = 0x130000,
	.rx_dc_base = 0x100000,
1783
	.offload_features = NETIF_F_IP_CSUM,
1784
	.reset_world_flags = ETH_RESET_IRQ,
1785 1786
};

1787
struct efx_nic_type falcon_b0_nic_type = {
1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
	.probe = falcon_probe_nic,
	.remove = falcon_remove_nic,
	.init = falcon_init_nic,
	.fini = efx_port_dummy_op_void,
	.monitor = falcon_monitor,
	.reset = falcon_reset_hw,
	.probe_port = falcon_probe_port,
	.remove_port = falcon_remove_port,
	.prepare_flush = falcon_prepare_flush,
	.update_stats = falcon_update_nic_stats,
	.start_stats = falcon_start_nic_stats,
	.stop_stats = falcon_stop_nic_stats,
1800
	.set_id_led = falcon_set_id_led,
1801 1802
	.push_irq_moderation = falcon_push_irq_moderation,
	.push_multicast_hash = falcon_push_multicast_hash,
B
Ben Hutchings 已提交
1803
	.reconfigure_port = falcon_reconfigure_port,
1804 1805 1806
	.get_wol = falcon_get_wol,
	.set_wol = falcon_set_wol,
	.resume_wol = efx_port_dummy_op_void,
1807
	.test_registers = falcon_b0_test_registers,
1808
	.test_nvram = falcon_test_nvram,
1809 1810
	.default_mac_ops = &falcon_xmac_operations,

1811
	.revision = EFX_REV_FALCON_B0,
1812 1813 1814
	/* Map everything up to and including the RSS indirection
	 * table.  Don't map MSI-X table, MSI-X PBA since Linux
	 * requires that they not be mapped.  */
1815 1816 1817 1818 1819 1820 1821 1822
	.mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
			 FR_BZ_RX_INDIRECTION_TBL_STEP *
			 FR_BZ_RX_INDIRECTION_TBL_ROWS),
	.txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
	.rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
	.buf_tbl_base = FR_BZ_BUF_FULL_TBL,
	.evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
	.evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
1823
	.max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
1824 1825 1826 1827 1828
	.rx_buffer_padding = 0,
	.max_interrupt_mode = EFX_INT_MODE_MSIX,
	.phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
				   * interrupt handler only supports 32
				   * channels */
1829 1830
	.tx_dc_base = 0x130000,
	.rx_dc_base = 0x100000,
1831
	.offload_features = NETIF_F_IP_CSUM,
1832
	.reset_world_flags = ETH_RESET_IRQ,
1833 1834
};