pxa3xx_nand.c 49.4 KB
Newer Older
E
eric miao 已提交
1 2 3 4 5 6 7 8 9
/*
 * drivers/mtd/nand/pxa3xx_nand.c
 *
 * Copyright © 2005 Intel Corporation
 * Copyright © 2006 Marvell International Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
10 11
 *
 * See Documentation/mtd/nand/pxa3xx-nand.txt for more details.
E
eric miao 已提交
12 13
 */

14
#include <linux/kernel.h>
E
eric miao 已提交
15 16 17 18 19 20 21 22 23
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
#include <linux/delay.h>
#include <linux/clk.h>
#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/partitions.h>
24 25
#include <linux/io.h>
#include <linux/irq.h>
26
#include <linux/slab.h>
27 28
#include <linux/of.h>
#include <linux/of_device.h>
29
#include <linux/of_mtd.h>
E
eric miao 已提交
30

31 32 33 34 35
#if defined(CONFIG_ARCH_PXA) || defined(CONFIG_ARCH_MMP)
#define ARCH_HAS_DMA
#endif

#ifdef ARCH_HAS_DMA
36
#include <mach/dma.h>
37 38
#endif

39
#include <linux/platform_data/mtd-nand-pxa3xx.h>
E
eric miao 已提交
40 41

#define	CHIP_DELAY_TIMEOUT	(2 * HZ/10)
L
Lei Wen 已提交
42
#define NAND_STOP_DELAY		(2 * HZ/50)
43
#define PAGE_CHUNK_SIZE		(2048)
E
eric miao 已提交
44

45 46 47 48 49 50 51
/*
 * Define a buffer size for the initial command that detects the flash device:
 * STATUS, READID and PARAM. The largest of these is the PARAM command,
 * needing 256 bytes.
 */
#define INIT_BUFFER_SIZE	256

E
eric miao 已提交
52 53 54 55 56 57 58 59
/* registers and bit definitions */
#define NDCR		(0x00) /* Control register */
#define NDTR0CS0	(0x04) /* Timing Parameter 0 for CS0 */
#define NDTR1CS0	(0x0C) /* Timing Parameter 1 for CS0 */
#define NDSR		(0x14) /* Status Register */
#define NDPCR		(0x18) /* Page Count Register */
#define NDBDR0		(0x1C) /* Bad Block Register 0 */
#define NDBDR1		(0x20) /* Bad Block Register 1 */
60
#define NDECCCTRL	(0x28) /* ECC control */
E
eric miao 已提交
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
#define NDDB		(0x40) /* Data Buffer */
#define NDCB0		(0x48) /* Command Buffer0 */
#define NDCB1		(0x4C) /* Command Buffer1 */
#define NDCB2		(0x50) /* Command Buffer2 */

#define NDCR_SPARE_EN		(0x1 << 31)
#define NDCR_ECC_EN		(0x1 << 30)
#define NDCR_DMA_EN		(0x1 << 29)
#define NDCR_ND_RUN		(0x1 << 28)
#define NDCR_DWIDTH_C		(0x1 << 27)
#define NDCR_DWIDTH_M		(0x1 << 26)
#define NDCR_PAGE_SZ		(0x1 << 24)
#define NDCR_NCSX		(0x1 << 23)
#define NDCR_ND_MODE		(0x3 << 21)
#define NDCR_NAND_MODE   	(0x0)
#define NDCR_CLR_PG_CNT		(0x1 << 20)
L
Lei Wen 已提交
77
#define NDCR_STOP_ON_UNCOR	(0x1 << 19)
E
eric miao 已提交
78 79 80 81 82 83
#define NDCR_RD_ID_CNT_MASK	(0x7 << 16)
#define NDCR_RD_ID_CNT(x)	(((x) << 16) & NDCR_RD_ID_CNT_MASK)

#define NDCR_RA_START		(0x1 << 15)
#define NDCR_PG_PER_BLK		(0x1 << 14)
#define NDCR_ND_ARB_EN		(0x1 << 12)
L
Lei Wen 已提交
84
#define NDCR_INT_MASK           (0xFFF)
E
eric miao 已提交
85 86

#define NDSR_MASK		(0xfff)
87 88 89
#define NDSR_ERR_CNT_OFF	(16)
#define NDSR_ERR_CNT_MASK       (0x1f)
#define NDSR_ERR_CNT(sr)	((sr >> NDSR_ERR_CNT_OFF) & NDSR_ERR_CNT_MASK)
L
Lei Wen 已提交
90 91
#define NDSR_RDY                (0x1 << 12)
#define NDSR_FLASH_RDY          (0x1 << 11)
E
eric miao 已提交
92 93 94 95 96 97
#define NDSR_CS0_PAGED		(0x1 << 10)
#define NDSR_CS1_PAGED		(0x1 << 9)
#define NDSR_CS0_CMDD		(0x1 << 8)
#define NDSR_CS1_CMDD		(0x1 << 7)
#define NDSR_CS0_BBD		(0x1 << 6)
#define NDSR_CS1_BBD		(0x1 << 5)
98 99
#define NDSR_UNCORERR		(0x1 << 4)
#define NDSR_CORERR		(0x1 << 3)
E
eric miao 已提交
100 101 102 103
#define NDSR_WRDREQ		(0x1 << 2)
#define NDSR_RDDREQ		(0x1 << 1)
#define NDSR_WRCMDREQ		(0x1)

104
#define NDCB0_LEN_OVRD		(0x1 << 28)
105
#define NDCB0_ST_ROW_EN         (0x1 << 26)
E
eric miao 已提交
106 107
#define NDCB0_AUTO_RS		(0x1 << 25)
#define NDCB0_CSEL		(0x1 << 24)
108 109
#define NDCB0_EXT_CMD_TYPE_MASK	(0x7 << 29)
#define NDCB0_EXT_CMD_TYPE(x)	(((x) << 29) & NDCB0_EXT_CMD_TYPE_MASK)
E
eric miao 已提交
110 111 112 113 114 115 116 117 118 119
#define NDCB0_CMD_TYPE_MASK	(0x7 << 21)
#define NDCB0_CMD_TYPE(x)	(((x) << 21) & NDCB0_CMD_TYPE_MASK)
#define NDCB0_NC		(0x1 << 20)
#define NDCB0_DBC		(0x1 << 19)
#define NDCB0_ADDR_CYC_MASK	(0x7 << 16)
#define NDCB0_ADDR_CYC(x)	(((x) << 16) & NDCB0_ADDR_CYC_MASK)
#define NDCB0_CMD2_MASK		(0xff << 8)
#define NDCB0_CMD1_MASK		(0xff)
#define NDCB0_ADDR_CYC_SHIFT	(16)

120 121 122 123 124 125 126 127
#define EXT_CMD_TYPE_DISPATCH	6 /* Command dispatch */
#define EXT_CMD_TYPE_NAKED_RW	5 /* Naked read or Naked write */
#define EXT_CMD_TYPE_READ	4 /* Read */
#define EXT_CMD_TYPE_DISP_WR	4 /* Command dispatch with write */
#define EXT_CMD_TYPE_FINAL	3 /* Final command */
#define EXT_CMD_TYPE_LAST_RW	1 /* Last naked read/write */
#define EXT_CMD_TYPE_MONO	0 /* Monolithic read/write */

E
eric miao 已提交
128 129
/* macros for registers read/write */
#define nand_writel(info, off, val)	\
130
	writel_relaxed((val), (info)->mmio_base + (off))
E
eric miao 已提交
131 132

#define nand_readl(info, off)		\
133
	readl_relaxed((info)->mmio_base + (off))
E
eric miao 已提交
134 135 136 137 138 139

/* error code and state */
enum {
	ERR_NONE	= 0,
	ERR_DMABUSERR	= -1,
	ERR_SENDCMD	= -2,
140
	ERR_UNCORERR	= -3,
E
eric miao 已提交
141
	ERR_BBERR	= -4,
142
	ERR_CORERR	= -5,
E
eric miao 已提交
143 144 145
};

enum {
L
Lei Wen 已提交
146
	STATE_IDLE = 0,
147
	STATE_PREPARED,
E
eric miao 已提交
148 149 150 151 152 153
	STATE_CMD_HANDLE,
	STATE_DMA_READING,
	STATE_DMA_WRITING,
	STATE_DMA_DONE,
	STATE_PIO_READING,
	STATE_PIO_WRITING,
L
Lei Wen 已提交
154 155
	STATE_CMD_DONE,
	STATE_READY,
E
eric miao 已提交
156 157
};

158 159 160 161 162
enum pxa3xx_nand_variant {
	PXA3XX_NAND_VARIANT_PXA,
	PXA3XX_NAND_VARIANT_ARMADA370,
};

163 164 165 166 167 168 169
struct pxa3xx_nand_host {
	struct nand_chip	chip;
	struct mtd_info         *mtd;
	void			*info_data;

	/* page size of attached chip */
	int			use_ecc;
170
	int			cs;
E
eric miao 已提交
171

172 173 174 175 176 177 178 179
	/* calculated from pxa3xx_nand_flash data */
	unsigned int		col_addr_cycles;
	unsigned int		row_addr_cycles;
	size_t			read_id_bytes;

};

struct pxa3xx_nand_info {
180
	struct nand_hw_control	controller;
E
eric miao 已提交
181 182 183 184
	struct platform_device	 *pdev;

	struct clk		*clk;
	void __iomem		*mmio_base;
185
	unsigned long		mmio_phys;
186
	struct completion	cmd_complete, dev_ready;
E
eric miao 已提交
187 188 189

	unsigned int 		buf_start;
	unsigned int		buf_count;
190
	unsigned int		buf_size;
191 192
	unsigned int		data_buff_pos;
	unsigned int		oob_buff_pos;
E
eric miao 已提交
193 194 195 196 197 198

	/* DMA information */
	int			drcmr_dat;
	int			drcmr_cmd;

	unsigned char		*data_buff;
199
	unsigned char		*oob_buff;
E
eric miao 已提交
200 201 202 203 204
	dma_addr_t 		data_buff_phys;
	int 			data_dma_ch;
	struct pxa_dma_desc	*data_desc;
	dma_addr_t 		data_desc_addr;

205
	struct pxa3xx_nand_host *host[NUM_CHIP_SELECT];
E
eric miao 已提交
206 207
	unsigned int		state;

208 209 210 211 212 213
	/*
	 * This driver supports NFCv1 (as found in PXA SoC)
	 * and NFCv2 (as found in Armada 370/XP SoC).
	 */
	enum pxa3xx_nand_variant variant;

214
	int			cs;
E
eric miao 已提交
215
	int			use_ecc;	/* use HW ECC ? */
216
	int			ecc_bch;	/* using BCH ECC? */
E
eric miao 已提交
217
	int			use_dma;	/* use DMA ? */
218
	int			use_spare;	/* use spare ? */
219
	int			need_wait;
E
eric miao 已提交
220

221
	unsigned int		data_size;	/* data to be read from FIFO */
222
	unsigned int		chunk_size;	/* split commands chunk size */
223
	unsigned int		oob_size;
224 225
	unsigned int		spare_size;
	unsigned int		ecc_size;
226 227
	unsigned int		ecc_err_cnt;
	unsigned int		max_bitflips;
E
eric miao 已提交
228 229
	int 			retcode;

230 231 232 233 234
	/* cached register value */
	uint32_t		reg_ndcr;
	uint32_t		ndtr0cs0;
	uint32_t		ndtr1cs0;

E
eric miao 已提交
235 236 237 238
	/* generated NDCBx register values */
	uint32_t		ndcb0;
	uint32_t		ndcb1;
	uint32_t		ndcb2;
239
	uint32_t		ndcb3;
E
eric miao 已提交
240 241
};

242
static bool use_dma = 1;
E
eric miao 已提交
243
module_param(use_dma, bool, 0444);
L
Lucas De Marchi 已提交
244
MODULE_PARM_DESC(use_dma, "enable DMA for data transferring to/from NAND HW");
E
eric miao 已提交
245

246
static struct pxa3xx_nand_timing timing[] = {
247 248 249 250
	{ 40, 80, 60, 100, 80, 100, 90000, 400, 40, },
	{ 10,  0, 20,  40, 30,  40, 11123, 110, 10, },
	{ 10, 25, 15,  25, 15,  30, 25000,  60, 10, },
	{ 10, 35, 15,  25, 15,  25, 25000,  60, 10, },
251 252
};

253
static struct pxa3xx_nand_flash builtin_flash_types[] = {
254 255 256 257 258 259 260 261 262
{ "DEFAULT FLASH",      0,   0, 2048,  8,  8,    0, &timing[0] },
{ "64MiB 16-bit",  0x46ec,  32,  512, 16, 16, 4096, &timing[1] },
{ "256MiB 8-bit",  0xdaec,  64, 2048,  8,  8, 2048, &timing[1] },
{ "4GiB 8-bit",    0xd7ec, 128, 4096,  8,  8, 8192, &timing[1] },
{ "128MiB 8-bit",  0xa12c,  64, 2048,  8,  8, 1024, &timing[2] },
{ "128MiB 16-bit", 0xb12c,  64, 2048, 16, 16, 1024, &timing[2] },
{ "512MiB 8-bit",  0xdc2c,  64, 2048,  8,  8, 4096, &timing[2] },
{ "512MiB 16-bit", 0xcc2c,  64, 2048, 16, 16, 4096, &timing[2] },
{ "256MiB 16-bit", 0xba20,  64, 2048, 16, 16, 2048, &timing[3] },
263 264
};

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
static u8 bbt_pattern[] = {'M', 'V', 'B', 'b', 't', '0' };
static u8 bbt_mirror_pattern[] = {'1', 't', 'b', 'B', 'V', 'M' };

static struct nand_bbt_descr bbt_main_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
		| NAND_BBT_2BIT | NAND_BBT_VERSION,
	.offs =	8,
	.len = 6,
	.veroffs = 14,
	.maxblocks = 8,		/* Last 8 blocks in each chip */
	.pattern = bbt_pattern
};

static struct nand_bbt_descr bbt_mirror_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
		| NAND_BBT_2BIT | NAND_BBT_VERSION,
	.offs =	8,
	.len = 6,
	.veroffs = 14,
	.maxblocks = 8,		/* Last 8 blocks in each chip */
	.pattern = bbt_mirror_pattern
};

288 289 290 291 292 293 294 295 296 297
static struct nand_ecclayout ecc_layout_2KB_bch4bit = {
	.eccbytes = 32,
	.eccpos = {
		32, 33, 34, 35, 36, 37, 38, 39,
		40, 41, 42, 43, 44, 45, 46, 47,
		48, 49, 50, 51, 52, 53, 54, 55,
		56, 57, 58, 59, 60, 61, 62, 63},
	.oobfree = { {2, 30} }
};

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
static struct nand_ecclayout ecc_layout_4KB_bch4bit = {
	.eccbytes = 64,
	.eccpos = {
		32,  33,  34,  35,  36,  37,  38,  39,
		40,  41,  42,  43,  44,  45,  46,  47,
		48,  49,  50,  51,  52,  53,  54,  55,
		56,  57,  58,  59,  60,  61,  62,  63,
		96,  97,  98,  99,  100, 101, 102, 103,
		104, 105, 106, 107, 108, 109, 110, 111,
		112, 113, 114, 115, 116, 117, 118, 119,
		120, 121, 122, 123, 124, 125, 126, 127},
	/* Bootrom looks in bytes 0 & 5 for bad blocks */
	.oobfree = { {6, 26}, { 64, 32} }
};

static struct nand_ecclayout ecc_layout_4KB_bch8bit = {
	.eccbytes = 128,
	.eccpos = {
		32,  33,  34,  35,  36,  37,  38,  39,
		40,  41,  42,  43,  44,  45,  46,  47,
		48,  49,  50,  51,  52,  53,  54,  55,
		56,  57,  58,  59,  60,  61,  62,  63},
	.oobfree = { }
};

323 324 325
/* Define a default flash type setting serve as flash detecting only */
#define DEFAULT_FLASH_TYPE (&builtin_flash_types[0])

E
eric miao 已提交
326 327 328 329 330 331 332 333 334 335 336 337
#define NDTR0_tCH(c)	(min((c), 7) << 19)
#define NDTR0_tCS(c)	(min((c), 7) << 16)
#define NDTR0_tWH(c)	(min((c), 7) << 11)
#define NDTR0_tWP(c)	(min((c), 7) << 8)
#define NDTR0_tRH(c)	(min((c), 7) << 3)
#define NDTR0_tRP(c)	(min((c), 7) << 0)

#define NDTR1_tR(c)	(min((c), 65535) << 16)
#define NDTR1_tWHR(c)	(min((c), 15) << 4)
#define NDTR1_tAR(c)	(min((c), 15) << 0)

/* convert nano-seconds to nand flash controller clock cycles */
A
Axel Lin 已提交
338
#define ns2cycle(ns, clk)	(int)((ns) * (clk / 1000000) / 1000)
E
eric miao 已提交
339

340
static const struct of_device_id pxa3xx_nand_dt_ids[] = {
341 342 343 344
	{
		.compatible = "marvell,pxa3xx-nand",
		.data       = (void *)PXA3XX_NAND_VARIANT_PXA,
	},
345 346 347 348
	{
		.compatible = "marvell,armada370-nand",
		.data       = (void *)PXA3XX_NAND_VARIANT_ARMADA370,
	},
349 350 351 352 353 354 355 356 357 358 359 360 361 362
	{}
};
MODULE_DEVICE_TABLE(of, pxa3xx_nand_dt_ids);

static enum pxa3xx_nand_variant
pxa3xx_nand_get_variant(struct platform_device *pdev)
{
	const struct of_device_id *of_id =
			of_match_device(pxa3xx_nand_dt_ids, &pdev->dev);
	if (!of_id)
		return PXA3XX_NAND_VARIANT_PXA;
	return (enum pxa3xx_nand_variant)of_id->data;
}

363
static void pxa3xx_nand_set_timing(struct pxa3xx_nand_host *host,
364
				   const struct pxa3xx_nand_timing *t)
E
eric miao 已提交
365
{
366
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
367 368 369 370 371 372 373 374 375 376 377 378 379 380
	unsigned long nand_clk = clk_get_rate(info->clk);
	uint32_t ndtr0, ndtr1;

	ndtr0 = NDTR0_tCH(ns2cycle(t->tCH, nand_clk)) |
		NDTR0_tCS(ns2cycle(t->tCS, nand_clk)) |
		NDTR0_tWH(ns2cycle(t->tWH, nand_clk)) |
		NDTR0_tWP(ns2cycle(t->tWP, nand_clk)) |
		NDTR0_tRH(ns2cycle(t->tRH, nand_clk)) |
		NDTR0_tRP(ns2cycle(t->tRP, nand_clk));

	ndtr1 = NDTR1_tR(ns2cycle(t->tR, nand_clk)) |
		NDTR1_tWHR(ns2cycle(t->tWHR, nand_clk)) |
		NDTR1_tAR(ns2cycle(t->tAR, nand_clk));

381 382
	info->ndtr0cs0 = ndtr0;
	info->ndtr1cs0 = ndtr1;
E
eric miao 已提交
383 384 385 386
	nand_writel(info, NDTR0CS0, ndtr0);
	nand_writel(info, NDTR1CS0, ndtr1);
}

387 388 389 390 391
/*
 * Set the data and OOB size, depending on the selected
 * spare and ECC configuration.
 * Only applicable to READ0, READOOB and PAGEPROG commands.
 */
392 393
static void pxa3xx_set_datasize(struct pxa3xx_nand_info *info,
				struct mtd_info *mtd)
E
eric miao 已提交
394
{
395
	int oob_enable = info->reg_ndcr & NDCR_SPARE_EN;
396

397
	info->data_size = mtd->writesize;
398
	if (!oob_enable)
399 400
		return;

401 402 403
	info->oob_size = info->spare_size;
	if (!info->use_ecc)
		info->oob_size += info->ecc_size;
404 405
}

L
Lei Wen 已提交
406 407 408 409 410 411 412 413 414 415
/**
 * NOTE: it is a must to set ND_RUN firstly, then write
 * command buffer, otherwise, it does not work.
 * We enable all the interrupt at the same time, and
 * let pxa3xx_nand_irq to handle all logic.
 */
static void pxa3xx_nand_start(struct pxa3xx_nand_info *info)
{
	uint32_t ndcr;

416
	ndcr = info->reg_ndcr;
417

418
	if (info->use_ecc) {
419
		ndcr |= NDCR_ECC_EN;
420 421 422
		if (info->ecc_bch)
			nand_writel(info, NDECCCTRL, 0x1);
	} else {
423
		ndcr &= ~NDCR_ECC_EN;
424 425 426
		if (info->ecc_bch)
			nand_writel(info, NDECCCTRL, 0x0);
	}
427 428 429 430 431 432

	if (info->use_dma)
		ndcr |= NDCR_DMA_EN;
	else
		ndcr &= ~NDCR_DMA_EN;

433 434 435 436 437
	if (info->use_spare)
		ndcr |= NDCR_SPARE_EN;
	else
		ndcr &= ~NDCR_SPARE_EN;

L
Lei Wen 已提交
438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
	ndcr |= NDCR_ND_RUN;

	/* clear status bits and run */
	nand_writel(info, NDCR, 0);
	nand_writel(info, NDSR, NDSR_MASK);
	nand_writel(info, NDCR, ndcr);
}

static void pxa3xx_nand_stop(struct pxa3xx_nand_info *info)
{
	uint32_t ndcr;
	int timeout = NAND_STOP_DELAY;

	/* wait RUN bit in NDCR become 0 */
	ndcr = nand_readl(info, NDCR);
	while ((ndcr & NDCR_ND_RUN) && (timeout-- > 0)) {
		ndcr = nand_readl(info, NDCR);
		udelay(1);
	}

	if (timeout <= 0) {
		ndcr &= ~NDCR_ND_RUN;
		nand_writel(info, NDCR, ndcr);
	}
	/* clear status bits */
	nand_writel(info, NDSR, NDSR_MASK);
}

466 467
static void __maybe_unused
enable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
E
eric miao 已提交
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
{
	uint32_t ndcr;

	ndcr = nand_readl(info, NDCR);
	nand_writel(info, NDCR, ndcr & ~int_mask);
}

static void disable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
{
	uint32_t ndcr;

	ndcr = nand_readl(info, NDCR);
	nand_writel(info, NDCR, ndcr | int_mask);
}

483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
static void drain_fifo(struct pxa3xx_nand_info *info, void *data, int len)
{
	if (info->ecc_bch) {
		int timeout;

		/*
		 * According to the datasheet, when reading from NDDB
		 * with BCH enabled, after each 32 bytes reads, we
		 * have to make sure that the NDSR.RDDREQ bit is set.
		 *
		 * Drain the FIFO 8 32 bits reads at a time, and skip
		 * the polling on the last read.
		 */
		while (len > 8) {
			__raw_readsl(info->mmio_base + NDDB, data, 8);

			for (timeout = 0;
			     !(nand_readl(info, NDSR) & NDSR_RDDREQ);
			     timeout++) {
				if (timeout >= 5) {
					dev_err(&info->pdev->dev,
						"Timeout on RDDREQ while draining the FIFO\n");
					return;
				}

				mdelay(1);
			}

			data += 32;
			len -= 8;
		}
	}

	__raw_readsl(info->mmio_base + NDDB, data, len);
}

L
Lei Wen 已提交
519
static void handle_data_pio(struct pxa3xx_nand_info *info)
E
eric miao 已提交
520
{
521
	unsigned int do_bytes = min(info->data_size, info->chunk_size);
522

E
eric miao 已提交
523 524
	switch (info->state) {
	case STATE_PIO_WRITING:
525 526 527 528
		__raw_writesl(info->mmio_base + NDDB,
			      info->data_buff + info->data_buff_pos,
			      DIV_ROUND_UP(do_bytes, 4));

529
		if (info->oob_size > 0)
530 531 532
			__raw_writesl(info->mmio_base + NDDB,
				      info->oob_buff + info->oob_buff_pos,
				      DIV_ROUND_UP(info->oob_size, 4));
E
eric miao 已提交
533 534
		break;
	case STATE_PIO_READING:
535 536 537
		drain_fifo(info,
			   info->data_buff + info->data_buff_pos,
			   DIV_ROUND_UP(do_bytes, 4));
538

539
		if (info->oob_size > 0)
540 541 542
			drain_fifo(info,
				   info->oob_buff + info->oob_buff_pos,
				   DIV_ROUND_UP(info->oob_size, 4));
E
eric miao 已提交
543 544
		break;
	default:
545
		dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
E
eric miao 已提交
546
				info->state);
L
Lei Wen 已提交
547
		BUG();
E
eric miao 已提交
548
	}
549 550 551 552 553

	/* Update buffer pointers for multi-page read/write */
	info->data_buff_pos += do_bytes;
	info->oob_buff_pos += info->oob_size;
	info->data_size -= do_bytes;
E
eric miao 已提交
554 555
}

556
#ifdef ARCH_HAS_DMA
L
Lei Wen 已提交
557
static void start_data_dma(struct pxa3xx_nand_info *info)
E
eric miao 已提交
558 559
{
	struct pxa_dma_desc *desc = info->data_desc;
560
	int dma_len = ALIGN(info->data_size + info->oob_size, 32);
E
eric miao 已提交
561 562 563 564

	desc->ddadr = DDADR_STOP;
	desc->dcmd = DCMD_ENDIRQEN | DCMD_WIDTH4 | DCMD_BURST32 | dma_len;

L
Lei Wen 已提交
565 566
	switch (info->state) {
	case STATE_DMA_WRITING:
E
eric miao 已提交
567
		desc->dsadr = info->data_buff_phys;
568
		desc->dtadr = info->mmio_phys + NDDB;
E
eric miao 已提交
569
		desc->dcmd |= DCMD_INCSRCADDR | DCMD_FLOWTRG;
L
Lei Wen 已提交
570 571
		break;
	case STATE_DMA_READING:
E
eric miao 已提交
572
		desc->dtadr = info->data_buff_phys;
573
		desc->dsadr = info->mmio_phys + NDDB;
E
eric miao 已提交
574
		desc->dcmd |= DCMD_INCTRGADDR | DCMD_FLOWSRC;
L
Lei Wen 已提交
575 576
		break;
	default:
577
		dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
L
Lei Wen 已提交
578 579
				info->state);
		BUG();
E
eric miao 已提交
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
	}

	DRCMR(info->drcmr_dat) = DRCMR_MAPVLD | info->data_dma_ch;
	DDADR(info->data_dma_ch) = info->data_desc_addr;
	DCSR(info->data_dma_ch) |= DCSR_RUN;
}

static void pxa3xx_nand_data_dma_irq(int channel, void *data)
{
	struct pxa3xx_nand_info *info = data;
	uint32_t dcsr;

	dcsr = DCSR(channel);
	DCSR(channel) = dcsr;

	if (dcsr & DCSR_BUSERR) {
		info->retcode = ERR_DMABUSERR;
	}

L
Lei Wen 已提交
599 600 601
	info->state = STATE_DMA_DONE;
	enable_int(info, NDCR_INT_MASK);
	nand_writel(info, NDSR, NDSR_WRDREQ | NDSR_RDDREQ);
E
eric miao 已提交
602
}
603 604 605 606
#else
static void start_data_dma(struct pxa3xx_nand_info *info)
{}
#endif
E
eric miao 已提交
607

608 609 610 611 612 613 614 615 616 617 618 619
static irqreturn_t pxa3xx_nand_irq_thread(int irq, void *data)
{
	struct pxa3xx_nand_info *info = data;

	handle_data_pio(info);

	info->state = STATE_CMD_DONE;
	nand_writel(info, NDSR, NDSR_WRDREQ | NDSR_RDDREQ);

	return IRQ_HANDLED;
}

E
eric miao 已提交
620 621 622
static irqreturn_t pxa3xx_nand_irq(int irq, void *devid)
{
	struct pxa3xx_nand_info *info = devid;
623
	unsigned int status, is_completed = 0, is_ready = 0;
624
	unsigned int ready, cmd_done;
625
	irqreturn_t ret = IRQ_HANDLED;
626 627 628 629 630 631 632 633

	if (info->cs == 0) {
		ready           = NDSR_FLASH_RDY;
		cmd_done        = NDSR_CS0_CMDD;
	} else {
		ready           = NDSR_RDY;
		cmd_done        = NDSR_CS1_CMDD;
	}
E
eric miao 已提交
634 635 636

	status = nand_readl(info, NDSR);

637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
	if (status & NDSR_UNCORERR)
		info->retcode = ERR_UNCORERR;
	if (status & NDSR_CORERR) {
		info->retcode = ERR_CORERR;
		if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 &&
		    info->ecc_bch)
			info->ecc_err_cnt = NDSR_ERR_CNT(status);
		else
			info->ecc_err_cnt = 1;

		/*
		 * Each chunk composing a page is corrected independently,
		 * and we need to store maximum number of corrected bitflips
		 * to return it to the MTD layer in ecc.read_page().
		 */
		info->max_bitflips = max_t(unsigned int,
					   info->max_bitflips,
					   info->ecc_err_cnt);
	}
L
Lei Wen 已提交
656 657
	if (status & (NDSR_RDDREQ | NDSR_WRDREQ)) {
		/* whether use dma to transfer data */
E
eric miao 已提交
658
		if (info->use_dma) {
L
Lei Wen 已提交
659 660 661 662 663
			disable_int(info, NDCR_INT_MASK);
			info->state = (status & NDSR_RDDREQ) ?
				      STATE_DMA_READING : STATE_DMA_WRITING;
			start_data_dma(info);
			goto NORMAL_IRQ_EXIT;
E
eric miao 已提交
664
		} else {
L
Lei Wen 已提交
665 666
			info->state = (status & NDSR_RDDREQ) ?
				      STATE_PIO_READING : STATE_PIO_WRITING;
667 668
			ret = IRQ_WAKE_THREAD;
			goto NORMAL_IRQ_EXIT;
E
eric miao 已提交
669 670
		}
	}
671
	if (status & cmd_done) {
L
Lei Wen 已提交
672 673
		info->state = STATE_CMD_DONE;
		is_completed = 1;
E
eric miao 已提交
674
	}
675
	if (status & ready) {
L
Lei Wen 已提交
676
		info->state = STATE_READY;
677
		is_ready = 1;
678
	}
E
eric miao 已提交
679

L
Lei Wen 已提交
680 681 682 683
	if (status & NDSR_WRCMDREQ) {
		nand_writel(info, NDSR, NDSR_WRCMDREQ);
		status &= ~NDSR_WRCMDREQ;
		info->state = STATE_CMD_HANDLE;
684 685 686 687 688 689 690 691 692

		/*
		 * Command buffer registers NDCB{0-2} (and optionally NDCB3)
		 * must be loaded by writing directly either 12 or 16
		 * bytes directly to NDCB0, four bytes at a time.
		 *
		 * Direct write access to NDCB1, NDCB2 and NDCB3 is ignored
		 * but each NDCBx register can be read.
		 */
L
Lei Wen 已提交
693 694 695
		nand_writel(info, NDCB0, info->ndcb0);
		nand_writel(info, NDCB0, info->ndcb1);
		nand_writel(info, NDCB0, info->ndcb2);
696 697 698 699

		/* NDCB3 register is available in NFCv2 (Armada 370/XP SoC) */
		if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
			nand_writel(info, NDCB0, info->ndcb3);
E
eric miao 已提交
700 701
	}

L
Lei Wen 已提交
702 703 704 705
	/* clear NDSR to let the controller exit the IRQ */
	nand_writel(info, NDSR, status);
	if (is_completed)
		complete(&info->cmd_complete);
706 707
	if (is_ready)
		complete(&info->dev_ready);
L
Lei Wen 已提交
708
NORMAL_IRQ_EXIT:
709
	return ret;
E
eric miao 已提交
710 711 712 713 714 715 716 717 718 719
}

static inline int is_buf_blank(uint8_t *buf, size_t len)
{
	for (; len > 0; len--)
		if (*buf++ != 0xff)
			return 0;
	return 1;
}

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
static void set_command_address(struct pxa3xx_nand_info *info,
		unsigned int page_size, uint16_t column, int page_addr)
{
	/* small page addr setting */
	if (page_size < PAGE_CHUNK_SIZE) {
		info->ndcb1 = ((page_addr & 0xFFFFFF) << 8)
				| (column & 0xFF);

		info->ndcb2 = 0;
	} else {
		info->ndcb1 = ((page_addr & 0xFFFF) << 16)
				| (column & 0xFFFF);

		if (page_addr & 0xFF0000)
			info->ndcb2 = (page_addr & 0xFF0000) >> 16;
		else
			info->ndcb2 = 0;
	}
}

740
static void prepare_start_command(struct pxa3xx_nand_info *info, int command)
E
eric miao 已提交
741
{
742 743 744
	struct pxa3xx_nand_host *host = info->host[info->cs];
	struct mtd_info *mtd = host->mtd;

745
	/* reset data and oob column point to handle data */
746 747
	info->buf_start		= 0;
	info->buf_count		= 0;
748
	info->oob_size		= 0;
749 750
	info->data_buff_pos	= 0;
	info->oob_buff_pos	= 0;
751
	info->use_ecc		= 0;
752
	info->use_spare		= 1;
753
	info->retcode		= ERR_NONE;
754
	info->ecc_err_cnt	= 0;
755
	info->ndcb3		= 0;
756
	info->need_wait		= 0;
E
eric miao 已提交
757 758

	switch (command) {
759 760 761
	case NAND_CMD_READ0:
	case NAND_CMD_PAGEPROG:
		info->use_ecc = 1;
E
eric miao 已提交
762
	case NAND_CMD_READOOB:
763
		pxa3xx_set_datasize(info, mtd);
E
eric miao 已提交
764
		break;
765 766 767
	case NAND_CMD_PARAM:
		info->use_spare = 0;
		break;
768 769 770 771 772
	default:
		info->ndcb1 = 0;
		info->ndcb2 = 0;
		break;
	}
773 774 775 776 777 778 779 780 781 782 783 784 785

	/*
	 * If we are about to issue a read command, or about to set
	 * the write address, then clean the data buffer.
	 */
	if (command == NAND_CMD_READ0 ||
	    command == NAND_CMD_READOOB ||
	    command == NAND_CMD_SEQIN) {

		info->buf_count = mtd->writesize + mtd->oobsize;
		memset(info->data_buff, 0xFF, info->buf_count);
	}

786 787 788
}

static int prepare_set_command(struct pxa3xx_nand_info *info, int command,
789
		int ext_cmd_type, uint16_t column, int page_addr)
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
{
	int addr_cycle, exec_cmd;
	struct pxa3xx_nand_host *host;
	struct mtd_info *mtd;

	host = info->host[info->cs];
	mtd = host->mtd;
	addr_cycle = 0;
	exec_cmd = 1;

	if (info->cs != 0)
		info->ndcb0 = NDCB0_CSEL;
	else
		info->ndcb0 = 0;

	if (command == NAND_CMD_SEQIN)
		exec_cmd = 0;
807

808 809
	addr_cycle = NDCB0_ADDR_CYC(host->row_addr_cycles
				    + host->col_addr_cycles);
E
eric miao 已提交
810

811 812
	switch (command) {
	case NAND_CMD_READOOB:
E
eric miao 已提交
813
	case NAND_CMD_READ0:
814 815 816 817 818
		info->buf_start = column;
		info->ndcb0 |= NDCB0_CMD_TYPE(0)
				| addr_cycle
				| NAND_CMD_READ0;

819
		if (command == NAND_CMD_READOOB)
820
			info->buf_start += mtd->writesize;
821

822 823 824 825 826 827
		/*
		 * Multiple page read needs an 'extended command type' field,
		 * which is either naked-read or last-read according to the
		 * state.
		 */
		if (mtd->writesize == PAGE_CHUNK_SIZE) {
828
			info->ndcb0 |= NDCB0_DBC | (NAND_CMD_READSTART << 8);
829 830 831 832 833 834 835
		} else if (mtd->writesize > PAGE_CHUNK_SIZE) {
			info->ndcb0 |= NDCB0_DBC | (NAND_CMD_READSTART << 8)
					| NDCB0_LEN_OVRD
					| NDCB0_EXT_CMD_TYPE(ext_cmd_type);
			info->ndcb3 = info->chunk_size +
				      info->oob_size;
		}
E
eric miao 已提交
836

837 838 839
		set_command_address(info, mtd->writesize, column, page_addr);
		break;

E
eric miao 已提交
840
	case NAND_CMD_SEQIN:
841

842 843
		info->buf_start = column;
		set_command_address(info, mtd->writesize, 0, page_addr);
844 845 846 847 848 849 850 851 852 853 854 855 856 857

		/*
		 * Multiple page programming needs to execute the initial
		 * SEQIN command that sets the page address.
		 */
		if (mtd->writesize > PAGE_CHUNK_SIZE) {
			info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
				| NDCB0_EXT_CMD_TYPE(ext_cmd_type)
				| addr_cycle
				| command;
			/* No data transfer in this case */
			info->data_size = 0;
			exec_cmd = 1;
		}
E
eric miao 已提交
858
		break;
859

E
eric miao 已提交
860
	case NAND_CMD_PAGEPROG:
861 862 863 864 865
		if (is_buf_blank(info->data_buff,
					(mtd->writesize + mtd->oobsize))) {
			exec_cmd = 0;
			break;
		}
E
eric miao 已提交
866

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
		/* Second command setting for large pages */
		if (mtd->writesize > PAGE_CHUNK_SIZE) {
			/*
			 * Multiple page write uses the 'extended command'
			 * field. This can be used to issue a command dispatch
			 * or a naked-write depending on the current stage.
			 */
			info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
					| NDCB0_LEN_OVRD
					| NDCB0_EXT_CMD_TYPE(ext_cmd_type);
			info->ndcb3 = info->chunk_size +
				      info->oob_size;

			/*
			 * This is the command dispatch that completes a chunked
			 * page program operation.
			 */
			if (info->data_size == 0) {
				info->ndcb0 = NDCB0_CMD_TYPE(0x1)
					| NDCB0_EXT_CMD_TYPE(ext_cmd_type)
					| command;
				info->ndcb1 = 0;
				info->ndcb2 = 0;
				info->ndcb3 = 0;
			}
		} else {
			info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
					| NDCB0_AUTO_RS
					| NDCB0_ST_ROW_EN
					| NDCB0_DBC
					| (NAND_CMD_PAGEPROG << 8)
					| NAND_CMD_SEQIN
					| addr_cycle;
		}
E
eric miao 已提交
901
		break;
902

903 904 905 906
	case NAND_CMD_PARAM:
		info->buf_count = 256;
		info->ndcb0 |= NDCB0_CMD_TYPE(0)
				| NDCB0_ADDR_CYC(1)
907
				| NDCB0_LEN_OVRD
908
				| command;
909
		info->ndcb1 = (column & 0xFF);
910
		info->ndcb3 = 256;
911 912 913
		info->data_size = 256;
		break;

E
eric miao 已提交
914
	case NAND_CMD_READID:
915
		info->buf_count = host->read_id_bytes;
916 917
		info->ndcb0 |= NDCB0_CMD_TYPE(3)
				| NDCB0_ADDR_CYC(1)
918
				| command;
919
		info->ndcb1 = (column & 0xFF);
920 921 922

		info->data_size = 8;
		break;
E
eric miao 已提交
923
	case NAND_CMD_STATUS:
924 925 926
		info->buf_count = 1;
		info->ndcb0 |= NDCB0_CMD_TYPE(4)
				| NDCB0_ADDR_CYC(1)
927
				| command;
928 929 930 931 932 933 934 935 936

		info->data_size = 8;
		break;

	case NAND_CMD_ERASE1:
		info->ndcb0 |= NDCB0_CMD_TYPE(2)
				| NDCB0_AUTO_RS
				| NDCB0_ADDR_CYC(3)
				| NDCB0_DBC
937 938
				| (NAND_CMD_ERASE2 << 8)
				| NAND_CMD_ERASE1;
939 940 941
		info->ndcb1 = page_addr;
		info->ndcb2 = 0;

E
eric miao 已提交
942 943
		break;
	case NAND_CMD_RESET:
944
		info->ndcb0 |= NDCB0_CMD_TYPE(5)
945
				| command;
946 947 948 949 950

		break;

	case NAND_CMD_ERASE2:
		exec_cmd = 0;
E
eric miao 已提交
951
		break;
952

E
eric miao 已提交
953
	default:
954
		exec_cmd = 0;
955 956
		dev_err(&info->pdev->dev, "non-supported command %x\n",
				command);
E
eric miao 已提交
957 958 959
		break;
	}

960 961 962
	return exec_cmd;
}

963 964
static void nand_cmdfunc(struct mtd_info *mtd, unsigned command,
			 int column, int page_addr)
965
{
966 967
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
968 969 970 971 972 973 974
	int ret, exec_cmd;

	/*
	 * if this is a x16 device ,then convert the input
	 * "byte" address into a "word" address appropriate
	 * for indexing a word-oriented device
	 */
975
	if (info->reg_ndcr & NDCR_DWIDTH_M)
976 977
		column /= 2;

978 979 980 981 982 983 984
	/*
	 * There may be different NAND chip hooked to
	 * different chip select, so check whether
	 * chip select has been changed, if yes, reset the timing
	 */
	if (info->cs != host->cs) {
		info->cs = host->cs;
985 986
		nand_writel(info, NDTR0CS0, info->ndtr0cs0);
		nand_writel(info, NDTR1CS0, info->ndtr1cs0);
987 988
	}

989 990
	prepare_start_command(info, command);

991
	info->state = STATE_PREPARED;
992 993
	exec_cmd = prepare_set_command(info, command, 0, column, page_addr);

L
Lei Wen 已提交
994 995
	if (exec_cmd) {
		init_completion(&info->cmd_complete);
996 997
		init_completion(&info->dev_ready);
		info->need_wait = 1;
L
Lei Wen 已提交
998 999 1000 1001 1002
		pxa3xx_nand_start(info);

		ret = wait_for_completion_timeout(&info->cmd_complete,
				CHIP_DELAY_TIMEOUT);
		if (!ret) {
1003
			dev_err(&info->pdev->dev, "Wait time out!!!\n");
L
Lei Wen 已提交
1004 1005 1006 1007
			/* Stop State Machine for next command cycle */
			pxa3xx_nand_stop(info);
		}
	}
1008
	info->state = STATE_IDLE;
L
Lei Wen 已提交
1009 1010
}

1011 1012 1013
static void nand_cmdfunc_extended(struct mtd_info *mtd,
				  const unsigned command,
				  int column, int page_addr)
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
{
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
	int ret, exec_cmd, ext_cmd_type;

	/*
	 * if this is a x16 device then convert the input
	 * "byte" address into a "word" address appropriate
	 * for indexing a word-oriented device
	 */
	if (info->reg_ndcr & NDCR_DWIDTH_M)
		column /= 2;

	/*
	 * There may be different NAND chip hooked to
	 * different chip select, so check whether
	 * chip select has been changed, if yes, reset the timing
	 */
	if (info->cs != host->cs) {
		info->cs = host->cs;
		nand_writel(info, NDTR0CS0, info->ndtr0cs0);
		nand_writel(info, NDTR1CS0, info->ndtr1cs0);
	}

	/* Select the extended command for the first command */
	switch (command) {
	case NAND_CMD_READ0:
	case NAND_CMD_READOOB:
		ext_cmd_type = EXT_CMD_TYPE_MONO;
		break;
1044 1045 1046 1047 1048 1049
	case NAND_CMD_SEQIN:
		ext_cmd_type = EXT_CMD_TYPE_DISPATCH;
		break;
	case NAND_CMD_PAGEPROG:
		ext_cmd_type = EXT_CMD_TYPE_NAKED_RW;
		break;
1050 1051
	default:
		ext_cmd_type = 0;
1052
		break;
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	}

	prepare_start_command(info, command);

	/*
	 * Prepare the "is ready" completion before starting a command
	 * transaction sequence. If the command is not executed the
	 * completion will be completed, see below.
	 *
	 * We can do that inside the loop because the command variable
	 * is invariant and thus so is the exec_cmd.
	 */
	info->need_wait = 1;
	init_completion(&info->dev_ready);
	do {
		info->state = STATE_PREPARED;
		exec_cmd = prepare_set_command(info, command, ext_cmd_type,
					       column, page_addr);
		if (!exec_cmd) {
			info->need_wait = 0;
			complete(&info->dev_ready);
			break;
		}

		init_completion(&info->cmd_complete);
		pxa3xx_nand_start(info);

		ret = wait_for_completion_timeout(&info->cmd_complete,
				CHIP_DELAY_TIMEOUT);
		if (!ret) {
			dev_err(&info->pdev->dev, "Wait time out!!!\n");
			/* Stop State Machine for next command cycle */
			pxa3xx_nand_stop(info);
			break;
		}

		/* Check if the sequence is complete */
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		if (info->data_size == 0 && command != NAND_CMD_PAGEPROG)
			break;

		/*
		 * After a splitted program command sequence has issued
		 * the command dispatch, the command sequence is complete.
		 */
		if (info->data_size == 0 &&
		    command == NAND_CMD_PAGEPROG &&
		    ext_cmd_type == EXT_CMD_TYPE_DISPATCH)
1100 1101 1102 1103 1104 1105 1106 1107
			break;

		if (command == NAND_CMD_READ0 || command == NAND_CMD_READOOB) {
			/* Last read: issue a 'last naked read' */
			if (info->data_size == info->chunk_size)
				ext_cmd_type = EXT_CMD_TYPE_LAST_RW;
			else
				ext_cmd_type = EXT_CMD_TYPE_NAKED_RW;
1108 1109 1110 1111 1112 1113 1114 1115

		/*
		 * If a splitted program command has no more data to transfer,
		 * the command dispatch must be issued to complete.
		 */
		} else if (command == NAND_CMD_PAGEPROG &&
			   info->data_size == 0) {
				ext_cmd_type = EXT_CMD_TYPE_DISPATCH;
1116 1117 1118 1119 1120 1121
		}
	} while (1);

	info->state = STATE_IDLE;
}

1122
static int pxa3xx_nand_write_page_hwecc(struct mtd_info *mtd,
1123
		struct nand_chip *chip, const uint8_t *buf, int oob_required)
L
Lei Wen 已提交
1124 1125 1126
{
	chip->write_buf(mtd, buf, mtd->writesize);
	chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1127 1128

	return 0;
L
Lei Wen 已提交
1129 1130 1131
}

static int pxa3xx_nand_read_page_hwecc(struct mtd_info *mtd,
1132 1133
		struct nand_chip *chip, uint8_t *buf, int oob_required,
		int page)
L
Lei Wen 已提交
1134
{
1135 1136
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
L
Lei Wen 已提交
1137 1138 1139 1140

	chip->read_buf(mtd, buf, mtd->writesize);
	chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);

1141 1142 1143 1144
	if (info->retcode == ERR_CORERR && info->use_ecc) {
		mtd->ecc_stats.corrected += info->ecc_err_cnt;

	} else if (info->retcode == ERR_UNCORERR) {
L
Lei Wen 已提交
1145 1146 1147
		/*
		 * for blank page (all 0xff), HW will calculate its ECC as
		 * 0, which is different from the ECC information within
1148
		 * OOB, ignore such uncorrectable errors
L
Lei Wen 已提交
1149 1150
		 */
		if (is_buf_blank(buf, mtd->writesize))
1151 1152
			info->retcode = ERR_NONE;
		else
L
Lei Wen 已提交
1153
			mtd->ecc_stats.failed++;
E
eric miao 已提交
1154
	}
L
Lei Wen 已提交
1155

1156
	return info->max_bitflips;
E
eric miao 已提交
1157 1158 1159 1160
}

static uint8_t pxa3xx_nand_read_byte(struct mtd_info *mtd)
{
1161 1162
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	char retval = 0xFF;

	if (info->buf_start < info->buf_count)
		/* Has just send a new command? */
		retval = info->data_buff[info->buf_start++];

	return retval;
}

static u16 pxa3xx_nand_read_word(struct mtd_info *mtd)
{
1174 1175
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	u16 retval = 0xFFFF;

	if (!(info->buf_start & 0x01) && info->buf_start < info->buf_count) {
		retval = *((u16 *)(info->data_buff+info->buf_start));
		info->buf_start += 2;
	}
	return retval;
}

static void pxa3xx_nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
{
1187 1188
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
1189 1190 1191 1192 1193 1194 1195 1196 1197
	int real_len = min_t(size_t, len, info->buf_count - info->buf_start);

	memcpy(buf, info->data_buff + info->buf_start, real_len);
	info->buf_start += real_len;
}

static void pxa3xx_nand_write_buf(struct mtd_info *mtd,
		const uint8_t *buf, int len)
{
1198 1199
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	int real_len = min_t(size_t, len, info->buf_count - info->buf_start);

	memcpy(info->data_buff + info->buf_start, buf, real_len);
	info->buf_start += real_len;
}

static void pxa3xx_nand_select_chip(struct mtd_info *mtd, int chip)
{
	return;
}

static int pxa3xx_nand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
{
1213 1214
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	int ret;

	if (info->need_wait) {
		ret = wait_for_completion_timeout(&info->dev_ready,
				CHIP_DELAY_TIMEOUT);
		info->need_wait = 0;
		if (!ret) {
			dev_err(&info->pdev->dev, "Ready time out!!!\n");
			return NAND_STATUS_FAIL;
		}
	}
E
eric miao 已提交
1226 1227 1228 1229 1230

	/* pxa3xx_nand_send_command has waited for command complete */
	if (this->state == FL_WRITING || this->state == FL_ERASING) {
		if (info->retcode == ERR_NONE)
			return 0;
1231 1232
		else
			return NAND_STATUS_FAIL;
E
eric miao 已提交
1233 1234
	}

1235
	return NAND_STATUS_READY;
E
eric miao 已提交
1236 1237 1238
}

static int pxa3xx_nand_config_flash(struct pxa3xx_nand_info *info,
1239
				    const struct pxa3xx_nand_flash *f)
E
eric miao 已提交
1240 1241
{
	struct platform_device *pdev = info->pdev;
J
Jingoo Han 已提交
1242
	struct pxa3xx_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
1243
	struct pxa3xx_nand_host *host = info->host[info->cs];
L
Lei Wen 已提交
1244
	uint32_t ndcr = 0x0; /* enable all interrupts */
E
eric miao 已提交
1245

1246 1247
	if (f->page_size != 2048 && f->page_size != 512) {
		dev_err(&pdev->dev, "Current only support 2048 and 512 size\n");
E
eric miao 已提交
1248
		return -EINVAL;
1249
	}
E
eric miao 已提交
1250

1251 1252
	if (f->flash_width != 16 && f->flash_width != 8) {
		dev_err(&pdev->dev, "Only support 8bit and 16 bit!\n");
E
eric miao 已提交
1253
		return -EINVAL;
1254
	}
E
eric miao 已提交
1255 1256

	/* calculate flash information */
1257
	host->read_id_bytes = (f->page_size == 2048) ? 4 : 2;
E
eric miao 已提交
1258 1259

	/* calculate addressing information */
1260
	host->col_addr_cycles = (f->page_size == 2048) ? 2 : 1;
E
eric miao 已提交
1261 1262

	if (f->num_blocks * f->page_per_block > 65536)
1263
		host->row_addr_cycles = 3;
E
eric miao 已提交
1264
	else
1265
		host->row_addr_cycles = 2;
E
eric miao 已提交
1266 1267

	ndcr |= (pdata->enable_arbiter) ? NDCR_ND_ARB_EN : 0;
1268
	ndcr |= (host->col_addr_cycles == 2) ? NDCR_RA_START : 0;
E
eric miao 已提交
1269 1270 1271 1272 1273
	ndcr |= (f->page_per_block == 64) ? NDCR_PG_PER_BLK : 0;
	ndcr |= (f->page_size == 2048) ? NDCR_PAGE_SZ : 0;
	ndcr |= (f->flash_width == 16) ? NDCR_DWIDTH_M : 0;
	ndcr |= (f->dfc_width == 16) ? NDCR_DWIDTH_C : 0;

1274
	ndcr |= NDCR_RD_ID_CNT(host->read_id_bytes);
E
eric miao 已提交
1275 1276
	ndcr |= NDCR_SPARE_EN; /* enable spare by default */

1277
	info->reg_ndcr = ndcr;
E
eric miao 已提交
1278

1279
	pxa3xx_nand_set_timing(host, f->timing);
E
eric miao 已提交
1280 1281 1282
	return 0;
}

1283 1284
static int pxa3xx_nand_detect_config(struct pxa3xx_nand_info *info)
{
1285 1286 1287 1288 1289
	/*
	 * We set 0 by hard coding here, for we don't support keep_config
	 * when there is more than one chip attached to the controller
	 */
	struct pxa3xx_nand_host *host = info->host[0];
1290 1291
	uint32_t ndcr = nand_readl(info, NDCR);

1292
	if (ndcr & NDCR_PAGE_SZ) {
1293
		/* Controller's FIFO size */
1294
		info->chunk_size = 2048;
1295 1296
		host->read_id_bytes = 4;
	} else {
1297
		info->chunk_size = 512;
1298 1299 1300
		host->read_id_bytes = 2;
	}

1301
	/* Set an initial chunk size */
1302 1303 1304
	info->reg_ndcr = ndcr & ~NDCR_INT_MASK;
	info->ndtr0cs0 = nand_readl(info, NDTR0CS0);
	info->ndtr1cs0 = nand_readl(info, NDTR1CS0);
1305 1306 1307
	return 0;
}

1308
#ifdef ARCH_HAS_DMA
E
eric miao 已提交
1309 1310 1311
static int pxa3xx_nand_init_buff(struct pxa3xx_nand_info *info)
{
	struct platform_device *pdev = info->pdev;
1312
	int data_desc_offset = info->buf_size - sizeof(struct pxa_dma_desc);
E
eric miao 已提交
1313 1314

	if (use_dma == 0) {
1315
		info->data_buff = kmalloc(info->buf_size, GFP_KERNEL);
E
eric miao 已提交
1316 1317 1318 1319 1320
		if (info->data_buff == NULL)
			return -ENOMEM;
		return 0;
	}

1321
	info->data_buff = dma_alloc_coherent(&pdev->dev, info->buf_size,
E
eric miao 已提交
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
				&info->data_buff_phys, GFP_KERNEL);
	if (info->data_buff == NULL) {
		dev_err(&pdev->dev, "failed to allocate dma buffer\n");
		return -ENOMEM;
	}

	info->data_desc = (void *)info->data_buff + data_desc_offset;
	info->data_desc_addr = info->data_buff_phys + data_desc_offset;

	info->data_dma_ch = pxa_request_dma("nand-data", DMA_PRIO_LOW,
				pxa3xx_nand_data_dma_irq, info);
	if (info->data_dma_ch < 0) {
		dev_err(&pdev->dev, "failed to request data dma\n");
1335
		dma_free_coherent(&pdev->dev, info->buf_size,
E
eric miao 已提交
1336 1337 1338 1339
				info->data_buff, info->data_buff_phys);
		return info->data_dma_ch;
	}

1340 1341 1342 1343 1344
	/*
	 * Now that DMA buffers are allocated we turn on
	 * DMA proper for I/O operations.
	 */
	info->use_dma = 1;
E
eric miao 已提交
1345 1346 1347
	return 0;
}

1348 1349 1350
static void pxa3xx_nand_free_buff(struct pxa3xx_nand_info *info)
{
	struct platform_device *pdev = info->pdev;
1351
	if (info->use_dma) {
1352
		pxa_free_dma(info->data_dma_ch);
1353
		dma_free_coherent(&pdev->dev, info->buf_size,
1354 1355 1356 1357 1358
				  info->data_buff, info->data_buff_phys);
	} else {
		kfree(info->data_buff);
	}
}
1359 1360 1361
#else
static int pxa3xx_nand_init_buff(struct pxa3xx_nand_info *info)
{
1362
	info->data_buff = kmalloc(info->buf_size, GFP_KERNEL);
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	if (info->data_buff == NULL)
		return -ENOMEM;
	return 0;
}

static void pxa3xx_nand_free_buff(struct pxa3xx_nand_info *info)
{
	kfree(info->data_buff);
}
#endif
1373

1374 1375
static int pxa3xx_nand_sensing(struct pxa3xx_nand_info *info)
{
1376
	struct mtd_info *mtd;
1377
	struct nand_chip *chip;
1378
	int ret;
1379

1380
	mtd = info->host[info->cs]->mtd;
1381 1382
	chip = mtd->priv;

1383
	/* use the common timing to make a try */
1384 1385 1386 1387
	ret = pxa3xx_nand_config_flash(info, &builtin_flash_types[0]);
	if (ret)
		return ret;

1388
	chip->cmdfunc(mtd, NAND_CMD_RESET, 0, 0);
1389 1390 1391
	ret = chip->waitfunc(mtd, chip);
	if (ret & NAND_STATUS_FAIL)
		return -ENODEV;
1392

1393
	return 0;
1394
}
E
eric miao 已提交
1395

1396 1397
static int pxa_ecc_init(struct pxa3xx_nand_info *info,
			struct nand_ecc_ctrl *ecc,
1398
			int strength, int ecc_stepsize, int page_size)
1399
{
1400
	if (strength == 1 && ecc_stepsize == 512 && page_size == 2048) {
1401
		info->chunk_size = 2048;
1402 1403 1404 1405 1406 1407
		info->spare_size = 40;
		info->ecc_size = 24;
		ecc->mode = NAND_ECC_HW;
		ecc->size = 512;
		ecc->strength = 1;

1408
	} else if (strength == 1 && ecc_stepsize == 512 && page_size == 512) {
1409
		info->chunk_size = 512;
1410 1411 1412 1413 1414 1415
		info->spare_size = 8;
		info->ecc_size = 8;
		ecc->mode = NAND_ECC_HW;
		ecc->size = 512;
		ecc->strength = 1;

1416 1417 1418 1419
	/*
	 * Required ECC: 4-bit correction per 512 bytes
	 * Select: 16-bit correction per 2048 bytes
	 */
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
	} else if (strength == 4 && ecc_stepsize == 512 && page_size == 2048) {
		info->ecc_bch = 1;
		info->chunk_size = 2048;
		info->spare_size = 32;
		info->ecc_size = 32;
		ecc->mode = NAND_ECC_HW;
		ecc->size = info->chunk_size;
		ecc->layout = &ecc_layout_2KB_bch4bit;
		ecc->strength = 16;

1430
	} else if (strength == 4 && ecc_stepsize == 512 && page_size == 4096) {
1431 1432 1433 1434 1435 1436 1437 1438 1439
		info->ecc_bch = 1;
		info->chunk_size = 2048;
		info->spare_size = 32;
		info->ecc_size = 32;
		ecc->mode = NAND_ECC_HW;
		ecc->size = info->chunk_size;
		ecc->layout = &ecc_layout_4KB_bch4bit;
		ecc->strength = 16;

1440 1441 1442 1443 1444
	/*
	 * Required ECC: 8-bit correction per 512 bytes
	 * Select: 16-bit correction per 1024 bytes
	 */
	} else if (strength == 8 && ecc_stepsize == 512 && page_size == 4096) {
1445 1446 1447 1448 1449 1450 1451 1452
		info->ecc_bch = 1;
		info->chunk_size = 1024;
		info->spare_size = 0;
		info->ecc_size = 32;
		ecc->mode = NAND_ECC_HW;
		ecc->size = info->chunk_size;
		ecc->layout = &ecc_layout_4KB_bch8bit;
		ecc->strength = 16;
1453 1454 1455 1456 1457
	} else {
		dev_err(&info->pdev->dev,
			"ECC strength %d at page size %d is not supported\n",
			strength, page_size);
		return -ENODEV;
1458
	}
1459 1460 1461

	dev_info(&info->pdev->dev, "ECC strength %d, ECC step size %d\n",
		 ecc->strength, ecc->size);
1462 1463 1464
	return 0;
}

1465
static int pxa3xx_nand_scan(struct mtd_info *mtd)
E
eric miao 已提交
1466
{
1467 1468
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
1469
	struct platform_device *pdev = info->pdev;
J
Jingoo Han 已提交
1470
	struct pxa3xx_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
1471
	struct nand_flash_dev pxa3xx_flash_ids[2], *def = NULL;
1472 1473 1474
	const struct pxa3xx_nand_flash *f = NULL;
	struct nand_chip *chip = mtd->priv;
	uint32_t id = -1;
1475
	uint64_t chipsize;
1476
	int i, ret, num;
1477
	uint16_t ecc_strength, ecc_step;
1478 1479

	if (pdata->keep_config && !pxa3xx_nand_detect_config(info))
1480
		goto KEEP_CONFIG;
1481 1482

	ret = pxa3xx_nand_sensing(info);
1483
	if (ret) {
1484 1485
		dev_info(&info->pdev->dev, "There is no chip on cs %d!\n",
			 info->cs);
1486

1487
		return ret;
1488 1489 1490 1491 1492
	}

	chip->cmdfunc(mtd, NAND_CMD_READID, 0, 0);
	id = *((uint16_t *)(info->data_buff));
	if (id != 0)
1493
		dev_info(&info->pdev->dev, "Detect a flash id %x\n", id);
1494
	else {
1495 1496
		dev_warn(&info->pdev->dev,
			 "Read out ID 0, potential timing set wrong!!\n");
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508

		return -EINVAL;
	}

	num = ARRAY_SIZE(builtin_flash_types) + pdata->num_flash - 1;
	for (i = 0; i < num; i++) {
		if (i < pdata->num_flash)
			f = pdata->flash + i;
		else
			f = &builtin_flash_types[i - pdata->num_flash + 1];

		/* find the chip in default list */
1509
		if (f->chip_id == id)
1510 1511 1512
			break;
	}

1513
	if (i >= (ARRAY_SIZE(builtin_flash_types) + pdata->num_flash - 1)) {
1514
		dev_err(&info->pdev->dev, "ERROR!! flash not defined!!!\n");
1515 1516 1517 1518

		return -EINVAL;
	}

1519 1520 1521 1522 1523 1524
	ret = pxa3xx_nand_config_flash(info, f);
	if (ret) {
		dev_err(&info->pdev->dev, "ERROR! Configure failed\n");
		return ret;
	}

1525
	pxa3xx_flash_ids[0].name = f->name;
1526
	pxa3xx_flash_ids[0].dev_id = (f->chip_id >> 8) & 0xffff;
1527 1528 1529 1530 1531 1532
	pxa3xx_flash_ids[0].pagesize = f->page_size;
	chipsize = (uint64_t)f->num_blocks * f->page_per_block * f->page_size;
	pxa3xx_flash_ids[0].chipsize = chipsize >> 20;
	pxa3xx_flash_ids[0].erasesize = f->page_size * f->page_per_block;
	if (f->flash_width == 16)
		pxa3xx_flash_ids[0].options = NAND_BUSWIDTH_16;
1533 1534
	pxa3xx_flash_ids[1].name = NULL;
	def = pxa3xx_flash_ids;
1535
KEEP_CONFIG:
1536
	if (info->reg_ndcr & NDCR_DWIDTH_M)
1537 1538
		chip->options |= NAND_BUSWIDTH_16;

1539 1540 1541 1542
	/* Device detection must be done with ECC disabled */
	if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
		nand_writel(info, NDECCCTRL, 0x0);

1543
	if (nand_scan_ident(mtd, 1, def))
1544
		return -ENODEV;
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556

	if (pdata->flash_bbt) {
		/*
		 * We'll use a bad block table stored in-flash and don't
		 * allow writing the bad block marker to the flash.
		 */
		chip->bbt_options |= NAND_BBT_USE_FLASH |
				     NAND_BBT_NO_OOB_BBM;
		chip->bbt_td = &bbt_main_descr;
		chip->bbt_md = &bbt_mirror_descr;
	}

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
	/*
	 * If the page size is bigger than the FIFO size, let's check
	 * we are given the right variant and then switch to the extended
	 * (aka splitted) command handling,
	 */
	if (mtd->writesize > PAGE_CHUNK_SIZE) {
		if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) {
			chip->cmdfunc = nand_cmdfunc_extended;
		} else {
			dev_err(&info->pdev->dev,
				"unsupported page size on this variant\n");
			return -ENODEV;
		}
	}

1572 1573 1574 1575 1576 1577 1578
	if (pdata->ecc_strength && pdata->ecc_step_size) {
		ecc_strength = pdata->ecc_strength;
		ecc_step = pdata->ecc_step_size;
	} else {
		ecc_strength = chip->ecc_strength_ds;
		ecc_step = chip->ecc_step_ds;
	}
1579 1580 1581 1582 1583 1584 1585 1586 1587

	/* Set default ECC strength requirements on non-ONFI devices */
	if (ecc_strength < 1 && ecc_step < 1) {
		ecc_strength = 1;
		ecc_step = 512;
	}

	ret = pxa_ecc_init(info, &chip->ecc, ecc_strength,
			   ecc_step, mtd->writesize);
1588 1589
	if (ret)
		return ret;
1590

1591
	/* calculate addressing information */
1592 1593 1594 1595 1596
	if (mtd->writesize >= 2048)
		host->col_addr_cycles = 2;
	else
		host->col_addr_cycles = 1;

1597 1598 1599 1600 1601 1602 1603 1604
	/* release the initial buffer */
	kfree(info->data_buff);

	/* allocate the real data + oob buffer */
	info->buf_size = mtd->writesize + mtd->oobsize;
	ret = pxa3xx_nand_init_buff(info);
	if (ret)
		return ret;
1605
	info->oob_buff = info->data_buff + mtd->writesize;
1606

1607
	if ((mtd->size >> chip->page_shift) > 65536)
1608
		host->row_addr_cycles = 3;
1609
	else
1610
		host->row_addr_cycles = 2;
1611
	return nand_scan_tail(mtd);
E
eric miao 已提交
1612 1613
}

1614
static int alloc_nand_resource(struct platform_device *pdev)
E
eric miao 已提交
1615
{
1616
	struct pxa3xx_nand_platform_data *pdata;
E
eric miao 已提交
1617
	struct pxa3xx_nand_info *info;
1618
	struct pxa3xx_nand_host *host;
1619
	struct nand_chip *chip = NULL;
E
eric miao 已提交
1620 1621
	struct mtd_info *mtd;
	struct resource *r;
1622
	int ret, irq, cs;
E
eric miao 已提交
1623

J
Jingoo Han 已提交
1624
	pdata = dev_get_platdata(&pdev->dev);
1625 1626 1627
	info = devm_kzalloc(&pdev->dev, sizeof(*info) + (sizeof(*mtd) +
			    sizeof(*host)) * pdata->num_cs, GFP_KERNEL);
	if (!info)
1628
		return -ENOMEM;
E
eric miao 已提交
1629 1630

	info->pdev = pdev;
1631
	info->variant = pxa3xx_nand_get_variant(pdev);
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = (struct mtd_info *)((unsigned int)&info[1] +
		      (sizeof(*mtd) + sizeof(*host)) * cs);
		chip = (struct nand_chip *)(&mtd[1]);
		host = (struct pxa3xx_nand_host *)chip;
		info->host[cs] = host;
		host->mtd = mtd;
		host->cs = cs;
		host->info_data = info;
		mtd->priv = host;
		mtd->owner = THIS_MODULE;

		chip->ecc.read_page	= pxa3xx_nand_read_page_hwecc;
		chip->ecc.write_page	= pxa3xx_nand_write_page_hwecc;
		chip->controller        = &info->controller;
		chip->waitfunc		= pxa3xx_nand_waitfunc;
		chip->select_chip	= pxa3xx_nand_select_chip;
		chip->read_word		= pxa3xx_nand_read_word;
		chip->read_byte		= pxa3xx_nand_read_byte;
		chip->read_buf		= pxa3xx_nand_read_buf;
		chip->write_buf		= pxa3xx_nand_write_buf;
1653
		chip->options		|= NAND_NO_SUBPAGE_WRITE;
1654
		chip->cmdfunc		= nand_cmdfunc;
1655
	}
1656 1657 1658

	spin_lock_init(&chip->controller->lock);
	init_waitqueue_head(&chip->controller->wq);
1659
	info->clk = devm_clk_get(&pdev->dev, NULL);
E
eric miao 已提交
1660 1661
	if (IS_ERR(info->clk)) {
		dev_err(&pdev->dev, "failed to get nand clock\n");
1662
		return PTR_ERR(info->clk);
E
eric miao 已提交
1663
	}
1664 1665 1666
	ret = clk_prepare_enable(info->clk);
	if (ret < 0)
		return ret;
E
eric miao 已提交
1667

1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	if (use_dma) {
		/*
		 * This is a dirty hack to make this driver work from
		 * devicetree bindings. It can be removed once we have
		 * a prober DMA controller framework for DT.
		 */
		if (pdev->dev.of_node &&
		    of_machine_is_compatible("marvell,pxa3xx")) {
			info->drcmr_dat = 97;
			info->drcmr_cmd = 99;
		} else {
			r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
			if (r == NULL) {
				dev_err(&pdev->dev,
					"no resource defined for data DMA\n");
				ret = -ENXIO;
				goto fail_disable_clk;
			}
			info->drcmr_dat = r->start;

			r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
			if (r == NULL) {
				dev_err(&pdev->dev,
					"no resource defined for cmd DMA\n");
				ret = -ENXIO;
				goto fail_disable_clk;
			}
			info->drcmr_cmd = r->start;
1696
		}
E
eric miao 已提交
1697 1698 1699 1700 1701 1702
	}

	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		dev_err(&pdev->dev, "no IRQ resource defined\n");
		ret = -ENXIO;
1703
		goto fail_disable_clk;
E
eric miao 已提交
1704 1705 1706
	}

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1707 1708 1709
	info->mmio_base = devm_ioremap_resource(&pdev->dev, r);
	if (IS_ERR(info->mmio_base)) {
		ret = PTR_ERR(info->mmio_base);
1710
		goto fail_disable_clk;
E
eric miao 已提交
1711
	}
1712
	info->mmio_phys = r->start;
E
eric miao 已提交
1713

1714 1715 1716 1717 1718
	/* Allocate a buffer to allow flash detection */
	info->buf_size = INIT_BUFFER_SIZE;
	info->data_buff = kmalloc(info->buf_size, GFP_KERNEL);
	if (info->data_buff == NULL) {
		ret = -ENOMEM;
1719
		goto fail_disable_clk;
1720
	}
E
eric miao 已提交
1721

1722 1723 1724
	/* initialize all interrupts to be disabled */
	disable_int(info, NDSR_MASK);

1725 1726 1727
	ret = request_threaded_irq(irq, pxa3xx_nand_irq,
				   pxa3xx_nand_irq_thread, IRQF_ONESHOT,
				   pdev->name, info);
E
eric miao 已提交
1728 1729 1730 1731 1732
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to request IRQ\n");
		goto fail_free_buf;
	}

1733
	platform_set_drvdata(pdev, info);
E
eric miao 已提交
1734

1735
	return 0;
E
eric miao 已提交
1736 1737

fail_free_buf:
1738
	free_irq(irq, info);
1739
	kfree(info->data_buff);
1740
fail_disable_clk:
1741
	clk_disable_unprepare(info->clk);
1742
	return ret;
E
eric miao 已提交
1743 1744 1745 1746
}

static int pxa3xx_nand_remove(struct platform_device *pdev)
{
1747
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1748 1749
	struct pxa3xx_nand_platform_data *pdata;
	int irq, cs;
E
eric miao 已提交
1750

1751 1752 1753
	if (!info)
		return 0;

J
Jingoo Han 已提交
1754
	pdata = dev_get_platdata(&pdev->dev);
E
eric miao 已提交
1755

1756 1757 1758
	irq = platform_get_irq(pdev, 0);
	if (irq >= 0)
		free_irq(irq, info);
1759
	pxa3xx_nand_free_buff(info);
1760

1761
	clk_disable_unprepare(info->clk);
1762

1763 1764
	for (cs = 0; cs < pdata->num_cs; cs++)
		nand_release(info->host[cs]->mtd);
E
eric miao 已提交
1765 1766 1767
	return 0;
}

1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
static int pxa3xx_nand_probe_dt(struct platform_device *pdev)
{
	struct pxa3xx_nand_platform_data *pdata;
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(pxa3xx_nand_dt_ids, &pdev->dev);

	if (!of_id)
		return 0;

	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return -ENOMEM;

	if (of_get_property(np, "marvell,nand-enable-arbiter", NULL))
		pdata->enable_arbiter = 1;
	if (of_get_property(np, "marvell,nand-keep-config", NULL))
		pdata->keep_config = 1;
	of_property_read_u32(np, "num-cs", &pdata->num_cs);
1787
	pdata->flash_bbt = of_get_nand_on_flash_bbt(np);
1788

1789 1790 1791 1792 1793 1794 1795 1796
	pdata->ecc_strength = of_get_nand_ecc_strength(np);
	if (pdata->ecc_strength < 0)
		pdata->ecc_strength = 0;

	pdata->ecc_step_size = of_get_nand_ecc_step_size(np);
	if (pdata->ecc_step_size < 0)
		pdata->ecc_step_size = 0;

1797 1798 1799 1800 1801
	pdev->dev.platform_data = pdata;

	return 0;
}

1802 1803 1804
static int pxa3xx_nand_probe(struct platform_device *pdev)
{
	struct pxa3xx_nand_platform_data *pdata;
1805
	struct mtd_part_parser_data ppdata = {};
1806
	struct pxa3xx_nand_info *info;
1807
	int ret, cs, probe_success;
1808

1809 1810 1811 1812 1813 1814 1815
#ifndef ARCH_HAS_DMA
	if (use_dma) {
		use_dma = 0;
		dev_warn(&pdev->dev,
			 "This platform can't do DMA on this device\n");
	}
#endif
1816 1817 1818 1819
	ret = pxa3xx_nand_probe_dt(pdev);
	if (ret)
		return ret;

J
Jingoo Han 已提交
1820
	pdata = dev_get_platdata(&pdev->dev);
1821 1822 1823 1824 1825
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data defined\n");
		return -ENODEV;
	}

1826 1827 1828 1829 1830
	ret = alloc_nand_resource(pdev);
	if (ret) {
		dev_err(&pdev->dev, "alloc nand resource failed\n");
		return ret;
	}
1831

1832
	info = platform_get_drvdata(pdev);
1833 1834
	probe_success = 0;
	for (cs = 0; cs < pdata->num_cs; cs++) {
1835
		struct mtd_info *mtd = info->host[cs]->mtd;
1836

1837 1838 1839 1840 1841 1842
		/*
		 * The mtd name matches the one used in 'mtdparts' kernel
		 * parameter. This name cannot be changed or otherwise
		 * user's mtd partitions configuration would get broken.
		 */
		mtd->name = "pxa3xx_nand-0";
1843
		info->cs = cs;
1844
		ret = pxa3xx_nand_scan(mtd);
1845 1846 1847 1848 1849 1850
		if (ret) {
			dev_warn(&pdev->dev, "failed to scan nand at cs %d\n",
				cs);
			continue;
		}

1851
		ppdata.of_node = pdev->dev.of_node;
1852
		ret = mtd_device_parse_register(mtd, NULL,
1853
						&ppdata, pdata->parts[cs],
1854
						pdata->nr_parts[cs]);
1855 1856 1857 1858 1859
		if (!ret)
			probe_success = 1;
	}

	if (!probe_success) {
1860 1861 1862 1863
		pxa3xx_nand_remove(pdev);
		return -ENODEV;
	}

1864
	return 0;
1865 1866
}

E
eric miao 已提交
1867 1868 1869
#ifdef CONFIG_PM
static int pxa3xx_nand_suspend(struct platform_device *pdev, pm_message_t state)
{
1870
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1871 1872 1873
	struct pxa3xx_nand_platform_data *pdata;
	struct mtd_info *mtd;
	int cs;
E
eric miao 已提交
1874

J
Jingoo Han 已提交
1875
	pdata = dev_get_platdata(&pdev->dev);
L
Lei Wen 已提交
1876
	if (info->state) {
E
eric miao 已提交
1877 1878 1879 1880
		dev_err(&pdev->dev, "driver busy, state = %d\n", info->state);
		return -EAGAIN;
	}

1881 1882
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = info->host[cs]->mtd;
1883
		mtd_suspend(mtd);
1884 1885
	}

E
eric miao 已提交
1886 1887 1888 1889 1890
	return 0;
}

static int pxa3xx_nand_resume(struct platform_device *pdev)
{
1891
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1892 1893 1894
	struct pxa3xx_nand_platform_data *pdata;
	struct mtd_info *mtd;
	int cs;
1895

J
Jingoo Han 已提交
1896
	pdata = dev_get_platdata(&pdev->dev);
1897 1898
	/* We don't want to handle interrupt without calling mtd routine */
	disable_int(info, NDCR_INT_MASK);
E
eric miao 已提交
1899

1900 1901 1902 1903 1904 1905
	/*
	 * Directly set the chip select to a invalid value,
	 * then the driver would reset the timing according
	 * to current chip select at the beginning of cmdfunc
	 */
	info->cs = 0xff;
E
eric miao 已提交
1906

1907 1908 1909 1910 1911 1912 1913
	/*
	 * As the spec says, the NDSR would be updated to 0x1800 when
	 * doing the nand_clk disable/enable.
	 * To prevent it damaging state machine of the driver, clear
	 * all status before resume
	 */
	nand_writel(info, NDSR, NDSR_MASK);
1914 1915
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = info->host[cs]->mtd;
1916
		mtd_resume(mtd);
1917 1918
	}

1919
	return 0;
E
eric miao 已提交
1920 1921 1922 1923 1924 1925 1926 1927 1928
}
#else
#define pxa3xx_nand_suspend	NULL
#define pxa3xx_nand_resume	NULL
#endif

static struct platform_driver pxa3xx_nand_driver = {
	.driver = {
		.name	= "pxa3xx-nand",
1929
		.of_match_table = pxa3xx_nand_dt_ids,
E
eric miao 已提交
1930 1931 1932 1933 1934 1935 1936
	},
	.probe		= pxa3xx_nand_probe,
	.remove		= pxa3xx_nand_remove,
	.suspend	= pxa3xx_nand_suspend,
	.resume		= pxa3xx_nand_resume,
};

1937
module_platform_driver(pxa3xx_nand_driver);
E
eric miao 已提交
1938 1939 1940

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("PXA3xx NAND controller driver");