pxa3xx_nand.c 34.7 KB
Newer Older
E
eric miao 已提交
1 2 3 4 5 6 7 8 9 10 11
/*
 * drivers/mtd/nand/pxa3xx_nand.c
 *
 * Copyright © 2005 Intel Corporation
 * Copyright © 2006 Marvell International Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

12
#include <linux/kernel.h>
E
eric miao 已提交
13 14 15 16 17 18 19 20 21
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
#include <linux/delay.h>
#include <linux/clk.h>
#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/partitions.h>
22 23
#include <linux/io.h>
#include <linux/irq.h>
24
#include <linux/slab.h>
25 26
#include <linux/of.h>
#include <linux/of_device.h>
E
eric miao 已提交
27

28
#include <mach/dma.h>
29
#include <linux/platform_data/mtd-nand-pxa3xx.h>
E
eric miao 已提交
30 31

#define	CHIP_DELAY_TIMEOUT	(2 * HZ/10)
L
Lei Wen 已提交
32
#define NAND_STOP_DELAY		(2 * HZ/50)
33
#define PAGE_CHUNK_SIZE		(2048)
E
eric miao 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58

/* registers and bit definitions */
#define NDCR		(0x00) /* Control register */
#define NDTR0CS0	(0x04) /* Timing Parameter 0 for CS0 */
#define NDTR1CS0	(0x0C) /* Timing Parameter 1 for CS0 */
#define NDSR		(0x14) /* Status Register */
#define NDPCR		(0x18) /* Page Count Register */
#define NDBDR0		(0x1C) /* Bad Block Register 0 */
#define NDBDR1		(0x20) /* Bad Block Register 1 */
#define NDDB		(0x40) /* Data Buffer */
#define NDCB0		(0x48) /* Command Buffer0 */
#define NDCB1		(0x4C) /* Command Buffer1 */
#define NDCB2		(0x50) /* Command Buffer2 */

#define NDCR_SPARE_EN		(0x1 << 31)
#define NDCR_ECC_EN		(0x1 << 30)
#define NDCR_DMA_EN		(0x1 << 29)
#define NDCR_ND_RUN		(0x1 << 28)
#define NDCR_DWIDTH_C		(0x1 << 27)
#define NDCR_DWIDTH_M		(0x1 << 26)
#define NDCR_PAGE_SZ		(0x1 << 24)
#define NDCR_NCSX		(0x1 << 23)
#define NDCR_ND_MODE		(0x3 << 21)
#define NDCR_NAND_MODE   	(0x0)
#define NDCR_CLR_PG_CNT		(0x1 << 20)
L
Lei Wen 已提交
59
#define NDCR_STOP_ON_UNCOR	(0x1 << 19)
E
eric miao 已提交
60 61 62 63 64 65
#define NDCR_RD_ID_CNT_MASK	(0x7 << 16)
#define NDCR_RD_ID_CNT(x)	(((x) << 16) & NDCR_RD_ID_CNT_MASK)

#define NDCR_RA_START		(0x1 << 15)
#define NDCR_PG_PER_BLK		(0x1 << 14)
#define NDCR_ND_ARB_EN		(0x1 << 12)
L
Lei Wen 已提交
66
#define NDCR_INT_MASK           (0xFFF)
E
eric miao 已提交
67 68

#define NDSR_MASK		(0xfff)
L
Lei Wen 已提交
69 70
#define NDSR_RDY                (0x1 << 12)
#define NDSR_FLASH_RDY          (0x1 << 11)
E
eric miao 已提交
71 72 73 74 75 76 77 78 79 80 81 82
#define NDSR_CS0_PAGED		(0x1 << 10)
#define NDSR_CS1_PAGED		(0x1 << 9)
#define NDSR_CS0_CMDD		(0x1 << 8)
#define NDSR_CS1_CMDD		(0x1 << 7)
#define NDSR_CS0_BBD		(0x1 << 6)
#define NDSR_CS1_BBD		(0x1 << 5)
#define NDSR_DBERR		(0x1 << 4)
#define NDSR_SBERR		(0x1 << 3)
#define NDSR_WRDREQ		(0x1 << 2)
#define NDSR_RDDREQ		(0x1 << 1)
#define NDSR_WRCMDREQ		(0x1)

83
#define NDCB0_LEN_OVRD		(0x1 << 28)
84
#define NDCB0_ST_ROW_EN         (0x1 << 26)
E
eric miao 已提交
85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
#define NDCB0_AUTO_RS		(0x1 << 25)
#define NDCB0_CSEL		(0x1 << 24)
#define NDCB0_CMD_TYPE_MASK	(0x7 << 21)
#define NDCB0_CMD_TYPE(x)	(((x) << 21) & NDCB0_CMD_TYPE_MASK)
#define NDCB0_NC		(0x1 << 20)
#define NDCB0_DBC		(0x1 << 19)
#define NDCB0_ADDR_CYC_MASK	(0x7 << 16)
#define NDCB0_ADDR_CYC(x)	(((x) << 16) & NDCB0_ADDR_CYC_MASK)
#define NDCB0_CMD2_MASK		(0xff << 8)
#define NDCB0_CMD1_MASK		(0xff)
#define NDCB0_ADDR_CYC_SHIFT	(16)

/* macros for registers read/write */
#define nand_writel(info, off, val)	\
	__raw_writel((val), (info)->mmio_base + (off))

#define nand_readl(info, off)		\
	__raw_readl((info)->mmio_base + (off))

/* error code and state */
enum {
	ERR_NONE	= 0,
	ERR_DMABUSERR	= -1,
	ERR_SENDCMD	= -2,
	ERR_DBERR	= -3,
	ERR_BBERR	= -4,
111
	ERR_SBERR	= -5,
E
eric miao 已提交
112 113 114
};

enum {
L
Lei Wen 已提交
115
	STATE_IDLE = 0,
116
	STATE_PREPARED,
E
eric miao 已提交
117 118 119 120 121 122
	STATE_CMD_HANDLE,
	STATE_DMA_READING,
	STATE_DMA_WRITING,
	STATE_DMA_DONE,
	STATE_PIO_READING,
	STATE_PIO_WRITING,
L
Lei Wen 已提交
123 124
	STATE_CMD_DONE,
	STATE_READY,
E
eric miao 已提交
125 126
};

127 128 129 130 131
enum pxa3xx_nand_variant {
	PXA3XX_NAND_VARIANT_PXA,
	PXA3XX_NAND_VARIANT_ARMADA370,
};

132 133 134 135 136 137 138 139
struct pxa3xx_nand_host {
	struct nand_chip	chip;
	struct mtd_info         *mtd;
	void			*info_data;

	/* page size of attached chip */
	unsigned int		page_size;
	int			use_ecc;
140
	int			cs;
E
eric miao 已提交
141

142 143 144 145 146 147 148 149
	/* calculated from pxa3xx_nand_flash data */
	unsigned int		col_addr_cycles;
	unsigned int		row_addr_cycles;
	size_t			read_id_bytes;

};

struct pxa3xx_nand_info {
150
	struct nand_hw_control	controller;
E
eric miao 已提交
151 152 153 154
	struct platform_device	 *pdev;

	struct clk		*clk;
	void __iomem		*mmio_base;
155
	unsigned long		mmio_phys;
156
	struct completion	cmd_complete;
E
eric miao 已提交
157 158 159 160 161 162 163 164 165

	unsigned int 		buf_start;
	unsigned int		buf_count;

	/* DMA information */
	int			drcmr_dat;
	int			drcmr_cmd;

	unsigned char		*data_buff;
166
	unsigned char		*oob_buff;
E
eric miao 已提交
167 168 169 170 171
	dma_addr_t 		data_buff_phys;
	int 			data_dma_ch;
	struct pxa_dma_desc	*data_desc;
	dma_addr_t 		data_desc_addr;

172
	struct pxa3xx_nand_host *host[NUM_CHIP_SELECT];
E
eric miao 已提交
173 174
	unsigned int		state;

175 176 177 178 179 180
	/*
	 * This driver supports NFCv1 (as found in PXA SoC)
	 * and NFCv2 (as found in Armada 370/XP SoC).
	 */
	enum pxa3xx_nand_variant variant;

181
	int			cs;
E
eric miao 已提交
182 183
	int			use_ecc;	/* use HW ECC ? */
	int			use_dma;	/* use DMA ? */
184
	int			use_spare;	/* use spare ? */
185
	int			is_ready;
E
eric miao 已提交
186

187 188
	unsigned int		page_size;	/* page size of attached chip */
	unsigned int		data_size;	/* data size in FIFO */
189
	unsigned int		oob_size;
E
eric miao 已提交
190 191
	int 			retcode;

192 193 194 195 196
	/* cached register value */
	uint32_t		reg_ndcr;
	uint32_t		ndtr0cs0;
	uint32_t		ndtr1cs0;

E
eric miao 已提交
197 198 199 200
	/* generated NDCBx register values */
	uint32_t		ndcb0;
	uint32_t		ndcb1;
	uint32_t		ndcb2;
201
	uint32_t		ndcb3;
E
eric miao 已提交
202 203
};

204
static bool use_dma = 1;
E
eric miao 已提交
205
module_param(use_dma, bool, 0444);
L
Lucas De Marchi 已提交
206
MODULE_PARM_DESC(use_dma, "enable DMA for data transferring to/from NAND HW");
E
eric miao 已提交
207

208
static struct pxa3xx_nand_timing timing[] = {
209 210 211 212
	{ 40, 80, 60, 100, 80, 100, 90000, 400, 40, },
	{ 10,  0, 20,  40, 30,  40, 11123, 110, 10, },
	{ 10, 25, 15,  25, 15,  30, 25000,  60, 10, },
	{ 10, 35, 15,  25, 15,  25, 25000,  60, 10, },
213 214
};

215
static struct pxa3xx_nand_flash builtin_flash_types[] = {
216 217 218 219 220 221 222 223 224
{ "DEFAULT FLASH",      0,   0, 2048,  8,  8,    0, &timing[0] },
{ "64MiB 16-bit",  0x46ec,  32,  512, 16, 16, 4096, &timing[1] },
{ "256MiB 8-bit",  0xdaec,  64, 2048,  8,  8, 2048, &timing[1] },
{ "4GiB 8-bit",    0xd7ec, 128, 4096,  8,  8, 8192, &timing[1] },
{ "128MiB 8-bit",  0xa12c,  64, 2048,  8,  8, 1024, &timing[2] },
{ "128MiB 16-bit", 0xb12c,  64, 2048, 16, 16, 1024, &timing[2] },
{ "512MiB 8-bit",  0xdc2c,  64, 2048,  8,  8, 4096, &timing[2] },
{ "512MiB 16-bit", 0xcc2c,  64, 2048, 16, 16, 4096, &timing[2] },
{ "256MiB 16-bit", 0xba20,  64, 2048, 16, 16, 2048, &timing[3] },
225 226
};

227 228 229
/* Define a default flash type setting serve as flash detecting only */
#define DEFAULT_FLASH_TYPE (&builtin_flash_types[0])

E
eric miao 已提交
230 231 232 233 234 235 236 237 238 239 240 241
#define NDTR0_tCH(c)	(min((c), 7) << 19)
#define NDTR0_tCS(c)	(min((c), 7) << 16)
#define NDTR0_tWH(c)	(min((c), 7) << 11)
#define NDTR0_tWP(c)	(min((c), 7) << 8)
#define NDTR0_tRH(c)	(min((c), 7) << 3)
#define NDTR0_tRP(c)	(min((c), 7) << 0)

#define NDTR1_tR(c)	(min((c), 65535) << 16)
#define NDTR1_tWHR(c)	(min((c), 15) << 4)
#define NDTR1_tAR(c)	(min((c), 15) << 0)

/* convert nano-seconds to nand flash controller clock cycles */
A
Axel Lin 已提交
242
#define ns2cycle(ns, clk)	(int)((ns) * (clk / 1000000) / 1000)
E
eric miao 已提交
243

244
static void pxa3xx_nand_set_timing(struct pxa3xx_nand_host *host,
245
				   const struct pxa3xx_nand_timing *t)
E
eric miao 已提交
246
{
247
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
248 249 250 251 252 253 254 255 256 257 258 259 260 261
	unsigned long nand_clk = clk_get_rate(info->clk);
	uint32_t ndtr0, ndtr1;

	ndtr0 = NDTR0_tCH(ns2cycle(t->tCH, nand_clk)) |
		NDTR0_tCS(ns2cycle(t->tCS, nand_clk)) |
		NDTR0_tWH(ns2cycle(t->tWH, nand_clk)) |
		NDTR0_tWP(ns2cycle(t->tWP, nand_clk)) |
		NDTR0_tRH(ns2cycle(t->tRH, nand_clk)) |
		NDTR0_tRP(ns2cycle(t->tRP, nand_clk));

	ndtr1 = NDTR1_tR(ns2cycle(t->tR, nand_clk)) |
		NDTR1_tWHR(ns2cycle(t->tWHR, nand_clk)) |
		NDTR1_tAR(ns2cycle(t->tAR, nand_clk));

262 263
	info->ndtr0cs0 = ndtr0;
	info->ndtr1cs0 = ndtr1;
E
eric miao 已提交
264 265 266 267
	nand_writel(info, NDTR0CS0, ndtr0);
	nand_writel(info, NDTR1CS0, ndtr1);
}

268
static void pxa3xx_set_datasize(struct pxa3xx_nand_info *info)
E
eric miao 已提交
269
{
270
	struct pxa3xx_nand_host *host = info->host[info->cs];
271
	int oob_enable = info->reg_ndcr & NDCR_SPARE_EN;
272

273
	info->data_size = host->page_size;
274 275 276 277 278
	if (!oob_enable) {
		info->oob_size = 0;
		return;
	}

279
	switch (host->page_size) {
E
eric miao 已提交
280
	case 2048:
281
		info->oob_size = (info->use_ecc) ? 40 : 64;
E
eric miao 已提交
282 283
		break;
	case 512:
284
		info->oob_size = (info->use_ecc) ? 8 : 16;
E
eric miao 已提交
285 286
		break;
	}
287 288
}

L
Lei Wen 已提交
289 290 291 292 293 294 295 296 297 298
/**
 * NOTE: it is a must to set ND_RUN firstly, then write
 * command buffer, otherwise, it does not work.
 * We enable all the interrupt at the same time, and
 * let pxa3xx_nand_irq to handle all logic.
 */
static void pxa3xx_nand_start(struct pxa3xx_nand_info *info)
{
	uint32_t ndcr;

299
	ndcr = info->reg_ndcr;
300 301 302 303 304 305 306 307 308 309 310

	if (info->use_ecc)
		ndcr |= NDCR_ECC_EN;
	else
		ndcr &= ~NDCR_ECC_EN;

	if (info->use_dma)
		ndcr |= NDCR_DMA_EN;
	else
		ndcr &= ~NDCR_DMA_EN;

311 312 313 314 315
	if (info->use_spare)
		ndcr |= NDCR_SPARE_EN;
	else
		ndcr &= ~NDCR_SPARE_EN;

L
Lei Wen 已提交
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	ndcr |= NDCR_ND_RUN;

	/* clear status bits and run */
	nand_writel(info, NDCR, 0);
	nand_writel(info, NDSR, NDSR_MASK);
	nand_writel(info, NDCR, ndcr);
}

static void pxa3xx_nand_stop(struct pxa3xx_nand_info *info)
{
	uint32_t ndcr;
	int timeout = NAND_STOP_DELAY;

	/* wait RUN bit in NDCR become 0 */
	ndcr = nand_readl(info, NDCR);
	while ((ndcr & NDCR_ND_RUN) && (timeout-- > 0)) {
		ndcr = nand_readl(info, NDCR);
		udelay(1);
	}

	if (timeout <= 0) {
		ndcr &= ~NDCR_ND_RUN;
		nand_writel(info, NDCR, ndcr);
	}
	/* clear status bits */
	nand_writel(info, NDSR, NDSR_MASK);
}

E
eric miao 已提交
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
static void enable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
{
	uint32_t ndcr;

	ndcr = nand_readl(info, NDCR);
	nand_writel(info, NDCR, ndcr & ~int_mask);
}

static void disable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
{
	uint32_t ndcr;

	ndcr = nand_readl(info, NDCR);
	nand_writel(info, NDCR, ndcr | int_mask);
}

L
Lei Wen 已提交
360
static void handle_data_pio(struct pxa3xx_nand_info *info)
E
eric miao 已提交
361 362 363 364
{
	switch (info->state) {
	case STATE_PIO_WRITING:
		__raw_writesl(info->mmio_base + NDDB, info->data_buff,
365
				DIV_ROUND_UP(info->data_size, 4));
366 367 368
		if (info->oob_size > 0)
			__raw_writesl(info->mmio_base + NDDB, info->oob_buff,
					DIV_ROUND_UP(info->oob_size, 4));
E
eric miao 已提交
369 370 371
		break;
	case STATE_PIO_READING:
		__raw_readsl(info->mmio_base + NDDB, info->data_buff,
372
				DIV_ROUND_UP(info->data_size, 4));
373 374 375
		if (info->oob_size > 0)
			__raw_readsl(info->mmio_base + NDDB, info->oob_buff,
					DIV_ROUND_UP(info->oob_size, 4));
E
eric miao 已提交
376 377
		break;
	default:
378
		dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
E
eric miao 已提交
379
				info->state);
L
Lei Wen 已提交
380
		BUG();
E
eric miao 已提交
381 382 383
	}
}

L
Lei Wen 已提交
384
static void start_data_dma(struct pxa3xx_nand_info *info)
E
eric miao 已提交
385 386
{
	struct pxa_dma_desc *desc = info->data_desc;
387
	int dma_len = ALIGN(info->data_size + info->oob_size, 32);
E
eric miao 已提交
388 389 390 391

	desc->ddadr = DDADR_STOP;
	desc->dcmd = DCMD_ENDIRQEN | DCMD_WIDTH4 | DCMD_BURST32 | dma_len;

L
Lei Wen 已提交
392 393
	switch (info->state) {
	case STATE_DMA_WRITING:
E
eric miao 已提交
394
		desc->dsadr = info->data_buff_phys;
395
		desc->dtadr = info->mmio_phys + NDDB;
E
eric miao 已提交
396
		desc->dcmd |= DCMD_INCSRCADDR | DCMD_FLOWTRG;
L
Lei Wen 已提交
397 398
		break;
	case STATE_DMA_READING:
E
eric miao 已提交
399
		desc->dtadr = info->data_buff_phys;
400
		desc->dsadr = info->mmio_phys + NDDB;
E
eric miao 已提交
401
		desc->dcmd |= DCMD_INCTRGADDR | DCMD_FLOWSRC;
L
Lei Wen 已提交
402 403
		break;
	default:
404
		dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
L
Lei Wen 已提交
405 406
				info->state);
		BUG();
E
eric miao 已提交
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
	}

	DRCMR(info->drcmr_dat) = DRCMR_MAPVLD | info->data_dma_ch;
	DDADR(info->data_dma_ch) = info->data_desc_addr;
	DCSR(info->data_dma_ch) |= DCSR_RUN;
}

static void pxa3xx_nand_data_dma_irq(int channel, void *data)
{
	struct pxa3xx_nand_info *info = data;
	uint32_t dcsr;

	dcsr = DCSR(channel);
	DCSR(channel) = dcsr;

	if (dcsr & DCSR_BUSERR) {
		info->retcode = ERR_DMABUSERR;
	}

L
Lei Wen 已提交
426 427 428
	info->state = STATE_DMA_DONE;
	enable_int(info, NDCR_INT_MASK);
	nand_writel(info, NDSR, NDSR_WRDREQ | NDSR_RDDREQ);
E
eric miao 已提交
429 430 431 432 433
}

static irqreturn_t pxa3xx_nand_irq(int irq, void *devid)
{
	struct pxa3xx_nand_info *info = devid;
L
Lei Wen 已提交
434
	unsigned int status, is_completed = 0;
435 436 437 438 439 440 441 442 443
	unsigned int ready, cmd_done;

	if (info->cs == 0) {
		ready           = NDSR_FLASH_RDY;
		cmd_done        = NDSR_CS0_CMDD;
	} else {
		ready           = NDSR_RDY;
		cmd_done        = NDSR_CS1_CMDD;
	}
E
eric miao 已提交
444 445 446

	status = nand_readl(info, NDSR);

L
Lei Wen 已提交
447 448 449 450 451 452
	if (status & NDSR_DBERR)
		info->retcode = ERR_DBERR;
	if (status & NDSR_SBERR)
		info->retcode = ERR_SBERR;
	if (status & (NDSR_RDDREQ | NDSR_WRDREQ)) {
		/* whether use dma to transfer data */
E
eric miao 已提交
453
		if (info->use_dma) {
L
Lei Wen 已提交
454 455 456 457 458
			disable_int(info, NDCR_INT_MASK);
			info->state = (status & NDSR_RDDREQ) ?
				      STATE_DMA_READING : STATE_DMA_WRITING;
			start_data_dma(info);
			goto NORMAL_IRQ_EXIT;
E
eric miao 已提交
459
		} else {
L
Lei Wen 已提交
460 461 462
			info->state = (status & NDSR_RDDREQ) ?
				      STATE_PIO_READING : STATE_PIO_WRITING;
			handle_data_pio(info);
E
eric miao 已提交
463 464
		}
	}
465
	if (status & cmd_done) {
L
Lei Wen 已提交
466 467
		info->state = STATE_CMD_DONE;
		is_completed = 1;
E
eric miao 已提交
468
	}
469
	if (status & ready) {
470
		info->is_ready = 1;
L
Lei Wen 已提交
471
		info->state = STATE_READY;
472
	}
E
eric miao 已提交
473

L
Lei Wen 已提交
474 475 476 477
	if (status & NDSR_WRCMDREQ) {
		nand_writel(info, NDSR, NDSR_WRCMDREQ);
		status &= ~NDSR_WRCMDREQ;
		info->state = STATE_CMD_HANDLE;
478 479 480 481 482 483 484 485 486

		/*
		 * Command buffer registers NDCB{0-2} (and optionally NDCB3)
		 * must be loaded by writing directly either 12 or 16
		 * bytes directly to NDCB0, four bytes at a time.
		 *
		 * Direct write access to NDCB1, NDCB2 and NDCB3 is ignored
		 * but each NDCBx register can be read.
		 */
L
Lei Wen 已提交
487 488 489
		nand_writel(info, NDCB0, info->ndcb0);
		nand_writel(info, NDCB0, info->ndcb1);
		nand_writel(info, NDCB0, info->ndcb2);
490 491 492 493

		/* NDCB3 register is available in NFCv2 (Armada 370/XP SoC) */
		if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
			nand_writel(info, NDCB0, info->ndcb3);
E
eric miao 已提交
494 495
	}

L
Lei Wen 已提交
496 497 498 499 500 501
	/* clear NDSR to let the controller exit the IRQ */
	nand_writel(info, NDSR, status);
	if (is_completed)
		complete(&info->cmd_complete);
NORMAL_IRQ_EXIT:
	return IRQ_HANDLED;
E
eric miao 已提交
502 503 504 505 506 507 508 509 510 511
}

static inline int is_buf_blank(uint8_t *buf, size_t len)
{
	for (; len > 0; len--)
		if (*buf++ != 0xff)
			return 0;
	return 1;
}

512 513
static int prepare_command_pool(struct pxa3xx_nand_info *info, int command,
		uint16_t column, int page_addr)
E
eric miao 已提交
514
{
515
	int addr_cycle, exec_cmd;
516 517
	struct pxa3xx_nand_host *host;
	struct mtd_info *mtd;
E
eric miao 已提交
518

519 520
	host = info->host[info->cs];
	mtd = host->mtd;
521 522 523 524
	addr_cycle = 0;
	exec_cmd = 1;

	/* reset data and oob column point to handle data */
525 526
	info->buf_start		= 0;
	info->buf_count		= 0;
527 528
	info->oob_size		= 0;
	info->use_ecc		= 0;
529
	info->use_spare		= 1;
530
	info->use_dma		= (use_dma) ? 1 : 0;
531
	info->is_ready		= 0;
532
	info->retcode		= ERR_NONE;
533 534 535 536
	if (info->cs != 0)
		info->ndcb0 = NDCB0_CSEL;
	else
		info->ndcb0 = 0;
E
eric miao 已提交
537 538

	switch (command) {
539 540 541
	case NAND_CMD_READ0:
	case NAND_CMD_PAGEPROG:
		info->use_ecc = 1;
E
eric miao 已提交
542
	case NAND_CMD_READOOB:
543
		pxa3xx_set_datasize(info);
E
eric miao 已提交
544
		break;
545 546 547
	case NAND_CMD_PARAM:
		info->use_spare = 0;
		break;
548 549 550 551 552 553
	case NAND_CMD_SEQIN:
		exec_cmd = 0;
		break;
	default:
		info->ndcb1 = 0;
		info->ndcb2 = 0;
554
		info->ndcb3 = 0;
555 556 557
		break;
	}

558 559
	addr_cycle = NDCB0_ADDR_CYC(host->row_addr_cycles
				    + host->col_addr_cycles);
E
eric miao 已提交
560

561 562
	switch (command) {
	case NAND_CMD_READOOB:
E
eric miao 已提交
563
	case NAND_CMD_READ0:
564 565 566 567 568
		info->buf_start = column;
		info->ndcb0 |= NDCB0_CMD_TYPE(0)
				| addr_cycle
				| NAND_CMD_READ0;

569
		if (command == NAND_CMD_READOOB)
570
			info->buf_start += mtd->writesize;
571

572 573 574
		/* Second command setting for large pages */
		if (host->page_size >= PAGE_CHUNK_SIZE)
			info->ndcb0 |= NDCB0_DBC | (NAND_CMD_READSTART << 8);
E
eric miao 已提交
575 576

	case NAND_CMD_SEQIN:
577
		/* small page addr setting */
578
		if (unlikely(host->page_size < PAGE_CHUNK_SIZE)) {
579 580 581 582 583 584 585 586 587 588 589 590 591 592
			info->ndcb1 = ((page_addr & 0xFFFFFF) << 8)
					| (column & 0xFF);

			info->ndcb2 = 0;
		} else {
			info->ndcb1 = ((page_addr & 0xFFFF) << 16)
					| (column & 0xFFFF);

			if (page_addr & 0xFF0000)
				info->ndcb2 = (page_addr & 0xFF0000) >> 16;
			else
				info->ndcb2 = 0;
		}

E
eric miao 已提交
593
		info->buf_count = mtd->writesize + mtd->oobsize;
594
		memset(info->data_buff, 0xFF, info->buf_count);
E
eric miao 已提交
595 596

		break;
597

E
eric miao 已提交
598
	case NAND_CMD_PAGEPROG:
599 600 601 602 603
		if (is_buf_blank(info->data_buff,
					(mtd->writesize + mtd->oobsize))) {
			exec_cmd = 0;
			break;
		}
E
eric miao 已提交
604

605 606 607 608
		info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
				| NDCB0_AUTO_RS
				| NDCB0_ST_ROW_EN
				| NDCB0_DBC
609 610
				| (NAND_CMD_PAGEPROG << 8)
				| NAND_CMD_SEQIN
611
				| addr_cycle;
E
eric miao 已提交
612
		break;
613

614 615 616 617
	case NAND_CMD_PARAM:
		info->buf_count = 256;
		info->ndcb0 |= NDCB0_CMD_TYPE(0)
				| NDCB0_ADDR_CYC(1)
618
				| NDCB0_LEN_OVRD
619
				| command;
620
		info->ndcb1 = (column & 0xFF);
621
		info->ndcb3 = 256;
622 623 624
		info->data_size = 256;
		break;

E
eric miao 已提交
625
	case NAND_CMD_READID:
626
		info->buf_count = host->read_id_bytes;
627 628
		info->ndcb0 |= NDCB0_CMD_TYPE(3)
				| NDCB0_ADDR_CYC(1)
629
				| command;
630
		info->ndcb1 = (column & 0xFF);
631 632 633

		info->data_size = 8;
		break;
E
eric miao 已提交
634
	case NAND_CMD_STATUS:
635 636 637
		info->buf_count = 1;
		info->ndcb0 |= NDCB0_CMD_TYPE(4)
				| NDCB0_ADDR_CYC(1)
638
				| command;
639 640 641 642 643 644 645 646 647

		info->data_size = 8;
		break;

	case NAND_CMD_ERASE1:
		info->ndcb0 |= NDCB0_CMD_TYPE(2)
				| NDCB0_AUTO_RS
				| NDCB0_ADDR_CYC(3)
				| NDCB0_DBC
648 649
				| (NAND_CMD_ERASE2 << 8)
				| NAND_CMD_ERASE1;
650 651 652
		info->ndcb1 = page_addr;
		info->ndcb2 = 0;

E
eric miao 已提交
653 654
		break;
	case NAND_CMD_RESET:
655
		info->ndcb0 |= NDCB0_CMD_TYPE(5)
656
				| command;
657 658 659 660 661

		break;

	case NAND_CMD_ERASE2:
		exec_cmd = 0;
E
eric miao 已提交
662
		break;
663

E
eric miao 已提交
664
	default:
665
		exec_cmd = 0;
666 667
		dev_err(&info->pdev->dev, "non-supported command %x\n",
				command);
E
eric miao 已提交
668 669 670
		break;
	}

671 672 673 674 675 676
	return exec_cmd;
}

static void pxa3xx_nand_cmdfunc(struct mtd_info *mtd, unsigned command,
				int column, int page_addr)
{
677 678
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
679 680 681 682 683 684 685
	int ret, exec_cmd;

	/*
	 * if this is a x16 device ,then convert the input
	 * "byte" address into a "word" address appropriate
	 * for indexing a word-oriented device
	 */
686
	if (info->reg_ndcr & NDCR_DWIDTH_M)
687 688
		column /= 2;

689 690 691 692 693 694 695
	/*
	 * There may be different NAND chip hooked to
	 * different chip select, so check whether
	 * chip select has been changed, if yes, reset the timing
	 */
	if (info->cs != host->cs) {
		info->cs = host->cs;
696 697
		nand_writel(info, NDTR0CS0, info->ndtr0cs0);
		nand_writel(info, NDTR1CS0, info->ndtr1cs0);
698 699
	}

700
	info->state = STATE_PREPARED;
701
	exec_cmd = prepare_command_pool(info, command, column, page_addr);
L
Lei Wen 已提交
702 703 704 705 706 707 708
	if (exec_cmd) {
		init_completion(&info->cmd_complete);
		pxa3xx_nand_start(info);

		ret = wait_for_completion_timeout(&info->cmd_complete,
				CHIP_DELAY_TIMEOUT);
		if (!ret) {
709
			dev_err(&info->pdev->dev, "Wait time out!!!\n");
L
Lei Wen 已提交
710 711 712 713
			/* Stop State Machine for next command cycle */
			pxa3xx_nand_stop(info);
		}
	}
714
	info->state = STATE_IDLE;
L
Lei Wen 已提交
715 716
}

717
static int pxa3xx_nand_write_page_hwecc(struct mtd_info *mtd,
718
		struct nand_chip *chip, const uint8_t *buf, int oob_required)
L
Lei Wen 已提交
719 720 721
{
	chip->write_buf(mtd, buf, mtd->writesize);
	chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
722 723

	return 0;
L
Lei Wen 已提交
724 725 726
}

static int pxa3xx_nand_read_page_hwecc(struct mtd_info *mtd,
727 728
		struct nand_chip *chip, uint8_t *buf, int oob_required,
		int page)
L
Lei Wen 已提交
729
{
730 731
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
L
Lei Wen 已提交
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751

	chip->read_buf(mtd, buf, mtd->writesize);
	chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);

	if (info->retcode == ERR_SBERR) {
		switch (info->use_ecc) {
		case 1:
			mtd->ecc_stats.corrected++;
			break;
		case 0:
		default:
			break;
		}
	} else if (info->retcode == ERR_DBERR) {
		/*
		 * for blank page (all 0xff), HW will calculate its ECC as
		 * 0, which is different from the ECC information within
		 * OOB, ignore such double bit errors
		 */
		if (is_buf_blank(buf, mtd->writesize))
752 753
			info->retcode = ERR_NONE;
		else
L
Lei Wen 已提交
754
			mtd->ecc_stats.failed++;
E
eric miao 已提交
755
	}
L
Lei Wen 已提交
756 757

	return 0;
E
eric miao 已提交
758 759 760 761
}

static uint8_t pxa3xx_nand_read_byte(struct mtd_info *mtd)
{
762 763
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
764 765 766 767 768 769 770 771 772 773 774
	char retval = 0xFF;

	if (info->buf_start < info->buf_count)
		/* Has just send a new command? */
		retval = info->data_buff[info->buf_start++];

	return retval;
}

static u16 pxa3xx_nand_read_word(struct mtd_info *mtd)
{
775 776
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
777 778 779 780 781 782 783 784 785 786 787
	u16 retval = 0xFFFF;

	if (!(info->buf_start & 0x01) && info->buf_start < info->buf_count) {
		retval = *((u16 *)(info->data_buff+info->buf_start));
		info->buf_start += 2;
	}
	return retval;
}

static void pxa3xx_nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
{
788 789
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
790 791 792 793 794 795 796 797 798
	int real_len = min_t(size_t, len, info->buf_count - info->buf_start);

	memcpy(buf, info->data_buff + info->buf_start, real_len);
	info->buf_start += real_len;
}

static void pxa3xx_nand_write_buf(struct mtd_info *mtd,
		const uint8_t *buf, int len)
{
799 800
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
801 802 803 804 805 806 807 808 809 810 811 812 813
	int real_len = min_t(size_t, len, info->buf_count - info->buf_start);

	memcpy(info->data_buff + info->buf_start, buf, real_len);
	info->buf_start += real_len;
}

static void pxa3xx_nand_select_chip(struct mtd_info *mtd, int chip)
{
	return;
}

static int pxa3xx_nand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
{
814 815
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833

	/* pxa3xx_nand_send_command has waited for command complete */
	if (this->state == FL_WRITING || this->state == FL_ERASING) {
		if (info->retcode == ERR_NONE)
			return 0;
		else {
			/*
			 * any error make it return 0x01 which will tell
			 * the caller the erase and write fail
			 */
			return 0x01;
		}
	}

	return 0;
}

static int pxa3xx_nand_config_flash(struct pxa3xx_nand_info *info,
834
				    const struct pxa3xx_nand_flash *f)
E
eric miao 已提交
835 836
{
	struct platform_device *pdev = info->pdev;
J
Jingoo Han 已提交
837
	struct pxa3xx_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
838
	struct pxa3xx_nand_host *host = info->host[info->cs];
L
Lei Wen 已提交
839
	uint32_t ndcr = 0x0; /* enable all interrupts */
E
eric miao 已提交
840

841 842
	if (f->page_size != 2048 && f->page_size != 512) {
		dev_err(&pdev->dev, "Current only support 2048 and 512 size\n");
E
eric miao 已提交
843
		return -EINVAL;
844
	}
E
eric miao 已提交
845

846 847
	if (f->flash_width != 16 && f->flash_width != 8) {
		dev_err(&pdev->dev, "Only support 8bit and 16 bit!\n");
E
eric miao 已提交
848
		return -EINVAL;
849
	}
E
eric miao 已提交
850 851

	/* calculate flash information */
852 853
	host->page_size = f->page_size;
	host->read_id_bytes = (f->page_size == 2048) ? 4 : 2;
E
eric miao 已提交
854 855

	/* calculate addressing information */
856
	host->col_addr_cycles = (f->page_size == 2048) ? 2 : 1;
E
eric miao 已提交
857 858

	if (f->num_blocks * f->page_per_block > 65536)
859
		host->row_addr_cycles = 3;
E
eric miao 已提交
860
	else
861
		host->row_addr_cycles = 2;
E
eric miao 已提交
862 863

	ndcr |= (pdata->enable_arbiter) ? NDCR_ND_ARB_EN : 0;
864
	ndcr |= (host->col_addr_cycles == 2) ? NDCR_RA_START : 0;
E
eric miao 已提交
865 866 867 868 869
	ndcr |= (f->page_per_block == 64) ? NDCR_PG_PER_BLK : 0;
	ndcr |= (f->page_size == 2048) ? NDCR_PAGE_SZ : 0;
	ndcr |= (f->flash_width == 16) ? NDCR_DWIDTH_M : 0;
	ndcr |= (f->dfc_width == 16) ? NDCR_DWIDTH_C : 0;

870
	ndcr |= NDCR_RD_ID_CNT(host->read_id_bytes);
E
eric miao 已提交
871 872
	ndcr |= NDCR_SPARE_EN; /* enable spare by default */

873
	info->reg_ndcr = ndcr;
E
eric miao 已提交
874

875
	pxa3xx_nand_set_timing(host, f->timing);
E
eric miao 已提交
876 877 878
	return 0;
}

879 880
static int pxa3xx_nand_detect_config(struct pxa3xx_nand_info *info)
{
881 882 883 884 885
	/*
	 * We set 0 by hard coding here, for we don't support keep_config
	 * when there is more than one chip attached to the controller
	 */
	struct pxa3xx_nand_host *host = info->host[0];
886 887
	uint32_t ndcr = nand_readl(info, NDCR);

888 889 890 891 892 893 894 895
	if (ndcr & NDCR_PAGE_SZ) {
		host->page_size = 2048;
		host->read_id_bytes = 4;
	} else {
		host->page_size = 512;
		host->read_id_bytes = 2;
	}

896 897 898
	info->reg_ndcr = ndcr & ~NDCR_INT_MASK;
	info->ndtr0cs0 = nand_readl(info, NDTR0CS0);
	info->ndtr1cs0 = nand_readl(info, NDTR1CS0);
899 900 901
	return 0;
}

E
eric miao 已提交
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
/* the maximum possible buffer size for large page with OOB data
 * is: 2048 + 64 = 2112 bytes, allocate a page here for both the
 * data buffer and the DMA descriptor
 */
#define MAX_BUFF_SIZE	PAGE_SIZE

static int pxa3xx_nand_init_buff(struct pxa3xx_nand_info *info)
{
	struct platform_device *pdev = info->pdev;
	int data_desc_offset = MAX_BUFF_SIZE - sizeof(struct pxa_dma_desc);

	if (use_dma == 0) {
		info->data_buff = kmalloc(MAX_BUFF_SIZE, GFP_KERNEL);
		if (info->data_buff == NULL)
			return -ENOMEM;
		return 0;
	}

	info->data_buff = dma_alloc_coherent(&pdev->dev, MAX_BUFF_SIZE,
				&info->data_buff_phys, GFP_KERNEL);
	if (info->data_buff == NULL) {
		dev_err(&pdev->dev, "failed to allocate dma buffer\n");
		return -ENOMEM;
	}

	info->data_desc = (void *)info->data_buff + data_desc_offset;
	info->data_desc_addr = info->data_buff_phys + data_desc_offset;

	info->data_dma_ch = pxa_request_dma("nand-data", DMA_PRIO_LOW,
				pxa3xx_nand_data_dma_irq, info);
	if (info->data_dma_ch < 0) {
		dev_err(&pdev->dev, "failed to request data dma\n");
934
		dma_free_coherent(&pdev->dev, MAX_BUFF_SIZE,
E
eric miao 已提交
935 936 937 938 939 940 941
				info->data_buff, info->data_buff_phys);
		return info->data_dma_ch;
	}

	return 0;
}

942 943 944 945 946 947 948 949 950 951 952 953
static void pxa3xx_nand_free_buff(struct pxa3xx_nand_info *info)
{
	struct platform_device *pdev = info->pdev;
	if (use_dma) {
		pxa_free_dma(info->data_dma_ch);
		dma_free_coherent(&pdev->dev, MAX_BUFF_SIZE,
				  info->data_buff, info->data_buff_phys);
	} else {
		kfree(info->data_buff);
	}
}

954 955
static int pxa3xx_nand_sensing(struct pxa3xx_nand_info *info)
{
956
	struct mtd_info *mtd;
957
	int ret;
958
	mtd = info->host[info->cs]->mtd;
959
	/* use the common timing to make a try */
960 961 962 963 964
	ret = pxa3xx_nand_config_flash(info, &builtin_flash_types[0]);
	if (ret)
		return ret;

	pxa3xx_nand_cmdfunc(mtd, NAND_CMD_RESET, 0, 0);
965 966
	if (info->is_ready)
		return 0;
967 968

	return -ENODEV;
969
}
E
eric miao 已提交
970

971
static int pxa3xx_nand_scan(struct mtd_info *mtd)
E
eric miao 已提交
972
{
973 974
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
975
	struct platform_device *pdev = info->pdev;
J
Jingoo Han 已提交
976
	struct pxa3xx_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
977
	struct nand_flash_dev pxa3xx_flash_ids[2], *def = NULL;
978 979 980
	const struct pxa3xx_nand_flash *f = NULL;
	struct nand_chip *chip = mtd->priv;
	uint32_t id = -1;
981
	uint64_t chipsize;
982 983 984
	int i, ret, num;

	if (pdata->keep_config && !pxa3xx_nand_detect_config(info))
985
		goto KEEP_CONFIG;
986 987

	ret = pxa3xx_nand_sensing(info);
988
	if (ret) {
989 990
		dev_info(&info->pdev->dev, "There is no chip on cs %d!\n",
			 info->cs);
991

992
		return ret;
993 994 995 996 997
	}

	chip->cmdfunc(mtd, NAND_CMD_READID, 0, 0);
	id = *((uint16_t *)(info->data_buff));
	if (id != 0)
998
		dev_info(&info->pdev->dev, "Detect a flash id %x\n", id);
999
	else {
1000 1001
		dev_warn(&info->pdev->dev,
			 "Read out ID 0, potential timing set wrong!!\n");
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013

		return -EINVAL;
	}

	num = ARRAY_SIZE(builtin_flash_types) + pdata->num_flash - 1;
	for (i = 0; i < num; i++) {
		if (i < pdata->num_flash)
			f = pdata->flash + i;
		else
			f = &builtin_flash_types[i - pdata->num_flash + 1];

		/* find the chip in default list */
1014
		if (f->chip_id == id)
1015 1016 1017
			break;
	}

1018
	if (i >= (ARRAY_SIZE(builtin_flash_types) + pdata->num_flash - 1)) {
1019
		dev_err(&info->pdev->dev, "ERROR!! flash not defined!!!\n");
1020 1021 1022 1023

		return -EINVAL;
	}

1024 1025 1026 1027 1028 1029
	ret = pxa3xx_nand_config_flash(info, f);
	if (ret) {
		dev_err(&info->pdev->dev, "ERROR! Configure failed\n");
		return ret;
	}

1030
	pxa3xx_flash_ids[0].name = f->name;
1031
	pxa3xx_flash_ids[0].dev_id = (f->chip_id >> 8) & 0xffff;
1032 1033 1034 1035 1036 1037
	pxa3xx_flash_ids[0].pagesize = f->page_size;
	chipsize = (uint64_t)f->num_blocks * f->page_per_block * f->page_size;
	pxa3xx_flash_ids[0].chipsize = chipsize >> 20;
	pxa3xx_flash_ids[0].erasesize = f->page_size * f->page_per_block;
	if (f->flash_width == 16)
		pxa3xx_flash_ids[0].options = NAND_BUSWIDTH_16;
1038 1039
	pxa3xx_flash_ids[1].name = NULL;
	def = pxa3xx_flash_ids;
1040
KEEP_CONFIG:
1041 1042
	chip->ecc.mode = NAND_ECC_HW;
	chip->ecc.size = host->page_size;
M
Mike Dunn 已提交
1043
	chip->ecc.strength = 1;
1044

1045
	if (info->reg_ndcr & NDCR_DWIDTH_M)
1046 1047
		chip->options |= NAND_BUSWIDTH_16;

1048
	if (nand_scan_ident(mtd, 1, def))
1049 1050
		return -ENODEV;
	/* calculate addressing information */
1051 1052 1053 1054 1055
	if (mtd->writesize >= 2048)
		host->col_addr_cycles = 2;
	else
		host->col_addr_cycles = 1;

1056 1057
	info->oob_buff = info->data_buff + mtd->writesize;
	if ((mtd->size >> chip->page_shift) > 65536)
1058
		host->row_addr_cycles = 3;
1059
	else
1060
		host->row_addr_cycles = 2;
1061
	return nand_scan_tail(mtd);
E
eric miao 已提交
1062 1063
}

1064
static int alloc_nand_resource(struct platform_device *pdev)
E
eric miao 已提交
1065
{
1066
	struct pxa3xx_nand_platform_data *pdata;
E
eric miao 已提交
1067
	struct pxa3xx_nand_info *info;
1068
	struct pxa3xx_nand_host *host;
1069
	struct nand_chip *chip = NULL;
E
eric miao 已提交
1070 1071
	struct mtd_info *mtd;
	struct resource *r;
1072
	int ret, irq, cs;
E
eric miao 已提交
1073

J
Jingoo Han 已提交
1074
	pdata = dev_get_platdata(&pdev->dev);
1075 1076 1077
	info = devm_kzalloc(&pdev->dev, sizeof(*info) + (sizeof(*mtd) +
			    sizeof(*host)) * pdata->num_cs, GFP_KERNEL);
	if (!info)
1078
		return -ENOMEM;
E
eric miao 已提交
1079 1080

	info->pdev = pdev;
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = (struct mtd_info *)((unsigned int)&info[1] +
		      (sizeof(*mtd) + sizeof(*host)) * cs);
		chip = (struct nand_chip *)(&mtd[1]);
		host = (struct pxa3xx_nand_host *)chip;
		info->host[cs] = host;
		host->mtd = mtd;
		host->cs = cs;
		host->info_data = info;
		mtd->priv = host;
		mtd->owner = THIS_MODULE;

		chip->ecc.read_page	= pxa3xx_nand_read_page_hwecc;
		chip->ecc.write_page	= pxa3xx_nand_write_page_hwecc;
		chip->controller        = &info->controller;
		chip->waitfunc		= pxa3xx_nand_waitfunc;
		chip->select_chip	= pxa3xx_nand_select_chip;
		chip->cmdfunc		= pxa3xx_nand_cmdfunc;
		chip->read_word		= pxa3xx_nand_read_word;
		chip->read_byte		= pxa3xx_nand_read_byte;
		chip->read_buf		= pxa3xx_nand_read_buf;
		chip->write_buf		= pxa3xx_nand_write_buf;
	}
1104 1105 1106

	spin_lock_init(&chip->controller->lock);
	init_waitqueue_head(&chip->controller->wq);
1107
	info->clk = devm_clk_get(&pdev->dev, NULL);
E
eric miao 已提交
1108 1109
	if (IS_ERR(info->clk)) {
		dev_err(&pdev->dev, "failed to get nand clock\n");
1110
		return PTR_ERR(info->clk);
E
eric miao 已提交
1111
	}
1112 1113 1114
	ret = clk_prepare_enable(info->clk);
	if (ret < 0)
		return ret;
E
eric miao 已提交
1115

1116 1117 1118 1119 1120
	/*
	 * This is a dirty hack to make this driver work from devicetree
	 * bindings. It can be removed once we have a prober DMA controller
	 * framework for DT.
	 */
1121
	if (pdev->dev.of_node && of_machine_is_compatible("marvell,pxa3xx")) {
1122 1123 1124 1125 1126 1127 1128
		info->drcmr_dat = 97;
		info->drcmr_cmd = 99;
	} else {
		r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
		if (r == NULL) {
			dev_err(&pdev->dev, "no resource defined for data DMA\n");
			ret = -ENXIO;
1129
			goto fail_disable_clk;
1130 1131
		}
		info->drcmr_dat = r->start;
E
eric miao 已提交
1132

1133 1134 1135 1136
		r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
		if (r == NULL) {
			dev_err(&pdev->dev, "no resource defined for command DMA\n");
			ret = -ENXIO;
1137
			goto fail_disable_clk;
1138 1139
		}
		info->drcmr_cmd = r->start;
E
eric miao 已提交
1140 1141 1142 1143 1144 1145
	}

	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		dev_err(&pdev->dev, "no IRQ resource defined\n");
		ret = -ENXIO;
1146
		goto fail_disable_clk;
E
eric miao 已提交
1147 1148 1149
	}

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1150 1151 1152
	info->mmio_base = devm_ioremap_resource(&pdev->dev, r);
	if (IS_ERR(info->mmio_base)) {
		ret = PTR_ERR(info->mmio_base);
1153
		goto fail_disable_clk;
E
eric miao 已提交
1154
	}
1155
	info->mmio_phys = r->start;
E
eric miao 已提交
1156 1157 1158

	ret = pxa3xx_nand_init_buff(info);
	if (ret)
1159
		goto fail_disable_clk;
E
eric miao 已提交
1160

1161 1162 1163
	/* initialize all interrupts to be disabled */
	disable_int(info, NDSR_MASK);

1164 1165
	ret = request_irq(irq, pxa3xx_nand_irq, IRQF_DISABLED,
			  pdev->name, info);
E
eric miao 已提交
1166 1167 1168 1169 1170
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to request IRQ\n");
		goto fail_free_buf;
	}

1171
	platform_set_drvdata(pdev, info);
E
eric miao 已提交
1172

1173
	return 0;
E
eric miao 已提交
1174 1175

fail_free_buf:
1176
	free_irq(irq, info);
1177
	pxa3xx_nand_free_buff(info);
1178
fail_disable_clk:
1179
	clk_disable_unprepare(info->clk);
1180
	return ret;
E
eric miao 已提交
1181 1182 1183 1184
}

static int pxa3xx_nand_remove(struct platform_device *pdev)
{
1185
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1186 1187
	struct pxa3xx_nand_platform_data *pdata;
	int irq, cs;
E
eric miao 已提交
1188

1189 1190 1191
	if (!info)
		return 0;

J
Jingoo Han 已提交
1192
	pdata = dev_get_platdata(&pdev->dev);
E
eric miao 已提交
1193

1194 1195 1196
	irq = platform_get_irq(pdev, 0);
	if (irq >= 0)
		free_irq(irq, info);
1197
	pxa3xx_nand_free_buff(info);
1198

1199
	clk_disable_unprepare(info->clk);
1200

1201 1202
	for (cs = 0; cs < pdata->num_cs; cs++)
		nand_release(info->host[cs]->mtd);
E
eric miao 已提交
1203 1204 1205
	return 0;
}

1206 1207
#ifdef CONFIG_OF
static struct of_device_id pxa3xx_nand_dt_ids[] = {
1208 1209 1210 1211 1212 1213 1214 1215
	{
		.compatible = "marvell,pxa3xx-nand",
		.data       = (void *)PXA3XX_NAND_VARIANT_PXA,
	},
	{
		.compatible = "marvell,armada370-nand",
		.data       = (void *)PXA3XX_NAND_VARIANT_ARMADA370,
	},
1216 1217
	{}
};
1218
MODULE_DEVICE_TABLE(of, pxa3xx_nand_dt_ids);
1219

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
static enum pxa3xx_nand_variant
pxa3xx_nand_get_variant(struct platform_device *pdev)
{
	const struct of_device_id *of_id =
			of_match_device(pxa3xx_nand_dt_ids, &pdev->dev);
	if (!of_id)
		return PXA3XX_NAND_VARIANT_PXA;
	return (enum pxa3xx_nand_variant)of_id->data;
}

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
static int pxa3xx_nand_probe_dt(struct platform_device *pdev)
{
	struct pxa3xx_nand_platform_data *pdata;
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(pxa3xx_nand_dt_ids, &pdev->dev);

	if (!of_id)
		return 0;

	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return -ENOMEM;

	if (of_get_property(np, "marvell,nand-enable-arbiter", NULL))
		pdata->enable_arbiter = 1;
	if (of_get_property(np, "marvell,nand-keep-config", NULL))
		pdata->keep_config = 1;
	of_property_read_u32(np, "num-cs", &pdata->num_cs);

	pdev->dev.platform_data = pdata;

	return 0;
}
#else
1255
static inline int pxa3xx_nand_probe_dt(struct platform_device *pdev)
1256 1257 1258 1259 1260
{
	return 0;
}
#endif

1261 1262 1263
static int pxa3xx_nand_probe(struct platform_device *pdev)
{
	struct pxa3xx_nand_platform_data *pdata;
1264
	struct mtd_part_parser_data ppdata = {};
1265
	struct pxa3xx_nand_info *info;
1266
	int ret, cs, probe_success;
1267

1268 1269 1270 1271
	ret = pxa3xx_nand_probe_dt(pdev);
	if (ret)
		return ret;

J
Jingoo Han 已提交
1272
	pdata = dev_get_platdata(&pdev->dev);
1273 1274 1275 1276 1277
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data defined\n");
		return -ENODEV;
	}

1278 1279 1280 1281 1282
	ret = alloc_nand_resource(pdev);
	if (ret) {
		dev_err(&pdev->dev, "alloc nand resource failed\n");
		return ret;
	}
1283

1284
	info = platform_get_drvdata(pdev);
1285
	info->variant = pxa3xx_nand_get_variant(pdev);
1286 1287
	probe_success = 0;
	for (cs = 0; cs < pdata->num_cs; cs++) {
1288
		struct mtd_info *mtd = info->host[cs]->mtd;
1289 1290

		mtd->name = pdev->name;
1291
		info->cs = cs;
1292
		ret = pxa3xx_nand_scan(mtd);
1293 1294 1295 1296 1297 1298
		if (ret) {
			dev_warn(&pdev->dev, "failed to scan nand at cs %d\n",
				cs);
			continue;
		}

1299
		ppdata.of_node = pdev->dev.of_node;
1300
		ret = mtd_device_parse_register(mtd, NULL,
1301
						&ppdata, pdata->parts[cs],
1302
						pdata->nr_parts[cs]);
1303 1304 1305 1306 1307
		if (!ret)
			probe_success = 1;
	}

	if (!probe_success) {
1308 1309 1310 1311
		pxa3xx_nand_remove(pdev);
		return -ENODEV;
	}

1312
	return 0;
1313 1314
}

E
eric miao 已提交
1315 1316 1317
#ifdef CONFIG_PM
static int pxa3xx_nand_suspend(struct platform_device *pdev, pm_message_t state)
{
1318
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1319 1320 1321
	struct pxa3xx_nand_platform_data *pdata;
	struct mtd_info *mtd;
	int cs;
E
eric miao 已提交
1322

J
Jingoo Han 已提交
1323
	pdata = dev_get_platdata(&pdev->dev);
L
Lei Wen 已提交
1324
	if (info->state) {
E
eric miao 已提交
1325 1326 1327 1328
		dev_err(&pdev->dev, "driver busy, state = %d\n", info->state);
		return -EAGAIN;
	}

1329 1330
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = info->host[cs]->mtd;
1331
		mtd_suspend(mtd);
1332 1333
	}

E
eric miao 已提交
1334 1335 1336 1337 1338
	return 0;
}

static int pxa3xx_nand_resume(struct platform_device *pdev)
{
1339
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1340 1341 1342
	struct pxa3xx_nand_platform_data *pdata;
	struct mtd_info *mtd;
	int cs;
1343

J
Jingoo Han 已提交
1344
	pdata = dev_get_platdata(&pdev->dev);
1345 1346
	/* We don't want to handle interrupt without calling mtd routine */
	disable_int(info, NDCR_INT_MASK);
E
eric miao 已提交
1347

1348 1349 1350 1351 1352 1353
	/*
	 * Directly set the chip select to a invalid value,
	 * then the driver would reset the timing according
	 * to current chip select at the beginning of cmdfunc
	 */
	info->cs = 0xff;
E
eric miao 已提交
1354

1355 1356 1357 1358 1359 1360 1361
	/*
	 * As the spec says, the NDSR would be updated to 0x1800 when
	 * doing the nand_clk disable/enable.
	 * To prevent it damaging state machine of the driver, clear
	 * all status before resume
	 */
	nand_writel(info, NDSR, NDSR_MASK);
1362 1363
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = info->host[cs]->mtd;
1364
		mtd_resume(mtd);
1365 1366
	}

1367
	return 0;
E
eric miao 已提交
1368 1369 1370 1371 1372 1373 1374 1375 1376
}
#else
#define pxa3xx_nand_suspend	NULL
#define pxa3xx_nand_resume	NULL
#endif

static struct platform_driver pxa3xx_nand_driver = {
	.driver = {
		.name	= "pxa3xx-nand",
1377
		.of_match_table = of_match_ptr(pxa3xx_nand_dt_ids),
E
eric miao 已提交
1378 1379 1380 1381 1382 1383 1384
	},
	.probe		= pxa3xx_nand_probe,
	.remove		= pxa3xx_nand_remove,
	.suspend	= pxa3xx_nand_suspend,
	.resume		= pxa3xx_nand_resume,
};

1385
module_platform_driver(pxa3xx_nand_driver);
E
eric miao 已提交
1386 1387 1388

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("PXA3xx NAND controller driver");