pxa3xx_nand.c 38.9 KB
Newer Older
E
eric miao 已提交
1 2 3 4 5 6 7 8 9
/*
 * drivers/mtd/nand/pxa3xx_nand.c
 *
 * Copyright © 2005 Intel Corporation
 * Copyright © 2006 Marvell International Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
10 11
 *
 * See Documentation/mtd/nand/pxa3xx-nand.txt for more details.
E
eric miao 已提交
12 13
 */

14
#include <linux/kernel.h>
E
eric miao 已提交
15 16 17 18 19 20 21 22 23
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
#include <linux/delay.h>
#include <linux/clk.h>
#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/partitions.h>
24 25
#include <linux/io.h>
#include <linux/irq.h>
26
#include <linux/slab.h>
27 28
#include <linux/of.h>
#include <linux/of_device.h>
29
#include <linux/of_mtd.h>
E
eric miao 已提交
30

31 32 33 34 35
#if defined(CONFIG_ARCH_PXA) || defined(CONFIG_ARCH_MMP)
#define ARCH_HAS_DMA
#endif

#ifdef ARCH_HAS_DMA
36
#include <mach/dma.h>
37 38
#endif

39
#include <linux/platform_data/mtd-nand-pxa3xx.h>
E
eric miao 已提交
40

41
#define NAND_DEV_READY_TIMEOUT  50
E
eric miao 已提交
42
#define	CHIP_DELAY_TIMEOUT	(2 * HZ/10)
L
Lei Wen 已提交
43
#define NAND_STOP_DELAY		(2 * HZ/50)
44
#define PAGE_CHUNK_SIZE		(2048)
E
eric miao 已提交
45

46 47 48 49 50 51 52
/*
 * Define a buffer size for the initial command that detects the flash device:
 * STATUS, READID and PARAM. The largest of these is the PARAM command,
 * needing 256 bytes.
 */
#define INIT_BUFFER_SIZE	256

E
eric miao 已提交
53 54 55 56 57 58 59 60
/* registers and bit definitions */
#define NDCR		(0x00) /* Control register */
#define NDTR0CS0	(0x04) /* Timing Parameter 0 for CS0 */
#define NDTR1CS0	(0x0C) /* Timing Parameter 1 for CS0 */
#define NDSR		(0x14) /* Status Register */
#define NDPCR		(0x18) /* Page Count Register */
#define NDBDR0		(0x1C) /* Bad Block Register 0 */
#define NDBDR1		(0x20) /* Bad Block Register 1 */
61
#define NDECCCTRL	(0x28) /* ECC control */
E
eric miao 已提交
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
#define NDDB		(0x40) /* Data Buffer */
#define NDCB0		(0x48) /* Command Buffer0 */
#define NDCB1		(0x4C) /* Command Buffer1 */
#define NDCB2		(0x50) /* Command Buffer2 */

#define NDCR_SPARE_EN		(0x1 << 31)
#define NDCR_ECC_EN		(0x1 << 30)
#define NDCR_DMA_EN		(0x1 << 29)
#define NDCR_ND_RUN		(0x1 << 28)
#define NDCR_DWIDTH_C		(0x1 << 27)
#define NDCR_DWIDTH_M		(0x1 << 26)
#define NDCR_PAGE_SZ		(0x1 << 24)
#define NDCR_NCSX		(0x1 << 23)
#define NDCR_ND_MODE		(0x3 << 21)
#define NDCR_NAND_MODE   	(0x0)
#define NDCR_CLR_PG_CNT		(0x1 << 20)
L
Lei Wen 已提交
78
#define NDCR_STOP_ON_UNCOR	(0x1 << 19)
E
eric miao 已提交
79 80 81 82 83 84
#define NDCR_RD_ID_CNT_MASK	(0x7 << 16)
#define NDCR_RD_ID_CNT(x)	(((x) << 16) & NDCR_RD_ID_CNT_MASK)

#define NDCR_RA_START		(0x1 << 15)
#define NDCR_PG_PER_BLK		(0x1 << 14)
#define NDCR_ND_ARB_EN		(0x1 << 12)
L
Lei Wen 已提交
85
#define NDCR_INT_MASK           (0xFFF)
E
eric miao 已提交
86 87

#define NDSR_MASK		(0xfff)
L
Lei Wen 已提交
88 89
#define NDSR_RDY                (0x1 << 12)
#define NDSR_FLASH_RDY          (0x1 << 11)
E
eric miao 已提交
90 91 92 93 94 95 96 97 98 99 100 101
#define NDSR_CS0_PAGED		(0x1 << 10)
#define NDSR_CS1_PAGED		(0x1 << 9)
#define NDSR_CS0_CMDD		(0x1 << 8)
#define NDSR_CS1_CMDD		(0x1 << 7)
#define NDSR_CS0_BBD		(0x1 << 6)
#define NDSR_CS1_BBD		(0x1 << 5)
#define NDSR_DBERR		(0x1 << 4)
#define NDSR_SBERR		(0x1 << 3)
#define NDSR_WRDREQ		(0x1 << 2)
#define NDSR_RDDREQ		(0x1 << 1)
#define NDSR_WRCMDREQ		(0x1)

102
#define NDCB0_LEN_OVRD		(0x1 << 28)
103
#define NDCB0_ST_ROW_EN         (0x1 << 26)
E
eric miao 已提交
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
#define NDCB0_AUTO_RS		(0x1 << 25)
#define NDCB0_CSEL		(0x1 << 24)
#define NDCB0_CMD_TYPE_MASK	(0x7 << 21)
#define NDCB0_CMD_TYPE(x)	(((x) << 21) & NDCB0_CMD_TYPE_MASK)
#define NDCB0_NC		(0x1 << 20)
#define NDCB0_DBC		(0x1 << 19)
#define NDCB0_ADDR_CYC_MASK	(0x7 << 16)
#define NDCB0_ADDR_CYC(x)	(((x) << 16) & NDCB0_ADDR_CYC_MASK)
#define NDCB0_CMD2_MASK		(0xff << 8)
#define NDCB0_CMD1_MASK		(0xff)
#define NDCB0_ADDR_CYC_SHIFT	(16)

/* macros for registers read/write */
#define nand_writel(info, off, val)	\
	__raw_writel((val), (info)->mmio_base + (off))

#define nand_readl(info, off)		\
	__raw_readl((info)->mmio_base + (off))

/* error code and state */
enum {
	ERR_NONE	= 0,
	ERR_DMABUSERR	= -1,
	ERR_SENDCMD	= -2,
	ERR_DBERR	= -3,
	ERR_BBERR	= -4,
130
	ERR_SBERR	= -5,
E
eric miao 已提交
131 132 133
};

enum {
L
Lei Wen 已提交
134
	STATE_IDLE = 0,
135
	STATE_PREPARED,
E
eric miao 已提交
136 137 138 139 140 141
	STATE_CMD_HANDLE,
	STATE_DMA_READING,
	STATE_DMA_WRITING,
	STATE_DMA_DONE,
	STATE_PIO_READING,
	STATE_PIO_WRITING,
L
Lei Wen 已提交
142 143
	STATE_CMD_DONE,
	STATE_READY,
E
eric miao 已提交
144 145
};

146 147 148 149 150
enum pxa3xx_nand_variant {
	PXA3XX_NAND_VARIANT_PXA,
	PXA3XX_NAND_VARIANT_ARMADA370,
};

151 152 153 154 155 156 157
struct pxa3xx_nand_host {
	struct nand_chip	chip;
	struct mtd_info         *mtd;
	void			*info_data;

	/* page size of attached chip */
	int			use_ecc;
158
	int			cs;
E
eric miao 已提交
159

160 161 162 163 164 165 166 167
	/* calculated from pxa3xx_nand_flash data */
	unsigned int		col_addr_cycles;
	unsigned int		row_addr_cycles;
	size_t			read_id_bytes;

};

struct pxa3xx_nand_info {
168
	struct nand_hw_control	controller;
E
eric miao 已提交
169 170 171 172
	struct platform_device	 *pdev;

	struct clk		*clk;
	void __iomem		*mmio_base;
173
	unsigned long		mmio_phys;
174
	struct completion	cmd_complete, dev_ready;
E
eric miao 已提交
175 176 177

	unsigned int 		buf_start;
	unsigned int		buf_count;
178
	unsigned int		buf_size;
E
eric miao 已提交
179 180 181 182 183 184

	/* DMA information */
	int			drcmr_dat;
	int			drcmr_cmd;

	unsigned char		*data_buff;
185
	unsigned char		*oob_buff;
E
eric miao 已提交
186 187 188 189 190
	dma_addr_t 		data_buff_phys;
	int 			data_dma_ch;
	struct pxa_dma_desc	*data_desc;
	dma_addr_t 		data_desc_addr;

191
	struct pxa3xx_nand_host *host[NUM_CHIP_SELECT];
E
eric miao 已提交
192 193
	unsigned int		state;

194 195 196 197 198 199
	/*
	 * This driver supports NFCv1 (as found in PXA SoC)
	 * and NFCv2 (as found in Armada 370/XP SoC).
	 */
	enum pxa3xx_nand_variant variant;

200
	int			cs;
E
eric miao 已提交
201
	int			use_ecc;	/* use HW ECC ? */
202
	int			ecc_bch;	/* using BCH ECC? */
E
eric miao 已提交
203
	int			use_dma;	/* use DMA ? */
204
	int			use_spare;	/* use spare ? */
205
	int			need_wait;
E
eric miao 已提交
206

207 208
	unsigned int		fifo_size;	/* max. data size in the FIFO */
	unsigned int		data_size;	/* data to be read from FIFO */
209
	unsigned int		oob_size;
210 211
	unsigned int		spare_size;
	unsigned int		ecc_size;
E
eric miao 已提交
212 213
	int 			retcode;

214 215 216 217 218
	/* cached register value */
	uint32_t		reg_ndcr;
	uint32_t		ndtr0cs0;
	uint32_t		ndtr1cs0;

E
eric miao 已提交
219 220 221 222
	/* generated NDCBx register values */
	uint32_t		ndcb0;
	uint32_t		ndcb1;
	uint32_t		ndcb2;
223
	uint32_t		ndcb3;
E
eric miao 已提交
224 225
};

226
static bool use_dma = 1;
E
eric miao 已提交
227
module_param(use_dma, bool, 0444);
L
Lucas De Marchi 已提交
228
MODULE_PARM_DESC(use_dma, "enable DMA for data transferring to/from NAND HW");
E
eric miao 已提交
229

230
static struct pxa3xx_nand_timing timing[] = {
231 232 233 234
	{ 40, 80, 60, 100, 80, 100, 90000, 400, 40, },
	{ 10,  0, 20,  40, 30,  40, 11123, 110, 10, },
	{ 10, 25, 15,  25, 15,  30, 25000,  60, 10, },
	{ 10, 35, 15,  25, 15,  25, 25000,  60, 10, },
235 236
};

237
static struct pxa3xx_nand_flash builtin_flash_types[] = {
238 239 240 241 242 243 244 245 246
{ "DEFAULT FLASH",      0,   0, 2048,  8,  8,    0, &timing[0] },
{ "64MiB 16-bit",  0x46ec,  32,  512, 16, 16, 4096, &timing[1] },
{ "256MiB 8-bit",  0xdaec,  64, 2048,  8,  8, 2048, &timing[1] },
{ "4GiB 8-bit",    0xd7ec, 128, 4096,  8,  8, 8192, &timing[1] },
{ "128MiB 8-bit",  0xa12c,  64, 2048,  8,  8, 1024, &timing[2] },
{ "128MiB 16-bit", 0xb12c,  64, 2048, 16, 16, 1024, &timing[2] },
{ "512MiB 8-bit",  0xdc2c,  64, 2048,  8,  8, 4096, &timing[2] },
{ "512MiB 16-bit", 0xcc2c,  64, 2048, 16, 16, 4096, &timing[2] },
{ "256MiB 16-bit", 0xba20,  64, 2048, 16, 16, 2048, &timing[3] },
247 248
};

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
static u8 bbt_pattern[] = {'M', 'V', 'B', 'b', 't', '0' };
static u8 bbt_mirror_pattern[] = {'1', 't', 'b', 'B', 'V', 'M' };

static struct nand_bbt_descr bbt_main_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
		| NAND_BBT_2BIT | NAND_BBT_VERSION,
	.offs =	8,
	.len = 6,
	.veroffs = 14,
	.maxblocks = 8,		/* Last 8 blocks in each chip */
	.pattern = bbt_pattern
};

static struct nand_bbt_descr bbt_mirror_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
		| NAND_BBT_2BIT | NAND_BBT_VERSION,
	.offs =	8,
	.len = 6,
	.veroffs = 14,
	.maxblocks = 8,		/* Last 8 blocks in each chip */
	.pattern = bbt_mirror_pattern
};

272 273 274
/* Define a default flash type setting serve as flash detecting only */
#define DEFAULT_FLASH_TYPE (&builtin_flash_types[0])

E
eric miao 已提交
275 276 277 278 279 280 281 282 283 284 285 286
#define NDTR0_tCH(c)	(min((c), 7) << 19)
#define NDTR0_tCS(c)	(min((c), 7) << 16)
#define NDTR0_tWH(c)	(min((c), 7) << 11)
#define NDTR0_tWP(c)	(min((c), 7) << 8)
#define NDTR0_tRH(c)	(min((c), 7) << 3)
#define NDTR0_tRP(c)	(min((c), 7) << 0)

#define NDTR1_tR(c)	(min((c), 65535) << 16)
#define NDTR1_tWHR(c)	(min((c), 15) << 4)
#define NDTR1_tAR(c)	(min((c), 15) << 0)

/* convert nano-seconds to nand flash controller clock cycles */
A
Axel Lin 已提交
287
#define ns2cycle(ns, clk)	(int)((ns) * (clk / 1000000) / 1000)
E
eric miao 已提交
288

289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
static struct of_device_id pxa3xx_nand_dt_ids[] = {
	{
		.compatible = "marvell,pxa3xx-nand",
		.data       = (void *)PXA3XX_NAND_VARIANT_PXA,
	},
	{}
};
MODULE_DEVICE_TABLE(of, pxa3xx_nand_dt_ids);

static enum pxa3xx_nand_variant
pxa3xx_nand_get_variant(struct platform_device *pdev)
{
	const struct of_device_id *of_id =
			of_match_device(pxa3xx_nand_dt_ids, &pdev->dev);
	if (!of_id)
		return PXA3XX_NAND_VARIANT_PXA;
	return (enum pxa3xx_nand_variant)of_id->data;
}

308
static void pxa3xx_nand_set_timing(struct pxa3xx_nand_host *host,
309
				   const struct pxa3xx_nand_timing *t)
E
eric miao 已提交
310
{
311
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
312 313 314 315 316 317 318 319 320 321 322 323 324 325
	unsigned long nand_clk = clk_get_rate(info->clk);
	uint32_t ndtr0, ndtr1;

	ndtr0 = NDTR0_tCH(ns2cycle(t->tCH, nand_clk)) |
		NDTR0_tCS(ns2cycle(t->tCS, nand_clk)) |
		NDTR0_tWH(ns2cycle(t->tWH, nand_clk)) |
		NDTR0_tWP(ns2cycle(t->tWP, nand_clk)) |
		NDTR0_tRH(ns2cycle(t->tRH, nand_clk)) |
		NDTR0_tRP(ns2cycle(t->tRP, nand_clk));

	ndtr1 = NDTR1_tR(ns2cycle(t->tR, nand_clk)) |
		NDTR1_tWHR(ns2cycle(t->tWHR, nand_clk)) |
		NDTR1_tAR(ns2cycle(t->tAR, nand_clk));

326 327
	info->ndtr0cs0 = ndtr0;
	info->ndtr1cs0 = ndtr1;
E
eric miao 已提交
328 329 330 331
	nand_writel(info, NDTR0CS0, ndtr0);
	nand_writel(info, NDTR1CS0, ndtr1);
}

332 333 334 335 336
/*
 * Set the data and OOB size, depending on the selected
 * spare and ECC configuration.
 * Only applicable to READ0, READOOB and PAGEPROG commands.
 */
337
static void pxa3xx_set_datasize(struct pxa3xx_nand_info *info)
E
eric miao 已提交
338
{
339
	int oob_enable = info->reg_ndcr & NDCR_SPARE_EN;
340

341
	info->data_size = info->fifo_size;
342
	if (!oob_enable)
343 344
		return;

345 346 347
	info->oob_size = info->spare_size;
	if (!info->use_ecc)
		info->oob_size += info->ecc_size;
348 349
}

L
Lei Wen 已提交
350 351 352 353 354 355 356 357 358 359
/**
 * NOTE: it is a must to set ND_RUN firstly, then write
 * command buffer, otherwise, it does not work.
 * We enable all the interrupt at the same time, and
 * let pxa3xx_nand_irq to handle all logic.
 */
static void pxa3xx_nand_start(struct pxa3xx_nand_info *info)
{
	uint32_t ndcr;

360
	ndcr = info->reg_ndcr;
361

362
	if (info->use_ecc) {
363
		ndcr |= NDCR_ECC_EN;
364 365 366
		if (info->ecc_bch)
			nand_writel(info, NDECCCTRL, 0x1);
	} else {
367
		ndcr &= ~NDCR_ECC_EN;
368 369 370
		if (info->ecc_bch)
			nand_writel(info, NDECCCTRL, 0x0);
	}
371 372 373 374 375 376

	if (info->use_dma)
		ndcr |= NDCR_DMA_EN;
	else
		ndcr &= ~NDCR_DMA_EN;

377 378 379 380 381
	if (info->use_spare)
		ndcr |= NDCR_SPARE_EN;
	else
		ndcr &= ~NDCR_SPARE_EN;

L
Lei Wen 已提交
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	ndcr |= NDCR_ND_RUN;

	/* clear status bits and run */
	nand_writel(info, NDCR, 0);
	nand_writel(info, NDSR, NDSR_MASK);
	nand_writel(info, NDCR, ndcr);
}

static void pxa3xx_nand_stop(struct pxa3xx_nand_info *info)
{
	uint32_t ndcr;
	int timeout = NAND_STOP_DELAY;

	/* wait RUN bit in NDCR become 0 */
	ndcr = nand_readl(info, NDCR);
	while ((ndcr & NDCR_ND_RUN) && (timeout-- > 0)) {
		ndcr = nand_readl(info, NDCR);
		udelay(1);
	}

	if (timeout <= 0) {
		ndcr &= ~NDCR_ND_RUN;
		nand_writel(info, NDCR, ndcr);
	}
	/* clear status bits */
	nand_writel(info, NDSR, NDSR_MASK);
}

410 411
static void __maybe_unused
enable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
E
eric miao 已提交
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
{
	uint32_t ndcr;

	ndcr = nand_readl(info, NDCR);
	nand_writel(info, NDCR, ndcr & ~int_mask);
}

static void disable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
{
	uint32_t ndcr;

	ndcr = nand_readl(info, NDCR);
	nand_writel(info, NDCR, ndcr | int_mask);
}

L
Lei Wen 已提交
427
static void handle_data_pio(struct pxa3xx_nand_info *info)
E
eric miao 已提交
428 429 430 431
{
	switch (info->state) {
	case STATE_PIO_WRITING:
		__raw_writesl(info->mmio_base + NDDB, info->data_buff,
432
				DIV_ROUND_UP(info->data_size, 4));
433 434 435
		if (info->oob_size > 0)
			__raw_writesl(info->mmio_base + NDDB, info->oob_buff,
					DIV_ROUND_UP(info->oob_size, 4));
E
eric miao 已提交
436 437 438
		break;
	case STATE_PIO_READING:
		__raw_readsl(info->mmio_base + NDDB, info->data_buff,
439
				DIV_ROUND_UP(info->data_size, 4));
440 441 442
		if (info->oob_size > 0)
			__raw_readsl(info->mmio_base + NDDB, info->oob_buff,
					DIV_ROUND_UP(info->oob_size, 4));
E
eric miao 已提交
443 444
		break;
	default:
445
		dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
E
eric miao 已提交
446
				info->state);
L
Lei Wen 已提交
447
		BUG();
E
eric miao 已提交
448 449 450
	}
}

451
#ifdef ARCH_HAS_DMA
L
Lei Wen 已提交
452
static void start_data_dma(struct pxa3xx_nand_info *info)
E
eric miao 已提交
453 454
{
	struct pxa_dma_desc *desc = info->data_desc;
455
	int dma_len = ALIGN(info->data_size + info->oob_size, 32);
E
eric miao 已提交
456 457 458 459

	desc->ddadr = DDADR_STOP;
	desc->dcmd = DCMD_ENDIRQEN | DCMD_WIDTH4 | DCMD_BURST32 | dma_len;

L
Lei Wen 已提交
460 461
	switch (info->state) {
	case STATE_DMA_WRITING:
E
eric miao 已提交
462
		desc->dsadr = info->data_buff_phys;
463
		desc->dtadr = info->mmio_phys + NDDB;
E
eric miao 已提交
464
		desc->dcmd |= DCMD_INCSRCADDR | DCMD_FLOWTRG;
L
Lei Wen 已提交
465 466
		break;
	case STATE_DMA_READING:
E
eric miao 已提交
467
		desc->dtadr = info->data_buff_phys;
468
		desc->dsadr = info->mmio_phys + NDDB;
E
eric miao 已提交
469
		desc->dcmd |= DCMD_INCTRGADDR | DCMD_FLOWSRC;
L
Lei Wen 已提交
470 471
		break;
	default:
472
		dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
L
Lei Wen 已提交
473 474
				info->state);
		BUG();
E
eric miao 已提交
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	}

	DRCMR(info->drcmr_dat) = DRCMR_MAPVLD | info->data_dma_ch;
	DDADR(info->data_dma_ch) = info->data_desc_addr;
	DCSR(info->data_dma_ch) |= DCSR_RUN;
}

static void pxa3xx_nand_data_dma_irq(int channel, void *data)
{
	struct pxa3xx_nand_info *info = data;
	uint32_t dcsr;

	dcsr = DCSR(channel);
	DCSR(channel) = dcsr;

	if (dcsr & DCSR_BUSERR) {
		info->retcode = ERR_DMABUSERR;
	}

L
Lei Wen 已提交
494 495 496
	info->state = STATE_DMA_DONE;
	enable_int(info, NDCR_INT_MASK);
	nand_writel(info, NDSR, NDSR_WRDREQ | NDSR_RDDREQ);
E
eric miao 已提交
497
}
498 499 500 501
#else
static void start_data_dma(struct pxa3xx_nand_info *info)
{}
#endif
E
eric miao 已提交
502 503 504 505

static irqreturn_t pxa3xx_nand_irq(int irq, void *devid)
{
	struct pxa3xx_nand_info *info = devid;
506
	unsigned int status, is_completed = 0, is_ready = 0;
507 508 509 510 511 512 513 514 515
	unsigned int ready, cmd_done;

	if (info->cs == 0) {
		ready           = NDSR_FLASH_RDY;
		cmd_done        = NDSR_CS0_CMDD;
	} else {
		ready           = NDSR_RDY;
		cmd_done        = NDSR_CS1_CMDD;
	}
E
eric miao 已提交
516 517 518

	status = nand_readl(info, NDSR);

L
Lei Wen 已提交
519 520 521 522 523 524
	if (status & NDSR_DBERR)
		info->retcode = ERR_DBERR;
	if (status & NDSR_SBERR)
		info->retcode = ERR_SBERR;
	if (status & (NDSR_RDDREQ | NDSR_WRDREQ)) {
		/* whether use dma to transfer data */
E
eric miao 已提交
525
		if (info->use_dma) {
L
Lei Wen 已提交
526 527 528 529 530
			disable_int(info, NDCR_INT_MASK);
			info->state = (status & NDSR_RDDREQ) ?
				      STATE_DMA_READING : STATE_DMA_WRITING;
			start_data_dma(info);
			goto NORMAL_IRQ_EXIT;
E
eric miao 已提交
531
		} else {
L
Lei Wen 已提交
532 533 534
			info->state = (status & NDSR_RDDREQ) ?
				      STATE_PIO_READING : STATE_PIO_WRITING;
			handle_data_pio(info);
E
eric miao 已提交
535 536
		}
	}
537
	if (status & cmd_done) {
L
Lei Wen 已提交
538 539
		info->state = STATE_CMD_DONE;
		is_completed = 1;
E
eric miao 已提交
540
	}
541
	if (status & ready) {
L
Lei Wen 已提交
542
		info->state = STATE_READY;
543
		is_ready = 1;
544
	}
E
eric miao 已提交
545

L
Lei Wen 已提交
546 547 548 549
	if (status & NDSR_WRCMDREQ) {
		nand_writel(info, NDSR, NDSR_WRCMDREQ);
		status &= ~NDSR_WRCMDREQ;
		info->state = STATE_CMD_HANDLE;
550 551 552 553 554 555 556 557 558

		/*
		 * Command buffer registers NDCB{0-2} (and optionally NDCB3)
		 * must be loaded by writing directly either 12 or 16
		 * bytes directly to NDCB0, four bytes at a time.
		 *
		 * Direct write access to NDCB1, NDCB2 and NDCB3 is ignored
		 * but each NDCBx register can be read.
		 */
L
Lei Wen 已提交
559 560 561
		nand_writel(info, NDCB0, info->ndcb0);
		nand_writel(info, NDCB0, info->ndcb1);
		nand_writel(info, NDCB0, info->ndcb2);
562 563 564 565

		/* NDCB3 register is available in NFCv2 (Armada 370/XP SoC) */
		if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
			nand_writel(info, NDCB0, info->ndcb3);
E
eric miao 已提交
566 567
	}

L
Lei Wen 已提交
568 569 570 571
	/* clear NDSR to let the controller exit the IRQ */
	nand_writel(info, NDSR, status);
	if (is_completed)
		complete(&info->cmd_complete);
572 573
	if (is_ready)
		complete(&info->dev_ready);
L
Lei Wen 已提交
574 575
NORMAL_IRQ_EXIT:
	return IRQ_HANDLED;
E
eric miao 已提交
576 577 578 579 580 581 582 583 584 585
}

static inline int is_buf_blank(uint8_t *buf, size_t len)
{
	for (; len > 0; len--)
		if (*buf++ != 0xff)
			return 0;
	return 1;
}

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
static void set_command_address(struct pxa3xx_nand_info *info,
		unsigned int page_size, uint16_t column, int page_addr)
{
	/* small page addr setting */
	if (page_size < PAGE_CHUNK_SIZE) {
		info->ndcb1 = ((page_addr & 0xFFFFFF) << 8)
				| (column & 0xFF);

		info->ndcb2 = 0;
	} else {
		info->ndcb1 = ((page_addr & 0xFFFF) << 16)
				| (column & 0xFFFF);

		if (page_addr & 0xFF0000)
			info->ndcb2 = (page_addr & 0xFF0000) >> 16;
		else
			info->ndcb2 = 0;
	}
}

606 607
static int prepare_command_pool(struct pxa3xx_nand_info *info, int command,
		uint16_t column, int page_addr)
E
eric miao 已提交
608
{
609
	int addr_cycle, exec_cmd;
610 611
	struct pxa3xx_nand_host *host;
	struct mtd_info *mtd;
E
eric miao 已提交
612

613 614
	host = info->host[info->cs];
	mtd = host->mtd;
615 616 617 618
	addr_cycle = 0;
	exec_cmd = 1;

	/* reset data and oob column point to handle data */
619 620
	info->buf_start		= 0;
	info->buf_count		= 0;
621 622
	info->oob_size		= 0;
	info->use_ecc		= 0;
623
	info->use_spare		= 1;
624
	info->retcode		= ERR_NONE;
625
	info->ndcb3		= 0;
626 627 628 629
	if (info->cs != 0)
		info->ndcb0 = NDCB0_CSEL;
	else
		info->ndcb0 = 0;
E
eric miao 已提交
630 631

	switch (command) {
632 633 634
	case NAND_CMD_READ0:
	case NAND_CMD_PAGEPROG:
		info->use_ecc = 1;
E
eric miao 已提交
635
	case NAND_CMD_READOOB:
636
		pxa3xx_set_datasize(info);
E
eric miao 已提交
637
		break;
638 639 640
	case NAND_CMD_PARAM:
		info->use_spare = 0;
		break;
641 642 643 644 645 646 647 648 649
	case NAND_CMD_SEQIN:
		exec_cmd = 0;
		break;
	default:
		info->ndcb1 = 0;
		info->ndcb2 = 0;
		break;
	}

650 651
	addr_cycle = NDCB0_ADDR_CYC(host->row_addr_cycles
				    + host->col_addr_cycles);
E
eric miao 已提交
652

653 654
	switch (command) {
	case NAND_CMD_READOOB:
E
eric miao 已提交
655
	case NAND_CMD_READ0:
656 657 658 659 660
		info->buf_start = column;
		info->ndcb0 |= NDCB0_CMD_TYPE(0)
				| addr_cycle
				| NAND_CMD_READ0;

661
		if (command == NAND_CMD_READOOB)
662
			info->buf_start += mtd->writesize;
663

664
		/* Second command setting for large pages */
665
		if (mtd->writesize >= PAGE_CHUNK_SIZE)
666
			info->ndcb0 |= NDCB0_DBC | (NAND_CMD_READSTART << 8);
E
eric miao 已提交
667 668

	case NAND_CMD_SEQIN:
669

670
		set_command_address(info, mtd->writesize, column, page_addr);
E
eric miao 已提交
671
		info->buf_count = mtd->writesize + mtd->oobsize;
672
		memset(info->data_buff, 0xFF, info->buf_count);
E
eric miao 已提交
673 674

		break;
675

E
eric miao 已提交
676
	case NAND_CMD_PAGEPROG:
677 678 679 680 681
		if (is_buf_blank(info->data_buff,
					(mtd->writesize + mtd->oobsize))) {
			exec_cmd = 0;
			break;
		}
E
eric miao 已提交
682

683 684 685 686
		info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
				| NDCB0_AUTO_RS
				| NDCB0_ST_ROW_EN
				| NDCB0_DBC
687 688
				| (NAND_CMD_PAGEPROG << 8)
				| NAND_CMD_SEQIN
689
				| addr_cycle;
E
eric miao 已提交
690
		break;
691

692 693 694 695
	case NAND_CMD_PARAM:
		info->buf_count = 256;
		info->ndcb0 |= NDCB0_CMD_TYPE(0)
				| NDCB0_ADDR_CYC(1)
696
				| NDCB0_LEN_OVRD
697
				| command;
698
		info->ndcb1 = (column & 0xFF);
699
		info->ndcb3 = 256;
700 701 702
		info->data_size = 256;
		break;

E
eric miao 已提交
703
	case NAND_CMD_READID:
704
		info->buf_count = host->read_id_bytes;
705 706
		info->ndcb0 |= NDCB0_CMD_TYPE(3)
				| NDCB0_ADDR_CYC(1)
707
				| command;
708
		info->ndcb1 = (column & 0xFF);
709 710 711

		info->data_size = 8;
		break;
E
eric miao 已提交
712
	case NAND_CMD_STATUS:
713 714 715
		info->buf_count = 1;
		info->ndcb0 |= NDCB0_CMD_TYPE(4)
				| NDCB0_ADDR_CYC(1)
716
				| command;
717 718 719 720 721 722 723 724 725

		info->data_size = 8;
		break;

	case NAND_CMD_ERASE1:
		info->ndcb0 |= NDCB0_CMD_TYPE(2)
				| NDCB0_AUTO_RS
				| NDCB0_ADDR_CYC(3)
				| NDCB0_DBC
726 727
				| (NAND_CMD_ERASE2 << 8)
				| NAND_CMD_ERASE1;
728 729 730
		info->ndcb1 = page_addr;
		info->ndcb2 = 0;

E
eric miao 已提交
731 732
		break;
	case NAND_CMD_RESET:
733
		info->ndcb0 |= NDCB0_CMD_TYPE(5)
734
				| command;
735 736 737 738 739

		break;

	case NAND_CMD_ERASE2:
		exec_cmd = 0;
E
eric miao 已提交
740
		break;
741

E
eric miao 已提交
742
	default:
743
		exec_cmd = 0;
744 745
		dev_err(&info->pdev->dev, "non-supported command %x\n",
				command);
E
eric miao 已提交
746 747 748
		break;
	}

749 750 751 752 753 754
	return exec_cmd;
}

static void pxa3xx_nand_cmdfunc(struct mtd_info *mtd, unsigned command,
				int column, int page_addr)
{
755 756
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
757 758 759 760 761 762 763
	int ret, exec_cmd;

	/*
	 * if this is a x16 device ,then convert the input
	 * "byte" address into a "word" address appropriate
	 * for indexing a word-oriented device
	 */
764
	if (info->reg_ndcr & NDCR_DWIDTH_M)
765 766
		column /= 2;

767 768 769 770 771 772 773
	/*
	 * There may be different NAND chip hooked to
	 * different chip select, so check whether
	 * chip select has been changed, if yes, reset the timing
	 */
	if (info->cs != host->cs) {
		info->cs = host->cs;
774 775
		nand_writel(info, NDTR0CS0, info->ndtr0cs0);
		nand_writel(info, NDTR1CS0, info->ndtr1cs0);
776 777
	}

778
	info->state = STATE_PREPARED;
779
	exec_cmd = prepare_command_pool(info, command, column, page_addr);
L
Lei Wen 已提交
780 781
	if (exec_cmd) {
		init_completion(&info->cmd_complete);
782 783
		init_completion(&info->dev_ready);
		info->need_wait = 1;
L
Lei Wen 已提交
784 785 786 787 788
		pxa3xx_nand_start(info);

		ret = wait_for_completion_timeout(&info->cmd_complete,
				CHIP_DELAY_TIMEOUT);
		if (!ret) {
789
			dev_err(&info->pdev->dev, "Wait time out!!!\n");
L
Lei Wen 已提交
790 791 792 793
			/* Stop State Machine for next command cycle */
			pxa3xx_nand_stop(info);
		}
	}
794
	info->state = STATE_IDLE;
L
Lei Wen 已提交
795 796
}

797
static int pxa3xx_nand_write_page_hwecc(struct mtd_info *mtd,
798
		struct nand_chip *chip, const uint8_t *buf, int oob_required)
L
Lei Wen 已提交
799 800 801
{
	chip->write_buf(mtd, buf, mtd->writesize);
	chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
802 803

	return 0;
L
Lei Wen 已提交
804 805 806
}

static int pxa3xx_nand_read_page_hwecc(struct mtd_info *mtd,
807 808
		struct nand_chip *chip, uint8_t *buf, int oob_required,
		int page)
L
Lei Wen 已提交
809
{
810 811
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
812
	int max_bitflips = 0;
L
Lei Wen 已提交
813 814 815 816 817 818 819

	chip->read_buf(mtd, buf, mtd->writesize);
	chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);

	if (info->retcode == ERR_SBERR) {
		switch (info->use_ecc) {
		case 1:
820
			max_bitflips = 1;
L
Lei Wen 已提交
821 822 823 824 825 826 827 828 829 830 831 832 833
			mtd->ecc_stats.corrected++;
			break;
		case 0:
		default:
			break;
		}
	} else if (info->retcode == ERR_DBERR) {
		/*
		 * for blank page (all 0xff), HW will calculate its ECC as
		 * 0, which is different from the ECC information within
		 * OOB, ignore such double bit errors
		 */
		if (is_buf_blank(buf, mtd->writesize))
834 835
			info->retcode = ERR_NONE;
		else
L
Lei Wen 已提交
836
			mtd->ecc_stats.failed++;
E
eric miao 已提交
837
	}
L
Lei Wen 已提交
838

839
	return max_bitflips;
E
eric miao 已提交
840 841 842 843
}

static uint8_t pxa3xx_nand_read_byte(struct mtd_info *mtd)
{
844 845
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
846 847 848 849 850 851 852 853 854 855 856
	char retval = 0xFF;

	if (info->buf_start < info->buf_count)
		/* Has just send a new command? */
		retval = info->data_buff[info->buf_start++];

	return retval;
}

static u16 pxa3xx_nand_read_word(struct mtd_info *mtd)
{
857 858
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
859 860 861 862 863 864 865 866 867 868 869
	u16 retval = 0xFFFF;

	if (!(info->buf_start & 0x01) && info->buf_start < info->buf_count) {
		retval = *((u16 *)(info->data_buff+info->buf_start));
		info->buf_start += 2;
	}
	return retval;
}

static void pxa3xx_nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
{
870 871
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
872 873 874 875 876 877 878 879 880
	int real_len = min_t(size_t, len, info->buf_count - info->buf_start);

	memcpy(buf, info->data_buff + info->buf_start, real_len);
	info->buf_start += real_len;
}

static void pxa3xx_nand_write_buf(struct mtd_info *mtd,
		const uint8_t *buf, int len)
{
881 882
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
883 884 885 886 887 888 889 890 891 892 893 894 895
	int real_len = min_t(size_t, len, info->buf_count - info->buf_start);

	memcpy(info->data_buff + info->buf_start, buf, real_len);
	info->buf_start += real_len;
}

static void pxa3xx_nand_select_chip(struct mtd_info *mtd, int chip)
{
	return;
}

static int pxa3xx_nand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
{
896 897
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
898 899 900 901 902 903 904 905 906 907 908
	int ret;

	if (info->need_wait) {
		ret = wait_for_completion_timeout(&info->dev_ready,
				CHIP_DELAY_TIMEOUT);
		info->need_wait = 0;
		if (!ret) {
			dev_err(&info->pdev->dev, "Ready time out!!!\n");
			return NAND_STATUS_FAIL;
		}
	}
E
eric miao 已提交
909 910 911 912 913

	/* pxa3xx_nand_send_command has waited for command complete */
	if (this->state == FL_WRITING || this->state == FL_ERASING) {
		if (info->retcode == ERR_NONE)
			return 0;
914 915
		else
			return NAND_STATUS_FAIL;
E
eric miao 已提交
916 917
	}

918
	return NAND_STATUS_READY;
E
eric miao 已提交
919 920 921
}

static int pxa3xx_nand_config_flash(struct pxa3xx_nand_info *info,
922
				    const struct pxa3xx_nand_flash *f)
E
eric miao 已提交
923 924
{
	struct platform_device *pdev = info->pdev;
J
Jingoo Han 已提交
925
	struct pxa3xx_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
926
	struct pxa3xx_nand_host *host = info->host[info->cs];
L
Lei Wen 已提交
927
	uint32_t ndcr = 0x0; /* enable all interrupts */
E
eric miao 已提交
928

929 930
	if (f->page_size != 2048 && f->page_size != 512) {
		dev_err(&pdev->dev, "Current only support 2048 and 512 size\n");
E
eric miao 已提交
931
		return -EINVAL;
932
	}
E
eric miao 已提交
933

934 935
	if (f->flash_width != 16 && f->flash_width != 8) {
		dev_err(&pdev->dev, "Only support 8bit and 16 bit!\n");
E
eric miao 已提交
936
		return -EINVAL;
937
	}
E
eric miao 已提交
938 939

	/* calculate flash information */
940
	host->read_id_bytes = (f->page_size == 2048) ? 4 : 2;
E
eric miao 已提交
941 942

	/* calculate addressing information */
943
	host->col_addr_cycles = (f->page_size == 2048) ? 2 : 1;
E
eric miao 已提交
944 945

	if (f->num_blocks * f->page_per_block > 65536)
946
		host->row_addr_cycles = 3;
E
eric miao 已提交
947
	else
948
		host->row_addr_cycles = 2;
E
eric miao 已提交
949 950

	ndcr |= (pdata->enable_arbiter) ? NDCR_ND_ARB_EN : 0;
951
	ndcr |= (host->col_addr_cycles == 2) ? NDCR_RA_START : 0;
E
eric miao 已提交
952 953 954 955 956
	ndcr |= (f->page_per_block == 64) ? NDCR_PG_PER_BLK : 0;
	ndcr |= (f->page_size == 2048) ? NDCR_PAGE_SZ : 0;
	ndcr |= (f->flash_width == 16) ? NDCR_DWIDTH_M : 0;
	ndcr |= (f->dfc_width == 16) ? NDCR_DWIDTH_C : 0;

957
	ndcr |= NDCR_RD_ID_CNT(host->read_id_bytes);
E
eric miao 已提交
958 959
	ndcr |= NDCR_SPARE_EN; /* enable spare by default */

960
	info->reg_ndcr = ndcr;
E
eric miao 已提交
961

962
	pxa3xx_nand_set_timing(host, f->timing);
E
eric miao 已提交
963 964 965
	return 0;
}

966 967
static int pxa3xx_nand_detect_config(struct pxa3xx_nand_info *info)
{
968 969 970 971 972
	/*
	 * We set 0 by hard coding here, for we don't support keep_config
	 * when there is more than one chip attached to the controller
	 */
	struct pxa3xx_nand_host *host = info->host[0];
973 974
	uint32_t ndcr = nand_readl(info, NDCR);

975
	if (ndcr & NDCR_PAGE_SZ) {
976 977
		/* Controller's FIFO size */
		info->fifo_size = 2048;
978 979
		host->read_id_bytes = 4;
	} else {
980
		info->fifo_size = 512;
981 982 983
		host->read_id_bytes = 2;
	}

984 985 986
	info->reg_ndcr = ndcr & ~NDCR_INT_MASK;
	info->ndtr0cs0 = nand_readl(info, NDTR0CS0);
	info->ndtr1cs0 = nand_readl(info, NDTR1CS0);
987 988 989
	return 0;
}

990
#ifdef ARCH_HAS_DMA
E
eric miao 已提交
991 992 993
static int pxa3xx_nand_init_buff(struct pxa3xx_nand_info *info)
{
	struct platform_device *pdev = info->pdev;
994
	int data_desc_offset = info->buf_size - sizeof(struct pxa_dma_desc);
E
eric miao 已提交
995 996

	if (use_dma == 0) {
997
		info->data_buff = kmalloc(info->buf_size, GFP_KERNEL);
E
eric miao 已提交
998 999 1000 1001 1002
		if (info->data_buff == NULL)
			return -ENOMEM;
		return 0;
	}

1003
	info->data_buff = dma_alloc_coherent(&pdev->dev, info->buf_size,
E
eric miao 已提交
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
				&info->data_buff_phys, GFP_KERNEL);
	if (info->data_buff == NULL) {
		dev_err(&pdev->dev, "failed to allocate dma buffer\n");
		return -ENOMEM;
	}

	info->data_desc = (void *)info->data_buff + data_desc_offset;
	info->data_desc_addr = info->data_buff_phys + data_desc_offset;

	info->data_dma_ch = pxa_request_dma("nand-data", DMA_PRIO_LOW,
				pxa3xx_nand_data_dma_irq, info);
	if (info->data_dma_ch < 0) {
		dev_err(&pdev->dev, "failed to request data dma\n");
1017
		dma_free_coherent(&pdev->dev, info->buf_size,
E
eric miao 已提交
1018 1019 1020 1021
				info->data_buff, info->data_buff_phys);
		return info->data_dma_ch;
	}

1022 1023 1024 1025 1026
	/*
	 * Now that DMA buffers are allocated we turn on
	 * DMA proper for I/O operations.
	 */
	info->use_dma = 1;
E
eric miao 已提交
1027 1028 1029
	return 0;
}

1030 1031 1032
static void pxa3xx_nand_free_buff(struct pxa3xx_nand_info *info)
{
	struct platform_device *pdev = info->pdev;
1033
	if (info->use_dma) {
1034
		pxa_free_dma(info->data_dma_ch);
1035
		dma_free_coherent(&pdev->dev, info->buf_size,
1036 1037 1038 1039 1040
				  info->data_buff, info->data_buff_phys);
	} else {
		kfree(info->data_buff);
	}
}
1041 1042 1043
#else
static int pxa3xx_nand_init_buff(struct pxa3xx_nand_info *info)
{
1044
	info->data_buff = kmalloc(info->buf_size, GFP_KERNEL);
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	if (info->data_buff == NULL)
		return -ENOMEM;
	return 0;
}

static void pxa3xx_nand_free_buff(struct pxa3xx_nand_info *info)
{
	kfree(info->data_buff);
}
#endif
1055

1056 1057
static int pxa3xx_nand_sensing(struct pxa3xx_nand_info *info)
{
1058
	struct mtd_info *mtd;
1059
	struct nand_chip *chip;
1060
	int ret;
1061

1062
	mtd = info->host[info->cs]->mtd;
1063 1064
	chip = mtd->priv;

1065
	/* use the common timing to make a try */
1066 1067 1068 1069
	ret = pxa3xx_nand_config_flash(info, &builtin_flash_types[0]);
	if (ret)
		return ret;

1070
	chip->cmdfunc(mtd, NAND_CMD_RESET, 0, 0);
1071 1072 1073
	ret = chip->waitfunc(mtd, chip);
	if (ret & NAND_STATUS_FAIL)
		return -ENODEV;
1074

1075
	return 0;
1076
}
E
eric miao 已提交
1077

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
static int pxa_ecc_init(struct pxa3xx_nand_info *info,
			struct nand_ecc_ctrl *ecc,
			int strength, int page_size)
{
	/*
	 * We don't use strength here as the PXA variant
	 * is used with non-ONFI compliant devices.
	 */
	if (page_size == 2048) {
		info->spare_size = 40;
		info->ecc_size = 24;
		ecc->mode = NAND_ECC_HW;
		ecc->size = 512;
		ecc->strength = 1;
		return 1;

	} else if (page_size == 512) {
		info->spare_size = 8;
		info->ecc_size = 8;
		ecc->mode = NAND_ECC_HW;
		ecc->size = 512;
		ecc->strength = 1;
		return 1;
	}
	return 0;
}

static int armada370_ecc_init(struct pxa3xx_nand_info *info,
			      struct nand_ecc_ctrl *ecc,
			      int strength, int page_size)
{
	/* Unimplemented yet */
	return 0;
}

1113
static int pxa3xx_nand_scan(struct mtd_info *mtd)
E
eric miao 已提交
1114
{
1115 1116
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
1117
	struct platform_device *pdev = info->pdev;
J
Jingoo Han 已提交
1118
	struct pxa3xx_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
1119
	struct nand_flash_dev pxa3xx_flash_ids[2], *def = NULL;
1120 1121 1122
	const struct pxa3xx_nand_flash *f = NULL;
	struct nand_chip *chip = mtd->priv;
	uint32_t id = -1;
1123
	uint64_t chipsize;
1124 1125 1126
	int i, ret, num;

	if (pdata->keep_config && !pxa3xx_nand_detect_config(info))
1127
		goto KEEP_CONFIG;
1128 1129

	ret = pxa3xx_nand_sensing(info);
1130
	if (ret) {
1131 1132
		dev_info(&info->pdev->dev, "There is no chip on cs %d!\n",
			 info->cs);
1133

1134
		return ret;
1135 1136 1137 1138 1139
	}

	chip->cmdfunc(mtd, NAND_CMD_READID, 0, 0);
	id = *((uint16_t *)(info->data_buff));
	if (id != 0)
1140
		dev_info(&info->pdev->dev, "Detect a flash id %x\n", id);
1141
	else {
1142 1143
		dev_warn(&info->pdev->dev,
			 "Read out ID 0, potential timing set wrong!!\n");
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155

		return -EINVAL;
	}

	num = ARRAY_SIZE(builtin_flash_types) + pdata->num_flash - 1;
	for (i = 0; i < num; i++) {
		if (i < pdata->num_flash)
			f = pdata->flash + i;
		else
			f = &builtin_flash_types[i - pdata->num_flash + 1];

		/* find the chip in default list */
1156
		if (f->chip_id == id)
1157 1158 1159
			break;
	}

1160
	if (i >= (ARRAY_SIZE(builtin_flash_types) + pdata->num_flash - 1)) {
1161
		dev_err(&info->pdev->dev, "ERROR!! flash not defined!!!\n");
1162 1163 1164 1165

		return -EINVAL;
	}

1166 1167 1168 1169 1170 1171
	ret = pxa3xx_nand_config_flash(info, f);
	if (ret) {
		dev_err(&info->pdev->dev, "ERROR! Configure failed\n");
		return ret;
	}

1172
	pxa3xx_flash_ids[0].name = f->name;
1173
	pxa3xx_flash_ids[0].dev_id = (f->chip_id >> 8) & 0xffff;
1174 1175 1176 1177 1178 1179
	pxa3xx_flash_ids[0].pagesize = f->page_size;
	chipsize = (uint64_t)f->num_blocks * f->page_per_block * f->page_size;
	pxa3xx_flash_ids[0].chipsize = chipsize >> 20;
	pxa3xx_flash_ids[0].erasesize = f->page_size * f->page_per_block;
	if (f->flash_width == 16)
		pxa3xx_flash_ids[0].options = NAND_BUSWIDTH_16;
1180 1181
	pxa3xx_flash_ids[1].name = NULL;
	def = pxa3xx_flash_ids;
1182
KEEP_CONFIG:
1183
	if (info->reg_ndcr & NDCR_DWIDTH_M)
1184 1185
		chip->options |= NAND_BUSWIDTH_16;

1186 1187 1188 1189
	/* Device detection must be done with ECC disabled */
	if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
		nand_writel(info, NDECCCTRL, 0x0);

1190
	if (nand_scan_ident(mtd, 1, def))
1191
		return -ENODEV;
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203

	if (pdata->flash_bbt) {
		/*
		 * We'll use a bad block table stored in-flash and don't
		 * allow writing the bad block marker to the flash.
		 */
		chip->bbt_options |= NAND_BBT_USE_FLASH |
				     NAND_BBT_NO_OOB_BBM;
		chip->bbt_td = &bbt_main_descr;
		chip->bbt_md = &bbt_mirror_descr;
	}

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
		ret = armada370_ecc_init(info, &chip->ecc,
				   chip->ecc_strength_ds,
				   mtd->writesize);
	else
		ret = pxa_ecc_init(info, &chip->ecc,
				   chip->ecc_strength_ds,
				   mtd->writesize);
	if (!ret) {
		dev_err(&info->pdev->dev,
			"ECC strength %d at page size %d is not supported\n",
			chip->ecc_strength_ds, mtd->writesize);
		return -ENODEV;
	}

1219
	/* calculate addressing information */
1220 1221 1222 1223 1224
	if (mtd->writesize >= 2048)
		host->col_addr_cycles = 2;
	else
		host->col_addr_cycles = 1;

1225 1226 1227 1228 1229 1230 1231 1232
	/* release the initial buffer */
	kfree(info->data_buff);

	/* allocate the real data + oob buffer */
	info->buf_size = mtd->writesize + mtd->oobsize;
	ret = pxa3xx_nand_init_buff(info);
	if (ret)
		return ret;
1233
	info->oob_buff = info->data_buff + mtd->writesize;
1234

1235
	if ((mtd->size >> chip->page_shift) > 65536)
1236
		host->row_addr_cycles = 3;
1237
	else
1238
		host->row_addr_cycles = 2;
1239
	return nand_scan_tail(mtd);
E
eric miao 已提交
1240 1241
}

1242
static int alloc_nand_resource(struct platform_device *pdev)
E
eric miao 已提交
1243
{
1244
	struct pxa3xx_nand_platform_data *pdata;
E
eric miao 已提交
1245
	struct pxa3xx_nand_info *info;
1246
	struct pxa3xx_nand_host *host;
1247
	struct nand_chip *chip = NULL;
E
eric miao 已提交
1248 1249
	struct mtd_info *mtd;
	struct resource *r;
1250
	int ret, irq, cs;
E
eric miao 已提交
1251

J
Jingoo Han 已提交
1252
	pdata = dev_get_platdata(&pdev->dev);
1253 1254 1255
	info = devm_kzalloc(&pdev->dev, sizeof(*info) + (sizeof(*mtd) +
			    sizeof(*host)) * pdata->num_cs, GFP_KERNEL);
	if (!info)
1256
		return -ENOMEM;
E
eric miao 已提交
1257 1258

	info->pdev = pdev;
1259
	info->variant = pxa3xx_nand_get_variant(pdev);
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = (struct mtd_info *)((unsigned int)&info[1] +
		      (sizeof(*mtd) + sizeof(*host)) * cs);
		chip = (struct nand_chip *)(&mtd[1]);
		host = (struct pxa3xx_nand_host *)chip;
		info->host[cs] = host;
		host->mtd = mtd;
		host->cs = cs;
		host->info_data = info;
		mtd->priv = host;
		mtd->owner = THIS_MODULE;

		chip->ecc.read_page	= pxa3xx_nand_read_page_hwecc;
		chip->ecc.write_page	= pxa3xx_nand_write_page_hwecc;
		chip->controller        = &info->controller;
		chip->waitfunc		= pxa3xx_nand_waitfunc;
		chip->select_chip	= pxa3xx_nand_select_chip;
		chip->cmdfunc		= pxa3xx_nand_cmdfunc;
		chip->read_word		= pxa3xx_nand_read_word;
		chip->read_byte		= pxa3xx_nand_read_byte;
		chip->read_buf		= pxa3xx_nand_read_buf;
		chip->write_buf		= pxa3xx_nand_write_buf;
1282
		chip->options		|= NAND_NO_SUBPAGE_WRITE;
1283
	}
1284 1285 1286

	spin_lock_init(&chip->controller->lock);
	init_waitqueue_head(&chip->controller->wq);
1287
	info->clk = devm_clk_get(&pdev->dev, NULL);
E
eric miao 已提交
1288 1289
	if (IS_ERR(info->clk)) {
		dev_err(&pdev->dev, "failed to get nand clock\n");
1290
		return PTR_ERR(info->clk);
E
eric miao 已提交
1291
	}
1292 1293 1294
	ret = clk_prepare_enable(info->clk);
	if (ret < 0)
		return ret;
E
eric miao 已提交
1295

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
	if (use_dma) {
		/*
		 * This is a dirty hack to make this driver work from
		 * devicetree bindings. It can be removed once we have
		 * a prober DMA controller framework for DT.
		 */
		if (pdev->dev.of_node &&
		    of_machine_is_compatible("marvell,pxa3xx")) {
			info->drcmr_dat = 97;
			info->drcmr_cmd = 99;
		} else {
			r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
			if (r == NULL) {
				dev_err(&pdev->dev,
					"no resource defined for data DMA\n");
				ret = -ENXIO;
				goto fail_disable_clk;
			}
			info->drcmr_dat = r->start;

			r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
			if (r == NULL) {
				dev_err(&pdev->dev,
					"no resource defined for cmd DMA\n");
				ret = -ENXIO;
				goto fail_disable_clk;
			}
			info->drcmr_cmd = r->start;
1324
		}
E
eric miao 已提交
1325 1326 1327 1328 1329 1330
	}

	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		dev_err(&pdev->dev, "no IRQ resource defined\n");
		ret = -ENXIO;
1331
		goto fail_disable_clk;
E
eric miao 已提交
1332 1333 1334
	}

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1335 1336 1337
	info->mmio_base = devm_ioremap_resource(&pdev->dev, r);
	if (IS_ERR(info->mmio_base)) {
		ret = PTR_ERR(info->mmio_base);
1338
		goto fail_disable_clk;
E
eric miao 已提交
1339
	}
1340
	info->mmio_phys = r->start;
E
eric miao 已提交
1341

1342 1343 1344 1345 1346
	/* Allocate a buffer to allow flash detection */
	info->buf_size = INIT_BUFFER_SIZE;
	info->data_buff = kmalloc(info->buf_size, GFP_KERNEL);
	if (info->data_buff == NULL) {
		ret = -ENOMEM;
1347
		goto fail_disable_clk;
1348
	}
E
eric miao 已提交
1349

1350 1351 1352
	/* initialize all interrupts to be disabled */
	disable_int(info, NDSR_MASK);

1353
	ret = request_irq(irq, pxa3xx_nand_irq, 0, pdev->name, info);
E
eric miao 已提交
1354 1355 1356 1357 1358
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to request IRQ\n");
		goto fail_free_buf;
	}

1359
	platform_set_drvdata(pdev, info);
E
eric miao 已提交
1360

1361
	return 0;
E
eric miao 已提交
1362 1363

fail_free_buf:
1364
	free_irq(irq, info);
1365
	kfree(info->data_buff);
1366
fail_disable_clk:
1367
	clk_disable_unprepare(info->clk);
1368
	return ret;
E
eric miao 已提交
1369 1370 1371 1372
}

static int pxa3xx_nand_remove(struct platform_device *pdev)
{
1373
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1374 1375
	struct pxa3xx_nand_platform_data *pdata;
	int irq, cs;
E
eric miao 已提交
1376

1377 1378 1379
	if (!info)
		return 0;

J
Jingoo Han 已提交
1380
	pdata = dev_get_platdata(&pdev->dev);
E
eric miao 已提交
1381

1382 1383 1384
	irq = platform_get_irq(pdev, 0);
	if (irq >= 0)
		free_irq(irq, info);
1385
	pxa3xx_nand_free_buff(info);
1386

1387
	clk_disable_unprepare(info->clk);
1388

1389 1390
	for (cs = 0; cs < pdata->num_cs; cs++)
		nand_release(info->host[cs]->mtd);
E
eric miao 已提交
1391 1392 1393
	return 0;
}

1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
static int pxa3xx_nand_probe_dt(struct platform_device *pdev)
{
	struct pxa3xx_nand_platform_data *pdata;
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(pxa3xx_nand_dt_ids, &pdev->dev);

	if (!of_id)
		return 0;

	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return -ENOMEM;

	if (of_get_property(np, "marvell,nand-enable-arbiter", NULL))
		pdata->enable_arbiter = 1;
	if (of_get_property(np, "marvell,nand-keep-config", NULL))
		pdata->keep_config = 1;
	of_property_read_u32(np, "num-cs", &pdata->num_cs);
1413
	pdata->flash_bbt = of_get_nand_on_flash_bbt(np);
1414 1415 1416 1417 1418 1419

	pdev->dev.platform_data = pdata;

	return 0;
}

1420 1421 1422
static int pxa3xx_nand_probe(struct platform_device *pdev)
{
	struct pxa3xx_nand_platform_data *pdata;
1423
	struct mtd_part_parser_data ppdata = {};
1424
	struct pxa3xx_nand_info *info;
1425
	int ret, cs, probe_success;
1426

1427 1428 1429 1430 1431 1432 1433
#ifndef ARCH_HAS_DMA
	if (use_dma) {
		use_dma = 0;
		dev_warn(&pdev->dev,
			 "This platform can't do DMA on this device\n");
	}
#endif
1434 1435 1436 1437
	ret = pxa3xx_nand_probe_dt(pdev);
	if (ret)
		return ret;

J
Jingoo Han 已提交
1438
	pdata = dev_get_platdata(&pdev->dev);
1439 1440 1441 1442 1443
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data defined\n");
		return -ENODEV;
	}

1444 1445 1446 1447 1448
	ret = alloc_nand_resource(pdev);
	if (ret) {
		dev_err(&pdev->dev, "alloc nand resource failed\n");
		return ret;
	}
1449

1450
	info = platform_get_drvdata(pdev);
1451 1452
	probe_success = 0;
	for (cs = 0; cs < pdata->num_cs; cs++) {
1453
		struct mtd_info *mtd = info->host[cs]->mtd;
1454

1455 1456 1457 1458 1459 1460
		/*
		 * The mtd name matches the one used in 'mtdparts' kernel
		 * parameter. This name cannot be changed or otherwise
		 * user's mtd partitions configuration would get broken.
		 */
		mtd->name = "pxa3xx_nand-0";
1461
		info->cs = cs;
1462
		ret = pxa3xx_nand_scan(mtd);
1463 1464 1465 1466 1467 1468
		if (ret) {
			dev_warn(&pdev->dev, "failed to scan nand at cs %d\n",
				cs);
			continue;
		}

1469
		ppdata.of_node = pdev->dev.of_node;
1470
		ret = mtd_device_parse_register(mtd, NULL,
1471
						&ppdata, pdata->parts[cs],
1472
						pdata->nr_parts[cs]);
1473 1474 1475 1476 1477
		if (!ret)
			probe_success = 1;
	}

	if (!probe_success) {
1478 1479 1480 1481
		pxa3xx_nand_remove(pdev);
		return -ENODEV;
	}

1482
	return 0;
1483 1484
}

E
eric miao 已提交
1485 1486 1487
#ifdef CONFIG_PM
static int pxa3xx_nand_suspend(struct platform_device *pdev, pm_message_t state)
{
1488
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1489 1490 1491
	struct pxa3xx_nand_platform_data *pdata;
	struct mtd_info *mtd;
	int cs;
E
eric miao 已提交
1492

J
Jingoo Han 已提交
1493
	pdata = dev_get_platdata(&pdev->dev);
L
Lei Wen 已提交
1494
	if (info->state) {
E
eric miao 已提交
1495 1496 1497 1498
		dev_err(&pdev->dev, "driver busy, state = %d\n", info->state);
		return -EAGAIN;
	}

1499 1500
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = info->host[cs]->mtd;
1501
		mtd_suspend(mtd);
1502 1503
	}

E
eric miao 已提交
1504 1505 1506 1507 1508
	return 0;
}

static int pxa3xx_nand_resume(struct platform_device *pdev)
{
1509
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1510 1511 1512
	struct pxa3xx_nand_platform_data *pdata;
	struct mtd_info *mtd;
	int cs;
1513

J
Jingoo Han 已提交
1514
	pdata = dev_get_platdata(&pdev->dev);
1515 1516
	/* We don't want to handle interrupt without calling mtd routine */
	disable_int(info, NDCR_INT_MASK);
E
eric miao 已提交
1517

1518 1519 1520 1521 1522 1523
	/*
	 * Directly set the chip select to a invalid value,
	 * then the driver would reset the timing according
	 * to current chip select at the beginning of cmdfunc
	 */
	info->cs = 0xff;
E
eric miao 已提交
1524

1525 1526 1527 1528 1529 1530 1531
	/*
	 * As the spec says, the NDSR would be updated to 0x1800 when
	 * doing the nand_clk disable/enable.
	 * To prevent it damaging state machine of the driver, clear
	 * all status before resume
	 */
	nand_writel(info, NDSR, NDSR_MASK);
1532 1533
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = info->host[cs]->mtd;
1534
		mtd_resume(mtd);
1535 1536
	}

1537
	return 0;
E
eric miao 已提交
1538 1539 1540 1541 1542 1543 1544 1545 1546
}
#else
#define pxa3xx_nand_suspend	NULL
#define pxa3xx_nand_resume	NULL
#endif

static struct platform_driver pxa3xx_nand_driver = {
	.driver = {
		.name	= "pxa3xx-nand",
1547
		.of_match_table = pxa3xx_nand_dt_ids,
E
eric miao 已提交
1548 1549 1550 1551 1552 1553 1554
	},
	.probe		= pxa3xx_nand_probe,
	.remove		= pxa3xx_nand_remove,
	.suspend	= pxa3xx_nand_suspend,
	.resume		= pxa3xx_nand_resume,
};

1555
module_platform_driver(pxa3xx_nand_driver);
E
eric miao 已提交
1556 1557 1558

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("PXA3xx NAND controller driver");