pxa3xx_nand.c 35.4 KB
Newer Older
E
eric miao 已提交
1 2 3 4 5 6 7 8 9 10 11
/*
 * drivers/mtd/nand/pxa3xx_nand.c
 *
 * Copyright © 2005 Intel Corporation
 * Copyright © 2006 Marvell International Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

12
#include <linux/kernel.h>
E
eric miao 已提交
13 14 15 16 17 18 19 20 21
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/dma-mapping.h>
#include <linux/delay.h>
#include <linux/clk.h>
#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/partitions.h>
22 23
#include <linux/io.h>
#include <linux/irq.h>
24
#include <linux/slab.h>
25 26
#include <linux/of.h>
#include <linux/of_device.h>
E
eric miao 已提交
27

28
#include <mach/dma.h>
29
#include <linux/platform_data/mtd-nand-pxa3xx.h>
E
eric miao 已提交
30 31

#define	CHIP_DELAY_TIMEOUT	(2 * HZ/10)
L
Lei Wen 已提交
32
#define NAND_STOP_DELAY		(2 * HZ/50)
33
#define PAGE_CHUNK_SIZE		(2048)
E
eric miao 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58

/* registers and bit definitions */
#define NDCR		(0x00) /* Control register */
#define NDTR0CS0	(0x04) /* Timing Parameter 0 for CS0 */
#define NDTR1CS0	(0x0C) /* Timing Parameter 1 for CS0 */
#define NDSR		(0x14) /* Status Register */
#define NDPCR		(0x18) /* Page Count Register */
#define NDBDR0		(0x1C) /* Bad Block Register 0 */
#define NDBDR1		(0x20) /* Bad Block Register 1 */
#define NDDB		(0x40) /* Data Buffer */
#define NDCB0		(0x48) /* Command Buffer0 */
#define NDCB1		(0x4C) /* Command Buffer1 */
#define NDCB2		(0x50) /* Command Buffer2 */

#define NDCR_SPARE_EN		(0x1 << 31)
#define NDCR_ECC_EN		(0x1 << 30)
#define NDCR_DMA_EN		(0x1 << 29)
#define NDCR_ND_RUN		(0x1 << 28)
#define NDCR_DWIDTH_C		(0x1 << 27)
#define NDCR_DWIDTH_M		(0x1 << 26)
#define NDCR_PAGE_SZ		(0x1 << 24)
#define NDCR_NCSX		(0x1 << 23)
#define NDCR_ND_MODE		(0x3 << 21)
#define NDCR_NAND_MODE   	(0x0)
#define NDCR_CLR_PG_CNT		(0x1 << 20)
L
Lei Wen 已提交
59
#define NDCR_STOP_ON_UNCOR	(0x1 << 19)
E
eric miao 已提交
60 61 62 63 64 65
#define NDCR_RD_ID_CNT_MASK	(0x7 << 16)
#define NDCR_RD_ID_CNT(x)	(((x) << 16) & NDCR_RD_ID_CNT_MASK)

#define NDCR_RA_START		(0x1 << 15)
#define NDCR_PG_PER_BLK		(0x1 << 14)
#define NDCR_ND_ARB_EN		(0x1 << 12)
L
Lei Wen 已提交
66
#define NDCR_INT_MASK           (0xFFF)
E
eric miao 已提交
67 68

#define NDSR_MASK		(0xfff)
L
Lei Wen 已提交
69 70
#define NDSR_RDY                (0x1 << 12)
#define NDSR_FLASH_RDY          (0x1 << 11)
E
eric miao 已提交
71 72 73 74 75 76 77 78 79 80 81 82
#define NDSR_CS0_PAGED		(0x1 << 10)
#define NDSR_CS1_PAGED		(0x1 << 9)
#define NDSR_CS0_CMDD		(0x1 << 8)
#define NDSR_CS1_CMDD		(0x1 << 7)
#define NDSR_CS0_BBD		(0x1 << 6)
#define NDSR_CS1_BBD		(0x1 << 5)
#define NDSR_DBERR		(0x1 << 4)
#define NDSR_SBERR		(0x1 << 3)
#define NDSR_WRDREQ		(0x1 << 2)
#define NDSR_RDDREQ		(0x1 << 1)
#define NDSR_WRCMDREQ		(0x1)

83
#define NDCB0_LEN_OVRD		(0x1 << 28)
84
#define NDCB0_ST_ROW_EN         (0x1 << 26)
E
eric miao 已提交
85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
#define NDCB0_AUTO_RS		(0x1 << 25)
#define NDCB0_CSEL		(0x1 << 24)
#define NDCB0_CMD_TYPE_MASK	(0x7 << 21)
#define NDCB0_CMD_TYPE(x)	(((x) << 21) & NDCB0_CMD_TYPE_MASK)
#define NDCB0_NC		(0x1 << 20)
#define NDCB0_DBC		(0x1 << 19)
#define NDCB0_ADDR_CYC_MASK	(0x7 << 16)
#define NDCB0_ADDR_CYC(x)	(((x) << 16) & NDCB0_ADDR_CYC_MASK)
#define NDCB0_CMD2_MASK		(0xff << 8)
#define NDCB0_CMD1_MASK		(0xff)
#define NDCB0_ADDR_CYC_SHIFT	(16)

/* macros for registers read/write */
#define nand_writel(info, off, val)	\
	__raw_writel((val), (info)->mmio_base + (off))

#define nand_readl(info, off)		\
	__raw_readl((info)->mmio_base + (off))

/* error code and state */
enum {
	ERR_NONE	= 0,
	ERR_DMABUSERR	= -1,
	ERR_SENDCMD	= -2,
	ERR_DBERR	= -3,
	ERR_BBERR	= -4,
111
	ERR_SBERR	= -5,
E
eric miao 已提交
112 113 114
};

enum {
L
Lei Wen 已提交
115
	STATE_IDLE = 0,
116
	STATE_PREPARED,
E
eric miao 已提交
117 118 119 120 121 122
	STATE_CMD_HANDLE,
	STATE_DMA_READING,
	STATE_DMA_WRITING,
	STATE_DMA_DONE,
	STATE_PIO_READING,
	STATE_PIO_WRITING,
L
Lei Wen 已提交
123 124
	STATE_CMD_DONE,
	STATE_READY,
E
eric miao 已提交
125 126
};

127 128 129 130 131
enum pxa3xx_nand_variant {
	PXA3XX_NAND_VARIANT_PXA,
	PXA3XX_NAND_VARIANT_ARMADA370,
};

132 133 134 135 136 137 138 139 140
struct pxa3xx_nand_host {
	struct nand_chip	chip;
	struct pxa3xx_nand_cmdset *cmdset;
	struct mtd_info         *mtd;
	void			*info_data;

	/* page size of attached chip */
	unsigned int		page_size;
	int			use_ecc;
141
	int			cs;
E
eric miao 已提交
142

143 144 145 146 147 148 149 150 151 152 153 154
	/* calculated from pxa3xx_nand_flash data */
	unsigned int		col_addr_cycles;
	unsigned int		row_addr_cycles;
	size_t			read_id_bytes;

	/* cached register value */
	uint32_t		reg_ndcr;
	uint32_t		ndtr0cs0;
	uint32_t		ndtr1cs0;
};

struct pxa3xx_nand_info {
155
	struct nand_hw_control	controller;
E
eric miao 已提交
156 157 158 159
	struct platform_device	 *pdev;

	struct clk		*clk;
	void __iomem		*mmio_base;
160
	unsigned long		mmio_phys;
161
	struct completion	cmd_complete;
E
eric miao 已提交
162 163 164 165 166 167 168 169 170

	unsigned int 		buf_start;
	unsigned int		buf_count;

	/* DMA information */
	int			drcmr_dat;
	int			drcmr_cmd;

	unsigned char		*data_buff;
171
	unsigned char		*oob_buff;
E
eric miao 已提交
172 173 174 175 176
	dma_addr_t 		data_buff_phys;
	int 			data_dma_ch;
	struct pxa_dma_desc	*data_desc;
	dma_addr_t 		data_desc_addr;

177
	struct pxa3xx_nand_host *host[NUM_CHIP_SELECT];
E
eric miao 已提交
178 179
	unsigned int		state;

180 181 182 183 184 185
	/*
	 * This driver supports NFCv1 (as found in PXA SoC)
	 * and NFCv2 (as found in Armada 370/XP SoC).
	 */
	enum pxa3xx_nand_variant variant;

186
	int			cs;
E
eric miao 已提交
187 188
	int			use_ecc;	/* use HW ECC ? */
	int			use_dma;	/* use DMA ? */
189
	int			use_spare;	/* use spare ? */
190
	int			is_ready;
E
eric miao 已提交
191

192 193
	unsigned int		page_size;	/* page size of attached chip */
	unsigned int		data_size;	/* data size in FIFO */
194
	unsigned int		oob_size;
E
eric miao 已提交
195 196 197 198 199 200
	int 			retcode;

	/* generated NDCBx register values */
	uint32_t		ndcb0;
	uint32_t		ndcb1;
	uint32_t		ndcb2;
201
	uint32_t		ndcb3;
E
eric miao 已提交
202 203
};

204
static bool use_dma = 1;
E
eric miao 已提交
205
module_param(use_dma, bool, 0444);
L
Lucas De Marchi 已提交
206
MODULE_PARM_DESC(use_dma, "enable DMA for data transferring to/from NAND HW");
E
eric miao 已提交
207

208 209 210 211
/*
 * Default NAND flash controller configuration setup by the
 * bootloader. This configuration is used only when pdata->keep_config is set
 */
212
static struct pxa3xx_nand_cmdset default_cmdset = {
E
eric miao 已提交
213 214 215 216 217 218 219 220 221 222 223 224
	.read1		= 0x3000,
	.read2		= 0x0050,
	.program	= 0x1080,
	.read_status	= 0x0070,
	.read_id	= 0x0090,
	.erase		= 0xD060,
	.reset		= 0x00FF,
	.lock		= 0x002A,
	.unlock		= 0x2423,
	.lock_status	= 0x007A,
};

225
static struct pxa3xx_nand_timing timing[] = {
226 227 228 229
	{ 40, 80, 60, 100, 80, 100, 90000, 400, 40, },
	{ 10,  0, 20,  40, 30,  40, 11123, 110, 10, },
	{ 10, 25, 15,  25, 15,  30, 25000,  60, 10, },
	{ 10, 35, 15,  25, 15,  25, 25000,  60, 10, },
230 231
};

232
static struct pxa3xx_nand_flash builtin_flash_types[] = {
233 234 235 236 237 238 239 240 241
{ "DEFAULT FLASH",      0,   0, 2048,  8,  8,    0, &timing[0] },
{ "64MiB 16-bit",  0x46ec,  32,  512, 16, 16, 4096, &timing[1] },
{ "256MiB 8-bit",  0xdaec,  64, 2048,  8,  8, 2048, &timing[1] },
{ "4GiB 8-bit",    0xd7ec, 128, 4096,  8,  8, 8192, &timing[1] },
{ "128MiB 8-bit",  0xa12c,  64, 2048,  8,  8, 1024, &timing[2] },
{ "128MiB 16-bit", 0xb12c,  64, 2048, 16, 16, 1024, &timing[2] },
{ "512MiB 8-bit",  0xdc2c,  64, 2048,  8,  8, 4096, &timing[2] },
{ "512MiB 16-bit", 0xcc2c,  64, 2048, 16, 16, 4096, &timing[2] },
{ "256MiB 16-bit", 0xba20,  64, 2048, 16, 16, 2048, &timing[3] },
242 243
};

244 245 246
/* Define a default flash type setting serve as flash detecting only */
#define DEFAULT_FLASH_TYPE (&builtin_flash_types[0])

E
eric miao 已提交
247 248 249 250 251 252 253 254 255 256 257 258
#define NDTR0_tCH(c)	(min((c), 7) << 19)
#define NDTR0_tCS(c)	(min((c), 7) << 16)
#define NDTR0_tWH(c)	(min((c), 7) << 11)
#define NDTR0_tWP(c)	(min((c), 7) << 8)
#define NDTR0_tRH(c)	(min((c), 7) << 3)
#define NDTR0_tRP(c)	(min((c), 7) << 0)

#define NDTR1_tR(c)	(min((c), 65535) << 16)
#define NDTR1_tWHR(c)	(min((c), 15) << 4)
#define NDTR1_tAR(c)	(min((c), 15) << 0)

/* convert nano-seconds to nand flash controller clock cycles */
A
Axel Lin 已提交
259
#define ns2cycle(ns, clk)	(int)((ns) * (clk / 1000000) / 1000)
E
eric miao 已提交
260

261
static void pxa3xx_nand_set_timing(struct pxa3xx_nand_host *host,
262
				   const struct pxa3xx_nand_timing *t)
E
eric miao 已提交
263
{
264
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
265 266 267 268 269 270 271 272 273 274 275 276 277 278
	unsigned long nand_clk = clk_get_rate(info->clk);
	uint32_t ndtr0, ndtr1;

	ndtr0 = NDTR0_tCH(ns2cycle(t->tCH, nand_clk)) |
		NDTR0_tCS(ns2cycle(t->tCS, nand_clk)) |
		NDTR0_tWH(ns2cycle(t->tWH, nand_clk)) |
		NDTR0_tWP(ns2cycle(t->tWP, nand_clk)) |
		NDTR0_tRH(ns2cycle(t->tRH, nand_clk)) |
		NDTR0_tRP(ns2cycle(t->tRP, nand_clk));

	ndtr1 = NDTR1_tR(ns2cycle(t->tR, nand_clk)) |
		NDTR1_tWHR(ns2cycle(t->tWHR, nand_clk)) |
		NDTR1_tAR(ns2cycle(t->tAR, nand_clk));

279 280
	host->ndtr0cs0 = ndtr0;
	host->ndtr1cs0 = ndtr1;
E
eric miao 已提交
281 282 283 284
	nand_writel(info, NDTR0CS0, ndtr0);
	nand_writel(info, NDTR1CS0, ndtr1);
}

285
static void pxa3xx_set_datasize(struct pxa3xx_nand_info *info)
E
eric miao 已提交
286
{
287
	struct pxa3xx_nand_host *host = info->host[info->cs];
288
	int oob_enable = host->reg_ndcr & NDCR_SPARE_EN;
289

290
	info->data_size = host->page_size;
291 292 293 294 295
	if (!oob_enable) {
		info->oob_size = 0;
		return;
	}

296
	switch (host->page_size) {
E
eric miao 已提交
297
	case 2048:
298
		info->oob_size = (info->use_ecc) ? 40 : 64;
E
eric miao 已提交
299 300
		break;
	case 512:
301
		info->oob_size = (info->use_ecc) ? 8 : 16;
E
eric miao 已提交
302 303
		break;
	}
304 305
}

L
Lei Wen 已提交
306 307 308 309 310 311 312 313
/**
 * NOTE: it is a must to set ND_RUN firstly, then write
 * command buffer, otherwise, it does not work.
 * We enable all the interrupt at the same time, and
 * let pxa3xx_nand_irq to handle all logic.
 */
static void pxa3xx_nand_start(struct pxa3xx_nand_info *info)
{
314
	struct pxa3xx_nand_host *host = info->host[info->cs];
L
Lei Wen 已提交
315 316
	uint32_t ndcr;

317
	ndcr = host->reg_ndcr;
318 319 320 321 322 323 324 325 326 327 328

	if (info->use_ecc)
		ndcr |= NDCR_ECC_EN;
	else
		ndcr &= ~NDCR_ECC_EN;

	if (info->use_dma)
		ndcr |= NDCR_DMA_EN;
	else
		ndcr &= ~NDCR_DMA_EN;

329 330 331 332 333
	if (info->use_spare)
		ndcr |= NDCR_SPARE_EN;
	else
		ndcr &= ~NDCR_SPARE_EN;

L
Lei Wen 已提交
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	ndcr |= NDCR_ND_RUN;

	/* clear status bits and run */
	nand_writel(info, NDCR, 0);
	nand_writel(info, NDSR, NDSR_MASK);
	nand_writel(info, NDCR, ndcr);
}

static void pxa3xx_nand_stop(struct pxa3xx_nand_info *info)
{
	uint32_t ndcr;
	int timeout = NAND_STOP_DELAY;

	/* wait RUN bit in NDCR become 0 */
	ndcr = nand_readl(info, NDCR);
	while ((ndcr & NDCR_ND_RUN) && (timeout-- > 0)) {
		ndcr = nand_readl(info, NDCR);
		udelay(1);
	}

	if (timeout <= 0) {
		ndcr &= ~NDCR_ND_RUN;
		nand_writel(info, NDCR, ndcr);
	}
	/* clear status bits */
	nand_writel(info, NDSR, NDSR_MASK);
}

E
eric miao 已提交
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
static void enable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
{
	uint32_t ndcr;

	ndcr = nand_readl(info, NDCR);
	nand_writel(info, NDCR, ndcr & ~int_mask);
}

static void disable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
{
	uint32_t ndcr;

	ndcr = nand_readl(info, NDCR);
	nand_writel(info, NDCR, ndcr | int_mask);
}

L
Lei Wen 已提交
378
static void handle_data_pio(struct pxa3xx_nand_info *info)
E
eric miao 已提交
379 380 381 382
{
	switch (info->state) {
	case STATE_PIO_WRITING:
		__raw_writesl(info->mmio_base + NDDB, info->data_buff,
383
				DIV_ROUND_UP(info->data_size, 4));
384 385 386
		if (info->oob_size > 0)
			__raw_writesl(info->mmio_base + NDDB, info->oob_buff,
					DIV_ROUND_UP(info->oob_size, 4));
E
eric miao 已提交
387 388 389
		break;
	case STATE_PIO_READING:
		__raw_readsl(info->mmio_base + NDDB, info->data_buff,
390
				DIV_ROUND_UP(info->data_size, 4));
391 392 393
		if (info->oob_size > 0)
			__raw_readsl(info->mmio_base + NDDB, info->oob_buff,
					DIV_ROUND_UP(info->oob_size, 4));
E
eric miao 已提交
394 395
		break;
	default:
396
		dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
E
eric miao 已提交
397
				info->state);
L
Lei Wen 已提交
398
		BUG();
E
eric miao 已提交
399 400 401
	}
}

L
Lei Wen 已提交
402
static void start_data_dma(struct pxa3xx_nand_info *info)
E
eric miao 已提交
403 404
{
	struct pxa_dma_desc *desc = info->data_desc;
405
	int dma_len = ALIGN(info->data_size + info->oob_size, 32);
E
eric miao 已提交
406 407 408 409

	desc->ddadr = DDADR_STOP;
	desc->dcmd = DCMD_ENDIRQEN | DCMD_WIDTH4 | DCMD_BURST32 | dma_len;

L
Lei Wen 已提交
410 411
	switch (info->state) {
	case STATE_DMA_WRITING:
E
eric miao 已提交
412
		desc->dsadr = info->data_buff_phys;
413
		desc->dtadr = info->mmio_phys + NDDB;
E
eric miao 已提交
414
		desc->dcmd |= DCMD_INCSRCADDR | DCMD_FLOWTRG;
L
Lei Wen 已提交
415 416
		break;
	case STATE_DMA_READING:
E
eric miao 已提交
417
		desc->dtadr = info->data_buff_phys;
418
		desc->dsadr = info->mmio_phys + NDDB;
E
eric miao 已提交
419
		desc->dcmd |= DCMD_INCTRGADDR | DCMD_FLOWSRC;
L
Lei Wen 已提交
420 421
		break;
	default:
422
		dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
L
Lei Wen 已提交
423 424
				info->state);
		BUG();
E
eric miao 已提交
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
	}

	DRCMR(info->drcmr_dat) = DRCMR_MAPVLD | info->data_dma_ch;
	DDADR(info->data_dma_ch) = info->data_desc_addr;
	DCSR(info->data_dma_ch) |= DCSR_RUN;
}

static void pxa3xx_nand_data_dma_irq(int channel, void *data)
{
	struct pxa3xx_nand_info *info = data;
	uint32_t dcsr;

	dcsr = DCSR(channel);
	DCSR(channel) = dcsr;

	if (dcsr & DCSR_BUSERR) {
		info->retcode = ERR_DMABUSERR;
	}

L
Lei Wen 已提交
444 445 446
	info->state = STATE_DMA_DONE;
	enable_int(info, NDCR_INT_MASK);
	nand_writel(info, NDSR, NDSR_WRDREQ | NDSR_RDDREQ);
E
eric miao 已提交
447 448 449 450 451
}

static irqreturn_t pxa3xx_nand_irq(int irq, void *devid)
{
	struct pxa3xx_nand_info *info = devid;
L
Lei Wen 已提交
452
	unsigned int status, is_completed = 0;
453 454 455 456 457 458 459 460 461
	unsigned int ready, cmd_done;

	if (info->cs == 0) {
		ready           = NDSR_FLASH_RDY;
		cmd_done        = NDSR_CS0_CMDD;
	} else {
		ready           = NDSR_RDY;
		cmd_done        = NDSR_CS1_CMDD;
	}
E
eric miao 已提交
462 463 464

	status = nand_readl(info, NDSR);

L
Lei Wen 已提交
465 466 467 468 469 470
	if (status & NDSR_DBERR)
		info->retcode = ERR_DBERR;
	if (status & NDSR_SBERR)
		info->retcode = ERR_SBERR;
	if (status & (NDSR_RDDREQ | NDSR_WRDREQ)) {
		/* whether use dma to transfer data */
E
eric miao 已提交
471
		if (info->use_dma) {
L
Lei Wen 已提交
472 473 474 475 476
			disable_int(info, NDCR_INT_MASK);
			info->state = (status & NDSR_RDDREQ) ?
				      STATE_DMA_READING : STATE_DMA_WRITING;
			start_data_dma(info);
			goto NORMAL_IRQ_EXIT;
E
eric miao 已提交
477
		} else {
L
Lei Wen 已提交
478 479 480
			info->state = (status & NDSR_RDDREQ) ?
				      STATE_PIO_READING : STATE_PIO_WRITING;
			handle_data_pio(info);
E
eric miao 已提交
481 482
		}
	}
483
	if (status & cmd_done) {
L
Lei Wen 已提交
484 485
		info->state = STATE_CMD_DONE;
		is_completed = 1;
E
eric miao 已提交
486
	}
487
	if (status & ready) {
488
		info->is_ready = 1;
L
Lei Wen 已提交
489
		info->state = STATE_READY;
490
	}
E
eric miao 已提交
491

L
Lei Wen 已提交
492 493 494 495
	if (status & NDSR_WRCMDREQ) {
		nand_writel(info, NDSR, NDSR_WRCMDREQ);
		status &= ~NDSR_WRCMDREQ;
		info->state = STATE_CMD_HANDLE;
496 497 498 499 500 501 502 503 504

		/*
		 * Command buffer registers NDCB{0-2} (and optionally NDCB3)
		 * must be loaded by writing directly either 12 or 16
		 * bytes directly to NDCB0, four bytes at a time.
		 *
		 * Direct write access to NDCB1, NDCB2 and NDCB3 is ignored
		 * but each NDCBx register can be read.
		 */
L
Lei Wen 已提交
505 506 507
		nand_writel(info, NDCB0, info->ndcb0);
		nand_writel(info, NDCB0, info->ndcb1);
		nand_writel(info, NDCB0, info->ndcb2);
508 509 510 511

		/* NDCB3 register is available in NFCv2 (Armada 370/XP SoC) */
		if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
			nand_writel(info, NDCB0, info->ndcb3);
E
eric miao 已提交
512 513
	}

L
Lei Wen 已提交
514 515 516 517 518 519
	/* clear NDSR to let the controller exit the IRQ */
	nand_writel(info, NDSR, status);
	if (is_completed)
		complete(&info->cmd_complete);
NORMAL_IRQ_EXIT:
	return IRQ_HANDLED;
E
eric miao 已提交
520 521 522 523 524 525 526 527 528 529
}

static inline int is_buf_blank(uint8_t *buf, size_t len)
{
	for (; len > 0; len--)
		if (*buf++ != 0xff)
			return 0;
	return 1;
}

530 531
static int prepare_command_pool(struct pxa3xx_nand_info *info, int command,
		uint16_t column, int page_addr)
E
eric miao 已提交
532
{
533
	uint16_t cmd;
534
	int addr_cycle, exec_cmd;
535 536
	struct pxa3xx_nand_host *host;
	struct mtd_info *mtd;
E
eric miao 已提交
537

538 539
	host = info->host[info->cs];
	mtd = host->mtd;
540 541 542 543
	addr_cycle = 0;
	exec_cmd = 1;

	/* reset data and oob column point to handle data */
544 545
	info->buf_start		= 0;
	info->buf_count		= 0;
546 547
	info->oob_size		= 0;
	info->use_ecc		= 0;
548
	info->use_spare		= 1;
549
	info->use_dma		= (use_dma) ? 1 : 0;
550
	info->is_ready		= 0;
551
	info->retcode		= ERR_NONE;
552 553 554 555
	if (info->cs != 0)
		info->ndcb0 = NDCB0_CSEL;
	else
		info->ndcb0 = 0;
E
eric miao 已提交
556 557

	switch (command) {
558 559 560
	case NAND_CMD_READ0:
	case NAND_CMD_PAGEPROG:
		info->use_ecc = 1;
E
eric miao 已提交
561
	case NAND_CMD_READOOB:
562
		pxa3xx_set_datasize(info);
E
eric miao 已提交
563
		break;
564 565 566
	case NAND_CMD_PARAM:
		info->use_spare = 0;
		break;
567 568 569 570 571 572
	case NAND_CMD_SEQIN:
		exec_cmd = 0;
		break;
	default:
		info->ndcb1 = 0;
		info->ndcb2 = 0;
573
		info->ndcb3 = 0;
574 575 576
		break;
	}

577 578
	addr_cycle = NDCB0_ADDR_CYC(host->row_addr_cycles
				    + host->col_addr_cycles);
E
eric miao 已提交
579

580 581
	switch (command) {
	case NAND_CMD_READOOB:
E
eric miao 已提交
582
	case NAND_CMD_READ0:
583
		cmd = host->cmdset->read1;
584 585 586 587 588
		if (command == NAND_CMD_READOOB)
			info->buf_start = mtd->writesize + column;
		else
			info->buf_start = column;

589
		if (unlikely(host->page_size < PAGE_CHUNK_SIZE))
590 591 592 593 594 595 596 597
			info->ndcb0 |= NDCB0_CMD_TYPE(0)
					| addr_cycle
					| (cmd & NDCB0_CMD1_MASK);
		else
			info->ndcb0 |= NDCB0_CMD_TYPE(0)
					| NDCB0_DBC
					| addr_cycle
					| cmd;
E
eric miao 已提交
598 599

	case NAND_CMD_SEQIN:
600
		/* small page addr setting */
601
		if (unlikely(host->page_size < PAGE_CHUNK_SIZE)) {
602 603 604 605 606 607 608 609 610 611 612 613 614 615
			info->ndcb1 = ((page_addr & 0xFFFFFF) << 8)
					| (column & 0xFF);

			info->ndcb2 = 0;
		} else {
			info->ndcb1 = ((page_addr & 0xFFFF) << 16)
					| (column & 0xFFFF);

			if (page_addr & 0xFF0000)
				info->ndcb2 = (page_addr & 0xFF0000) >> 16;
			else
				info->ndcb2 = 0;
		}

E
eric miao 已提交
616
		info->buf_count = mtd->writesize + mtd->oobsize;
617
		memset(info->data_buff, 0xFF, info->buf_count);
E
eric miao 已提交
618 619

		break;
620

E
eric miao 已提交
621
	case NAND_CMD_PAGEPROG:
622 623 624 625 626
		if (is_buf_blank(info->data_buff,
					(mtd->writesize + mtd->oobsize))) {
			exec_cmd = 0;
			break;
		}
E
eric miao 已提交
627

628
		cmd = host->cmdset->program;
629 630 631 632 633 634
		info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
				| NDCB0_AUTO_RS
				| NDCB0_ST_ROW_EN
				| NDCB0_DBC
				| cmd
				| addr_cycle;
E
eric miao 已提交
635
		break;
636

637 638 639 640 641
	case NAND_CMD_PARAM:
		cmd = NAND_CMD_PARAM;
		info->buf_count = 256;
		info->ndcb0 |= NDCB0_CMD_TYPE(0)
				| NDCB0_ADDR_CYC(1)
642
				| NDCB0_LEN_OVRD
643 644
				| cmd;
		info->ndcb1 = (column & 0xFF);
645
		info->ndcb3 = 256;
646 647 648
		info->data_size = 256;
		break;

E
eric miao 已提交
649
	case NAND_CMD_READID:
650 651
		cmd = host->cmdset->read_id;
		info->buf_count = host->read_id_bytes;
652 653 654
		info->ndcb0 |= NDCB0_CMD_TYPE(3)
				| NDCB0_ADDR_CYC(1)
				| cmd;
655
		info->ndcb1 = (column & 0xFF);
656 657 658

		info->data_size = 8;
		break;
E
eric miao 已提交
659
	case NAND_CMD_STATUS:
660
		cmd = host->cmdset->read_status;
661 662 663 664 665 666 667 668 669
		info->buf_count = 1;
		info->ndcb0 |= NDCB0_CMD_TYPE(4)
				| NDCB0_ADDR_CYC(1)
				| cmd;

		info->data_size = 8;
		break;

	case NAND_CMD_ERASE1:
670
		cmd = host->cmdset->erase;
671 672 673 674 675 676 677 678
		info->ndcb0 |= NDCB0_CMD_TYPE(2)
				| NDCB0_AUTO_RS
				| NDCB0_ADDR_CYC(3)
				| NDCB0_DBC
				| cmd;
		info->ndcb1 = page_addr;
		info->ndcb2 = 0;

E
eric miao 已提交
679 680
		break;
	case NAND_CMD_RESET:
681
		cmd = host->cmdset->reset;
682 683 684 685 686 687 688
		info->ndcb0 |= NDCB0_CMD_TYPE(5)
				| cmd;

		break;

	case NAND_CMD_ERASE2:
		exec_cmd = 0;
E
eric miao 已提交
689
		break;
690

E
eric miao 已提交
691
	default:
692
		exec_cmd = 0;
693 694
		dev_err(&info->pdev->dev, "non-supported command %x\n",
				command);
E
eric miao 已提交
695 696 697
		break;
	}

698 699 700 701 702 703
	return exec_cmd;
}

static void pxa3xx_nand_cmdfunc(struct mtd_info *mtd, unsigned command,
				int column, int page_addr)
{
704 705
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
706 707 708 709 710 711 712
	int ret, exec_cmd;

	/*
	 * if this is a x16 device ,then convert the input
	 * "byte" address into a "word" address appropriate
	 * for indexing a word-oriented device
	 */
713
	if (host->reg_ndcr & NDCR_DWIDTH_M)
714 715
		column /= 2;

716 717 718 719 720 721 722 723 724 725 726
	/*
	 * There may be different NAND chip hooked to
	 * different chip select, so check whether
	 * chip select has been changed, if yes, reset the timing
	 */
	if (info->cs != host->cs) {
		info->cs = host->cs;
		nand_writel(info, NDTR0CS0, host->ndtr0cs0);
		nand_writel(info, NDTR1CS0, host->ndtr1cs0);
	}

727
	info->state = STATE_PREPARED;
728
	exec_cmd = prepare_command_pool(info, command, column, page_addr);
L
Lei Wen 已提交
729 730 731 732 733 734 735
	if (exec_cmd) {
		init_completion(&info->cmd_complete);
		pxa3xx_nand_start(info);

		ret = wait_for_completion_timeout(&info->cmd_complete,
				CHIP_DELAY_TIMEOUT);
		if (!ret) {
736
			dev_err(&info->pdev->dev, "Wait time out!!!\n");
L
Lei Wen 已提交
737 738 739 740
			/* Stop State Machine for next command cycle */
			pxa3xx_nand_stop(info);
		}
	}
741
	info->state = STATE_IDLE;
L
Lei Wen 已提交
742 743
}

744
static int pxa3xx_nand_write_page_hwecc(struct mtd_info *mtd,
745
		struct nand_chip *chip, const uint8_t *buf, int oob_required)
L
Lei Wen 已提交
746 747 748
{
	chip->write_buf(mtd, buf, mtd->writesize);
	chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
749 750

	return 0;
L
Lei Wen 已提交
751 752 753
}

static int pxa3xx_nand_read_page_hwecc(struct mtd_info *mtd,
754 755
		struct nand_chip *chip, uint8_t *buf, int oob_required,
		int page)
L
Lei Wen 已提交
756
{
757 758
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
L
Lei Wen 已提交
759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778

	chip->read_buf(mtd, buf, mtd->writesize);
	chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);

	if (info->retcode == ERR_SBERR) {
		switch (info->use_ecc) {
		case 1:
			mtd->ecc_stats.corrected++;
			break;
		case 0:
		default:
			break;
		}
	} else if (info->retcode == ERR_DBERR) {
		/*
		 * for blank page (all 0xff), HW will calculate its ECC as
		 * 0, which is different from the ECC information within
		 * OOB, ignore such double bit errors
		 */
		if (is_buf_blank(buf, mtd->writesize))
779 780
			info->retcode = ERR_NONE;
		else
L
Lei Wen 已提交
781
			mtd->ecc_stats.failed++;
E
eric miao 已提交
782
	}
L
Lei Wen 已提交
783 784

	return 0;
E
eric miao 已提交
785 786 787 788
}

static uint8_t pxa3xx_nand_read_byte(struct mtd_info *mtd)
{
789 790
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
791 792 793 794 795 796 797 798 799 800 801
	char retval = 0xFF;

	if (info->buf_start < info->buf_count)
		/* Has just send a new command? */
		retval = info->data_buff[info->buf_start++];

	return retval;
}

static u16 pxa3xx_nand_read_word(struct mtd_info *mtd)
{
802 803
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
804 805 806 807 808 809 810 811 812 813 814
	u16 retval = 0xFFFF;

	if (!(info->buf_start & 0x01) && info->buf_start < info->buf_count) {
		retval = *((u16 *)(info->data_buff+info->buf_start));
		info->buf_start += 2;
	}
	return retval;
}

static void pxa3xx_nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
{
815 816
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
817 818 819 820 821 822 823 824 825
	int real_len = min_t(size_t, len, info->buf_count - info->buf_start);

	memcpy(buf, info->data_buff + info->buf_start, real_len);
	info->buf_start += real_len;
}

static void pxa3xx_nand_write_buf(struct mtd_info *mtd,
		const uint8_t *buf, int len)
{
826 827
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
828 829 830 831 832 833 834 835 836 837 838 839 840
	int real_len = min_t(size_t, len, info->buf_count - info->buf_start);

	memcpy(info->data_buff + info->buf_start, buf, real_len);
	info->buf_start += real_len;
}

static void pxa3xx_nand_select_chip(struct mtd_info *mtd, int chip)
{
	return;
}

static int pxa3xx_nand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
{
841 842
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
E
eric miao 已提交
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860

	/* pxa3xx_nand_send_command has waited for command complete */
	if (this->state == FL_WRITING || this->state == FL_ERASING) {
		if (info->retcode == ERR_NONE)
			return 0;
		else {
			/*
			 * any error make it return 0x01 which will tell
			 * the caller the erase and write fail
			 */
			return 0x01;
		}
	}

	return 0;
}

static int pxa3xx_nand_config_flash(struct pxa3xx_nand_info *info,
861
				    const struct pxa3xx_nand_flash *f)
E
eric miao 已提交
862 863
{
	struct platform_device *pdev = info->pdev;
J
Jingoo Han 已提交
864
	struct pxa3xx_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
865
	struct pxa3xx_nand_host *host = info->host[info->cs];
L
Lei Wen 已提交
866
	uint32_t ndcr = 0x0; /* enable all interrupts */
E
eric miao 已提交
867

868 869
	if (f->page_size != 2048 && f->page_size != 512) {
		dev_err(&pdev->dev, "Current only support 2048 and 512 size\n");
E
eric miao 已提交
870
		return -EINVAL;
871
	}
E
eric miao 已提交
872

873 874
	if (f->flash_width != 16 && f->flash_width != 8) {
		dev_err(&pdev->dev, "Only support 8bit and 16 bit!\n");
E
eric miao 已提交
875
		return -EINVAL;
876
	}
E
eric miao 已提交
877 878

	/* calculate flash information */
879 880 881
	host->cmdset = &default_cmdset;
	host->page_size = f->page_size;
	host->read_id_bytes = (f->page_size == 2048) ? 4 : 2;
E
eric miao 已提交
882 883

	/* calculate addressing information */
884
	host->col_addr_cycles = (f->page_size == 2048) ? 2 : 1;
E
eric miao 已提交
885 886

	if (f->num_blocks * f->page_per_block > 65536)
887
		host->row_addr_cycles = 3;
E
eric miao 已提交
888
	else
889
		host->row_addr_cycles = 2;
E
eric miao 已提交
890 891

	ndcr |= (pdata->enable_arbiter) ? NDCR_ND_ARB_EN : 0;
892
	ndcr |= (host->col_addr_cycles == 2) ? NDCR_RA_START : 0;
E
eric miao 已提交
893 894 895 896 897
	ndcr |= (f->page_per_block == 64) ? NDCR_PG_PER_BLK : 0;
	ndcr |= (f->page_size == 2048) ? NDCR_PAGE_SZ : 0;
	ndcr |= (f->flash_width == 16) ? NDCR_DWIDTH_M : 0;
	ndcr |= (f->dfc_width == 16) ? NDCR_DWIDTH_C : 0;

898
	ndcr |= NDCR_RD_ID_CNT(host->read_id_bytes);
E
eric miao 已提交
899 900
	ndcr |= NDCR_SPARE_EN; /* enable spare by default */

901
	host->reg_ndcr = ndcr;
E
eric miao 已提交
902

903
	pxa3xx_nand_set_timing(host, f->timing);
E
eric miao 已提交
904 905 906
	return 0;
}

907 908
static int pxa3xx_nand_detect_config(struct pxa3xx_nand_info *info)
{
909 910 911 912 913
	/*
	 * We set 0 by hard coding here, for we don't support keep_config
	 * when there is more than one chip attached to the controller
	 */
	struct pxa3xx_nand_host *host = info->host[0];
914 915
	uint32_t ndcr = nand_readl(info, NDCR);

916 917 918 919 920 921 922 923 924 925 926 927 928
	if (ndcr & NDCR_PAGE_SZ) {
		host->page_size = 2048;
		host->read_id_bytes = 4;
	} else {
		host->page_size = 512;
		host->read_id_bytes = 2;
	}

	host->reg_ndcr = ndcr & ~NDCR_INT_MASK;
	host->cmdset = &default_cmdset;

	host->ndtr0cs0 = nand_readl(info, NDTR0CS0);
	host->ndtr1cs0 = nand_readl(info, NDTR1CS0);
929 930 931 932

	return 0;
}

E
eric miao 已提交
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
/* the maximum possible buffer size for large page with OOB data
 * is: 2048 + 64 = 2112 bytes, allocate a page here for both the
 * data buffer and the DMA descriptor
 */
#define MAX_BUFF_SIZE	PAGE_SIZE

static int pxa3xx_nand_init_buff(struct pxa3xx_nand_info *info)
{
	struct platform_device *pdev = info->pdev;
	int data_desc_offset = MAX_BUFF_SIZE - sizeof(struct pxa_dma_desc);

	if (use_dma == 0) {
		info->data_buff = kmalloc(MAX_BUFF_SIZE, GFP_KERNEL);
		if (info->data_buff == NULL)
			return -ENOMEM;
		return 0;
	}

	info->data_buff = dma_alloc_coherent(&pdev->dev, MAX_BUFF_SIZE,
				&info->data_buff_phys, GFP_KERNEL);
	if (info->data_buff == NULL) {
		dev_err(&pdev->dev, "failed to allocate dma buffer\n");
		return -ENOMEM;
	}

	info->data_desc = (void *)info->data_buff + data_desc_offset;
	info->data_desc_addr = info->data_buff_phys + data_desc_offset;

	info->data_dma_ch = pxa_request_dma("nand-data", DMA_PRIO_LOW,
				pxa3xx_nand_data_dma_irq, info);
	if (info->data_dma_ch < 0) {
		dev_err(&pdev->dev, "failed to request data dma\n");
965
		dma_free_coherent(&pdev->dev, MAX_BUFF_SIZE,
E
eric miao 已提交
966 967 968 969 970 971 972
				info->data_buff, info->data_buff_phys);
		return info->data_dma_ch;
	}

	return 0;
}

973 974 975 976 977 978 979 980 981 982 983 984
static void pxa3xx_nand_free_buff(struct pxa3xx_nand_info *info)
{
	struct platform_device *pdev = info->pdev;
	if (use_dma) {
		pxa_free_dma(info->data_dma_ch);
		dma_free_coherent(&pdev->dev, MAX_BUFF_SIZE,
				  info->data_buff, info->data_buff_phys);
	} else {
		kfree(info->data_buff);
	}
}

985 986
static int pxa3xx_nand_sensing(struct pxa3xx_nand_info *info)
{
987
	struct mtd_info *mtd;
988
	int ret;
989
	mtd = info->host[info->cs]->mtd;
990
	/* use the common timing to make a try */
991 992 993 994 995
	ret = pxa3xx_nand_config_flash(info, &builtin_flash_types[0]);
	if (ret)
		return ret;

	pxa3xx_nand_cmdfunc(mtd, NAND_CMD_RESET, 0, 0);
996 997
	if (info->is_ready)
		return 0;
998 999

	return -ENODEV;
1000
}
E
eric miao 已提交
1001

1002
static int pxa3xx_nand_scan(struct mtd_info *mtd)
E
eric miao 已提交
1003
{
1004 1005
	struct pxa3xx_nand_host *host = mtd->priv;
	struct pxa3xx_nand_info *info = host->info_data;
1006
	struct platform_device *pdev = info->pdev;
J
Jingoo Han 已提交
1007
	struct pxa3xx_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
1008
	struct nand_flash_dev pxa3xx_flash_ids[2], *def = NULL;
1009 1010 1011
	const struct pxa3xx_nand_flash *f = NULL;
	struct nand_chip *chip = mtd->priv;
	uint32_t id = -1;
1012
	uint64_t chipsize;
1013 1014 1015
	int i, ret, num;

	if (pdata->keep_config && !pxa3xx_nand_detect_config(info))
1016
		goto KEEP_CONFIG;
1017 1018

	ret = pxa3xx_nand_sensing(info);
1019
	if (ret) {
1020 1021
		dev_info(&info->pdev->dev, "There is no chip on cs %d!\n",
			 info->cs);
1022

1023
		return ret;
1024 1025 1026 1027 1028
	}

	chip->cmdfunc(mtd, NAND_CMD_READID, 0, 0);
	id = *((uint16_t *)(info->data_buff));
	if (id != 0)
1029
		dev_info(&info->pdev->dev, "Detect a flash id %x\n", id);
1030
	else {
1031 1032
		dev_warn(&info->pdev->dev,
			 "Read out ID 0, potential timing set wrong!!\n");
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

		return -EINVAL;
	}

	num = ARRAY_SIZE(builtin_flash_types) + pdata->num_flash - 1;
	for (i = 0; i < num; i++) {
		if (i < pdata->num_flash)
			f = pdata->flash + i;
		else
			f = &builtin_flash_types[i - pdata->num_flash + 1];

		/* find the chip in default list */
1045
		if (f->chip_id == id)
1046 1047 1048
			break;
	}

1049
	if (i >= (ARRAY_SIZE(builtin_flash_types) + pdata->num_flash - 1)) {
1050
		dev_err(&info->pdev->dev, "ERROR!! flash not defined!!!\n");
1051 1052 1053 1054

		return -EINVAL;
	}

1055 1056 1057 1058 1059 1060
	ret = pxa3xx_nand_config_flash(info, f);
	if (ret) {
		dev_err(&info->pdev->dev, "ERROR! Configure failed\n");
		return ret;
	}

1061
	pxa3xx_flash_ids[0].name = f->name;
1062
	pxa3xx_flash_ids[0].dev_id = (f->chip_id >> 8) & 0xffff;
1063 1064 1065 1066 1067 1068
	pxa3xx_flash_ids[0].pagesize = f->page_size;
	chipsize = (uint64_t)f->num_blocks * f->page_per_block * f->page_size;
	pxa3xx_flash_ids[0].chipsize = chipsize >> 20;
	pxa3xx_flash_ids[0].erasesize = f->page_size * f->page_per_block;
	if (f->flash_width == 16)
		pxa3xx_flash_ids[0].options = NAND_BUSWIDTH_16;
1069 1070
	pxa3xx_flash_ids[1].name = NULL;
	def = pxa3xx_flash_ids;
1071
KEEP_CONFIG:
1072 1073
	chip->ecc.mode = NAND_ECC_HW;
	chip->ecc.size = host->page_size;
M
Mike Dunn 已提交
1074
	chip->ecc.strength = 1;
1075 1076 1077 1078

	if (host->reg_ndcr & NDCR_DWIDTH_M)
		chip->options |= NAND_BUSWIDTH_16;

1079
	if (nand_scan_ident(mtd, 1, def))
1080 1081
		return -ENODEV;
	/* calculate addressing information */
1082 1083 1084 1085 1086
	if (mtd->writesize >= 2048)
		host->col_addr_cycles = 2;
	else
		host->col_addr_cycles = 1;

1087 1088
	info->oob_buff = info->data_buff + mtd->writesize;
	if ((mtd->size >> chip->page_shift) > 65536)
1089
		host->row_addr_cycles = 3;
1090
	else
1091
		host->row_addr_cycles = 2;
1092
	return nand_scan_tail(mtd);
E
eric miao 已提交
1093 1094
}

1095
static int alloc_nand_resource(struct platform_device *pdev)
E
eric miao 已提交
1096
{
1097
	struct pxa3xx_nand_platform_data *pdata;
E
eric miao 已提交
1098
	struct pxa3xx_nand_info *info;
1099
	struct pxa3xx_nand_host *host;
1100
	struct nand_chip *chip = NULL;
E
eric miao 已提交
1101 1102
	struct mtd_info *mtd;
	struct resource *r;
1103
	int ret, irq, cs;
E
eric miao 已提交
1104

J
Jingoo Han 已提交
1105
	pdata = dev_get_platdata(&pdev->dev);
1106 1107 1108
	info = devm_kzalloc(&pdev->dev, sizeof(*info) + (sizeof(*mtd) +
			    sizeof(*host)) * pdata->num_cs, GFP_KERNEL);
	if (!info)
1109
		return -ENOMEM;
E
eric miao 已提交
1110 1111

	info->pdev = pdev;
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = (struct mtd_info *)((unsigned int)&info[1] +
		      (sizeof(*mtd) + sizeof(*host)) * cs);
		chip = (struct nand_chip *)(&mtd[1]);
		host = (struct pxa3xx_nand_host *)chip;
		info->host[cs] = host;
		host->mtd = mtd;
		host->cs = cs;
		host->info_data = info;
		mtd->priv = host;
		mtd->owner = THIS_MODULE;

		chip->ecc.read_page	= pxa3xx_nand_read_page_hwecc;
		chip->ecc.write_page	= pxa3xx_nand_write_page_hwecc;
		chip->controller        = &info->controller;
		chip->waitfunc		= pxa3xx_nand_waitfunc;
		chip->select_chip	= pxa3xx_nand_select_chip;
		chip->cmdfunc		= pxa3xx_nand_cmdfunc;
		chip->read_word		= pxa3xx_nand_read_word;
		chip->read_byte		= pxa3xx_nand_read_byte;
		chip->read_buf		= pxa3xx_nand_read_buf;
		chip->write_buf		= pxa3xx_nand_write_buf;
	}
1135 1136 1137

	spin_lock_init(&chip->controller->lock);
	init_waitqueue_head(&chip->controller->wq);
1138
	info->clk = devm_clk_get(&pdev->dev, NULL);
E
eric miao 已提交
1139 1140
	if (IS_ERR(info->clk)) {
		dev_err(&pdev->dev, "failed to get nand clock\n");
1141
		return PTR_ERR(info->clk);
E
eric miao 已提交
1142
	}
1143 1144 1145
	ret = clk_prepare_enable(info->clk);
	if (ret < 0)
		return ret;
E
eric miao 已提交
1146

1147 1148 1149 1150 1151
	/*
	 * This is a dirty hack to make this driver work from devicetree
	 * bindings. It can be removed once we have a prober DMA controller
	 * framework for DT.
	 */
1152
	if (pdev->dev.of_node && of_machine_is_compatible("marvell,pxa3xx")) {
1153 1154 1155 1156 1157 1158 1159
		info->drcmr_dat = 97;
		info->drcmr_cmd = 99;
	} else {
		r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
		if (r == NULL) {
			dev_err(&pdev->dev, "no resource defined for data DMA\n");
			ret = -ENXIO;
1160
			goto fail_disable_clk;
1161 1162
		}
		info->drcmr_dat = r->start;
E
eric miao 已提交
1163

1164 1165 1166 1167
		r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
		if (r == NULL) {
			dev_err(&pdev->dev, "no resource defined for command DMA\n");
			ret = -ENXIO;
1168
			goto fail_disable_clk;
1169 1170
		}
		info->drcmr_cmd = r->start;
E
eric miao 已提交
1171 1172 1173 1174 1175 1176
	}

	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		dev_err(&pdev->dev, "no IRQ resource defined\n");
		ret = -ENXIO;
1177
		goto fail_disable_clk;
E
eric miao 已提交
1178 1179 1180
	}

	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1181 1182 1183
	info->mmio_base = devm_ioremap_resource(&pdev->dev, r);
	if (IS_ERR(info->mmio_base)) {
		ret = PTR_ERR(info->mmio_base);
1184
		goto fail_disable_clk;
E
eric miao 已提交
1185
	}
1186
	info->mmio_phys = r->start;
E
eric miao 已提交
1187 1188 1189

	ret = pxa3xx_nand_init_buff(info);
	if (ret)
1190
		goto fail_disable_clk;
E
eric miao 已提交
1191

1192 1193 1194
	/* initialize all interrupts to be disabled */
	disable_int(info, NDSR_MASK);

1195 1196
	ret = request_irq(irq, pxa3xx_nand_irq, IRQF_DISABLED,
			  pdev->name, info);
E
eric miao 已提交
1197 1198 1199 1200 1201
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to request IRQ\n");
		goto fail_free_buf;
	}

1202
	platform_set_drvdata(pdev, info);
E
eric miao 已提交
1203

1204
	return 0;
E
eric miao 已提交
1205 1206

fail_free_buf:
1207
	free_irq(irq, info);
1208
	pxa3xx_nand_free_buff(info);
1209
fail_disable_clk:
1210
	clk_disable_unprepare(info->clk);
1211
	return ret;
E
eric miao 已提交
1212 1213 1214 1215
}

static int pxa3xx_nand_remove(struct platform_device *pdev)
{
1216
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1217 1218
	struct pxa3xx_nand_platform_data *pdata;
	int irq, cs;
E
eric miao 已提交
1219

1220 1221 1222
	if (!info)
		return 0;

J
Jingoo Han 已提交
1223
	pdata = dev_get_platdata(&pdev->dev);
E
eric miao 已提交
1224

1225 1226 1227
	irq = platform_get_irq(pdev, 0);
	if (irq >= 0)
		free_irq(irq, info);
1228
	pxa3xx_nand_free_buff(info);
1229

1230
	clk_disable_unprepare(info->clk);
1231

1232 1233
	for (cs = 0; cs < pdata->num_cs; cs++)
		nand_release(info->host[cs]->mtd);
E
eric miao 已提交
1234 1235 1236
	return 0;
}

1237 1238
#ifdef CONFIG_OF
static struct of_device_id pxa3xx_nand_dt_ids[] = {
1239 1240 1241 1242 1243 1244 1245 1246
	{
		.compatible = "marvell,pxa3xx-nand",
		.data       = (void *)PXA3XX_NAND_VARIANT_PXA,
	},
	{
		.compatible = "marvell,armada370-nand",
		.data       = (void *)PXA3XX_NAND_VARIANT_ARMADA370,
	},
1247 1248
	{}
};
1249
MODULE_DEVICE_TABLE(of, pxa3xx_nand_dt_ids);
1250

1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
static enum pxa3xx_nand_variant
pxa3xx_nand_get_variant(struct platform_device *pdev)
{
	const struct of_device_id *of_id =
			of_match_device(pxa3xx_nand_dt_ids, &pdev->dev);
	if (!of_id)
		return PXA3XX_NAND_VARIANT_PXA;
	return (enum pxa3xx_nand_variant)of_id->data;
}

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
static int pxa3xx_nand_probe_dt(struct platform_device *pdev)
{
	struct pxa3xx_nand_platform_data *pdata;
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(pxa3xx_nand_dt_ids, &pdev->dev);

	if (!of_id)
		return 0;

	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return -ENOMEM;

	if (of_get_property(np, "marvell,nand-enable-arbiter", NULL))
		pdata->enable_arbiter = 1;
	if (of_get_property(np, "marvell,nand-keep-config", NULL))
		pdata->keep_config = 1;
	of_property_read_u32(np, "num-cs", &pdata->num_cs);

	pdev->dev.platform_data = pdata;

	return 0;
}
#else
1286
static inline int pxa3xx_nand_probe_dt(struct platform_device *pdev)
1287 1288 1289 1290 1291
{
	return 0;
}
#endif

1292 1293 1294
static int pxa3xx_nand_probe(struct platform_device *pdev)
{
	struct pxa3xx_nand_platform_data *pdata;
1295
	struct mtd_part_parser_data ppdata = {};
1296
	struct pxa3xx_nand_info *info;
1297
	int ret, cs, probe_success;
1298

1299 1300 1301 1302
	ret = pxa3xx_nand_probe_dt(pdev);
	if (ret)
		return ret;

J
Jingoo Han 已提交
1303
	pdata = dev_get_platdata(&pdev->dev);
1304 1305 1306 1307 1308
	if (!pdata) {
		dev_err(&pdev->dev, "no platform data defined\n");
		return -ENODEV;
	}

1309 1310 1311 1312 1313
	ret = alloc_nand_resource(pdev);
	if (ret) {
		dev_err(&pdev->dev, "alloc nand resource failed\n");
		return ret;
	}
1314

1315
	info = platform_get_drvdata(pdev);
1316
	info->variant = pxa3xx_nand_get_variant(pdev);
1317 1318
	probe_success = 0;
	for (cs = 0; cs < pdata->num_cs; cs++) {
1319
		struct mtd_info *mtd = info->host[cs]->mtd;
1320 1321

		mtd->name = pdev->name;
1322
		info->cs = cs;
1323
		ret = pxa3xx_nand_scan(mtd);
1324 1325 1326 1327 1328 1329
		if (ret) {
			dev_warn(&pdev->dev, "failed to scan nand at cs %d\n",
				cs);
			continue;
		}

1330
		ppdata.of_node = pdev->dev.of_node;
1331
		ret = mtd_device_parse_register(mtd, NULL,
1332
						&ppdata, pdata->parts[cs],
1333
						pdata->nr_parts[cs]);
1334 1335 1336 1337 1338
		if (!ret)
			probe_success = 1;
	}

	if (!probe_success) {
1339 1340 1341 1342
		pxa3xx_nand_remove(pdev);
		return -ENODEV;
	}

1343
	return 0;
1344 1345
}

E
eric miao 已提交
1346 1347 1348
#ifdef CONFIG_PM
static int pxa3xx_nand_suspend(struct platform_device *pdev, pm_message_t state)
{
1349
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1350 1351 1352
	struct pxa3xx_nand_platform_data *pdata;
	struct mtd_info *mtd;
	int cs;
E
eric miao 已提交
1353

J
Jingoo Han 已提交
1354
	pdata = dev_get_platdata(&pdev->dev);
L
Lei Wen 已提交
1355
	if (info->state) {
E
eric miao 已提交
1356 1357 1358 1359
		dev_err(&pdev->dev, "driver busy, state = %d\n", info->state);
		return -EAGAIN;
	}

1360 1361
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = info->host[cs]->mtd;
1362
		mtd_suspend(mtd);
1363 1364
	}

E
eric miao 已提交
1365 1366 1367 1368 1369
	return 0;
}

static int pxa3xx_nand_resume(struct platform_device *pdev)
{
1370
	struct pxa3xx_nand_info *info = platform_get_drvdata(pdev);
1371 1372 1373
	struct pxa3xx_nand_platform_data *pdata;
	struct mtd_info *mtd;
	int cs;
1374

J
Jingoo Han 已提交
1375
	pdata = dev_get_platdata(&pdev->dev);
1376 1377
	/* We don't want to handle interrupt without calling mtd routine */
	disable_int(info, NDCR_INT_MASK);
E
eric miao 已提交
1378

1379 1380 1381 1382 1383 1384
	/*
	 * Directly set the chip select to a invalid value,
	 * then the driver would reset the timing according
	 * to current chip select at the beginning of cmdfunc
	 */
	info->cs = 0xff;
E
eric miao 已提交
1385

1386 1387 1388 1389 1390 1391 1392
	/*
	 * As the spec says, the NDSR would be updated to 0x1800 when
	 * doing the nand_clk disable/enable.
	 * To prevent it damaging state machine of the driver, clear
	 * all status before resume
	 */
	nand_writel(info, NDSR, NDSR_MASK);
1393 1394
	for (cs = 0; cs < pdata->num_cs; cs++) {
		mtd = info->host[cs]->mtd;
1395
		mtd_resume(mtd);
1396 1397
	}

1398
	return 0;
E
eric miao 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407
}
#else
#define pxa3xx_nand_suspend	NULL
#define pxa3xx_nand_resume	NULL
#endif

static struct platform_driver pxa3xx_nand_driver = {
	.driver = {
		.name	= "pxa3xx-nand",
1408
		.of_match_table = of_match_ptr(pxa3xx_nand_dt_ids),
E
eric miao 已提交
1409 1410 1411 1412 1413 1414 1415
	},
	.probe		= pxa3xx_nand_probe,
	.remove		= pxa3xx_nand_remove,
	.suspend	= pxa3xx_nand_suspend,
	.resume		= pxa3xx_nand_resume,
};

1416
module_platform_driver(pxa3xx_nand_driver);
E
eric miao 已提交
1417 1418 1419

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("PXA3xx NAND controller driver");