dw_dmac.c 40.8 KB
Newer Older
1 2 3 4 5
/*
 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
 * AVR32 systems.)
 *
 * Copyright (C) 2007-2008 Atmel Corporation
6
 * Copyright (C) 2010-2011 ST Microelectronics
7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12
#include <linux/bitops.h>
13 14 15 16 17 18 19
#include <linux/clk.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
20
#include <linux/of.h>
21 22 23 24 25 26
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/slab.h>

#include "dw_dmac_regs.h"
27
#include "dmaengine.h"
28 29 30 31 32 33 34 35 36 37 38

/*
 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
 * of which use ARM any more).  See the "Databook" from Synopsys for
 * information beyond what licensees probably provide.
 *
 * The driver has currently been tested only with the Atmel AT32AP7000,
 * which does not support descriptor writeback.
 */

39 40 41 42 43 44 45 46 47 48
#define DWC_DEFAULT_CTLLO(_chan) ({				\
		struct dw_dma_slave *__slave = (_chan->private);	\
		struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);	\
		struct dma_slave_config	*_sconfig = &_dwc->dma_sconfig;	\
		int _dms = __slave ? __slave->dst_master : 0;	\
		int _sms = __slave ? __slave->src_master : 1;	\
		u8 _smsize = __slave ? _sconfig->src_maxburst :	\
			DW_DMA_MSIZE_16;			\
		u8 _dmsize = __slave ? _sconfig->dst_maxburst :	\
			DW_DMA_MSIZE_16;			\
49
								\
50 51
		(DWC_CTLL_DST_MSIZE(_dmsize)			\
		 | DWC_CTLL_SRC_MSIZE(_smsize)			\
52 53
		 | DWC_CTLL_LLP_D_EN				\
		 | DWC_CTLL_LLP_S_EN				\
54 55
		 | DWC_CTLL_DMS(_dms)				\
		 | DWC_CTLL_SMS(_sms));				\
56
	})
57 58 59 60 61

/*
 * This is configuration-dependent and usually a funny size like 4095.
 *
 * Note that this is a transfer count, i.e. if we transfer 32-bit
62
 * words, we can do 16380 bytes per descriptor.
63 64 65
 *
 * This parameter is also system-specific.
 */
66
#define DWC_MAX_COUNT	4095U
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84

/*
 * Number of descriptors to allocate for each channel. This should be
 * made configurable somehow; preferably, the clients (at least the
 * ones using slave transfers) should be able to give us a hint.
 */
#define NR_DESCS_PER_CHANNEL	64

/*----------------------------------------------------------------------*/

/*
 * Because we're not relying on writeback from the controller (it may not
 * even be configured into the core!) we don't need to use dma_pool.  These
 * descriptors -- and associated data -- are cacheable.  We do need to make
 * sure their dcache entries are written back before handing them off to
 * the controller, though.
 */

85 86 87 88 89 90 91 92 93
static struct device *chan2dev(struct dma_chan *chan)
{
	return &chan->dev->device;
}
static struct device *chan2parent(struct dma_chan *chan)
{
	return chan->dev->device.parent;
}

94 95 96 97 98 99 100 101 102 103
static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
{
	return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
}

static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	struct dw_desc *ret = NULL;
	unsigned int i = 0;
104
	unsigned long flags;
105

106
	spin_lock_irqsave(&dwc->lock, flags);
107
	list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
108
		i++;
109 110 111 112 113
		if (async_tx_test_ack(&desc->txd)) {
			list_del(&desc->desc_node);
			ret = desc;
			break;
		}
114
		dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
115
	}
116
	spin_unlock_irqrestore(&dwc->lock, flags);
117

118
	dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
119 120 121 122 123 124 125 126

	return ret;
}

static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
	struct dw_desc	*child;

127
	list_for_each_entry(child, &desc->tx_list, desc_node)
128
		dma_sync_single_for_cpu(chan2parent(&dwc->chan),
129 130
				child->txd.phys, sizeof(child->lli),
				DMA_TO_DEVICE);
131
	dma_sync_single_for_cpu(chan2parent(&dwc->chan),
132 133 134 135 136 137 138 139 140 141
			desc->txd.phys, sizeof(desc->lli),
			DMA_TO_DEVICE);
}

/*
 * Move a descriptor, including any children, to the free list.
 * `desc' must not be on any lists.
 */
static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
{
142 143
	unsigned long flags;

144 145 146 147 148
	if (desc) {
		struct dw_desc *child;

		dwc_sync_desc_for_cpu(dwc, desc);

149
		spin_lock_irqsave(&dwc->lock, flags);
150
		list_for_each_entry(child, &desc->tx_list, desc_node)
151
			dev_vdbg(chan2dev(&dwc->chan),
152 153
					"moving child desc %p to freelist\n",
					child);
154
		list_splice_init(&desc->tx_list, &dwc->free_list);
155
		dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
156
		list_add(&desc->desc_node, &dwc->free_list);
157
		spin_unlock_irqrestore(&dwc->lock, flags);
158 159 160
	}
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
static void dwc_initialize(struct dw_dma_chan *dwc)
{
	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
	struct dw_dma_slave *dws = dwc->chan.private;
	u32 cfghi = DWC_CFGH_FIFO_MODE;
	u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);

	if (dwc->initialized == true)
		return;

	if (dws) {
		/*
		 * We need controller-specific data to set up slave
		 * transfers.
		 */
		BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);

		cfghi = dws->cfg_hi;
		cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
	}

	channel_writel(dwc, CFG_LO, cfglo);
	channel_writel(dwc, CFG_HI, cfghi);

	/* Enable interrupts */
	channel_set_bit(dw, MASK.XFER, dwc->mask);
	channel_set_bit(dw, MASK.ERROR, dwc->mask);

	dwc->initialized = true;
}

192 193
/*----------------------------------------------------------------------*/

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
static inline unsigned int dwc_fast_fls(unsigned long long v)
{
	/*
	 * We can be a lot more clever here, but this should take care
	 * of the most common optimization.
	 */
	if (!(v & 7))
		return 3;
	else if (!(v & 3))
		return 2;
	else if (!(v & 1))
		return 1;
	return 0;
}

209 210 211 212 213 214 215 216 217 218 219
static void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
{
	dev_err(chan2dev(&dwc->chan),
		"  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
		channel_readl(dwc, SAR),
		channel_readl(dwc, DAR),
		channel_readl(dwc, LLP),
		channel_readl(dwc, CTL_HI),
		channel_readl(dwc, CTL_LO));
}

220 221 222 223 224 225 226 227

static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	channel_clear_bit(dw, CH_EN, dwc->mask);
	while (dma_readl(dw, CH_EN) & dwc->mask)
		cpu_relax();
}

228 229
/*----------------------------------------------------------------------*/

230 231 232 233 234 235 236
/* Called with dwc->lock held and bh disabled */
static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
{
	struct dw_dma	*dw = to_dw_dma(dwc->chan.device);

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
237
		dev_err(chan2dev(&dwc->chan),
238
			"BUG: Attempted to start non-idle channel\n");
239
		dwc_dump_chan_regs(dwc);
240 241 242 243 244

		/* The tasklet will hopefully advance the queue... */
		return;
	}

245 246
	dwc_initialize(dwc);

247 248 249 250 251 252 253 254 255 256
	channel_writel(dwc, LLP, first->txd.phys);
	channel_writel(dwc, CTL_LO,
			DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);
	channel_set_bit(dw, CH_EN, dwc->mask);
}

/*----------------------------------------------------------------------*/

static void
257 258
dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
		bool callback_required)
259
{
260 261
	dma_async_tx_callback		callback = NULL;
	void				*param = NULL;
262
	struct dma_async_tx_descriptor	*txd = &desc->txd;
263
	struct dw_desc			*child;
264
	unsigned long			flags;
265

266
	dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
267

268
	spin_lock_irqsave(&dwc->lock, flags);
269
	dma_cookie_complete(txd);
270 271 272 273
	if (callback_required) {
		callback = txd->callback;
		param = txd->callback_param;
	}
274 275

	dwc_sync_desc_for_cpu(dwc, desc);
276 277 278 279 280 281

	/* async_tx_ack */
	list_for_each_entry(child, &desc->tx_list, desc_node)
		async_tx_ack(&child->txd);
	async_tx_ack(&desc->txd);

282
	list_splice_init(&desc->tx_list, &dwc->free_list);
283 284
	list_move(&desc->desc_node, &dwc->free_list);

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	if (!dwc->chan.private) {
		struct device *parent = chan2parent(&dwc->chan);
		if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
			if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.dar,
						desc->len, DMA_FROM_DEVICE);
		}
		if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
			if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
				dma_unmap_single(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
			else
				dma_unmap_page(parent, desc->lli.sar,
						desc->len, DMA_TO_DEVICE);
		}
	}
304

305 306
	spin_unlock_irqrestore(&dwc->lock, flags);

307
	if (callback_required && callback)
308 309 310 311 312 313 314
		callback(param);
}

static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *desc, *_desc;
	LIST_HEAD(list);
315
	unsigned long flags;
316

317
	spin_lock_irqsave(&dwc->lock, flags);
318
	if (dma_readl(dw, CH_EN) & dwc->mask) {
319
		dev_err(chan2dev(&dwc->chan),
320 321 322
			"BUG: XFER bit set, but channel not idle!\n");

		/* Try to continue after resetting the channel... */
323
		dwc_chan_disable(dw, dwc);
324 325 326 327 328 329 330
	}

	/*
	 * Submit queued descriptors ASAP, i.e. before we go through
	 * the completed ones.
	 */
	list_splice_init(&dwc->active_list, &list);
331 332 333 334
	if (!list_empty(&dwc->queue)) {
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
	}
335

336 337
	spin_unlock_irqrestore(&dwc->lock, flags);

338
	list_for_each_entry_safe(desc, _desc, &list, desc_node)
339
		dwc_descriptor_complete(dwc, desc, true);
340 341 342 343 344 345 346 347
}

static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	dma_addr_t llp;
	struct dw_desc *desc, *_desc;
	struct dw_desc *child;
	u32 status_xfer;
348
	unsigned long flags;
349

350
	spin_lock_irqsave(&dwc->lock, flags);
351 352 353 354 355 356
	llp = channel_readl(dwc, LLP);
	status_xfer = dma_readl(dw, RAW.XFER);

	if (status_xfer & dwc->mask) {
		/* Everything we've submitted is done */
		dma_writel(dw, CLEAR.XFER, dwc->mask);
357 358
		spin_unlock_irqrestore(&dwc->lock, flags);

359 360 361 362
		dwc_complete_all(dw, dwc);
		return;
	}

363 364
	if (list_empty(&dwc->active_list)) {
		spin_unlock_irqrestore(&dwc->lock, flags);
365
		return;
366
	}
367

368
	dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
369
			(unsigned long long)llp);
370 371

	list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
372
		/* check first descriptors addr */
373 374
		if (desc->txd.phys == llp) {
			spin_unlock_irqrestore(&dwc->lock, flags);
375
			return;
376
		}
377 378

		/* check first descriptors llp */
379
		if (desc->lli.llp == llp) {
380
			/* This one is currently in progress */
381
			spin_unlock_irqrestore(&dwc->lock, flags);
382
			return;
383
		}
384

385
		list_for_each_entry(child, &desc->tx_list, desc_node)
386
			if (child->lli.llp == llp) {
387
				/* Currently in progress */
388
				spin_unlock_irqrestore(&dwc->lock, flags);
389
				return;
390
			}
391 392 393 394 395

		/*
		 * No descriptors so far seem to be in progress, i.e.
		 * this one must be done.
		 */
396
		spin_unlock_irqrestore(&dwc->lock, flags);
397
		dwc_descriptor_complete(dwc, desc, true);
398
		spin_lock_irqsave(&dwc->lock, flags);
399 400
	}

401
	dev_err(chan2dev(&dwc->chan),
402 403 404
		"BUG: All descriptors done, but channel not idle!\n");

	/* Try to continue after resetting the channel... */
405
	dwc_chan_disable(dw, dwc);
406 407

	if (!list_empty(&dwc->queue)) {
408 409
		list_move(dwc->queue.next, &dwc->active_list);
		dwc_dostart(dwc, dwc_first_active(dwc));
410
	}
411
	spin_unlock_irqrestore(&dwc->lock, flags);
412 413
}

414
static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
415
{
416
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
417 418 419 420
			"  desc: s0x%llx d0x%llx l0x%llx c0x%x:%x\n",
			(unsigned long long)lli->sar,
			(unsigned long long)lli->dar,
			(unsigned long long)lli->llp,
421 422 423 424 425 426 427
			lli->ctlhi, lli->ctllo);
}

static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
{
	struct dw_desc *bad_desc;
	struct dw_desc *child;
428
	unsigned long flags;
429 430 431

	dwc_scan_descriptors(dw, dwc);

432 433
	spin_lock_irqsave(&dwc->lock, flags);

434 435 436 437 438 439 440
	/*
	 * The descriptor currently at the head of the active list is
	 * borked. Since we don't have any way to report errors, we'll
	 * just have to scream loudly and try to carry on.
	 */
	bad_desc = dwc_first_active(dwc);
	list_del_init(&bad_desc->desc_node);
441
	list_move(dwc->queue.next, dwc->active_list.prev);
442 443 444 445 446 447 448 449 450 451 452 453 454

	/* Clear the error flag and try to restart the controller */
	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	if (!list_empty(&dwc->active_list))
		dwc_dostart(dwc, dwc_first_active(dwc));

	/*
	 * KERN_CRITICAL may seem harsh, but since this only happens
	 * when someone submits a bad physical address in a
	 * descriptor, we should consider ourselves lucky that the
	 * controller flagged an error instead of scribbling over
	 * random memory locations.
	 */
455
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
456
			"Bad descriptor submitted for DMA!\n");
457
	dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
458 459
			"  cookie: %d\n", bad_desc->txd.cookie);
	dwc_dump_lli(dwc, &bad_desc->lli);
460
	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
461 462
		dwc_dump_lli(dwc, &child->lli);

463 464
	spin_unlock_irqrestore(&dwc->lock, flags);

465
	/* Pretend the descriptor completed successfully */
466
	dwc_descriptor_complete(dwc, bad_desc, true);
467 468
}

469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
/* --------------------- Cyclic DMA API extensions -------------------- */

inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, SAR);
}
EXPORT_SYMBOL(dw_dma_get_src_addr);

inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
	return channel_readl(dwc, DAR);
}
EXPORT_SYMBOL(dw_dma_get_dst_addr);

/* called with dwc->lock held and all DMAC interrupts disabled */
static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
487
		u32 status_err, u32 status_xfer)
488
{
489 490
	unsigned long flags;

491
	if (dwc->mask) {
492 493 494 495 496 497 498 499
		void (*callback)(void *param);
		void *callback_param;

		dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
				channel_readl(dwc, LLP));

		callback = dwc->cdesc->period_callback;
		callback_param = dwc->cdesc->period_callback_param;
500 501

		if (callback)
502 503 504 505 506 507 508 509 510 511 512 513 514 515
			callback(callback_param);
	}

	/*
	 * Error and transfer complete are highly unlikely, and will most
	 * likely be due to a configuration error by the user.
	 */
	if (unlikely(status_err & dwc->mask) ||
			unlikely(status_xfer & dwc->mask)) {
		int i;

		dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
				"interrupt, stopping DMA transfer\n",
				status_xfer ? "xfer" : "error");
516 517 518

		spin_lock_irqsave(&dwc->lock, flags);

519
		dwc_dump_chan_regs(dwc);
520

521
		dwc_chan_disable(dw, dwc);
522 523 524 525 526 527 528 529 530 531 532

		/* make sure DMA does not restart by loading a new list */
		channel_writel(dwc, LLP, 0);
		channel_writel(dwc, CTL_LO, 0);
		channel_writel(dwc, CTL_HI, 0);

		dma_writel(dw, CLEAR.ERROR, dwc->mask);
		dma_writel(dw, CLEAR.XFER, dwc->mask);

		for (i = 0; i < dwc->cdesc->periods; i++)
			dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
533 534

		spin_unlock_irqrestore(&dwc->lock, flags);
535 536 537 538 539
	}
}

/* ------------------------------------------------------------------------- */

540 541 542 543 544 545 546 547
static void dw_dma_tasklet(unsigned long data)
{
	struct dw_dma *dw = (struct dw_dma *)data;
	struct dw_dma_chan *dwc;
	u32 status_xfer;
	u32 status_err;
	int i;

548
	status_xfer = dma_readl(dw, RAW.XFER);
549 550
	status_err = dma_readl(dw, RAW.ERROR);

551
	dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
552 553 554

	for (i = 0; i < dw->dma.chancnt; i++) {
		dwc = &dw->chan[i];
555
		if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
556
			dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
557
		else if (status_err & (1 << i))
558
			dwc_handle_error(dw, dwc);
559
		else if (status_xfer & (1 << i))
560 561 562 563
			dwc_scan_descriptors(dw, dwc);
	}

	/*
564
	 * Re-enable interrupts.
565 566 567 568 569 570 571 572 573 574
	 */
	channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
}

static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
{
	struct dw_dma *dw = dev_id;
	u32 status;

575
	dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
			dma_readl(dw, STATUS_INT));

	/*
	 * Just disable the interrupts. We'll turn them back on in the
	 * softirq handler.
	 */
	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	status = dma_readl(dw, STATUS_INT);
	if (status) {
		dev_err(dw->dma.dev,
			"BUG: Unexpected interrupts pending: 0x%x\n",
			status);

		/* Try to recover */
		channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
		channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
	}

	tasklet_schedule(&dw->tasklet);

	return IRQ_HANDLED;
}

/*----------------------------------------------------------------------*/

static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
{
	struct dw_desc		*desc = txd_to_dw_desc(tx);
	struct dw_dma_chan	*dwc = to_dw_dma_chan(tx->chan);
	dma_cookie_t		cookie;
610
	unsigned long		flags;
611

612
	spin_lock_irqsave(&dwc->lock, flags);
613
	cookie = dma_cookie_assign(tx);
614 615 616 617 618 619 620

	/*
	 * REVISIT: We should attempt to chain as many descriptors as
	 * possible, perhaps even appending to those already submitted
	 * for DMA. But this is hard to do in a race-free manner.
	 */
	if (list_empty(&dwc->active_list)) {
621
		dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
622 623
				desc->txd.cookie);
		list_add_tail(&desc->desc_node, &dwc->active_list);
624
		dwc_dostart(dwc, dwc_first_active(dwc));
625
	} else {
626
		dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
627 628 629 630 631
				desc->txd.cookie);

		list_add_tail(&desc->desc_node, &dwc->queue);
	}

632
	spin_unlock_irqrestore(&dwc->lock, flags);
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650

	return cookie;
}

static struct dma_async_tx_descriptor *
dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
		size_t len, unsigned long flags)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_desc		*desc;
	struct dw_desc		*first;
	struct dw_desc		*prev;
	size_t			xfer_count;
	size_t			offset;
	unsigned int		src_width;
	unsigned int		dst_width;
	u32			ctllo;

651
	dev_vdbg(chan2dev(chan),
652
			"%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
653 654
			(unsigned long long)dest, (unsigned long long)src,
			len, flags);
655 656

	if (unlikely(!len)) {
657
		dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
658 659 660
		return NULL;
	}

661
	src_width = dst_width = dwc_fast_fls(src | dest | len);
662

663
	ctllo = DWC_DEFAULT_CTLLO(chan)
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
			| DWC_CTLL_DST_WIDTH(dst_width)
			| DWC_CTLL_SRC_WIDTH(src_width)
			| DWC_CTLL_DST_INC
			| DWC_CTLL_SRC_INC
			| DWC_CTLL_FC_M2M;
	prev = first = NULL;

	for (offset = 0; offset < len; offset += xfer_count << src_width) {
		xfer_count = min_t(size_t, (len - offset) >> src_width,
				DWC_MAX_COUNT);

		desc = dwc_desc_get(dwc);
		if (!desc)
			goto err_desc_get;

		desc->lli.sar = src + offset;
		desc->lli.dar = dest + offset;
		desc->lli.ctllo = ctllo;
		desc->lli.ctlhi = xfer_count;

		if (!first) {
			first = desc;
		} else {
			prev->lli.llp = desc->txd.phys;
688
			dma_sync_single_for_device(chan2parent(chan),
689 690 691
					prev->txd.phys, sizeof(prev->lli),
					DMA_TO_DEVICE);
			list_add_tail(&desc->desc_node,
692
					&first->tx_list);
693 694 695 696 697 698 699 700 701 702
		}
		prev = desc;
	}


	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
703
	dma_sync_single_for_device(chan2parent(chan),
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->txd.flags = flags;
	first->len = len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

static struct dma_async_tx_descriptor *
dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
719
		unsigned int sg_len, enum dma_transfer_direction direction,
720
		unsigned long flags, void *context)
721 722
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
723
	struct dw_dma_slave	*dws = chan->private;
724
	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
725 726 727 728 729 730 731 732 733 734
	struct dw_desc		*prev;
	struct dw_desc		*first;
	u32			ctllo;
	dma_addr_t		reg;
	unsigned int		reg_width;
	unsigned int		mem_width;
	unsigned int		i;
	struct scatterlist	*sg;
	size_t			total_len = 0;

735
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
736 737 738 739 740 741 742

	if (unlikely(!dws || !sg_len))
		return NULL;

	prev = first = NULL;

	switch (direction) {
743
	case DMA_MEM_TO_DEV:
744 745 746
		reg_width = __fls(sconfig->dst_addr_width);
		reg = sconfig->dst_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
747 748
				| DWC_CTLL_DST_WIDTH(reg_width)
				| DWC_CTLL_DST_FIX
749 750 751 752 753
				| DWC_CTLL_SRC_INC);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
			DWC_CTLL_FC(DW_DMA_FC_D_M2P);

754 755
		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
756
			u32		len, dlen, mem;
757

758
			mem = sg_dma_address(sg);
759
			len = sg_dma_len(sg);
760

761
			mem_width = dwc_fast_fls(mem | len);
762

763
slave_sg_todev_fill_desc:
764 765
			desc = dwc_desc_get(dwc);
			if (!desc) {
766
				dev_err(chan2dev(chan),
767 768 769 770 771 772 773
					"not enough descriptors available\n");
				goto err_desc_get;
			}

			desc->lli.sar = mem;
			desc->lli.dar = reg;
			desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
774 775 776 777 778 779 780 781 782 783
			if ((len >> mem_width) > DWC_MAX_COUNT) {
				dlen = DWC_MAX_COUNT << mem_width;
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}

			desc->lli.ctlhi = dlen >> mem_width;
784 785 786 787 788

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
789
				dma_sync_single_for_device(chan2parent(chan),
790 791 792 793
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
794
						&first->tx_list);
795 796
			}
			prev = desc;
797 798 799 800
			total_len += dlen;

			if (len)
				goto slave_sg_todev_fill_desc;
801 802
		}
		break;
803
	case DMA_DEV_TO_MEM:
804 805 806
		reg_width = __fls(sconfig->src_addr_width);
		reg = sconfig->src_addr;
		ctllo = (DWC_DEFAULT_CTLLO(chan)
807 808
				| DWC_CTLL_SRC_WIDTH(reg_width)
				| DWC_CTLL_DST_INC
809 810 811 812
				| DWC_CTLL_SRC_FIX);

		ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
			DWC_CTLL_FC(DW_DMA_FC_D_P2M);
813 814 815

		for_each_sg(sgl, sg, sg_len, i) {
			struct dw_desc	*desc;
816
			u32		len, dlen, mem;
817

818
			mem = sg_dma_address(sg);
819
			len = sg_dma_len(sg);
820

821
			mem_width = dwc_fast_fls(mem | len);
822

823 824 825 826 827 828 829 830
slave_sg_fromdev_fill_desc:
			desc = dwc_desc_get(dwc);
			if (!desc) {
				dev_err(chan2dev(chan),
						"not enough descriptors available\n");
				goto err_desc_get;
			}

831 832 833
			desc->lli.sar = reg;
			desc->lli.dar = mem;
			desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
834 835 836 837 838 839 840 841 842
			if ((len >> reg_width) > DWC_MAX_COUNT) {
				dlen = DWC_MAX_COUNT << reg_width;
				mem += dlen;
				len -= dlen;
			} else {
				dlen = len;
				len = 0;
			}
			desc->lli.ctlhi = dlen >> reg_width;
843 844 845 846 847

			if (!first) {
				first = desc;
			} else {
				prev->lli.llp = desc->txd.phys;
848
				dma_sync_single_for_device(chan2parent(chan),
849 850 851 852
						prev->txd.phys,
						sizeof(prev->lli),
						DMA_TO_DEVICE);
				list_add_tail(&desc->desc_node,
853
						&first->tx_list);
854 855
			}
			prev = desc;
856 857 858 859
			total_len += dlen;

			if (len)
				goto slave_sg_fromdev_fill_desc;
860 861 862 863 864 865 866 867 868 869 870
		}
		break;
	default:
		return NULL;
	}

	if (flags & DMA_PREP_INTERRUPT)
		/* Trigger interrupt after last block */
		prev->lli.ctllo |= DWC_CTLL_INT_EN;

	prev->lli.llp = 0;
871
	dma_sync_single_for_device(chan2parent(chan),
872 873 874 875 876 877 878 879 880 881 882 883
			prev->txd.phys, sizeof(prev->lli),
			DMA_TO_DEVICE);

	first->len = total_len;

	return &first->txd;

err_desc_get:
	dwc_desc_put(dwc, first);
	return NULL;
}

884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
/*
 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
 *
 * NOTE: burst size 2 is not supported by controller.
 *
 * This can be done by finding least significant bit set: n & (n - 1)
 */
static inline void convert_burst(u32 *maxburst)
{
	if (*maxburst > 1)
		*maxburst = fls(*maxburst) - 2;
	else
		*maxburst = 0;
}

static int
set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
{
	struct dw_dma_chan *dwc = to_dw_dma_chan(chan);

	/* Check if it is chan is configured for slave transfers */
	if (!chan->private)
		return -EINVAL;

	memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));

	convert_burst(&dwc->dma_sconfig.src_maxburst);
	convert_burst(&dwc->dma_sconfig.dst_maxburst);

	return 0;
}

917 918
static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
		       unsigned long arg)
919 920 921 922
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
923
	unsigned long		flags;
924
	u32			cfglo;
925 926
	LIST_HEAD(list);

927 928
	if (cmd == DMA_PAUSE) {
		spin_lock_irqsave(&dwc->lock, flags);
929

930 931 932 933
		cfglo = channel_readl(dwc, CFG_LO);
		channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
		while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
			cpu_relax();
934

935 936 937 938 939
		dwc->paused = true;
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_RESUME) {
		if (!dwc->paused)
			return 0;
940

941
		spin_lock_irqsave(&dwc->lock, flags);
942

943 944 945
		cfglo = channel_readl(dwc, CFG_LO);
		channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
		dwc->paused = false;
946

947 948 949
		spin_unlock_irqrestore(&dwc->lock, flags);
	} else if (cmd == DMA_TERMINATE_ALL) {
		spin_lock_irqsave(&dwc->lock, flags);
950

951
		dwc_chan_disable(dw, dwc);
952 953 954 955 956 957 958 959 960 961 962 963

		dwc->paused = false;

		/* active_list entries will end up before queued entries */
		list_splice_init(&dwc->queue, &list);
		list_splice_init(&dwc->active_list, &list);

		spin_unlock_irqrestore(&dwc->lock, flags);

		/* Flush all pending and queued descriptors */
		list_for_each_entry_safe(desc, _desc, &list, desc_node)
			dwc_descriptor_complete(dwc, desc, false);
964 965 966
	} else if (cmd == DMA_SLAVE_CONFIG) {
		return set_runtime_config(chan, (struct dma_slave_config *)arg);
	} else {
967
		return -ENXIO;
968
	}
969 970

	return 0;
971 972 973
}

static enum dma_status
974 975 976
dwc_tx_status(struct dma_chan *chan,
	      dma_cookie_t cookie,
	      struct dma_tx_state *txstate)
977 978
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
979
	enum dma_status		ret;
980

981
	ret = dma_cookie_status(chan, cookie, txstate);
982 983 984
	if (ret != DMA_SUCCESS) {
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);

985
		ret = dma_cookie_status(chan, cookie, txstate);
986 987
	}

988
	if (ret != DMA_SUCCESS)
989
		dma_set_residue(txstate, dwc_first_active(dwc)->len);
990

991 992
	if (dwc->paused)
		return DMA_PAUSED;
993 994 995 996 997 998 999 1000 1001 1002 1003 1004

	return ret;
}

static void dwc_issue_pending(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);

	if (!list_empty(&dwc->queue))
		dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
}

1005
static int dwc_alloc_chan_resources(struct dma_chan *chan)
1006 1007 1008 1009 1010
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc;
	int			i;
1011
	unsigned long		flags;
1012

1013
	dev_vdbg(chan2dev(chan), "%s\n", __func__);
1014 1015 1016

	/* ASSERT:  channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
1017
		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1018 1019 1020
		return -EIO;
	}

1021
	dma_cookie_init(chan);
1022 1023 1024 1025 1026 1027 1028

	/*
	 * NOTE: some controllers may have additional features that we
	 * need to initialize here, like "scatter-gather" (which
	 * doesn't mean what you think it means), and status writeback.
	 */

1029
	spin_lock_irqsave(&dwc->lock, flags);
1030 1031
	i = dwc->descs_allocated;
	while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1032
		spin_unlock_irqrestore(&dwc->lock, flags);
1033 1034 1035

		desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
		if (!desc) {
1036
			dev_info(chan2dev(chan),
1037
				"only allocated %d descriptors\n", i);
1038
			spin_lock_irqsave(&dwc->lock, flags);
1039 1040 1041
			break;
		}

1042
		INIT_LIST_HEAD(&desc->tx_list);
1043 1044 1045
		dma_async_tx_descriptor_init(&desc->txd, chan);
		desc->txd.tx_submit = dwc_tx_submit;
		desc->txd.flags = DMA_CTRL_ACK;
1046
		desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
1047 1048 1049
				sizeof(desc->lli), DMA_TO_DEVICE);
		dwc_desc_put(dwc, desc);

1050
		spin_lock_irqsave(&dwc->lock, flags);
1051 1052 1053
		i = ++dwc->descs_allocated;
	}

1054
	spin_unlock_irqrestore(&dwc->lock, flags);
1055

1056
	dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1057 1058 1059 1060 1061 1062 1063 1064 1065

	return i;
}

static void dwc_free_chan_resources(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(chan->device);
	struct dw_desc		*desc, *_desc;
1066
	unsigned long		flags;
1067 1068
	LIST_HEAD(list);

1069
	dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1070 1071 1072 1073 1074 1075 1076
			dwc->descs_allocated);

	/* ASSERT:  channel is idle */
	BUG_ON(!list_empty(&dwc->active_list));
	BUG_ON(!list_empty(&dwc->queue));
	BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);

1077
	spin_lock_irqsave(&dwc->lock, flags);
1078 1079
	list_splice_init(&dwc->free_list, &list);
	dwc->descs_allocated = 0;
1080
	dwc->initialized = false;
1081 1082 1083 1084 1085

	/* Disable interrupts */
	channel_clear_bit(dw, MASK.XFER, dwc->mask);
	channel_clear_bit(dw, MASK.ERROR, dwc->mask);

1086
	spin_unlock_irqrestore(&dwc->lock, flags);
1087 1088

	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1089 1090
		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
		dma_unmap_single(chan2parent(chan), desc->txd.phys,
1091 1092 1093 1094
				sizeof(desc->lli), DMA_TO_DEVICE);
		kfree(desc);
	}

1095
	dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1096 1097
}

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
/* --------------------- Cyclic DMA API extensions -------------------- */

/**
 * dw_dma_cyclic_start - start the cyclic DMA transfer
 * @chan: the DMA channel to start
 *
 * Must be called with soft interrupts disabled. Returns zero on success or
 * -errno on failure.
 */
int dw_dma_cyclic_start(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1111
	unsigned long		flags;
1112 1113 1114 1115 1116 1117

	if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
		dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
		return -ENODEV;
	}

1118
	spin_lock_irqsave(&dwc->lock, flags);
1119 1120 1121 1122 1123

	/* assert channel is idle */
	if (dma_readl(dw, CH_EN) & dwc->mask) {
		dev_err(chan2dev(&dwc->chan),
			"BUG: Attempted to start non-idle channel\n");
1124
		dwc_dump_chan_regs(dwc);
1125
		spin_unlock_irqrestore(&dwc->lock, flags);
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
		return -EBUSY;
	}

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

	/* setup DMAC channel registers */
	channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
	channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
	channel_writel(dwc, CTL_HI, 0);

	channel_set_bit(dw, CH_EN, dwc->mask);

1139
	spin_unlock_irqrestore(&dwc->lock, flags);
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154

	return 0;
}
EXPORT_SYMBOL(dw_dma_cyclic_start);

/**
 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
 * @chan: the DMA channel to stop
 *
 * Must be called with soft interrupts disabled.
 */
void dw_dma_cyclic_stop(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
1155
	unsigned long		flags;
1156

1157
	spin_lock_irqsave(&dwc->lock, flags);
1158

1159
	dwc_chan_disable(dw, dwc);
1160

1161
	spin_unlock_irqrestore(&dwc->lock, flags);
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
}
EXPORT_SYMBOL(dw_dma_cyclic_stop);

/**
 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
 * @chan: the DMA channel to prepare
 * @buf_addr: physical DMA address where the buffer starts
 * @buf_len: total number of bytes for the entire buffer
 * @period_len: number of bytes for each period
 * @direction: transfer direction, to or from device
 *
 * Must be called before trying to start the transfer. Returns a valid struct
 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
 */
struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1178
		enum dma_transfer_direction direction)
1179 1180
{
	struct dw_dma_chan		*dwc = to_dw_dma_chan(chan);
1181
	struct dma_slave_config		*sconfig = &dwc->dma_sconfig;
1182 1183 1184 1185 1186 1187 1188 1189
	struct dw_cyclic_desc		*cdesc;
	struct dw_cyclic_desc		*retval = NULL;
	struct dw_desc			*desc;
	struct dw_desc			*last = NULL;
	unsigned long			was_cyclic;
	unsigned int			reg_width;
	unsigned int			periods;
	unsigned int			i;
1190
	unsigned long			flags;
1191

1192
	spin_lock_irqsave(&dwc->lock, flags);
1193
	if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1194
		spin_unlock_irqrestore(&dwc->lock, flags);
1195 1196 1197 1198 1199 1200
		dev_dbg(chan2dev(&dwc->chan),
				"queue and/or active list are not empty\n");
		return ERR_PTR(-EBUSY);
	}

	was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1201
	spin_unlock_irqrestore(&dwc->lock, flags);
1202 1203 1204 1205 1206 1207 1208
	if (was_cyclic) {
		dev_dbg(chan2dev(&dwc->chan),
				"channel already prepared for cyclic DMA\n");
		return ERR_PTR(-EBUSY);
	}

	retval = ERR_PTR(-EINVAL);
1209 1210 1211 1212 1213 1214

	if (direction == DMA_MEM_TO_DEV)
		reg_width = __ffs(sconfig->dst_addr_width);
	else
		reg_width = __ffs(sconfig->src_addr_width);

1215 1216 1217 1218 1219 1220 1221 1222 1223
	periods = buf_len / period_len;

	/* Check for too big/unaligned periods and unaligned DMA buffer. */
	if (period_len > (DWC_MAX_COUNT << reg_width))
		goto out_err;
	if (unlikely(period_len & ((1 << reg_width) - 1)))
		goto out_err;
	if (unlikely(buf_addr & ((1 << reg_width) - 1)))
		goto out_err;
1224
	if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		goto out_err;

	retval = ERR_PTR(-ENOMEM);

	if (periods > NR_DESCS_PER_CHANNEL)
		goto out_err;

	cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
	if (!cdesc)
		goto out_err;

	cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
	if (!cdesc->desc)
		goto out_err_alloc;

	for (i = 0; i < periods; i++) {
		desc = dwc_desc_get(dwc);
		if (!desc)
			goto out_err_desc_get;

		switch (direction) {
1246
		case DMA_MEM_TO_DEV:
1247
			desc->lli.dar = sconfig->dst_addr;
1248
			desc->lli.sar = buf_addr + (period_len * i);
1249
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1250 1251 1252 1253 1254
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_FIX
					| DWC_CTLL_SRC_INC
					| DWC_CTLL_INT_EN);
1255 1256 1257 1258 1259

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
				DWC_CTLL_FC(DW_DMA_FC_D_M2P);

1260
			break;
1261
		case DMA_DEV_TO_MEM:
1262
			desc->lli.dar = buf_addr + (period_len * i);
1263 1264
			desc->lli.sar = sconfig->src_addr;
			desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1265 1266 1267 1268 1269
					| DWC_CTLL_SRC_WIDTH(reg_width)
					| DWC_CTLL_DST_WIDTH(reg_width)
					| DWC_CTLL_DST_INC
					| DWC_CTLL_SRC_FIX
					| DWC_CTLL_INT_EN);
1270 1271 1272 1273 1274

			desc->lli.ctllo |= sconfig->device_fc ?
				DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
				DWC_CTLL_FC(DW_DMA_FC_D_P2M);

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
			break;
		default:
			break;
		}

		desc->lli.ctlhi = (period_len >> reg_width);
		cdesc->desc[i] = desc;

		if (last) {
			last->lli.llp = desc->txd.phys;
			dma_sync_single_for_device(chan2parent(chan),
					last->txd.phys, sizeof(last->lli),
					DMA_TO_DEVICE);
		}

		last = desc;
	}

	/* lets make a cyclic list */
	last->lli.llp = cdesc->desc[0]->txd.phys;
	dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
			sizeof(last->lli), DMA_TO_DEVICE);

1298 1299 1300
	dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
			"period %zu periods %d\n", (unsigned long long)buf_addr,
			buf_len, period_len, periods);
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327

	cdesc->periods = periods;
	dwc->cdesc = cdesc;

	return cdesc;

out_err_desc_get:
	while (i--)
		dwc_desc_put(dwc, cdesc->desc[i]);
out_err_alloc:
	kfree(cdesc);
out_err:
	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
	return (struct dw_cyclic_desc *)retval;
}
EXPORT_SYMBOL(dw_dma_cyclic_prep);

/**
 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
 * @chan: the DMA channel to free
 */
void dw_dma_cyclic_free(struct dma_chan *chan)
{
	struct dw_dma_chan	*dwc = to_dw_dma_chan(chan);
	struct dw_dma		*dw = to_dw_dma(dwc->chan.device);
	struct dw_cyclic_desc	*cdesc = dwc->cdesc;
	int			i;
1328
	unsigned long		flags;
1329

1330
	dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1331 1332 1333 1334

	if (!cdesc)
		return;

1335
	spin_lock_irqsave(&dwc->lock, flags);
1336

1337
	dwc_chan_disable(dw, dwc);
1338 1339 1340 1341

	dma_writel(dw, CLEAR.ERROR, dwc->mask);
	dma_writel(dw, CLEAR.XFER, dwc->mask);

1342
	spin_unlock_irqrestore(&dwc->lock, flags);
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353

	for (i = 0; i < cdesc->periods; i++)
		dwc_desc_put(dwc, cdesc->desc[i]);

	kfree(cdesc->desc);
	kfree(cdesc);

	clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
}
EXPORT_SYMBOL(dw_dma_cyclic_free);

1354 1355 1356 1357
/*----------------------------------------------------------------------*/

static void dw_dma_off(struct dw_dma *dw)
{
1358 1359
	int i;

1360 1361 1362 1363 1364 1365 1366 1367 1368
	dma_writel(dw, CFG, 0);

	channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
	channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);

	while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
		cpu_relax();
1369 1370 1371

	for (i = 0; i < dw->dma.chancnt; i++)
		dw->chan[i].initialized = false;
1372 1373
}

1374
static int __devinit dw_probe(struct platform_device *pdev)
1375 1376 1377 1378 1379 1380 1381 1382 1383
{
	struct dw_dma_platform_data *pdata;
	struct resource		*io;
	struct dw_dma		*dw;
	size_t			size;
	int			irq;
	int			err;
	int			i;

1384
	pdata = dev_get_platdata(&pdev->dev);
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
		return -EINVAL;

	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!io)
		return -EINVAL;

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

	size = sizeof(struct dw_dma);
	size += pdata->nr_channels * sizeof(struct dw_dma_chan);
	dw = kzalloc(size, GFP_KERNEL);
	if (!dw)
		return -ENOMEM;

	if (!request_mem_region(io->start, DW_REGLEN, pdev->dev.driver->name)) {
		err = -EBUSY;
		goto err_kfree;
	}

	dw->regs = ioremap(io->start, DW_REGLEN);
	if (!dw->regs) {
		err = -ENOMEM;
		goto err_release_r;
	}

	dw->clk = clk_get(&pdev->dev, "hclk");
	if (IS_ERR(dw->clk)) {
		err = PTR_ERR(dw->clk);
		goto err_clk;
	}
1418
	clk_prepare_enable(dw->clk);
1419

1420 1421 1422
	/* Calculate all channel mask before DMA setup */
	dw->all_chan_mask = (1 << pdata->nr_channels) - 1;

1423 1424 1425
	/* force dma off, just in case */
	dw_dma_off(dw);

1426 1427 1428
	/* disable BLOCK interrupts as well */
	channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);

1429 1430 1431 1432 1433 1434 1435 1436 1437
	err = request_irq(irq, dw_dma_interrupt, 0, "dw_dmac", dw);
	if (err)
		goto err_irq;

	platform_set_drvdata(pdev, dw);

	tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);

	INIT_LIST_HEAD(&dw->dma.channels);
1438
	for (i = 0; i < pdata->nr_channels; i++) {
1439 1440 1441
		struct dw_dma_chan	*dwc = &dw->chan[i];

		dwc->chan.device = &dw->dma;
1442
		dma_cookie_init(&dwc->chan);
1443 1444 1445 1446 1447
		if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
			list_add_tail(&dwc->chan.device_node,
					&dw->dma.channels);
		else
			list_add(&dwc->chan.device_node, &dw->dma.channels);
1448

1449 1450
		/* 7 is highest priority & 0 is lowest. */
		if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1451
			dwc->priority = pdata->nr_channels - i - 1;
1452 1453 1454
		else
			dwc->priority = i;

1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
		dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
		spin_lock_init(&dwc->lock);
		dwc->mask = 1 << i;

		INIT_LIST_HEAD(&dwc->active_list);
		INIT_LIST_HEAD(&dwc->queue);
		INIT_LIST_HEAD(&dwc->free_list);

		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

1466
	/* Clear all interrupts on all channels. */
1467
	dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1468
	dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1469 1470 1471 1472 1473 1474
	dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
	dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);

	dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
	dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1475 1476
	if (pdata->is_private)
		dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1477 1478 1479 1480 1481 1482 1483
	dw->dma.dev = &pdev->dev;
	dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
	dw->dma.device_free_chan_resources = dwc_free_chan_resources;

	dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;

	dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1484
	dw->dma.device_control = dwc_control;
1485

1486
	dw->dma.device_tx_status = dwc_tx_status;
1487 1488 1489 1490 1491
	dw->dma.device_issue_pending = dwc_issue_pending;

	dma_writel(dw, CFG, DW_CFG_DMA_EN);

	printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
1492
			dev_name(&pdev->dev), pdata->nr_channels);
1493 1494 1495 1496 1497 1498

	dma_async_device_register(&dw->dma);

	return 0;

err_irq:
1499
	clk_disable_unprepare(dw->clk);
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	clk_put(dw->clk);
err_clk:
	iounmap(dw->regs);
	dw->regs = NULL;
err_release_r:
	release_resource(io);
err_kfree:
	kfree(dw);
	return err;
}

1511
static int __devexit dw_remove(struct platform_device *pdev)
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
{
	struct dw_dma		*dw = platform_get_drvdata(pdev);
	struct dw_dma_chan	*dwc, *_dwc;
	struct resource		*io;

	dw_dma_off(dw);
	dma_async_device_unregister(&dw->dma);

	free_irq(platform_get_irq(pdev, 0), dw);
	tasklet_kill(&dw->tasklet);

	list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
			chan.device_node) {
		list_del(&dwc->chan.device_node);
		channel_clear_bit(dw, CH_EN, dwc->mask);
	}

1529
	clk_disable_unprepare(dw->clk);
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	clk_put(dw->clk);

	iounmap(dw->regs);
	dw->regs = NULL;

	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	release_mem_region(io->start, DW_REGLEN);

	kfree(dw);

	return 0;
}

static void dw_shutdown(struct platform_device *pdev)
{
	struct dw_dma	*dw = platform_get_drvdata(pdev);

	dw_dma_off(platform_get_drvdata(pdev));
1548
	clk_disable_unprepare(dw->clk);
1549 1550
}

1551
static int dw_suspend_noirq(struct device *dev)
1552
{
1553
	struct platform_device *pdev = to_platform_device(dev);
1554 1555 1556
	struct dw_dma	*dw = platform_get_drvdata(pdev);

	dw_dma_off(platform_get_drvdata(pdev));
1557
	clk_disable_unprepare(dw->clk);
1558

1559 1560 1561
	return 0;
}

1562
static int dw_resume_noirq(struct device *dev)
1563
{
1564
	struct platform_device *pdev = to_platform_device(dev);
1565 1566
	struct dw_dma	*dw = platform_get_drvdata(pdev);

1567
	clk_prepare_enable(dw->clk);
1568 1569 1570 1571
	dma_writel(dw, CFG, DW_CFG_DMA_EN);
	return 0;
}

1572
static const struct dev_pm_ops dw_dev_pm_ops = {
1573 1574
	.suspend_noirq = dw_suspend_noirq,
	.resume_noirq = dw_resume_noirq,
1575 1576 1577 1578
	.freeze_noirq = dw_suspend_noirq,
	.thaw_noirq = dw_resume_noirq,
	.restore_noirq = dw_resume_noirq,
	.poweroff_noirq = dw_suspend_noirq,
1579 1580
};

1581 1582 1583 1584 1585 1586 1587 1588
#ifdef CONFIG_OF
static const struct of_device_id dw_dma_id_table[] = {
	{ .compatible = "snps,dma-spear1340" },
	{}
};
MODULE_DEVICE_TABLE(of, dw_dma_id_table);
#endif

1589
static struct platform_driver dw_driver = {
1590
	.remove		= __devexit_p(dw_remove),
1591 1592 1593
	.shutdown	= dw_shutdown,
	.driver = {
		.name	= "dw_dmac",
1594
		.pm	= &dw_dev_pm_ops,
1595
		.of_match_table = of_match_ptr(dw_dma_id_table),
1596 1597 1598 1599 1600 1601 1602
	},
};

static int __init dw_init(void)
{
	return platform_driver_probe(&dw_driver, dw_probe);
}
1603
subsys_initcall(dw_init);
1604 1605 1606 1607 1608 1609 1610 1611 1612

static void __exit dw_exit(void)
{
	platform_driver_unregister(&dw_driver);
}
module_exit(dw_exit);

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
J
Jean Delvare 已提交
1613
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
1614
MODULE_AUTHOR("Viresh Kumar <viresh.kumar@st.com>");