mlx5_ifc.h 197.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36
#include "mlx5_ifc_fpga.h"

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
61 62
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb,
	MLX5_EVENT_TYPE_CODING_FPGA_ERROR                          = 0x20,
63 64 65 66 67 68 69 70 71
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

72 73 74 75 76
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

77 78 79 80 81 82 83 84 85 86
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
87 88
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
89
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
113
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
114 115 116 117 118 119 120
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
121 122 123 124
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
125 126 127 128 129
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
130 131 132 133
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
134 135 136 137 138 139
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
140
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
141
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
142 143 144 145
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
146 147 148 149
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
S
Saeed Mahameed 已提交
150 151
	MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
152 153 154 155 156 157
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
158 159 160 161 162 163 164
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
165
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
166 167 168 169 170 171 172
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
173 174 175 176 177 178 179 180 181 182 183 184
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
185 186
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
187 188 189 190 191 192
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
193 194 195 196 197 198 199 200 201 202
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
203
	MLX5_CMD_OP_SET_DELAY_DROP_PARAMS         = 0x910,
204 205 206 207 208 209
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
210 211 212 213 214 215 216 217
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
218
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
219 220 221 222 223 224 225 226
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
227
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
228 229 230
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
231
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
232 233
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
234 235
	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
236 237 238 239 240
	MLX5_CMD_OP_FPGA_CREATE_QP                = 0x960,
	MLX5_CMD_OP_FPGA_MODIFY_QP                = 0x961,
	MLX5_CMD_OP_FPGA_QUERY_QP                 = 0x962,
	MLX5_CMD_OP_FPGA_DESTROY_QP               = 0x963,
	MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS        = 0x964,
241
	MLX5_CMD_OP_MAX
242 243 244 245 246 247
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
248
	u8         outer_ip_version[0x1];
249 250 251
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
252
	u8         outer_ipv4_ttl[0x1];
253 254 255
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
256
	u8         reserved_at_b[0x1];
257 258 259 260 261 262 263 264 265 266 267 268 269 270
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
271
	u8         reserved_at_1a[0x5];
272 273 274 275 276
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
277
	u8         inner_ip_version[0x1];
278 279 280
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
281
	u8         reserved_at_27[0x1];
282 283 284
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
285
	u8         reserved_at_2b[0x1];
286 287 288 289 290 291 292 293 294 295 296
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
297
	u8         reserved_at_37[0x9];
298 299
	u8         reserved_at_40[0x1a];
	u8         bth_dst_qp[0x1];
300

301
	u8         reserved_at_5b[0x25];
302 303 304 305
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
306 307
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
308
	u8	   flow_modify_en[0x1];
309
	u8         modify_root[0x1];
310 311
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
312 313 314
	u8         encap[0x1];
	u8         decap[0x1];
	u8         reserved_at_9[0x17];
315

316
	u8         reserved_at_20[0x2];
317
	u8         log_max_ft_size[0x6];
318 319
	u8         log_max_modify_header_context[0x8];
	u8         max_modify_header_actions[0x8];
320 321
	u8         max_ft_level[0x8];

322
	u8         reserved_at_40[0x20];
323

324
	u8         reserved_at_60[0x18];
325 326
	u8         log_max_ft_num[0x8];

327
	u8         reserved_at_80[0x18];
328 329
	u8         log_max_destination[0x8];

330 331
	u8         log_max_flow_counter[0x8];
	u8         reserved_at_a8[0x10];
332 333
	u8         log_max_flow[0x8];

334
	u8         reserved_at_c0[0x40];
335 336 337 338 339 340 341 342 343 344 345

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
346
	u8         atomic[0x1];
347
	u8         srq_receive[0x1];
348
	u8         reserved_at_6[0x1a];
349 350
};

351
struct mlx5_ifc_ipv4_layout_bits {
352
	u8         reserved_at_0[0x60];
353 354 355 356 357 358 359 360 361 362 363

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
364
	u8         reserved_at_0[0x80];
365 366
};

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
383 384
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
385
	u8         frag[0x1];
386
	u8         ip_version[0x4];
387 388 389 390 391
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

392 393
	u8         reserved_at_c0[0x18];
	u8         ttl_hoplimit[0x8];
394 395 396 397

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

398
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
399

400
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
401 402 403
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
404 405
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
406

407
	u8         reserved_at_20[0x10];
408 409 410 411 412 413 414 415 416
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

417 418 419 420 421
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
422 423 424 425 426 427
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
428
	u8         reserved_at_b8[0x8];
429

430
	u8         reserved_at_c0[0x20];
431

432
	u8         reserved_at_e0[0xc];
433 434
	u8         outer_ipv6_flow_label[0x14];

435
	u8         reserved_at_100[0xc];
436 437
	u8         inner_ipv6_flow_label[0x14];

438 439 440
	u8         reserved_at_120[0x28];
	u8         bth_dst_qp[0x18];
	u8         reserved_at_160[0xa0];
441 442 443 444 445 446
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
447
	u8         reserved_at_34[0xc];
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
472
	u8         reserved_at_2[0xe];
473 474
	u8         pkey_index[0x10];

475
	u8         reserved_at_20[0x8];
476 477 478 479 480
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
481
	u8         reserved_at_45[0x3];
482
	u8         src_addr_index[0x8];
483
	u8         reserved_at_50[0x4];
484 485 486
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

487
	u8         reserved_at_60[0x4];
488 489 490 491 492
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

493
	u8         reserved_at_100[0x4];
494 495
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
496
	u8         reserved_at_106[0x1];
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
512
	u8         nic_rx_multi_path_tirs[0x1];
513 514 515
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
516 517 518

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

519
	u8         reserved_at_400[0x200];
520 521 522 523 524

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

525
	u8         reserved_at_a00[0x200];
526 527 528

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

529
	u8         reserved_at_e00[0x7200];
530 531
};

532
struct mlx5_ifc_flow_table_eswitch_cap_bits {
533
	u8     reserved_at_0[0x200];
534 535 536 537 538 539 540

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

541
	u8      reserved_at_800[0x7800];
542 543
};

544 545 546 547 548 549
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
550 551 552
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
553

554 555 556 557 558 559 560 561 562
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

563 564
};

S
Saeed Mahameed 已提交
565 566
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
567
	u8         esw_scheduling[0x1];
568 569 570
	u8         esw_bw_share[0x1];
	u8         esw_rate_limit[0x1];
	u8         reserved_at_4[0x1c];
571 572 573

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
574
	u8         packet_pacing_max_rate[0x20];
575

S
Saeed Mahameed 已提交
576
	u8         packet_pacing_min_rate[0x20];
577 578

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
579
	u8         packet_pacing_rate_table_size[0x10];
580 581 582 583 584 585 586 587 588 589

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
590 591
};

592 593 594 595 596 597
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
S
Saeed Mahameed 已提交
598 599
	u8         reserved_at_5[0x2];
	u8         wqe_vlan_insert[0x1];
600
	u8         self_lb_en_modifiable[0x1];
601
	u8         reserved_at_9[0x2];
602
	u8         max_lso_cap[0x5];
603
	u8         multi_pkt_send_wqe[0x2];
604
	u8	   wqe_inline_mode[0x2];
605
	u8         rss_ind_tbl_cap[0x4];
606 607
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
608
	u8         enhanced_multi_pkt_send_wqe[0x1];
609
	u8         tunnel_lso_const_out_ip_id[0x1];
610
	u8         reserved_at_1c[0x2];
611
	u8         tunnel_stateless_gre[0x1];
612 613
	u8         tunnel_stateless_vxlan[0x1];

614 615 616 617
	u8         swp[0x1];
	u8         swp_csum[0x1];
	u8         swp_lso[0x1];
	u8         reserved_at_23[0x1d];
618

619
	u8         reserved_at_40[0x10];
620 621
	u8         lro_min_mss_size[0x10];

622
	u8         reserved_at_60[0x120];
623 624 625

	u8         lro_timer_supported_periods[4][0x20];

626
	u8         reserved_at_200[0x600];
627 628 629 630
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
631
	u8         reserved_at_1[0x1f];
632

633
	u8         reserved_at_20[0x60];
634

635
	u8         reserved_at_80[0xc];
636
	u8         l3_type[0x4];
637
	u8         reserved_at_90[0x8];
638 639
	u8         roce_version[0x8];

640
	u8         reserved_at_a0[0x10];
641 642 643 644 645
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

646
	u8         reserved_at_e0[0x10];
647 648
	u8         roce_address_table_size[0x10];

649
	u8         reserved_at_100[0x700];
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
677
	u8         reserved_at_0[0x40];
678

679
	u8         atomic_req_8B_endianness_mode[0x2];
680
	u8         reserved_at_42[0x4];
681
	u8         supported_atomic_req_8B_endianness_mode_1[0x1];
682

683
	u8         reserved_at_47[0x19];
684

685
	u8         reserved_at_60[0x20];
686

687
	u8         reserved_at_80[0x10];
688
	u8         atomic_operations[0x10];
689

690
	u8         reserved_at_a0[0x10];
691 692
	u8         atomic_size_qp[0x10];

693
	u8         reserved_at_c0[0x10];
694 695
	u8         atomic_size_dc[0x10];

696
	u8         reserved_at_e0[0x720];
697 698 699
};

struct mlx5_ifc_odp_cap_bits {
700
	u8         reserved_at_0[0x40];
701 702

	u8         sig[0x1];
703
	u8         reserved_at_41[0x1f];
704

705
	u8         reserved_at_60[0x20];
706 707 708 709 710 711 712

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

713
	u8         reserved_at_e0[0x720];
714 715
};

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

743 744 745
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
746
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
747
	MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
786 787
};

788 789 790 791 792 793
enum {
	MLX5_CAP_UMR_FENCE_STRONG	= 0x0,
	MLX5_CAP_UMR_FENCE_SMALL	= 0x1,
	MLX5_CAP_UMR_FENCE_NONE		= 0x2,
};

794
struct mlx5_ifc_cmd_hca_cap_bits {
795
	u8         reserved_at_0[0x80];
796 797 798

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
799
	u8         reserved_at_90[0xb];
800 801
	u8         log_max_qp[0x5];

802
	u8         reserved_at_a0[0xb];
803
	u8         log_max_srq[0x5];
804
	u8         reserved_at_b0[0x10];
805

806
	u8         reserved_at_c0[0x8];
807
	u8         log_max_cq_sz[0x8];
808
	u8         reserved_at_d0[0xb];
809 810 811
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
812
	u8         reserved_at_e8[0x2];
813
	u8         log_max_mkey[0x6];
814
	u8         reserved_at_f0[0xc];
815 816 817
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
818
	u8         fixed_buffer_size[0x1];
819
	u8         log_max_mrw_sz[0x7];
820 821
	u8         force_teardown[0x1];
	u8         reserved_at_111[0x1];
822
	u8         log_max_bsf_list_size[0x6];
823 824
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
825 826
	u8         log_max_klm_list_size[0x6];

827
	u8         reserved_at_120[0xa];
828
	u8         log_max_ra_req_dc[0x6];
829
	u8         reserved_at_130[0xa];
830 831
	u8         log_max_ra_res_dc[0x6];

832
	u8         reserved_at_140[0xa];
833
	u8         log_max_ra_req_qp[0x6];
834
	u8         reserved_at_150[0xa];
835 836
	u8         log_max_ra_res_qp[0x6];

837
	u8         end_pad[0x1];
838 839
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
840 841
	u8         start_pad[0x1];
	u8         cache_line_128byte[0x1];
842
	u8         reserved_at_165[0xb];
843
	u8         gid_table_size[0x10];
844

845 846
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
847
	u8         retransmission_q_counters[0x1];
848 849
	u8         reserved_at_183[0x1];
	u8         modify_rq_counter_set_id[0x1];
850
	u8         rq_delay_drop[0x1];
851 852 853
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

854 855 856 857
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
858
	u8         reserved_at_1a4[0x1];
859 860
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
861
	u8         eswitch_flow_table[0x1];
862
	u8	   early_vf_enable[0x1];
863 864
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
865
	u8         local_ca_ack_delay[0x5];
866
	u8         port_module_event[0x1];
867
	u8         enhanced_error_q_counters[0x1];
868
	u8         ports_check[0x1];
869
	u8         reserved_at_1b3[0x1];
870 871
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
872
	u8         port_type[0x2];
873 874
	u8         num_ports[0x8];

875 876 877
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
878
	u8         log_max_msg[0x5];
879
	u8         reserved_at_1c8[0x4];
880
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
881 882
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
883 884
	u8         general_notification_event[0x1];
	u8         reserved_at_1d3[0x2];
885
	u8         fpga[0x1];
T
Tariq Toukan 已提交
886 887
	u8         rol_s[0x1];
	u8         rol_g[0x1];
888
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
889 890 891 892 893 894 895
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
896 897

	u8         stat_rate_support[0x10];
898
	u8         reserved_at_1f0[0xc];
899
	u8         cqe_version[0x4];
900

901
	u8         compact_address_vector[0x1];
902
	u8         striding_rq[0x1];
903 904
	u8         reserved_at_202[0x1];
	u8         ipoib_enhanced_offloads[0x1];
905
	u8         ipoib_basic_offloads[0x1];
906 907 908
	u8         reserved_at_205[0x5];
	u8         umr_fence[0x2];
	u8         reserved_at_20c[0x3];
909
	u8         drain_sigerr[0x1];
910 911
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
912
	u8         reserved_at_213[0x1];
913 914
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
915
	u8         reserved_at_216[0x1];
916 917 918
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
919
	u8         dct[0x1];
S
Saeed Mahameed 已提交
920
	u8         qos[0x1];
921
	u8         eth_net_offloads[0x1];
922 923
	u8         roce[0x1];
	u8         atomic[0x1];
924
	u8         reserved_at_21f[0x1];
925 926 927 928

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
929
	u8         reserved_at_223[0x3];
930
	u8         cq_eq_remap[0x1];
931 932
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
933
	u8         reserved_at_229[0x1];
934
	u8         scqe_break_moderation[0x1];
935
	u8         cq_period_start_from_cqe[0x1];
936
	u8         cd[0x1];
937
	u8         reserved_at_22d[0x1];
938
	u8         apm[0x1];
939
	u8         vector_calc[0x1];
940
	u8         umr_ptr_rlky[0x1];
941
	u8	   imaicl[0x1];
942
	u8         reserved_at_232[0x4];
943 944
	u8         qkv[0x1];
	u8         pkv[0x1];
945 946
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
947 948 949 950 951
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

952 953
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
954
	u8         uar_sz[0x6];
955
	u8         reserved_at_250[0x8];
956 957 958
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
959
	u8         driver_version[0x1];
960
	u8         pad_tx_eth_packet[0x1];
961
	u8         reserved_at_263[0x8];
962
	u8         log_bf_reg_size[0x5];
963 964 965 966

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
967

968
	u8         reserved_at_280[0x10];
969 970
	u8         max_wqe_sz_sq[0x10];

971
	u8         reserved_at_2a0[0x10];
972 973
	u8         max_wqe_sz_rq[0x10];

974
	u8         max_flow_counter_31_16[0x10];
975 976
	u8         max_wqe_sz_sq_dc[0x10];

977
	u8         reserved_at_2e0[0x7];
978 979
	u8         max_qp_mcg[0x19];

980
	u8         reserved_at_300[0x18];
981 982
	u8         log_max_mcg[0x8];

983
	u8         reserved_at_320[0x3];
984
	u8         log_max_transport_domain[0x5];
985
	u8         reserved_at_328[0x3];
986
	u8         log_max_pd[0x5];
987
	u8         reserved_at_330[0xb];
988 989
	u8         log_max_xrcd[0x5];

990 991
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
992
	u8         max_flow_counter_15_0[0x10];
993

994

995
	u8         reserved_at_360[0x3];
996
	u8         log_max_rq[0x5];
997
	u8         reserved_at_368[0x3];
998
	u8         log_max_sq[0x5];
999
	u8         reserved_at_370[0x3];
1000
	u8         log_max_tir[0x5];
1001
	u8         reserved_at_378[0x3];
1002 1003
	u8         log_max_tis[0x5];

1004
	u8         basic_cyclic_rcv_wqe[0x1];
1005
	u8         reserved_at_381[0x2];
1006
	u8         log_max_rmp[0x5];
1007
	u8         reserved_at_388[0x3];
1008
	u8         log_max_rqt[0x5];
1009
	u8         reserved_at_390[0x3];
1010
	u8         log_max_rqt_size[0x5];
1011
	u8         reserved_at_398[0x3];
1012 1013
	u8         log_max_tis_per_sq[0x5];

1014
	u8         reserved_at_3a0[0x3];
1015
	u8         log_max_stride_sz_rq[0x5];
1016
	u8         reserved_at_3a8[0x3];
1017
	u8         log_min_stride_sz_rq[0x5];
1018
	u8         reserved_at_3b0[0x3];
1019
	u8         log_max_stride_sz_sq[0x5];
1020
	u8         reserved_at_3b8[0x3];
1021 1022
	u8         log_min_stride_sz_sq[0x5];

1023
	u8         reserved_at_3c0[0x1b];
1024 1025
	u8         log_max_wq_sz[0x5];

1026
	u8         nic_vport_change_event[0x1];
1027 1028
	u8         disable_local_lb[0x1];
	u8         reserved_at_3e2[0x9];
1029
	u8         log_max_vlan_list[0x5];
1030
	u8         reserved_at_3f0[0x3];
1031
	u8         log_max_current_mc_list[0x5];
1032
	u8         reserved_at_3f8[0x3];
1033 1034
	u8         log_max_current_uc_list[0x5];

1035
	u8         reserved_at_400[0x80];
1036

1037
	u8         reserved_at_480[0x3];
1038
	u8         log_max_l2_table[0x5];
1039
	u8         reserved_at_488[0x8];
1040 1041
	u8         log_uar_page_sz[0x10];

1042
	u8         reserved_at_4a0[0x20];
1043
	u8         device_frequency_mhz[0x20];
1044
	u8         device_frequency_khz[0x20];
1045

1046 1047 1048
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
	u8         reserved_at_540[0x40];
1049

1050 1051 1052
	u8         reserved_at_580[0x3d];
	u8         cqe_128_always[0x1];
	u8         cqe_compression_128[0x1];
1053
	u8         cqe_compression[0x1];
1054

1055 1056
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1057

S
Saeed Mahameed 已提交
1058 1059 1060 1061 1062
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1063
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1064 1065
	u8         log_max_xrq[0x5];

1066
	u8         reserved_at_600[0x200];
1067 1068
};

1069 1070 1071 1072
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1073 1074

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1075
};
1076

1077 1078 1079
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1080

1081
	u8         reserved_at_20[0x20];
1082 1083
};

1084
struct mlx5_ifc_flow_counter_list_bits {
1085
	u8         flow_counter_id[0x20];
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1096 1097 1098 1099 1100 1101
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1102

1103
	u8         reserved_at_600[0xa00];
1104 1105
};

1106 1107 1108 1109 1110 1111 1112
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1113

1114 1115 1116 1117 1118
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1119

1120 1121 1122
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1123 1124
};

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1135
	u8         reserved_at_8[0x18];
1136

1137 1138
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1139
	u8         reserved_at_24[0x7];
1140 1141
	u8         page_offset[0x5];
	u8         lwm[0x10];
1142

1143
	u8         reserved_at_40[0x8];
1144 1145
	u8         pd[0x18];

1146
	u8         reserved_at_60[0x8];
1147 1148 1149 1150 1151 1152 1153 1154
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1155
	u8         reserved_at_100[0xc];
1156
	u8         log_wq_stride[0x4];
1157
	u8         reserved_at_110[0x3];
1158
	u8         log_wq_pg_sz[0x5];
1159
	u8         reserved_at_118[0x3];
1160 1161
	u8         log_wq_sz[0x5];

1162 1163 1164 1165 1166 1167 1168
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1169

1170
	struct mlx5_ifc_cmd_pas_bits pas[0];
1171 1172
};

1173
struct mlx5_ifc_rq_num_bits {
1174
	u8         reserved_at_0[0x8];
1175 1176
	u8         rq_num[0x18];
};
1177

1178
struct mlx5_ifc_mac_address_layout_bits {
1179
	u8         reserved_at_0[0x10];
1180
	u8         mac_addr_47_32[0x10];
1181

1182 1183 1184
	u8         mac_addr_31_0[0x20];
};

1185
struct mlx5_ifc_vlan_layout_bits {
1186
	u8         reserved_at_0[0x14];
1187 1188
	u8         vlan[0x0c];

1189
	u8         reserved_at_20[0x20];
1190 1191
};

1192
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1193
	u8         reserved_at_0[0xa0];
1194 1195 1196

	u8         min_time_between_cnps[0x20];

1197
	u8         reserved_at_c0[0x12];
1198
	u8         cnp_dscp[0x6];
1199 1200
	u8         reserved_at_d8[0x4];
	u8         cnp_prio_mode[0x1];
1201 1202
	u8         cnp_802p_prio[0x3];

1203
	u8         reserved_at_e0[0x720];
1204 1205 1206
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1207
	u8         reserved_at_0[0x60];
1208

1209
	u8         reserved_at_60[0x4];
1210
	u8         clamp_tgt_rate[0x1];
1211
	u8         reserved_at_65[0x3];
1212
	u8         clamp_tgt_rate_after_time_inc[0x1];
1213
	u8         reserved_at_69[0x17];
1214

1215
	u8         reserved_at_80[0x20];
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1235
	u8         reserved_at_1c0[0xe0];
1236 1237 1238 1239 1240 1241 1242 1243 1244

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1245
	u8         reserved_at_320[0x20];
1246 1247 1248

	u8         initial_alpha_value[0x20];

1249
	u8         reserved_at_360[0x4a0];
1250 1251 1252
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1253
	u8         reserved_at_0[0x80];
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1275
	u8         reserved_at_1c0[0x640];
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1425
	u8         reserved_at_640[0x180];
1426 1427
};

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

1491 1492 1493
	u8	   reserved_at_a0[0x80];

	u8         port_xmit_wait[0x20];
1494 1495
};

1496 1497 1498 1499 1500
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1501
	u8         reserved_at_40[0x780];
1502 1503 1504 1505 1506 1507 1508
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1509
	u8         reserved_at_40[0xc0];
1510 1511 1512 1513 1514 1515 1516 1517 1518

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1519
	u8         reserved_at_180[0xc0];
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1545
	u8         reserved_at_3c0[0x400];
1546 1547 1548 1549 1550 1551 1552
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	u8         reserved_at_40[0x100];

	u8         rx_buffer_almost_full_high[0x20];

	u8         rx_buffer_almost_full_low[0x20];

	u8         rx_buffer_full_high[0x20];

	u8         rx_buffer_full_low[0x20];

	u8         reserved_at_1c0[0x600];
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1631
	u8         reserved_at_400[0x3c0];
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1719
	u8         reserved_at_540[0x280];
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1775
	u8         reserved_at_340[0x480];
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1855
	u8         reserved_at_4c0[0x300];
1856 1857
};

1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

1879 1880 1881
	u8         tx_overflow_buffer_pkt_high[0x20];

	u8         tx_overflow_buffer_pkt_low[0x20];
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891

	u8         outbound_stalled_reads[0x20];

	u8         outbound_stalled_writes[0x20];

	u8         outbound_stalled_reads_events[0x20];

	u8         outbound_stalled_writes_events[0x20];

	u8         reserved_at_200[0x5c0];
1892 1893
};

1894 1895 1896
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1897
	u8         reserved_at_20[0xc0];
1898 1899 1900
};

struct mlx5_ifc_stall_vl_event_bits {
1901
	u8         reserved_at_0[0x18];
1902
	u8         port_num[0x1];
1903
	u8         reserved_at_19[0x3];
1904 1905
	u8         vl[0x4];

1906
	u8         reserved_at_20[0xa0];
1907 1908 1909 1910
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1911
	u8         reserved_at_8[0x8];
1912
	u8         congestion_level[0x8];
1913
	u8         reserved_at_18[0x8];
1914

1915
	u8         reserved_at_20[0xa0];
1916 1917 1918
};

struct mlx5_ifc_gpio_event_bits {
1919
	u8         reserved_at_0[0x60];
1920 1921 1922 1923 1924

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1925
	u8         reserved_at_a0[0x40];
1926 1927 1928
};

struct mlx5_ifc_port_state_change_event_bits {
1929
	u8         reserved_at_0[0x40];
1930 1931

	u8         port_num[0x4];
1932
	u8         reserved_at_44[0x1c];
1933

1934
	u8         reserved_at_60[0x80];
1935 1936 1937
};

struct mlx5_ifc_dropped_packet_logged_bits {
1938
	u8         reserved_at_0[0xe0];
1939 1940 1941 1942 1943 1944 1945 1946
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1947
	u8         reserved_at_0[0x8];
1948 1949
	u8         cqn[0x18];

1950
	u8         reserved_at_20[0x20];
1951

1952
	u8         reserved_at_40[0x18];
1953 1954
	u8         syndrome[0x8];

1955
	u8         reserved_at_60[0x80];
1956 1957 1958 1959 1960 1961 1962
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1963
	u8         reserved_at_40[0x10];
1964 1965 1966 1967 1968 1969
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1970
	u8         reserved_at_c0[0x5];
1971 1972 1973 1974 1975 1976 1977 1978 1979
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1980
	u8         reserved_at_20[0x10];
1981 1982
	u8         wqe_index[0x10];

1983
	u8         reserved_at_40[0x10];
1984 1985
	u8         len[0x10];

1986
	u8         reserved_at_60[0x60];
1987

1988
	u8         reserved_at_c0[0x5];
1989 1990 1991 1992 1993 1994 1995
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1996
	u8         reserved_at_0[0xa0];
1997 1998

	u8         type[0x8];
1999
	u8         reserved_at_a8[0x18];
2000

2001
	u8         reserved_at_c0[0x8];
2002 2003 2004 2005
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
2006
	u8         reserved_at_0[0xc0];
2007

2008
	u8         reserved_at_c0[0x8];
2009 2010 2011 2012
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
2013
	u8         reserved_at_0[0xc0];
2014

2015
	u8         reserved_at_c0[0x8];
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

2049 2050 2051 2052
enum {
	MLX5_QPC_OFFLOAD_TYPE_RNDV  = 0x1,
};

2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2092
	u8         lag_tx_port_affinity[0x4];
2093
	u8         st[0x8];
2094
	u8         reserved_at_10[0x3];
2095
	u8         pm_state[0x2];
2096 2097
	u8         reserved_at_15[0x3];
	u8         offload_type[0x4];
2098
	u8         end_padding_mode[0x2];
2099
	u8         reserved_at_1e[0x2];
2100 2101 2102 2103 2104

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2105
	u8         reserved_at_24[0x1];
2106
	u8         drain_sigerr[0x1];
2107
	u8         reserved_at_26[0x2];
2108 2109 2110 2111
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2112
	u8         reserved_at_48[0x1];
2113 2114 2115 2116
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2117
	u8         reserved_at_55[0x6];
2118
	u8         rlky[0x1];
2119
	u8         ulp_stateless_offload_mode[0x4];
2120 2121 2122 2123

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2124
	u8         reserved_at_80[0x8];
2125 2126
	u8         user_index[0x18];

2127
	u8         reserved_at_a0[0x3];
2128 2129 2130 2131 2132 2133 2134 2135
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2136
	u8         reserved_at_384[0x4];
2137
	u8         log_sra_max[0x3];
2138
	u8         reserved_at_38b[0x2];
2139 2140
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2141
	u8         reserved_at_393[0x1];
2142 2143 2144
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2145
	u8         reserved_at_39b[0x5];
2146

2147
	u8         reserved_at_3a0[0x20];
2148

2149
	u8         reserved_at_3c0[0x8];
2150 2151
	u8         next_send_psn[0x18];

2152
	u8         reserved_at_3e0[0x8];
2153 2154
	u8         cqn_snd[0x18];

2155 2156 2157 2158
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2159

2160
	u8         reserved_at_440[0x8];
2161 2162
	u8         last_acked_psn[0x18];

2163
	u8         reserved_at_460[0x8];
2164 2165
	u8         ssn[0x18];

2166
	u8         reserved_at_480[0x8];
2167
	u8         log_rra_max[0x3];
2168
	u8         reserved_at_48b[0x1];
2169 2170 2171 2172
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2173
	u8         reserved_at_493[0x1];
2174
	u8         page_offset[0x6];
2175
	u8         reserved_at_49a[0x3];
2176 2177 2178 2179
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2180
	u8         reserved_at_4a0[0x3];
2181 2182 2183
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2184
	u8         reserved_at_4c0[0x8];
2185 2186
	u8         xrcd[0x18];

2187
	u8         reserved_at_4e0[0x8];
2188 2189 2190 2191 2192 2193
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2194
	u8         reserved_at_560[0x5];
2195
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2196
	u8         srqn_rmpn_xrqn[0x18];
2197

2198
	u8         reserved_at_580[0x8];
2199 2200 2201 2202 2203 2204 2205 2206 2207
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2208
	u8         reserved_at_600[0x20];
2209

2210
	u8         reserved_at_620[0xf];
2211 2212 2213 2214 2215 2216
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2217
	u8         reserved_at_680[0xc0];
2218 2219 2220 2221 2222
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2223
	u8         reserved_at_80[0x3];
2224 2225 2226 2227 2228 2229
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2230
	u8         reserved_at_c0[0x14];
2231 2232 2233
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2234
	u8         reserved_at_e0[0x20];
2235 2236 2237 2238 2239 2240 2241 2242 2243
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2244
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2245
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2246
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2247
	struct mlx5_ifc_qos_cap_bits qos_cap;
2248
	struct mlx5_ifc_fpga_cap_bits fpga_cap;
2249
	u8         reserved_at_0[0x8000];
2250 2251 2252 2253 2254 2255
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2256
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2257 2258
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2259
	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
2260 2261 2262
};

struct mlx5_ifc_flow_context_bits {
2263
	u8         reserved_at_0[0x20];
2264 2265 2266

	u8         group_id[0x20];

2267
	u8         reserved_at_40[0x8];
2268 2269
	u8         flow_tag[0x18];

2270
	u8         reserved_at_60[0x10];
2271 2272
	u8         action[0x10];

2273
	u8         reserved_at_80[0x8];
2274 2275
	u8         destination_list_size[0x18];

2276 2277 2278
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2279 2280
	u8         encap_id[0x20];

2281 2282 2283
	u8         modify_header_id[0x20];

	u8         reserved_at_100[0x100];
2284 2285 2286

	struct mlx5_ifc_fte_match_param_bits match_value;

2287
	u8         reserved_at_1200[0x600];
2288

2289
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2300
	u8         reserved_at_8[0x18];
2301 2302 2303

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2304
	u8         reserved_at_22[0x1];
2305 2306 2307 2308 2309 2310
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2311
	u8         reserved_at_46[0x2];
2312 2313
	u8         cqn[0x18];

2314
	u8         reserved_at_60[0x20];
2315 2316

	u8         user_index_equal_xrc_srqn[0x1];
2317
	u8         reserved_at_81[0x1];
2318 2319 2320
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2321
	u8         reserved_at_a0[0x20];
2322

2323
	u8         reserved_at_c0[0x8];
2324 2325 2326 2327 2328
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2329
	u8         reserved_at_100[0x40];
2330 2331 2332 2333

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2334
	u8         reserved_at_17e[0x2];
2335

2336
	u8         reserved_at_180[0x80];
2337 2338 2339 2340 2341 2342 2343 2344 2345
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2346 2347 2348 2349 2350
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2351
	u8         prio[0x4];
2352
	u8         reserved_at_10[0x10];
2353

2354
	u8         reserved_at_20[0x100];
2355

2356
	u8         reserved_at_120[0x8];
2357 2358
	u8         transport_domain[0x18];

2359 2360 2361
	u8         reserved_at_140[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_160[0x3a0];
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2375 2376 2377
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2378 2379 2380 2381 2382 2383 2384 2385
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2386
	u8         reserved_at_0[0x20];
2387 2388

	u8         disp_type[0x4];
2389
	u8         reserved_at_24[0x1c];
2390

2391
	u8         reserved_at_40[0x40];
2392

2393
	u8         reserved_at_80[0x4];
2394 2395 2396 2397
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2398
	u8         reserved_at_a0[0x40];
2399

2400
	u8         reserved_at_e0[0x8];
2401 2402 2403
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2404
	u8         reserved_at_101[0x1];
2405
	u8         tunneled_offload_en[0x1];
2406
	u8         reserved_at_103[0x5];
2407 2408 2409
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2410
	u8         reserved_at_124[0x2];
2411 2412 2413 2414 2415 2416 2417 2418 2419
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2420
	u8         reserved_at_2c0[0x4c0];
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2431
	u8         reserved_at_8[0x18];
2432 2433 2434

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2435
	u8         reserved_at_22[0x1];
2436
	u8         rlky[0x1];
2437
	u8         reserved_at_24[0x1];
2438 2439 2440 2441
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2442
	u8         reserved_at_46[0x2];
2443 2444
	u8         cqn[0x18];

2445
	u8         reserved_at_60[0x20];
2446

2447
	u8         reserved_at_80[0x2];
2448
	u8         log_page_size[0x6];
2449
	u8         reserved_at_88[0x18];
2450

2451
	u8         reserved_at_a0[0x20];
2452

2453
	u8         reserved_at_c0[0x8];
2454 2455 2456 2457 2458
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2459
	u8         reserved_at_100[0x40];
2460

2461
	u8         dbr_addr[0x40];
2462

2463
	u8         reserved_at_180[0x80];
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2477
	u8         allow_multi_pkt_send_wqe[0x1];
2478
	u8	   min_wqe_inline_mode[0x3];
2479
	u8         state[0x4];
2480
	u8         reg_umr[0x1];
2481 2482
	u8         allow_swp[0x1];
	u8         reserved_at_e[0x12];
2483

2484
	u8         reserved_at_20[0x8];
2485 2486
	u8         user_index[0x18];

2487
	u8         reserved_at_40[0x8];
2488 2489
	u8         cqn[0x18];

S
Saeed Mahameed 已提交
2490
	u8         reserved_at_60[0x90];
2491

S
Saeed Mahameed 已提交
2492
	u8         packet_pacing_rate_limit_index[0x10];
2493
	u8         tis_lst_sz[0x10];
2494
	u8         reserved_at_110[0x10];
2495

2496
	u8         reserved_at_120[0x40];
2497

2498
	u8         reserved_at_160[0x8];
2499 2500 2501 2502 2503
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2528
struct mlx5_ifc_rqtc_bits {
2529
	u8         reserved_at_0[0xa0];
2530

2531
	u8         reserved_at_a0[0x10];
2532 2533
	u8         rqt_max_size[0x10];

2534
	u8         reserved_at_c0[0x10];
2535 2536
	u8         rqt_actual_size[0x10];

2537
	u8         reserved_at_e0[0x6a0];
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2555
	u8	   delay_drop_en[0x1];
2556
	u8         scatter_fcs[0x1];
2557 2558 2559
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2560
	u8         reserved_at_c[0x1];
2561
	u8         flush_in_error_en[0x1];
2562
	u8         reserved_at_e[0x12];
2563

2564
	u8         reserved_at_20[0x8];
2565 2566
	u8         user_index[0x18];

2567
	u8         reserved_at_40[0x8];
2568 2569 2570
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2571
	u8         reserved_at_68[0x18];
2572

2573
	u8         reserved_at_80[0x8];
2574 2575
	u8         rmpn[0x18];

2576
	u8         reserved_at_a0[0xe0];
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2587
	u8         reserved_at_0[0x8];
2588
	u8         state[0x4];
2589
	u8         reserved_at_c[0x14];
2590 2591

	u8         basic_cyclic_rcv_wqe[0x1];
2592
	u8         reserved_at_21[0x1f];
2593

2594
	u8         reserved_at_40[0x140];
2595 2596 2597 2598 2599

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2600 2601
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
2602 2603 2604
	u8         reserved_at_8[0x15];
	u8         disable_mc_local_lb[0x1];
	u8         disable_uc_local_lb[0x1];
2605 2606
	u8         roce_en[0x1];

2607
	u8         arm_change_event[0x1];
2608
	u8         reserved_at_21[0x1a];
2609 2610 2611 2612 2613
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2614

2615
	u8         reserved_at_40[0xf0];
2616 2617 2618

	u8         mtu[0x10];

2619 2620 2621 2622
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2623
	u8         reserved_at_200[0x140];
2624
	u8         qkey_violation_counter[0x10];
2625
	u8         reserved_at_350[0x430];
2626 2627 2628 2629

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2630
	u8         reserved_at_783[0x2];
2631
	u8         allowed_list_type[0x3];
2632
	u8         reserved_at_788[0xc];
2633 2634 2635 2636
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2637
	u8         reserved_at_7e0[0x20];
2638 2639 2640 2641 2642 2643 2644 2645

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2646
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2647 2648 2649
};

struct mlx5_ifc_mkc_bits {
2650
	u8         reserved_at_0[0x1];
2651
	u8         free[0x1];
2652
	u8         reserved_at_2[0xd];
2653 2654 2655 2656 2657 2658 2659 2660
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2661
	u8         reserved_at_18[0x8];
2662 2663 2664 2665

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2666
	u8         reserved_at_40[0x20];
2667 2668 2669 2670

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2671
	u8         reserved_at_63[0x2];
2672
	u8         expected_sigerr_count[0x1];
2673
	u8         reserved_at_66[0x1];
2674 2675 2676 2677 2678 2679 2680 2681 2682
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2683
	u8         reserved_at_120[0x80];
2684 2685 2686

	u8         translations_octword_size[0x20];

2687
	u8         reserved_at_1c0[0x1b];
2688 2689
	u8         log_page_size[0x5];

2690
	u8         reserved_at_1e0[0x20];
2691 2692 2693
};

struct mlx5_ifc_pkey_bits {
2694
	u8         reserved_at_0[0x10];
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2705
	u8         reserved_at_20[0xe0];
2706 2707 2708 2709 2710

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2711
	u8         reserved_at_104[0xc];
2712 2713 2714
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2715 2716
	u8         vport_state[0x4];

2717
	u8         reserved_at_120[0x20];
2718 2719

	u8         system_image_guid[0x40];
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2733
	u8         reserved_at_280[0x80];
2734 2735

	u8         lid[0x10];
2736
	u8         reserved_at_310[0x4];
2737 2738 2739 2740 2741 2742
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2743
	u8         reserved_at_334[0xc];
2744 2745 2746 2747

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2748
	u8         reserved_at_360[0xca0];
2749 2750
};

2751
struct mlx5_ifc_esw_vport_context_bits {
2752
	u8         reserved_at_0[0x3];
2753 2754 2755 2756
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2757
	u8         reserved_at_8[0x18];
2758

2759
	u8         reserved_at_20[0x20];
2760 2761 2762 2763 2764 2765 2766 2767

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2768
	u8         reserved_at_60[0x7a0];
2769 2770
};

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2783
	u8         reserved_at_4[0x9];
2784 2785
	u8         ec[0x1];
	u8         oi[0x1];
2786
	u8         reserved_at_f[0x5];
2787
	u8         st[0x4];
2788
	u8         reserved_at_18[0x8];
2789

2790
	u8         reserved_at_20[0x20];
2791

2792
	u8         reserved_at_40[0x14];
2793
	u8         page_offset[0x6];
2794
	u8         reserved_at_5a[0x6];
2795

2796
	u8         reserved_at_60[0x3];
2797 2798 2799
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2800
	u8         reserved_at_80[0x20];
2801

2802
	u8         reserved_at_a0[0x18];
2803 2804
	u8         intr[0x8];

2805
	u8         reserved_at_c0[0x3];
2806
	u8         log_page_size[0x5];
2807
	u8         reserved_at_c8[0x18];
2808

2809
	u8         reserved_at_e0[0x60];
2810

2811
	u8         reserved_at_140[0x8];
2812 2813
	u8         consumer_counter[0x18];

2814
	u8         reserved_at_160[0x8];
2815 2816
	u8         producer_counter[0x18];

2817
	u8         reserved_at_180[0x80];
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2841
	u8         reserved_at_0[0x4];
2842
	u8         state[0x4];
2843
	u8         reserved_at_8[0x18];
2844

2845
	u8         reserved_at_20[0x8];
2846 2847
	u8         user_index[0x18];

2848
	u8         reserved_at_40[0x8];
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2860
	u8         reserved_at_73[0xd];
2861

2862
	u8         reserved_at_80[0x8];
2863
	u8         cs_res[0x8];
2864
	u8         reserved_at_90[0x3];
2865
	u8         min_rnr_nak[0x5];
2866
	u8         reserved_at_98[0x8];
2867

2868
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2869
	u8         srqn_xrqn[0x18];
2870

2871
	u8         reserved_at_c0[0x8];
2872 2873 2874
	u8         pd[0x18];

	u8         tclass[0x8];
2875
	u8         reserved_at_e8[0x4];
2876 2877 2878 2879
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2880
	u8         reserved_at_140[0x5];
2881 2882 2883 2884
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2885
	u8         reserved_at_160[0x8];
2886
	u8         my_addr_index[0x8];
2887
	u8         reserved_at_170[0x8];
2888 2889 2890 2891
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2892
	u8         reserved_at_1a0[0x14];
2893 2894 2895 2896 2897
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2898
	u8         reserved_at_1c0[0x40];
2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2918 2919 2920
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2921
	MLX5_CQ_PERIOD_NUM_MODES
2922 2923
};

2924 2925
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2926
	u8         reserved_at_4[0x4];
2927 2928
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2929
	u8         reserved_at_c[0x1];
2930 2931
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2932 2933
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2934 2935
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2936
	u8         reserved_at_18[0x8];
2937

2938
	u8         reserved_at_20[0x20];
2939

2940
	u8         reserved_at_40[0x14];
2941
	u8         page_offset[0x6];
2942
	u8         reserved_at_5a[0x6];
2943

2944
	u8         reserved_at_60[0x3];
2945 2946 2947
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2948
	u8         reserved_at_80[0x4];
2949 2950 2951
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2952
	u8         reserved_at_a0[0x18];
2953 2954
	u8         c_eqn[0x8];

2955
	u8         reserved_at_c0[0x3];
2956
	u8         log_page_size[0x5];
2957
	u8         reserved_at_c8[0x18];
2958

2959
	u8         reserved_at_e0[0x20];
2960

2961
	u8         reserved_at_100[0x8];
2962 2963
	u8         last_notified_index[0x18];

2964
	u8         reserved_at_120[0x8];
2965 2966
	u8         last_solicit_index[0x18];

2967
	u8         reserved_at_140[0x8];
2968 2969
	u8         consumer_counter[0x18];

2970
	u8         reserved_at_160[0x8];
2971 2972
	u8         producer_counter[0x18];

2973
	u8         reserved_at_180[0x40];
2974 2975 2976 2977 2978 2979 2980 2981

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2982
	u8         reserved_at_0[0x800];
2983 2984 2985
};

struct mlx5_ifc_query_adapter_param_block_bits {
2986
	u8         reserved_at_0[0xc0];
2987

2988
	u8         reserved_at_c0[0x8];
2989 2990
	u8         ieee_vendor_id[0x18];

2991
	u8         reserved_at_e0[0x10];
2992 2993 2994 2995 2996 2997 2998
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

3042
	u8         reserved_at_180[0x280];
S
Saeed Mahameed 已提交
3043 3044 3045 3046

	struct mlx5_ifc_wq_bits wq;
};

3047 3048 3049
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
3050
	u8         reserved_at_0[0x20];
3051 3052 3053 3054 3055 3056
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
3057
	u8         reserved_at_0[0x20];
3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
3068
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3069
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3070
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3071
	u8         reserved_at_0[0x7c0];
3072 3073
};

3074 3075 3076 3077 3078
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3092
	u8         reserved_at_0[0xe0];
3093 3094 3095
};

struct mlx5_ifc_health_buffer_bits {
3096
	u8         reserved_at_0[0x100];
3097 3098 3099 3100 3101

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3102
	u8         reserved_at_140[0x40];
3103 3104 3105 3106 3107

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3108
	u8         reserved_at_1c0[0x20];
3109 3110 3111 3112 3113 3114 3115 3116

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3117
	u8         reserved_at_1[0x7];
3118
	u8         port[0x8];
3119
	u8         reserved_at_10[0x10];
3120

3121
	u8         reserved_at_20[0x60];
3122 3123
};

3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3147 3148 3149 3150 3151
enum {
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
};

3152 3153
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3154
	u8         reserved_at_8[0x18];
3155 3156 3157

	u8         syndrome[0x20];

3158 3159 3160
	u8         reserved_at_40[0x3f];

	u8         force_state[0x1];
3161 3162 3163 3164
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
3165
	MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE     = 0x1,
3166 3167 3168 3169
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3170
	u8         reserved_at_10[0x10];
3171

3172
	u8         reserved_at_20[0x10];
3173 3174
	u8         op_mod[0x10];

3175
	u8         reserved_at_40[0x10];
3176 3177
	u8         profile[0x10];

3178
	u8         reserved_at_60[0x20];
3179 3180 3181 3182
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3183
	u8         reserved_at_8[0x18];
3184 3185 3186

	u8         syndrome[0x20];

3187
	u8         reserved_at_40[0x40];
3188 3189 3190 3191
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3192
	u8         reserved_at_10[0x10];
3193

3194
	u8         reserved_at_20[0x10];
3195 3196
	u8         op_mod[0x10];

3197
	u8         reserved_at_40[0x8];
3198 3199
	u8         qpn[0x18];

3200
	u8         reserved_at_60[0x20];
3201 3202 3203

	u8         opt_param_mask[0x20];

3204
	u8         reserved_at_a0[0x20];
3205 3206 3207

	struct mlx5_ifc_qpc_bits qpc;

3208
	u8         reserved_at_800[0x80];
3209 3210 3211 3212
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3213
	u8         reserved_at_8[0x18];
3214 3215 3216

	u8         syndrome[0x20];

3217
	u8         reserved_at_40[0x40];
3218 3219 3220 3221
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3222
	u8         reserved_at_10[0x10];
3223

3224
	u8         reserved_at_20[0x10];
3225 3226
	u8         op_mod[0x10];

3227
	u8         reserved_at_40[0x8];
3228 3229
	u8         qpn[0x18];

3230
	u8         reserved_at_60[0x20];
3231 3232 3233

	u8         opt_param_mask[0x20];

3234
	u8         reserved_at_a0[0x20];
3235 3236 3237

	struct mlx5_ifc_qpc_bits qpc;

3238
	u8         reserved_at_800[0x80];
3239 3240 3241 3242
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3243
	u8         reserved_at_8[0x18];
3244 3245 3246

	u8         syndrome[0x20];

3247
	u8         reserved_at_40[0x40];
3248 3249 3250 3251
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3252
	u8         reserved_at_10[0x10];
3253

3254
	u8         reserved_at_20[0x10];
3255 3256 3257
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3258
	u8         reserved_at_50[0x10];
3259

3260
	u8         reserved_at_60[0x20];
3261 3262 3263 3264 3265 3266

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3267
	u8         reserved_at_8[0x18];
3268 3269 3270

	u8         syndrome[0x20];

3271
	u8         reserved_at_40[0x40];
3272 3273 3274 3275 3276 3277 3278 3279 3280
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3281
	u8         reserved_at_10[0x10];
3282

3283
	u8         reserved_at_20[0x10];
3284 3285
	u8         op_mod[0x10];

3286
	u8         reserved_at_40[0x20];
3287

3288
	u8         reserved_at_60[0x6];
3289
	u8         demux_mode[0x2];
3290
	u8         reserved_at_68[0x18];
3291 3292 3293 3294
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3295
	u8         reserved_at_8[0x18];
3296 3297 3298

	u8         syndrome[0x20];

3299
	u8         reserved_at_40[0x40];
3300 3301 3302 3303
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3304
	u8         reserved_at_10[0x10];
3305

3306
	u8         reserved_at_20[0x10];
3307 3308
	u8         op_mod[0x10];

3309
	u8         reserved_at_40[0x60];
3310

3311
	u8         reserved_at_a0[0x8];
3312 3313
	u8         table_index[0x18];

3314
	u8         reserved_at_c0[0x20];
3315

3316
	u8         reserved_at_e0[0x13];
3317 3318 3319 3320 3321
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3322
	u8         reserved_at_140[0xc0];
3323 3324 3325 3326
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3327
	u8         reserved_at_8[0x18];
3328 3329 3330

	u8         syndrome[0x20];

3331
	u8         reserved_at_40[0x40];
3332 3333 3334 3335
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3336
	u8         reserved_at_10[0x10];
3337

3338
	u8         reserved_at_20[0x10];
3339 3340
	u8         op_mod[0x10];

3341
	u8         reserved_at_40[0x10];
3342 3343
	u8         current_issi[0x10];

3344
	u8         reserved_at_60[0x20];
3345 3346 3347 3348
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3349
	u8         reserved_at_8[0x18];
3350 3351 3352

	u8         syndrome[0x20];

3353
	u8         reserved_at_40[0x40];
3354 3355 3356 3357
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3358
	u8         reserved_at_10[0x10];
3359

3360
	u8         reserved_at_20[0x10];
3361 3362
	u8         op_mod[0x10];

3363
	u8         reserved_at_40[0x40];
3364 3365 3366 3367

	union mlx5_ifc_hca_cap_union_bits capability;
};

3368 3369 3370 3371 3372 3373 3374
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3375 3376
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3377
	u8         reserved_at_8[0x18];
3378 3379 3380

	u8         syndrome[0x20];

3381
	u8         reserved_at_40[0x40];
3382 3383 3384 3385
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3386
	u8         reserved_at_10[0x10];
3387

3388
	u8         reserved_at_20[0x10];
3389 3390
	u8         op_mod[0x10];

3391 3392 3393 3394 3395
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3396 3397

	u8         table_type[0x8];
3398
	u8         reserved_at_88[0x18];
3399

3400
	u8         reserved_at_a0[0x8];
3401 3402
	u8         table_id[0x18];

3403
	u8         reserved_at_c0[0x18];
3404 3405
	u8         modify_enable_mask[0x8];

3406
	u8         reserved_at_e0[0x20];
3407 3408 3409

	u8         flow_index[0x20];

3410
	u8         reserved_at_120[0xe0];
3411 3412 3413 3414 3415 3416

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3417
	u8         reserved_at_8[0x18];
3418 3419 3420

	u8         syndrome[0x20];

3421
	u8         reserved_at_40[0x40];
3422 3423 3424 3425
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3426
	u8         reserved_at_10[0x10];
3427

3428
	u8         reserved_at_20[0x10];
3429 3430
	u8         op_mod[0x10];

3431
	u8         reserved_at_40[0x8];
3432 3433
	u8         qpn[0x18];

3434
	u8         reserved_at_60[0x20];
3435 3436 3437

	u8         opt_param_mask[0x20];

3438
	u8         reserved_at_a0[0x20];
3439 3440 3441

	struct mlx5_ifc_qpc_bits qpc;

3442
	u8         reserved_at_800[0x80];
3443 3444 3445 3446
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3447
	u8         reserved_at_8[0x18];
3448 3449 3450

	u8         syndrome[0x20];

3451
	u8         reserved_at_40[0x40];
3452 3453 3454 3455
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3456
	u8         reserved_at_10[0x10];
3457

3458
	u8         reserved_at_20[0x10];
3459 3460
	u8         op_mod[0x10];

3461
	u8         reserved_at_40[0x8];
3462 3463
	u8         qpn[0x18];

3464
	u8         reserved_at_60[0x20];
3465 3466 3467

	u8         opt_param_mask[0x20];

3468
	u8         reserved_at_a0[0x20];
3469 3470 3471

	struct mlx5_ifc_qpc_bits qpc;

3472
	u8         reserved_at_800[0x80];
3473 3474 3475 3476
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3477
	u8         reserved_at_8[0x18];
3478 3479 3480

	u8         syndrome[0x20];

3481
	u8         reserved_at_40[0x40];
3482 3483 3484 3485
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3486
	u8         reserved_at_10[0x10];
3487

3488
	u8         reserved_at_20[0x10];
3489 3490
	u8         op_mod[0x10];

3491
	u8         reserved_at_40[0x8];
3492 3493
	u8         qpn[0x18];

3494
	u8         reserved_at_60[0x20];
3495 3496 3497

	u8         opt_param_mask[0x20];

3498
	u8         reserved_at_a0[0x20];
3499 3500 3501

	struct mlx5_ifc_qpc_bits qpc;

3502
	u8         reserved_at_800[0x80];
3503 3504
};

S
Saeed Mahameed 已提交
3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3529 3530
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3531
	u8         reserved_at_8[0x18];
3532 3533 3534

	u8         syndrome[0x20];

3535
	u8         reserved_at_40[0x40];
3536 3537 3538

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3539
	u8         reserved_at_280[0x600];
3540 3541 3542 3543 3544 3545

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3546
	u8         reserved_at_10[0x10];
3547

3548
	u8         reserved_at_20[0x10];
3549 3550
	u8         op_mod[0x10];

3551
	u8         reserved_at_40[0x8];
3552 3553
	u8         xrc_srqn[0x18];

3554
	u8         reserved_at_60[0x20];
3555 3556 3557 3558 3559 3560 3561 3562 3563
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3564
	u8         reserved_at_8[0x18];
3565 3566 3567

	u8         syndrome[0x20];

3568
	u8         reserved_at_40[0x20];
3569

3570
	u8         reserved_at_60[0x18];
3571 3572 3573 3574 3575 3576
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3577
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3578 3579 3580 3581
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3582
	u8         reserved_at_10[0x10];
3583

3584
	u8         reserved_at_20[0x10];
3585 3586 3587
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3588
	u8         reserved_at_41[0xf];
3589 3590
	u8         vport_number[0x10];

3591
	u8         reserved_at_60[0x20];
3592 3593 3594 3595
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3596
	u8         reserved_at_8[0x18];
3597 3598 3599

	u8         syndrome[0x20];

3600
	u8         reserved_at_40[0x40];
3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3626
	u8         reserved_at_680[0xa00];
3627 3628 3629 3630 3631 3632 3633 3634
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3635
	u8         reserved_at_10[0x10];
3636

3637
	u8         reserved_at_20[0x10];
3638 3639 3640
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3641 3642
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3643 3644
	u8         vport_number[0x10];

3645
	u8         reserved_at_60[0x60];
3646 3647

	u8         clear[0x1];
3648
	u8         reserved_at_c1[0x1f];
3649

3650
	u8         reserved_at_e0[0x20];
3651 3652 3653 3654
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3655
	u8         reserved_at_8[0x18];
3656 3657 3658

	u8         syndrome[0x20];

3659
	u8         reserved_at_40[0x40];
3660 3661 3662 3663 3664 3665

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3666
	u8         reserved_at_10[0x10];
3667

3668
	u8         reserved_at_20[0x10];
3669 3670
	u8         op_mod[0x10];

3671
	u8         reserved_at_40[0x8];
3672 3673
	u8         tisn[0x18];

3674
	u8         reserved_at_60[0x20];
3675 3676 3677 3678
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3679
	u8         reserved_at_8[0x18];
3680 3681 3682

	u8         syndrome[0x20];

3683
	u8         reserved_at_40[0xc0];
3684 3685 3686 3687 3688 3689

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3690
	u8         reserved_at_10[0x10];
3691

3692
	u8         reserved_at_20[0x10];
3693 3694
	u8         op_mod[0x10];

3695
	u8         reserved_at_40[0x8];
3696 3697
	u8         tirn[0x18];

3698
	u8         reserved_at_60[0x20];
3699 3700 3701 3702
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3703
	u8         reserved_at_8[0x18];
3704 3705 3706

	u8         syndrome[0x20];

3707
	u8         reserved_at_40[0x40];
3708 3709 3710

	struct mlx5_ifc_srqc_bits srq_context_entry;

3711
	u8         reserved_at_280[0x600];
3712 3713 3714 3715 3716 3717

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3718
	u8         reserved_at_10[0x10];
3719

3720
	u8         reserved_at_20[0x10];
3721 3722
	u8         op_mod[0x10];

3723
	u8         reserved_at_40[0x8];
3724 3725
	u8         srqn[0x18];

3726
	u8         reserved_at_60[0x20];
3727 3728 3729 3730
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3731
	u8         reserved_at_8[0x18];
3732 3733 3734

	u8         syndrome[0x20];

3735
	u8         reserved_at_40[0xc0];
3736 3737 3738 3739 3740 3741

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3742
	u8         reserved_at_10[0x10];
3743

3744
	u8         reserved_at_20[0x10];
3745 3746
	u8         op_mod[0x10];

3747
	u8         reserved_at_40[0x8];
3748 3749
	u8         sqn[0x18];

3750
	u8         reserved_at_60[0x20];
3751 3752 3753 3754
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3755
	u8         reserved_at_8[0x18];
3756 3757 3758

	u8         syndrome[0x20];

3759
	u8         dump_fill_mkey[0x20];
3760 3761

	u8         resd_lkey[0x20];
3762 3763 3764 3765

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3766 3767 3768 3769
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3770
	u8         reserved_at_10[0x10];
3771

3772
	u8         reserved_at_20[0x10];
3773 3774
	u8         op_mod[0x10];

3775
	u8         reserved_at_40[0x40];
3776 3777
};

3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

3811 3812
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3813
	u8         reserved_at_8[0x18];
3814 3815 3816

	u8         syndrome[0x20];

3817
	u8         reserved_at_40[0xc0];
3818 3819 3820 3821 3822 3823

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3824
	u8         reserved_at_10[0x10];
3825

3826
	u8         reserved_at_20[0x10];
3827 3828
	u8         op_mod[0x10];

3829
	u8         reserved_at_40[0x8];
3830 3831
	u8         rqtn[0x18];

3832
	u8         reserved_at_60[0x20];
3833 3834 3835 3836
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3837
	u8         reserved_at_8[0x18];
3838 3839 3840

	u8         syndrome[0x20];

3841
	u8         reserved_at_40[0xc0];
3842 3843 3844 3845 3846 3847

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3848
	u8         reserved_at_10[0x10];
3849

3850
	u8         reserved_at_20[0x10];
3851 3852
	u8         op_mod[0x10];

3853
	u8         reserved_at_40[0x8];
3854 3855
	u8         rqn[0x18];

3856
	u8         reserved_at_60[0x20];
3857 3858 3859 3860
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3861
	u8         reserved_at_8[0x18];
3862 3863 3864

	u8         syndrome[0x20];

3865
	u8         reserved_at_40[0x40];
3866 3867 3868 3869 3870 3871

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3872
	u8         reserved_at_10[0x10];
3873

3874
	u8         reserved_at_20[0x10];
3875 3876 3877
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3878
	u8         reserved_at_50[0x10];
3879

3880
	u8         reserved_at_60[0x20];
3881 3882 3883 3884
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3885
	u8         reserved_at_8[0x18];
3886 3887 3888

	u8         syndrome[0x20];

3889
	u8         reserved_at_40[0xc0];
3890 3891 3892 3893 3894 3895

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3896
	u8         reserved_at_10[0x10];
3897

3898
	u8         reserved_at_20[0x10];
3899 3900
	u8         op_mod[0x10];

3901
	u8         reserved_at_40[0x8];
3902 3903
	u8         rmpn[0x18];

3904
	u8         reserved_at_60[0x20];
3905 3906 3907 3908
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3909
	u8         reserved_at_8[0x18];
3910 3911 3912

	u8         syndrome[0x20];

3913
	u8         reserved_at_40[0x40];
3914 3915 3916

	u8         opt_param_mask[0x20];

3917
	u8         reserved_at_a0[0x20];
3918 3919 3920

	struct mlx5_ifc_qpc_bits qpc;

3921
	u8         reserved_at_800[0x80];
3922 3923 3924 3925 3926 3927

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3928
	u8         reserved_at_10[0x10];
3929

3930
	u8         reserved_at_20[0x10];
3931 3932
	u8         op_mod[0x10];

3933
	u8         reserved_at_40[0x8];
3934 3935
	u8         qpn[0x18];

3936
	u8         reserved_at_60[0x20];
3937 3938 3939 3940
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3941
	u8         reserved_at_8[0x18];
3942 3943 3944

	u8         syndrome[0x20];

3945
	u8         reserved_at_40[0x40];
3946 3947 3948

	u8         rx_write_requests[0x20];

3949
	u8         reserved_at_a0[0x20];
3950 3951 3952

	u8         rx_read_requests[0x20];

3953
	u8         reserved_at_e0[0x20];
3954 3955 3956

	u8         rx_atomic_requests[0x20];

3957
	u8         reserved_at_120[0x20];
3958 3959 3960

	u8         rx_dct_connect[0x20];

3961
	u8         reserved_at_160[0x20];
3962 3963 3964

	u8         out_of_buffer[0x20];

3965
	u8         reserved_at_1a0[0x20];
3966 3967 3968

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
	u8         reserved_at_320[0xa0];

	u8         resp_local_length_error[0x20];

	u8         req_local_length_error[0x20];

	u8         resp_local_qp_error[0x20];

	u8         local_operation_error[0x20];

	u8         resp_local_protection[0x20];

	u8         req_local_protection[0x20];

	u8         resp_cqe_error[0x20];

	u8         req_cqe_error[0x20];

	u8         req_mw_binding[0x20];

	u8         req_bad_response[0x20];

	u8         req_remote_invalid_request[0x20];

	u8         resp_remote_invalid_request[0x20];

	u8         req_remote_access_errors[0x20];

	u8	   resp_remote_access_errors[0x20];

	u8         req_remote_operation_errors[0x20];

	u8         req_transport_retries_exceeded[0x20];

	u8         cq_overflow[0x20];

	u8         resp_cqe_flush_error[0x20];

	u8         req_cqe_flush_error[0x20];

	u8         reserved_at_620[0x1e0];
4030 4031 4032 4033
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
4034
	u8         reserved_at_10[0x10];
4035

4036
	u8         reserved_at_20[0x10];
4037 4038
	u8         op_mod[0x10];

4039
	u8         reserved_at_40[0x80];
4040 4041

	u8         clear[0x1];
4042
	u8         reserved_at_c1[0x1f];
4043

4044
	u8         reserved_at_e0[0x18];
4045 4046 4047 4048 4049
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
4050
	u8         reserved_at_8[0x18];
4051 4052 4053

	u8         syndrome[0x20];

4054
	u8         reserved_at_40[0x10];
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
4068
	u8         reserved_at_10[0x10];
4069

4070
	u8         reserved_at_20[0x10];
4071 4072
	u8         op_mod[0x10];

4073
	u8         reserved_at_40[0x10];
4074 4075
	u8         function_id[0x10];

4076
	u8         reserved_at_60[0x20];
4077 4078 4079 4080
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
4081
	u8         reserved_at_8[0x18];
4082 4083 4084

	u8         syndrome[0x20];

4085
	u8         reserved_at_40[0x40];
4086 4087 4088 4089 4090 4091

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
4092
	u8         reserved_at_10[0x10];
4093

4094
	u8         reserved_at_20[0x10];
4095 4096 4097
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4098
	u8         reserved_at_41[0xf];
4099 4100
	u8         vport_number[0x10];

4101
	u8         reserved_at_60[0x5];
4102
	u8         allowed_list_type[0x3];
4103
	u8         reserved_at_68[0x18];
4104 4105 4106 4107
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
4108
	u8         reserved_at_8[0x18];
4109 4110 4111

	u8         syndrome[0x20];

4112
	u8         reserved_at_40[0x40];
4113 4114 4115

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

4116
	u8         reserved_at_280[0x600];
4117 4118 4119 4120 4121 4122 4123 4124

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
4125
	u8         reserved_at_10[0x10];
4126

4127
	u8         reserved_at_20[0x10];
4128 4129
	u8         op_mod[0x10];

4130
	u8         reserved_at_40[0x8];
4131 4132 4133
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4134
	u8         reserved_at_61[0x1f];
4135 4136 4137 4138
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4139
	u8         reserved_at_8[0x18];
4140 4141 4142

	u8         syndrome[0x20];

4143
	u8         reserved_at_40[0x40];
4144 4145 4146 4147 4148 4149

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4150
	u8         reserved_at_10[0x10];
4151

4152
	u8         reserved_at_20[0x10];
4153 4154
	u8         op_mod[0x10];

4155
	u8         reserved_at_40[0x40];
4156 4157 4158 4159
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4160
	u8         reserved_at_8[0x18];
4161 4162 4163

	u8         syndrome[0x20];

4164
	u8         reserved_at_40[0xa0];
4165

4166
	u8         reserved_at_e0[0x13];
4167 4168 4169 4170 4171
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4172
	u8         reserved_at_140[0xc0];
4173 4174 4175 4176
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4177
	u8         reserved_at_10[0x10];
4178

4179
	u8         reserved_at_20[0x10];
4180 4181
	u8         op_mod[0x10];

4182
	u8         reserved_at_40[0x60];
4183

4184
	u8         reserved_at_a0[0x8];
4185 4186
	u8         table_index[0x18];

4187
	u8         reserved_at_c0[0x140];
4188 4189 4190 4191
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4192
	u8         reserved_at_8[0x18];
4193 4194 4195

	u8         syndrome[0x20];

4196
	u8         reserved_at_40[0x10];
4197 4198
	u8         current_issi[0x10];

4199
	u8         reserved_at_60[0xa0];
4200

4201
	u8         reserved_at_100[76][0x8];
4202 4203 4204 4205 4206
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4207
	u8         reserved_at_10[0x10];
4208

4209
	u8         reserved_at_20[0x10];
4210 4211
	u8         op_mod[0x10];

4212
	u8         reserved_at_40[0x40];
4213 4214
};

4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4234 4235
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4236
	u8         reserved_at_8[0x18];
4237 4238 4239

	u8         syndrome[0x20];

4240
	u8         reserved_at_40[0x40];
4241 4242 4243 4244 4245 4246

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4247
	u8         reserved_at_10[0x10];
4248

4249
	u8         reserved_at_20[0x10];
4250 4251 4252
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4253
	u8         reserved_at_41[0xb];
4254
	u8         port_num[0x4];
4255 4256
	u8         vport_number[0x10];

4257
	u8         reserved_at_60[0x10];
4258 4259 4260
	u8         pkey_index[0x10];
};

4261 4262 4263 4264 4265 4266
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4267 4268
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4269
	u8         reserved_at_8[0x18];
4270 4271 4272

	u8         syndrome[0x20];

4273
	u8         reserved_at_40[0x20];
4274 4275

	u8         gids_num[0x10];
4276
	u8         reserved_at_70[0x10];
4277 4278 4279 4280 4281 4282

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4283
	u8         reserved_at_10[0x10];
4284

4285
	u8         reserved_at_20[0x10];
4286 4287 4288
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4289
	u8         reserved_at_41[0xb];
4290
	u8         port_num[0x4];
4291 4292
	u8         vport_number[0x10];

4293
	u8         reserved_at_60[0x10];
4294 4295 4296 4297 4298
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4299
	u8         reserved_at_8[0x18];
4300 4301 4302

	u8         syndrome[0x20];

4303
	u8         reserved_at_40[0x40];
4304 4305 4306 4307 4308 4309

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4310
	u8         reserved_at_10[0x10];
4311

4312
	u8         reserved_at_20[0x10];
4313 4314 4315
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4316
	u8         reserved_at_41[0xb];
4317
	u8         port_num[0x4];
4318 4319
	u8         vport_number[0x10];

4320
	u8         reserved_at_60[0x20];
4321 4322 4323 4324
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4325
	u8         reserved_at_8[0x18];
4326 4327 4328

	u8         syndrome[0x20];

4329
	u8         reserved_at_40[0x40];
4330 4331 4332 4333 4334 4335

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4336
	u8         reserved_at_10[0x10];
4337

4338
	u8         reserved_at_20[0x10];
4339 4340
	u8         op_mod[0x10];

4341
	u8         reserved_at_40[0x40];
4342 4343 4344 4345
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4346
	u8         reserved_at_8[0x18];
4347 4348 4349

	u8         syndrome[0x20];

4350
	u8         reserved_at_40[0x80];
4351

4352
	u8         reserved_at_c0[0x8];
4353
	u8         level[0x8];
4354
	u8         reserved_at_d0[0x8];
4355 4356
	u8         log_size[0x8];

4357
	u8         reserved_at_e0[0x120];
4358 4359 4360 4361
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4362
	u8         reserved_at_10[0x10];
4363

4364
	u8         reserved_at_20[0x10];
4365 4366
	u8         op_mod[0x10];

4367
	u8         reserved_at_40[0x40];
4368 4369

	u8         table_type[0x8];
4370
	u8         reserved_at_88[0x18];
4371

4372
	u8         reserved_at_a0[0x8];
4373 4374
	u8         table_id[0x18];

4375
	u8         reserved_at_c0[0x140];
4376 4377 4378 4379
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4380
	u8         reserved_at_8[0x18];
4381 4382 4383

	u8         syndrome[0x20];

4384
	u8         reserved_at_40[0x1c0];
4385 4386 4387 4388 4389 4390

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4391
	u8         reserved_at_10[0x10];
4392

4393
	u8         reserved_at_20[0x10];
4394 4395
	u8         op_mod[0x10];

4396
	u8         reserved_at_40[0x40];
4397 4398

	u8         table_type[0x8];
4399
	u8         reserved_at_88[0x18];
4400

4401
	u8         reserved_at_a0[0x8];
4402 4403
	u8         table_id[0x18];

4404
	u8         reserved_at_c0[0x40];
4405 4406 4407

	u8         flow_index[0x20];

4408
	u8         reserved_at_120[0xe0];
4409 4410 4411 4412 4413 4414 4415 4416 4417 4418
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4419
	u8         reserved_at_8[0x18];
4420 4421 4422

	u8         syndrome[0x20];

4423
	u8         reserved_at_40[0xa0];
4424 4425 4426

	u8         start_flow_index[0x20];

4427
	u8         reserved_at_100[0x20];
4428 4429 4430

	u8         end_flow_index[0x20];

4431
	u8         reserved_at_140[0xa0];
4432

4433
	u8         reserved_at_1e0[0x18];
4434 4435 4436 4437
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4438
	u8         reserved_at_1200[0xe00];
4439 4440 4441 4442
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4443
	u8         reserved_at_10[0x10];
4444

4445
	u8         reserved_at_20[0x10];
4446 4447
	u8         op_mod[0x10];

4448
	u8         reserved_at_40[0x40];
4449 4450

	u8         table_type[0x8];
4451
	u8         reserved_at_88[0x18];
4452

4453
	u8         reserved_at_a0[0x8];
4454 4455 4456 4457
	u8         table_id[0x18];

	u8         group_id[0x20];

4458
	u8         reserved_at_e0[0x120];
4459 4460
};

4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

4485
	u8         flow_counter_id[0x20];
4486 4487
};

4488 4489
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4490
	u8         reserved_at_8[0x18];
4491 4492 4493

	u8         syndrome[0x20];

4494
	u8         reserved_at_40[0x40];
4495 4496 4497 4498 4499 4500

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4501
	u8         reserved_at_10[0x10];
4502

4503
	u8         reserved_at_20[0x10];
4504 4505 4506
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4507
	u8         reserved_at_41[0xf];
4508 4509
	u8         vport_number[0x10];

4510
	u8         reserved_at_60[0x20];
4511 4512 4513 4514
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4515
	u8         reserved_at_8[0x18];
4516 4517 4518

	u8         syndrome[0x20];

4519
	u8         reserved_at_40[0x40];
4520 4521 4522
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4523
	u8         reserved_at_0[0x1c];
4524 4525 4526 4527 4528 4529 4530 4531
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4532
	u8         reserved_at_10[0x10];
4533

4534
	u8         reserved_at_20[0x10];
4535 4536 4537
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4538
	u8         reserved_at_41[0xf];
4539 4540 4541 4542 4543 4544 4545
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4546 4547
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4548
	u8         reserved_at_8[0x18];
4549 4550 4551

	u8         syndrome[0x20];

4552
	u8         reserved_at_40[0x40];
4553 4554 4555

	struct mlx5_ifc_eqc_bits eq_context_entry;

4556
	u8         reserved_at_280[0x40];
4557 4558 4559

	u8         event_bitmask[0x40];

4560
	u8         reserved_at_300[0x580];
4561 4562 4563 4564 4565 4566

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4567
	u8         reserved_at_10[0x10];
4568

4569
	u8         reserved_at_20[0x10];
4570 4571
	u8         op_mod[0x10];

4572
	u8         reserved_at_40[0x18];
4573 4574
	u8         eq_number[0x8];

4575
	u8         reserved_at_60[0x20];
4576 4577
};

4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709
struct mlx5_ifc_set_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x3];
	u8         offset[0x5];
	u8         reserved_at_18[0x3];
	u8         length[0x5];

	u8         data[0x20];
};

struct mlx5_ifc_add_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x10];

	u8         data[0x20];
};

union mlx5_ifc_set_action_in_add_action_in_auto_bits {
	struct mlx5_ifc_set_action_in_bits set_action_in;
	struct mlx5_ifc_add_action_in_bits add_action_in;
	u8         reserved_at_0[0x40];
};

enum {
	MLX5_ACTION_TYPE_SET   = 0x1,
	MLX5_ACTION_TYPE_ADD   = 0x2,
};

enum {
	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
4710
	MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760
};

struct mlx5_ifc_alloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         table_type[0x8];
	u8         reserved_at_68[0x10];
	u8         num_of_actions[0x8];

	union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
};

struct mlx5_ifc_dealloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

4761 4762
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4763
	u8         reserved_at_8[0x18];
4764 4765 4766

	u8         syndrome[0x20];

4767
	u8         reserved_at_40[0x40];
4768 4769 4770

	struct mlx5_ifc_dctc_bits dct_context_entry;

4771
	u8         reserved_at_280[0x180];
4772 4773 4774 4775
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4776
	u8         reserved_at_10[0x10];
4777

4778
	u8         reserved_at_20[0x10];
4779 4780
	u8         op_mod[0x10];

4781
	u8         reserved_at_40[0x8];
4782 4783
	u8         dctn[0x18];

4784
	u8         reserved_at_60[0x20];
4785 4786 4787 4788
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4789
	u8         reserved_at_8[0x18];
4790 4791 4792

	u8         syndrome[0x20];

4793
	u8         reserved_at_40[0x40];
4794 4795 4796

	struct mlx5_ifc_cqc_bits cq_context;

4797
	u8         reserved_at_280[0x600];
4798 4799 4800 4801 4802 4803

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4804
	u8         reserved_at_10[0x10];
4805

4806
	u8         reserved_at_20[0x10];
4807 4808
	u8         op_mod[0x10];

4809
	u8         reserved_at_40[0x8];
4810 4811
	u8         cqn[0x18];

4812
	u8         reserved_at_60[0x20];
4813 4814 4815 4816
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4817
	u8         reserved_at_8[0x18];
4818 4819 4820

	u8         syndrome[0x20];

4821
	u8         reserved_at_40[0x20];
4822 4823 4824

	u8         enable[0x1];
	u8         tag_enable[0x1];
4825
	u8         reserved_at_62[0x1e];
4826 4827 4828 4829
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4830
	u8         reserved_at_10[0x10];
4831

4832
	u8         reserved_at_20[0x10];
4833 4834
	u8         op_mod[0x10];

4835
	u8         reserved_at_40[0x18];
4836 4837 4838
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4839
	u8         reserved_at_60[0x20];
4840 4841 4842 4843
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4844
	u8         reserved_at_8[0x18];
4845 4846 4847

	u8         syndrome[0x20];

4848
	u8         reserved_at_40[0x40];
4849

4850
	u8         rp_cur_flows[0x20];
4851 4852 4853

	u8         sum_flows[0x20];

4854
	u8         rp_cnp_ignored_high[0x20];
4855

4856
	u8         rp_cnp_ignored_low[0x20];
4857

4858
	u8         rp_cnp_handled_high[0x20];
4859

4860
	u8         rp_cnp_handled_low[0x20];
4861

4862
	u8         reserved_at_140[0x100];
4863 4864 4865 4866 4867 4868 4869

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

4870
	u8         np_ecn_marked_roce_packets_high[0x20];
4871

4872
	u8         np_ecn_marked_roce_packets_low[0x20];
4873

4874
	u8         np_cnp_sent_high[0x20];
4875

4876
	u8         np_cnp_sent_low[0x20];
4877

4878
	u8         reserved_at_320[0x560];
4879 4880 4881 4882
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4883
	u8         reserved_at_10[0x10];
4884

4885
	u8         reserved_at_20[0x10];
4886 4887 4888
	u8         op_mod[0x10];

	u8         clear[0x1];
4889
	u8         reserved_at_41[0x1f];
4890

4891
	u8         reserved_at_60[0x20];
4892 4893 4894 4895
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4896
	u8         reserved_at_8[0x18];
4897 4898 4899

	u8         syndrome[0x20];

4900
	u8         reserved_at_40[0x40];
4901 4902 4903 4904 4905 4906

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4907
	u8         reserved_at_10[0x10];
4908

4909
	u8         reserved_at_20[0x10];
4910 4911
	u8         op_mod[0x10];

4912
	u8         reserved_at_40[0x1c];
4913 4914
	u8         cong_protocol[0x4];

4915
	u8         reserved_at_60[0x20];
4916 4917 4918 4919
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4920
	u8         reserved_at_8[0x18];
4921 4922 4923

	u8         syndrome[0x20];

4924
	u8         reserved_at_40[0x40];
4925 4926 4927 4928 4929 4930

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4931
	u8         reserved_at_10[0x10];
4932

4933
	u8         reserved_at_20[0x10];
4934 4935
	u8         op_mod[0x10];

4936
	u8         reserved_at_40[0x40];
4937 4938 4939 4940
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4941
	u8         reserved_at_8[0x18];
4942 4943 4944

	u8         syndrome[0x20];

4945
	u8         reserved_at_40[0x40];
4946 4947 4948 4949
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4950
	u8         reserved_at_10[0x10];
4951

4952
	u8         reserved_at_20[0x10];
4953 4954
	u8         op_mod[0x10];

4955
	u8         reserved_at_40[0x8];
4956 4957
	u8         qpn[0x18];

4958
	u8         reserved_at_60[0x20];
4959 4960 4961 4962
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4963
	u8         reserved_at_8[0x18];
4964 4965 4966

	u8         syndrome[0x20];

4967
	u8         reserved_at_40[0x40];
4968 4969 4970 4971
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4972
	u8         reserved_at_10[0x10];
4973

4974
	u8         reserved_at_20[0x10];
4975 4976
	u8         op_mod[0x10];

4977
	u8         reserved_at_40[0x8];
4978 4979
	u8         qpn[0x18];

4980
	u8         reserved_at_60[0x20];
4981 4982 4983 4984
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4985
	u8         reserved_at_8[0x18];
4986 4987 4988

	u8         syndrome[0x20];

4989
	u8         reserved_at_40[0x40];
4990 4991 4992 4993
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4994
	u8         reserved_at_10[0x10];
4995

4996
	u8         reserved_at_20[0x10];
4997 4998 4999
	u8         op_mod[0x10];

	u8         error[0x1];
5000
	u8         reserved_at_41[0x4];
5001 5002
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
5003

5004 5005
	u8         reserved_at_60[0x8];
	u8         token[0x18];
5006 5007 5008 5009
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
5010
	u8         reserved_at_8[0x18];
5011 5012 5013

	u8         syndrome[0x20];

5014
	u8         reserved_at_40[0x40];
5015 5016 5017 5018
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
5019
	u8         reserved_at_10[0x10];
5020

5021
	u8         reserved_at_20[0x10];
5022 5023
	u8         op_mod[0x10];

5024
	u8         reserved_at_40[0x40];
5025 5026 5027 5028
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
5029
	u8         reserved_at_8[0x18];
5030 5031 5032

	u8         syndrome[0x20];

5033
	u8         reserved_at_40[0x40];
5034 5035 5036 5037
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
5038
	u8         reserved_at_10[0x10];
5039

5040
	u8         reserved_at_20[0x10];
5041 5042 5043
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5044
	u8         reserved_at_41[0xf];
5045 5046
	u8         vport_number[0x10];

5047
	u8         reserved_at_60[0x18];
5048
	u8         admin_state[0x4];
5049
	u8         reserved_at_7c[0x4];
5050 5051 5052 5053
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
5054
	u8         reserved_at_8[0x18];
5055 5056 5057

	u8         syndrome[0x20];

5058
	u8         reserved_at_40[0x40];
5059 5060
};

5061
struct mlx5_ifc_modify_tis_bitmask_bits {
5062
	u8         reserved_at_0[0x20];
5063

5064 5065 5066
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
5067 5068 5069
	u8         prio[0x1];
};

5070 5071
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
5072
	u8         reserved_at_10[0x10];
5073

5074
	u8         reserved_at_20[0x10];
5075 5076
	u8         op_mod[0x10];

5077
	u8         reserved_at_40[0x8];
5078 5079
	u8         tisn[0x18];

5080
	u8         reserved_at_60[0x20];
5081

5082
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
5083

5084
	u8         reserved_at_c0[0x40];
5085 5086 5087 5088

	struct mlx5_ifc_tisc_bits ctx;
};

5089
struct mlx5_ifc_modify_tir_bitmask_bits {
5090
	u8	   reserved_at_0[0x20];
5091

5092
	u8         reserved_at_20[0x1b];
5093
	u8         self_lb_en[0x1];
5094 5095 5096
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
5097 5098 5099
	u8         lro[0x1];
};

5100 5101
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
5102
	u8         reserved_at_8[0x18];
5103 5104 5105

	u8         syndrome[0x20];

5106
	u8         reserved_at_40[0x40];
5107 5108 5109 5110
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
5111
	u8         reserved_at_10[0x10];
5112

5113
	u8         reserved_at_20[0x10];
5114 5115
	u8         op_mod[0x10];

5116
	u8         reserved_at_40[0x8];
5117 5118
	u8         tirn[0x18];

5119
	u8         reserved_at_60[0x20];
5120

5121
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
5122

5123
	u8         reserved_at_c0[0x40];
5124 5125 5126 5127 5128 5129

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
5130
	u8         reserved_at_8[0x18];
5131 5132 5133

	u8         syndrome[0x20];

5134
	u8         reserved_at_40[0x40];
5135 5136 5137 5138
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
5139
	u8         reserved_at_10[0x10];
5140

5141
	u8         reserved_at_20[0x10];
5142 5143 5144
	u8         op_mod[0x10];

	u8         sq_state[0x4];
5145
	u8         reserved_at_44[0x4];
5146 5147
	u8         sqn[0x18];

5148
	u8         reserved_at_60[0x20];
5149 5150 5151

	u8         modify_bitmask[0x40];

5152
	u8         reserved_at_c0[0x40];
5153 5154 5155 5156

	struct mlx5_ifc_sqc_bits ctx;
};

5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

5194 5195
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
5196
	u8         reserved_at_8[0x18];
5197 5198 5199

	u8         syndrome[0x20];

5200
	u8         reserved_at_40[0x40];
5201 5202
};

5203
struct mlx5_ifc_rqt_bitmask_bits {
5204
	u8	   reserved_at_0[0x20];
5205

5206
	u8         reserved_at_20[0x1f];
5207 5208 5209
	u8         rqn_list[0x1];
};

5210 5211
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
5212
	u8         reserved_at_10[0x10];
5213

5214
	u8         reserved_at_20[0x10];
5215 5216
	u8         op_mod[0x10];

5217
	u8         reserved_at_40[0x8];
5218 5219
	u8         rqtn[0x18];

5220
	u8         reserved_at_60[0x20];
5221

5222
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
5223

5224
	u8         reserved_at_c0[0x40];
5225 5226 5227 5228 5229 5230

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5231
	u8         reserved_at_8[0x18];
5232 5233 5234

	u8         syndrome[0x20];

5235
	u8         reserved_at_40[0x40];
5236 5237
};

5238 5239
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5240
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
5241
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
5242 5243
};

5244 5245
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5246
	u8         reserved_at_10[0x10];
5247

5248
	u8         reserved_at_20[0x10];
5249 5250 5251
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5252
	u8         reserved_at_44[0x4];
5253 5254
	u8         rqn[0x18];

5255
	u8         reserved_at_60[0x20];
5256 5257 5258

	u8         modify_bitmask[0x40];

5259
	u8         reserved_at_c0[0x40];
5260 5261 5262 5263 5264 5265

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5266
	u8         reserved_at_8[0x18];
5267 5268 5269

	u8         syndrome[0x20];

5270
	u8         reserved_at_40[0x40];
5271 5272
};

5273
struct mlx5_ifc_rmp_bitmask_bits {
5274
	u8	   reserved_at_0[0x20];
5275

5276
	u8         reserved_at_20[0x1f];
5277 5278 5279
	u8         lwm[0x1];
};

5280 5281
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5282
	u8         reserved_at_10[0x10];
5283

5284
	u8         reserved_at_20[0x10];
5285 5286 5287
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5288
	u8         reserved_at_44[0x4];
5289 5290
	u8         rmpn[0x18];

5291
	u8         reserved_at_60[0x20];
5292

5293
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5294

5295
	u8         reserved_at_c0[0x40];
5296 5297 5298 5299 5300 5301

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5302
	u8         reserved_at_8[0x18];
5303 5304 5305

	u8         syndrome[0x20];

5306
	u8         reserved_at_40[0x40];
5307 5308 5309
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5310 5311 5312
	u8         reserved_at_0[0x14];
	u8         disable_uc_local_lb[0x1];
	u8         disable_mc_local_lb[0x1];
5313 5314
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5315
	u8         min_inline[0x1];
5316 5317 5318
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5319 5320 5321
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5322
	u8         reserved_at_1f[0x1];
5323 5324 5325 5326
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5327
	u8         reserved_at_10[0x10];
5328

5329
	u8         reserved_at_20[0x10];
5330 5331 5332
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5333
	u8         reserved_at_41[0xf];
5334 5335 5336 5337
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5338
	u8         reserved_at_80[0x780];
5339 5340 5341 5342 5343 5344

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5345
	u8         reserved_at_8[0x18];
5346 5347 5348

	u8         syndrome[0x20];

5349
	u8         reserved_at_40[0x40];
5350 5351 5352 5353
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5354
	u8         reserved_at_10[0x10];
5355

5356
	u8         reserved_at_20[0x10];
5357 5358 5359
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5360
	u8         reserved_at_41[0xb];
5361
	u8         port_num[0x4];
5362 5363
	u8         vport_number[0x10];

5364
	u8         reserved_at_60[0x20];
5365 5366 5367 5368 5369 5370

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5371
	u8         reserved_at_8[0x18];
5372 5373 5374

	u8         syndrome[0x20];

5375
	u8         reserved_at_40[0x40];
5376 5377 5378 5379 5380 5381 5382 5383 5384
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5385
	u8         reserved_at_10[0x10];
5386

5387
	u8         reserved_at_20[0x10];
5388 5389
	u8         op_mod[0x10];

5390
	u8         reserved_at_40[0x8];
5391 5392 5393 5394 5395 5396
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5397
	u8         reserved_at_280[0x600];
5398 5399 5400 5401 5402 5403

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5404
	u8         reserved_at_8[0x18];
5405 5406 5407

	u8         syndrome[0x20];

5408
	u8         reserved_at_40[0x40];
5409 5410 5411 5412
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5413
	u8         reserved_at_10[0x10];
5414

5415
	u8         reserved_at_20[0x10];
5416 5417
	u8         op_mod[0x10];

5418
	u8         reserved_at_40[0x18];
5419 5420 5421 5422 5423
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5424
	u8         reserved_at_62[0x1e];
5425 5426 5427 5428
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5429
	u8         reserved_at_8[0x18];
5430 5431 5432

	u8         syndrome[0x20];

5433
	u8         reserved_at_40[0x40];
5434 5435 5436 5437
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5438
	u8         reserved_at_10[0x10];
5439

5440
	u8         reserved_at_20[0x10];
5441 5442
	u8         op_mod[0x10];

5443
	u8         reserved_at_40[0x1c];
5444 5445 5446 5447
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5448
	u8         reserved_at_80[0x80];
5449 5450 5451 5452 5453 5454

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5455
	u8         reserved_at_8[0x18];
5456 5457 5458 5459 5460

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5461
	u8         reserved_at_60[0x20];
5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5474
	u8         reserved_at_10[0x10];
5475

5476
	u8         reserved_at_20[0x10];
5477 5478
	u8         op_mod[0x10];

5479
	u8         reserved_at_40[0x10];
5480 5481 5482 5483 5484 5485 5486 5487 5488
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5489
	u8         reserved_at_8[0x18];
5490 5491 5492

	u8         syndrome[0x20];

5493
	u8         reserved_at_40[0x40];
5494 5495 5496 5497 5498 5499

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5500
	u8         reserved_at_10[0x10];
5501

5502
	u8         reserved_at_20[0x10];
5503 5504 5505
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5506
	u8         reserved_at_50[0x8];
5507 5508
	u8         port[0x8];

5509
	u8         reserved_at_60[0x20];
5510 5511 5512 5513 5514 5515

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5516
	u8         reserved_at_8[0x18];
5517 5518 5519

	u8         syndrome[0x20];

5520
	u8         reserved_at_40[0x40];
5521 5522 5523 5524
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5525
	u8         reserved_at_10[0x10];
5526

5527
	u8         reserved_at_20[0x10];
5528 5529
	u8         op_mod[0x10];

5530
	u8         reserved_at_40[0x40];
5531 5532 5533 5534
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5535
	u8         reserved_at_8[0x18];
5536 5537 5538

	u8         syndrome[0x20];

5539
	u8         reserved_at_40[0x40];
5540 5541 5542 5543
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5544
	u8         reserved_at_10[0x10];
5545

5546
	u8         reserved_at_20[0x10];
5547 5548
	u8         op_mod[0x10];

5549
	u8         reserved_at_40[0x8];
5550 5551
	u8         qpn[0x18];

5552
	u8         reserved_at_60[0x20];
5553 5554 5555

	u8         opt_param_mask[0x20];

5556
	u8         reserved_at_a0[0x20];
5557 5558 5559

	struct mlx5_ifc_qpc_bits qpc;

5560
	u8         reserved_at_800[0x80];
5561 5562 5563 5564
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5565
	u8         reserved_at_8[0x18];
5566 5567 5568

	u8         syndrome[0x20];

5569
	u8         reserved_at_40[0x40];
5570 5571 5572 5573
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5574
	u8         reserved_at_10[0x10];
5575

5576
	u8         reserved_at_20[0x10];
5577 5578
	u8         op_mod[0x10];

5579
	u8         reserved_at_40[0x8];
5580 5581
	u8         qpn[0x18];

5582
	u8         reserved_at_60[0x20];
5583 5584 5585

	u8         opt_param_mask[0x20];

5586
	u8         reserved_at_a0[0x20];
5587 5588 5589

	struct mlx5_ifc_qpc_bits qpc;

5590
	u8         reserved_at_800[0x80];
5591 5592 5593 5594
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5595
	u8         reserved_at_8[0x18];
5596 5597 5598

	u8         syndrome[0x20];

5599
	u8         reserved_at_40[0x40];
5600 5601 5602 5603 5604 5605 5606 5607

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5608
	u8         reserved_at_10[0x10];
5609

5610
	u8         reserved_at_20[0x10];
5611 5612
	u8         op_mod[0x10];

5613
	u8         reserved_at_40[0x40];
5614 5615 5616 5617
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5618
	u8         reserved_at_10[0x10];
5619

5620
	u8         reserved_at_20[0x10];
5621 5622
	u8         op_mod[0x10];

5623
	u8         reserved_at_40[0x18];
5624 5625
	u8         eq_number[0x8];

5626
	u8         reserved_at_60[0x20];
5627 5628 5629 5630 5631 5632

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5633
	u8         reserved_at_8[0x18];
5634 5635 5636

	u8         syndrome[0x20];

5637
	u8         reserved_at_40[0x40];
5638 5639 5640 5641
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5642
	u8         reserved_at_8[0x18];
5643 5644 5645

	u8         syndrome[0x20];

5646
	u8         reserved_at_40[0x20];
5647 5648 5649 5650
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5651
	u8         reserved_at_10[0x10];
5652

5653
	u8         reserved_at_20[0x10];
5654 5655
	u8         op_mod[0x10];

5656
	u8         reserved_at_40[0x10];
5657 5658
	u8         function_id[0x10];

5659
	u8         reserved_at_60[0x20];
5660 5661 5662 5663
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5664
	u8         reserved_at_8[0x18];
5665 5666 5667

	u8         syndrome[0x20];

5668
	u8         reserved_at_40[0x40];
5669 5670 5671 5672
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5673
	u8         reserved_at_10[0x10];
5674

5675
	u8         reserved_at_20[0x10];
5676 5677
	u8         op_mod[0x10];

5678
	u8         reserved_at_40[0x8];
5679 5680
	u8         dctn[0x18];

5681
	u8         reserved_at_60[0x20];
5682 5683 5684 5685
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5686
	u8         reserved_at_8[0x18];
5687 5688 5689

	u8         syndrome[0x20];

5690
	u8         reserved_at_40[0x20];
5691 5692 5693 5694
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5695
	u8         reserved_at_10[0x10];
5696

5697
	u8         reserved_at_20[0x10];
5698 5699
	u8         op_mod[0x10];

5700
	u8         reserved_at_40[0x10];
5701 5702
	u8         function_id[0x10];

5703
	u8         reserved_at_60[0x20];
5704 5705 5706 5707
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5708
	u8         reserved_at_8[0x18];
5709 5710 5711

	u8         syndrome[0x20];

5712
	u8         reserved_at_40[0x40];
5713 5714 5715 5716
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5717
	u8         reserved_at_10[0x10];
5718

5719
	u8         reserved_at_20[0x10];
5720 5721
	u8         op_mod[0x10];

5722
	u8         reserved_at_40[0x8];
5723 5724
	u8         qpn[0x18];

5725
	u8         reserved_at_60[0x20];
5726 5727 5728 5729

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5752 5753
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5754
	u8         reserved_at_8[0x18];
5755 5756 5757

	u8         syndrome[0x20];

5758
	u8         reserved_at_40[0x40];
5759 5760 5761 5762
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5763
	u8         reserved_at_10[0x10];
5764

5765
	u8         reserved_at_20[0x10];
5766 5767
	u8         op_mod[0x10];

5768
	u8         reserved_at_40[0x8];
5769 5770
	u8         xrc_srqn[0x18];

5771
	u8         reserved_at_60[0x20];
5772 5773 5774 5775
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5776
	u8         reserved_at_8[0x18];
5777 5778 5779

	u8         syndrome[0x20];

5780
	u8         reserved_at_40[0x40];
5781 5782 5783 5784
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5785
	u8         reserved_at_10[0x10];
5786

5787
	u8         reserved_at_20[0x10];
5788 5789
	u8         op_mod[0x10];

5790
	u8         reserved_at_40[0x8];
5791 5792
	u8         tisn[0x18];

5793
	u8         reserved_at_60[0x20];
5794 5795 5796 5797
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5798
	u8         reserved_at_8[0x18];
5799 5800 5801

	u8         syndrome[0x20];

5802
	u8         reserved_at_40[0x40];
5803 5804 5805 5806
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5807
	u8         reserved_at_10[0x10];
5808

5809
	u8         reserved_at_20[0x10];
5810 5811
	u8         op_mod[0x10];

5812
	u8         reserved_at_40[0x8];
5813 5814
	u8         tirn[0x18];

5815
	u8         reserved_at_60[0x20];
5816 5817 5818 5819
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5820
	u8         reserved_at_8[0x18];
5821 5822 5823

	u8         syndrome[0x20];

5824
	u8         reserved_at_40[0x40];
5825 5826 5827 5828
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5829
	u8         reserved_at_10[0x10];
5830

5831
	u8         reserved_at_20[0x10];
5832 5833
	u8         op_mod[0x10];

5834
	u8         reserved_at_40[0x8];
5835 5836
	u8         srqn[0x18];

5837
	u8         reserved_at_60[0x20];
5838 5839 5840 5841
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5842
	u8         reserved_at_8[0x18];
5843 5844 5845

	u8         syndrome[0x20];

5846
	u8         reserved_at_40[0x40];
5847 5848 5849 5850
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5851
	u8         reserved_at_10[0x10];
5852

5853
	u8         reserved_at_20[0x10];
5854 5855
	u8         op_mod[0x10];

5856
	u8         reserved_at_40[0x8];
5857 5858
	u8         sqn[0x18];

5859
	u8         reserved_at_60[0x20];
5860 5861
};

5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

5886 5887
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5888
	u8         reserved_at_8[0x18];
5889 5890 5891

	u8         syndrome[0x20];

5892
	u8         reserved_at_40[0x40];
5893 5894 5895 5896
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5897
	u8         reserved_at_10[0x10];
5898

5899
	u8         reserved_at_20[0x10];
5900 5901
	u8         op_mod[0x10];

5902
	u8         reserved_at_40[0x8];
5903 5904
	u8         rqtn[0x18];

5905
	u8         reserved_at_60[0x20];
5906 5907 5908 5909
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5910
	u8         reserved_at_8[0x18];
5911 5912 5913

	u8         syndrome[0x20];

5914
	u8         reserved_at_40[0x40];
5915 5916 5917 5918
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5919
	u8         reserved_at_10[0x10];
5920

5921
	u8         reserved_at_20[0x10];
5922 5923
	u8         op_mod[0x10];

5924
	u8         reserved_at_40[0x8];
5925 5926
	u8         rqn[0x18];

5927
	u8         reserved_at_60[0x20];
5928 5929
};

5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951
struct mlx5_ifc_set_delay_drop_params_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         reserved_at_60[0x10];
	u8         delay_drop_timeout[0x10];
};

struct mlx5_ifc_set_delay_drop_params_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

5952 5953
struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5954
	u8         reserved_at_8[0x18];
5955 5956 5957

	u8         syndrome[0x20];

5958
	u8         reserved_at_40[0x40];
5959 5960 5961 5962
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5963
	u8         reserved_at_10[0x10];
5964

5965
	u8         reserved_at_20[0x10];
5966 5967
	u8         op_mod[0x10];

5968
	u8         reserved_at_40[0x8];
5969 5970
	u8         rmpn[0x18];

5971
	u8         reserved_at_60[0x20];
5972 5973 5974 5975
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5976
	u8         reserved_at_8[0x18];
5977 5978 5979

	u8         syndrome[0x20];

5980
	u8         reserved_at_40[0x40];
5981 5982 5983 5984
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5985
	u8         reserved_at_10[0x10];
5986

5987
	u8         reserved_at_20[0x10];
5988 5989
	u8         op_mod[0x10];

5990
	u8         reserved_at_40[0x8];
5991 5992
	u8         qpn[0x18];

5993
	u8         reserved_at_60[0x20];
5994 5995 5996 5997
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5998
	u8         reserved_at_8[0x18];
5999 6000 6001

	u8         syndrome[0x20];

6002
	u8         reserved_at_40[0x40];
6003 6004 6005 6006
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
6007
	u8         reserved_at_10[0x10];
6008

6009
	u8         reserved_at_20[0x10];
6010 6011
	u8         op_mod[0x10];

6012
	u8         reserved_at_40[0x8];
6013 6014
	u8         psvn[0x18];

6015
	u8         reserved_at_60[0x20];
6016 6017 6018 6019
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
6020
	u8         reserved_at_8[0x18];
6021 6022 6023

	u8         syndrome[0x20];

6024
	u8         reserved_at_40[0x40];
6025 6026 6027 6028
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
6029
	u8         reserved_at_10[0x10];
6030

6031
	u8         reserved_at_20[0x10];
6032 6033
	u8         op_mod[0x10];

6034
	u8         reserved_at_40[0x8];
6035 6036
	u8         mkey_index[0x18];

6037
	u8         reserved_at_60[0x20];
6038 6039 6040 6041
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
6042
	u8         reserved_at_8[0x18];
6043 6044 6045

	u8         syndrome[0x20];

6046
	u8         reserved_at_40[0x40];
6047 6048 6049 6050
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
6051
	u8         reserved_at_10[0x10];
6052

6053
	u8         reserved_at_20[0x10];
6054 6055
	u8         op_mod[0x10];

6056 6057 6058 6059 6060
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6061 6062

	u8         table_type[0x8];
6063
	u8         reserved_at_88[0x18];
6064

6065
	u8         reserved_at_a0[0x8];
6066 6067
	u8         table_id[0x18];

6068
	u8         reserved_at_c0[0x140];
6069 6070 6071 6072
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
6073
	u8         reserved_at_8[0x18];
6074 6075 6076

	u8         syndrome[0x20];

6077
	u8         reserved_at_40[0x40];
6078 6079 6080 6081
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
6082
	u8         reserved_at_10[0x10];
6083

6084
	u8         reserved_at_20[0x10];
6085 6086
	u8         op_mod[0x10];

6087 6088 6089 6090 6091
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6092 6093

	u8         table_type[0x8];
6094
	u8         reserved_at_88[0x18];
6095

6096
	u8         reserved_at_a0[0x8];
6097 6098 6099 6100
	u8         table_id[0x18];

	u8         group_id[0x20];

6101
	u8         reserved_at_e0[0x120];
6102 6103 6104 6105
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
6106
	u8         reserved_at_8[0x18];
6107 6108 6109

	u8         syndrome[0x20];

6110
	u8         reserved_at_40[0x40];
6111 6112 6113 6114
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
6115
	u8         reserved_at_10[0x10];
6116

6117
	u8         reserved_at_20[0x10];
6118 6119
	u8         op_mod[0x10];

6120
	u8         reserved_at_40[0x18];
6121 6122
	u8         eq_number[0x8];

6123
	u8         reserved_at_60[0x20];
6124 6125 6126 6127
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
6128
	u8         reserved_at_8[0x18];
6129 6130 6131

	u8         syndrome[0x20];

6132
	u8         reserved_at_40[0x40];
6133 6134 6135 6136
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
6137
	u8         reserved_at_10[0x10];
6138

6139
	u8         reserved_at_20[0x10];
6140 6141
	u8         op_mod[0x10];

6142
	u8         reserved_at_40[0x8];
6143 6144
	u8         dctn[0x18];

6145
	u8         reserved_at_60[0x20];
6146 6147 6148 6149
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
6150
	u8         reserved_at_8[0x18];
6151 6152 6153

	u8         syndrome[0x20];

6154
	u8         reserved_at_40[0x40];
6155 6156 6157 6158
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
6159
	u8         reserved_at_10[0x10];
6160

6161
	u8         reserved_at_20[0x10];
6162 6163
	u8         op_mod[0x10];

6164
	u8         reserved_at_40[0x8];
6165 6166
	u8         cqn[0x18];

6167
	u8         reserved_at_60[0x20];
6168 6169 6170 6171
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6172
	u8         reserved_at_8[0x18];
6173 6174 6175

	u8         syndrome[0x20];

6176
	u8         reserved_at_40[0x40];
6177 6178 6179 6180
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6181
	u8         reserved_at_10[0x10];
6182

6183
	u8         reserved_at_20[0x10];
6184 6185
	u8         op_mod[0x10];

6186
	u8         reserved_at_40[0x20];
6187

6188
	u8         reserved_at_60[0x10];
6189 6190 6191 6192 6193
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
6194
	u8         reserved_at_8[0x18];
6195 6196 6197

	u8         syndrome[0x20];

6198
	u8         reserved_at_40[0x40];
6199 6200 6201 6202
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
6203
	u8         reserved_at_10[0x10];
6204

6205
	u8         reserved_at_20[0x10];
6206 6207
	u8         op_mod[0x10];

6208
	u8         reserved_at_40[0x60];
6209

6210
	u8         reserved_at_a0[0x8];
6211 6212
	u8         table_index[0x18];

6213
	u8         reserved_at_c0[0x140];
6214 6215 6216 6217
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
6218
	u8         reserved_at_8[0x18];
6219 6220 6221

	u8         syndrome[0x20];

6222
	u8         reserved_at_40[0x40];
6223 6224 6225 6226
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
6227
	u8         reserved_at_10[0x10];
6228

6229
	u8         reserved_at_20[0x10];
6230 6231
	u8         op_mod[0x10];

6232 6233 6234 6235 6236
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6237 6238

	u8         table_type[0x8];
6239
	u8         reserved_at_88[0x18];
6240

6241
	u8         reserved_at_a0[0x8];
6242 6243
	u8         table_id[0x18];

6244
	u8         reserved_at_c0[0x40];
6245 6246 6247

	u8         flow_index[0x20];

6248
	u8         reserved_at_120[0xe0];
6249 6250 6251 6252
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
6253
	u8         reserved_at_8[0x18];
6254 6255 6256

	u8         syndrome[0x20];

6257
	u8         reserved_at_40[0x40];
6258 6259 6260 6261
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6262
	u8         reserved_at_10[0x10];
6263

6264
	u8         reserved_at_20[0x10];
6265 6266
	u8         op_mod[0x10];

6267
	u8         reserved_at_40[0x8];
6268 6269
	u8         xrcd[0x18];

6270
	u8         reserved_at_60[0x20];
6271 6272 6273 6274
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6275
	u8         reserved_at_8[0x18];
6276 6277 6278

	u8         syndrome[0x20];

6279
	u8         reserved_at_40[0x40];
6280 6281 6282 6283
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6284
	u8         reserved_at_10[0x10];
6285

6286
	u8         reserved_at_20[0x10];
6287 6288
	u8         op_mod[0x10];

6289
	u8         reserved_at_40[0x8];
6290 6291
	u8         uar[0x18];

6292
	u8         reserved_at_60[0x20];
6293 6294 6295 6296
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6297
	u8         reserved_at_8[0x18];
6298 6299 6300

	u8         syndrome[0x20];

6301
	u8         reserved_at_40[0x40];
6302 6303 6304 6305
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6306
	u8         reserved_at_10[0x10];
6307

6308
	u8         reserved_at_20[0x10];
6309 6310
	u8         op_mod[0x10];

6311
	u8         reserved_at_40[0x8];
6312 6313
	u8         transport_domain[0x18];

6314
	u8         reserved_at_60[0x20];
6315 6316 6317 6318
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6319
	u8         reserved_at_8[0x18];
6320 6321 6322

	u8         syndrome[0x20];

6323
	u8         reserved_at_40[0x40];
6324 6325 6326 6327
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6328
	u8         reserved_at_10[0x10];
6329

6330
	u8         reserved_at_20[0x10];
6331 6332
	u8         op_mod[0x10];

6333
	u8         reserved_at_40[0x18];
6334 6335
	u8         counter_set_id[0x8];

6336
	u8         reserved_at_60[0x20];
6337 6338 6339 6340
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6341
	u8         reserved_at_8[0x18];
6342 6343 6344

	u8         syndrome[0x20];

6345
	u8         reserved_at_40[0x40];
6346 6347 6348 6349
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6350
	u8         reserved_at_10[0x10];
6351

6352
	u8         reserved_at_20[0x10];
6353 6354
	u8         op_mod[0x10];

6355
	u8         reserved_at_40[0x8];
6356 6357
	u8         pd[0x18];

6358
	u8         reserved_at_60[0x20];
6359 6360
};

6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

6377
	u8         flow_counter_id[0x20];
6378 6379 6380 6381

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6406 6407
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6408
	u8         reserved_at_8[0x18];
6409 6410 6411

	u8         syndrome[0x20];

6412
	u8         reserved_at_40[0x8];
6413 6414
	u8         xrc_srqn[0x18];

6415
	u8         reserved_at_60[0x20];
6416 6417 6418 6419
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6420
	u8         reserved_at_10[0x10];
6421

6422
	u8         reserved_at_20[0x10];
6423 6424
	u8         op_mod[0x10];

6425
	u8         reserved_at_40[0x40];
6426 6427 6428

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6429
	u8         reserved_at_280[0x600];
6430 6431 6432 6433 6434 6435

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6436
	u8         reserved_at_8[0x18];
6437 6438 6439

	u8         syndrome[0x20];

6440
	u8         reserved_at_40[0x8];
6441 6442
	u8         tisn[0x18];

6443
	u8         reserved_at_60[0x20];
6444 6445 6446 6447
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6448
	u8         reserved_at_10[0x10];
6449

6450
	u8         reserved_at_20[0x10];
6451 6452
	u8         op_mod[0x10];

6453
	u8         reserved_at_40[0xc0];
6454 6455 6456 6457 6458 6459

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6460
	u8         reserved_at_8[0x18];
6461 6462 6463

	u8         syndrome[0x20];

6464
	u8         reserved_at_40[0x8];
6465 6466
	u8         tirn[0x18];

6467
	u8         reserved_at_60[0x20];
6468 6469 6470 6471
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6472
	u8         reserved_at_10[0x10];
6473

6474
	u8         reserved_at_20[0x10];
6475 6476
	u8         op_mod[0x10];

6477
	u8         reserved_at_40[0xc0];
6478 6479 6480 6481 6482 6483

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6484
	u8         reserved_at_8[0x18];
6485 6486 6487

	u8         syndrome[0x20];

6488
	u8         reserved_at_40[0x8];
6489 6490
	u8         srqn[0x18];

6491
	u8         reserved_at_60[0x20];
6492 6493 6494 6495
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6496
	u8         reserved_at_10[0x10];
6497

6498
	u8         reserved_at_20[0x10];
6499 6500
	u8         op_mod[0x10];

6501
	u8         reserved_at_40[0x40];
6502 6503 6504

	struct mlx5_ifc_srqc_bits srq_context_entry;

6505
	u8         reserved_at_280[0x600];
6506 6507 6508 6509 6510 6511

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6512
	u8         reserved_at_8[0x18];
6513 6514 6515

	u8         syndrome[0x20];

6516
	u8         reserved_at_40[0x8];
6517 6518
	u8         sqn[0x18];

6519
	u8         reserved_at_60[0x20];
6520 6521 6522 6523
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6524
	u8         reserved_at_10[0x10];
6525

6526
	u8         reserved_at_20[0x10];
6527 6528
	u8         op_mod[0x10];

6529
	u8         reserved_at_40[0xc0];
6530 6531 6532 6533

	struct mlx5_ifc_sqc_bits ctx;
};

6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6564 6565
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6566
	u8         reserved_at_8[0x18];
6567 6568 6569

	u8         syndrome[0x20];

6570
	u8         reserved_at_40[0x8];
6571 6572
	u8         rqtn[0x18];

6573
	u8         reserved_at_60[0x20];
6574 6575 6576 6577
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6578
	u8         reserved_at_10[0x10];
6579

6580
	u8         reserved_at_20[0x10];
6581 6582
	u8         op_mod[0x10];

6583
	u8         reserved_at_40[0xc0];
6584 6585 6586 6587 6588 6589

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6590
	u8         reserved_at_8[0x18];
6591 6592 6593

	u8         syndrome[0x20];

6594
	u8         reserved_at_40[0x8];
6595 6596
	u8         rqn[0x18];

6597
	u8         reserved_at_60[0x20];
6598 6599 6600 6601
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6602
	u8         reserved_at_10[0x10];
6603

6604
	u8         reserved_at_20[0x10];
6605 6606
	u8         op_mod[0x10];

6607
	u8         reserved_at_40[0xc0];
6608 6609 6610 6611 6612 6613

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6614
	u8         reserved_at_8[0x18];
6615 6616 6617

	u8         syndrome[0x20];

6618
	u8         reserved_at_40[0x8];
6619 6620
	u8         rmpn[0x18];

6621
	u8         reserved_at_60[0x20];
6622 6623 6624 6625
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6626
	u8         reserved_at_10[0x10];
6627

6628
	u8         reserved_at_20[0x10];
6629 6630
	u8         op_mod[0x10];

6631
	u8         reserved_at_40[0xc0];
6632 6633 6634 6635 6636 6637

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6638
	u8         reserved_at_8[0x18];
6639 6640 6641

	u8         syndrome[0x20];

6642
	u8         reserved_at_40[0x8];
6643 6644
	u8         qpn[0x18];

6645
	u8         reserved_at_60[0x20];
6646 6647 6648 6649
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6650
	u8         reserved_at_10[0x10];
6651

6652
	u8         reserved_at_20[0x10];
6653 6654
	u8         op_mod[0x10];

6655
	u8         reserved_at_40[0x40];
6656 6657 6658

	u8         opt_param_mask[0x20];

6659
	u8         reserved_at_a0[0x20];
6660 6661 6662

	struct mlx5_ifc_qpc_bits qpc;

6663
	u8         reserved_at_800[0x80];
6664 6665 6666 6667 6668 6669

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6670
	u8         reserved_at_8[0x18];
6671 6672 6673

	u8         syndrome[0x20];

6674
	u8         reserved_at_40[0x40];
6675

6676
	u8         reserved_at_80[0x8];
6677 6678
	u8         psv0_index[0x18];

6679
	u8         reserved_at_a0[0x8];
6680 6681
	u8         psv1_index[0x18];

6682
	u8         reserved_at_c0[0x8];
6683 6684
	u8         psv2_index[0x18];

6685
	u8         reserved_at_e0[0x8];
6686 6687 6688 6689 6690
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6691
	u8         reserved_at_10[0x10];
6692

6693
	u8         reserved_at_20[0x10];
6694 6695 6696
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6697
	u8         reserved_at_44[0x4];
6698 6699
	u8         pd[0x18];

6700
	u8         reserved_at_60[0x20];
6701 6702 6703 6704
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6705
	u8         reserved_at_8[0x18];
6706 6707 6708

	u8         syndrome[0x20];

6709
	u8         reserved_at_40[0x8];
6710 6711
	u8         mkey_index[0x18];

6712
	u8         reserved_at_60[0x20];
6713 6714 6715 6716
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6717
	u8         reserved_at_10[0x10];
6718

6719
	u8         reserved_at_20[0x10];
6720 6721
	u8         op_mod[0x10];

6722
	u8         reserved_at_40[0x20];
6723 6724

	u8         pg_access[0x1];
6725
	u8         reserved_at_61[0x1f];
6726 6727 6728

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6729
	u8         reserved_at_280[0x80];
6730 6731 6732

	u8         translations_octword_actual_size[0x20];

6733
	u8         reserved_at_320[0x560];
6734 6735 6736 6737 6738 6739

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6740
	u8         reserved_at_8[0x18];
6741 6742 6743

	u8         syndrome[0x20];

6744
	u8         reserved_at_40[0x8];
6745 6746
	u8         table_id[0x18];

6747
	u8         reserved_at_60[0x20];
6748 6749
};

6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767
struct mlx5_ifc_flow_table_context_bits {
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_2[0x2];
	u8         table_miss_action[0x4];
	u8         level[0x8];
	u8         reserved_at_10[0x8];
	u8         log_size[0x8];

	u8         reserved_at_20[0x8];
	u8         table_miss_id[0x18];

	u8         reserved_at_40[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_60[0xe0];
};

6768 6769
struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6770
	u8         reserved_at_10[0x10];
6771

6772
	u8         reserved_at_20[0x10];
6773 6774
	u8         op_mod[0x10];

6775 6776 6777 6778 6779
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6780 6781

	u8         table_type[0x8];
6782
	u8         reserved_at_88[0x18];
6783

6784
	u8         reserved_at_a0[0x20];
6785

6786
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
6787 6788 6789 6790
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6791
	u8         reserved_at_8[0x18];
6792 6793 6794

	u8         syndrome[0x20];

6795
	u8         reserved_at_40[0x8];
6796 6797
	u8         group_id[0x18];

6798
	u8         reserved_at_60[0x20];
6799 6800 6801 6802 6803 6804 6805 6806 6807 6808
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6809
	u8         reserved_at_10[0x10];
6810

6811
	u8         reserved_at_20[0x10];
6812 6813
	u8         op_mod[0x10];

6814 6815 6816 6817 6818
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6819 6820

	u8         table_type[0x8];
6821
	u8         reserved_at_88[0x18];
6822

6823
	u8         reserved_at_a0[0x8];
6824 6825
	u8         table_id[0x18];

6826
	u8         reserved_at_c0[0x20];
6827 6828 6829

	u8         start_flow_index[0x20];

6830
	u8         reserved_at_100[0x20];
6831 6832 6833

	u8         end_flow_index[0x20];

6834
	u8         reserved_at_140[0xa0];
6835

6836
	u8         reserved_at_1e0[0x18];
6837 6838 6839 6840
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6841
	u8         reserved_at_1200[0xe00];
6842 6843 6844 6845
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6846
	u8         reserved_at_8[0x18];
6847 6848 6849

	u8         syndrome[0x20];

6850
	u8         reserved_at_40[0x18];
6851 6852
	u8         eq_number[0x8];

6853
	u8         reserved_at_60[0x20];
6854 6855 6856 6857
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6858
	u8         reserved_at_10[0x10];
6859

6860
	u8         reserved_at_20[0x10];
6861 6862
	u8         op_mod[0x10];

6863
	u8         reserved_at_40[0x40];
6864 6865 6866

	struct mlx5_ifc_eqc_bits eq_context_entry;

6867
	u8         reserved_at_280[0x40];
6868 6869 6870

	u8         event_bitmask[0x40];

6871
	u8         reserved_at_300[0x580];
6872 6873 6874 6875 6876 6877

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6878
	u8         reserved_at_8[0x18];
6879 6880 6881

	u8         syndrome[0x20];

6882
	u8         reserved_at_40[0x8];
6883 6884
	u8         dctn[0x18];

6885
	u8         reserved_at_60[0x20];
6886 6887 6888 6889
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6890
	u8         reserved_at_10[0x10];
6891

6892
	u8         reserved_at_20[0x10];
6893 6894
	u8         op_mod[0x10];

6895
	u8         reserved_at_40[0x40];
6896 6897 6898

	struct mlx5_ifc_dctc_bits dct_context_entry;

6899
	u8         reserved_at_280[0x180];
6900 6901 6902 6903
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6904
	u8         reserved_at_8[0x18];
6905 6906 6907

	u8         syndrome[0x20];

6908
	u8         reserved_at_40[0x8];
6909 6910
	u8         cqn[0x18];

6911
	u8         reserved_at_60[0x20];
6912 6913 6914 6915
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6916
	u8         reserved_at_10[0x10];
6917

6918
	u8         reserved_at_20[0x10];
6919 6920
	u8         op_mod[0x10];

6921
	u8         reserved_at_40[0x40];
6922 6923 6924

	struct mlx5_ifc_cqc_bits cq_context;

6925
	u8         reserved_at_280[0x600];
6926 6927 6928 6929 6930 6931

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6932
	u8         reserved_at_8[0x18];
6933 6934 6935

	u8         syndrome[0x20];

6936
	u8         reserved_at_40[0x4];
6937 6938 6939
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6940
	u8         reserved_at_60[0x20];
6941 6942 6943 6944 6945 6946 6947 6948 6949
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6950
	u8         reserved_at_10[0x10];
6951

6952
	u8         reserved_at_20[0x10];
6953 6954
	u8         op_mod[0x10];

6955
	u8         reserved_at_40[0x4];
6956 6957 6958
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6959
	u8         reserved_at_60[0x20];
6960 6961 6962 6963
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6964
	u8         reserved_at_8[0x18];
6965 6966 6967

	u8         syndrome[0x20];

6968
	u8         reserved_at_40[0x40];
6969 6970 6971 6972
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6973
	u8         reserved_at_10[0x10];
6974

6975
	u8         reserved_at_20[0x10];
6976 6977
	u8         op_mod[0x10];

6978
	u8         reserved_at_40[0x8];
6979 6980
	u8         qpn[0x18];

6981
	u8         reserved_at_60[0x20];
6982 6983 6984 6985

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

7009 7010
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
7011
	u8         reserved_at_8[0x18];
7012 7013 7014

	u8         syndrome[0x20];

7015
	u8         reserved_at_40[0x40];
7016 7017 7018 7019 7020 7021 7022 7023
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
7024
	u8         reserved_at_10[0x10];
7025

7026
	u8         reserved_at_20[0x10];
7027 7028
	u8         op_mod[0x10];

7029
	u8         reserved_at_40[0x8];
7030 7031
	u8         xrc_srqn[0x18];

7032
	u8         reserved_at_60[0x10];
7033 7034 7035 7036 7037
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
7038
	u8         reserved_at_8[0x18];
7039 7040 7041

	u8         syndrome[0x20];

7042
	u8         reserved_at_40[0x40];
7043 7044 7045
};

enum {
S
Saeed Mahameed 已提交
7046 7047
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
7048 7049 7050 7051
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
7052
	u8         reserved_at_10[0x10];
7053

7054
	u8         reserved_at_20[0x10];
7055 7056
	u8         op_mod[0x10];

7057
	u8         reserved_at_40[0x8];
7058 7059
	u8         srq_number[0x18];

7060
	u8         reserved_at_60[0x10];
7061 7062 7063 7064 7065
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
7066
	u8         reserved_at_8[0x18];
7067 7068 7069

	u8         syndrome[0x20];

7070
	u8         reserved_at_40[0x40];
7071 7072 7073 7074
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
7075
	u8         reserved_at_10[0x10];
7076

7077
	u8         reserved_at_20[0x10];
7078 7079
	u8         op_mod[0x10];

7080
	u8         reserved_at_40[0x8];
7081 7082
	u8         dct_number[0x18];

7083
	u8         reserved_at_60[0x20];
7084 7085 7086 7087
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
7088
	u8         reserved_at_8[0x18];
7089 7090 7091

	u8         syndrome[0x20];

7092
	u8         reserved_at_40[0x8];
7093 7094
	u8         xrcd[0x18];

7095
	u8         reserved_at_60[0x20];
7096 7097 7098 7099
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
7100
	u8         reserved_at_10[0x10];
7101

7102
	u8         reserved_at_20[0x10];
7103 7104
	u8         op_mod[0x10];

7105
	u8         reserved_at_40[0x40];
7106 7107 7108 7109
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
7110
	u8         reserved_at_8[0x18];
7111 7112 7113

	u8         syndrome[0x20];

7114
	u8         reserved_at_40[0x8];
7115 7116
	u8         uar[0x18];

7117
	u8         reserved_at_60[0x20];
7118 7119 7120 7121
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
7122
	u8         reserved_at_10[0x10];
7123

7124
	u8         reserved_at_20[0x10];
7125 7126
	u8         op_mod[0x10];

7127
	u8         reserved_at_40[0x40];
7128 7129 7130 7131
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
7132
	u8         reserved_at_8[0x18];
7133 7134 7135

	u8         syndrome[0x20];

7136
	u8         reserved_at_40[0x8];
7137 7138
	u8         transport_domain[0x18];

7139
	u8         reserved_at_60[0x20];
7140 7141 7142 7143
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
7144
	u8         reserved_at_10[0x10];
7145

7146
	u8         reserved_at_20[0x10];
7147 7148
	u8         op_mod[0x10];

7149
	u8         reserved_at_40[0x40];
7150 7151 7152 7153
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
7154
	u8         reserved_at_8[0x18];
7155 7156 7157

	u8         syndrome[0x20];

7158
	u8         reserved_at_40[0x18];
7159 7160
	u8         counter_set_id[0x8];

7161
	u8         reserved_at_60[0x20];
7162 7163 7164 7165
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
7166
	u8         reserved_at_10[0x10];
7167

7168
	u8         reserved_at_20[0x10];
7169 7170
	u8         op_mod[0x10];

7171
	u8         reserved_at_40[0x40];
7172 7173 7174 7175
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
7176
	u8         reserved_at_8[0x18];
7177 7178 7179

	u8         syndrome[0x20];

7180
	u8         reserved_at_40[0x8];
7181 7182
	u8         pd[0x18];

7183
	u8         reserved_at_60[0x20];
7184 7185 7186
};

struct mlx5_ifc_alloc_pd_in_bits {
7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

7202
	u8         flow_counter_id[0x20];
7203 7204 7205 7206 7207

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
7208
	u8         opcode[0x10];
7209
	u8         reserved_at_10[0x10];
7210

7211
	u8         reserved_at_20[0x10];
7212 7213
	u8         op_mod[0x10];

7214
	u8         reserved_at_40[0x40];
7215 7216 7217 7218
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
7219
	u8         reserved_at_8[0x18];
7220 7221 7222

	u8         syndrome[0x20];

7223
	u8         reserved_at_40[0x40];
7224 7225 7226 7227
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
7228
	u8         reserved_at_10[0x10];
7229

7230
	u8         reserved_at_20[0x10];
7231 7232
	u8         op_mod[0x10];

7233
	u8         reserved_at_40[0x20];
7234

7235
	u8         reserved_at_60[0x10];
7236 7237 7238
	u8         vxlan_udp_port[0x10];
};

S
Saeed Mahameed 已提交
7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262
struct mlx5_ifc_set_rate_limit_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_rate_limit_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
};

7263 7264
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7265
	u8         reserved_at_8[0x18];
7266 7267 7268

	u8         syndrome[0x20];

7269
	u8         reserved_at_40[0x40];
7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7281
	u8         reserved_at_10[0x10];
7282

7283
	u8         reserved_at_20[0x10];
7284 7285
	u8         op_mod[0x10];

7286
	u8         reserved_at_40[0x10];
7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7299
	u8         reserved_at_12[0x2];
7300
	u8         lane[0x4];
7301
	u8         reserved_at_18[0x8];
7302

7303
	u8         reserved_at_20[0x20];
7304

7305
	u8         reserved_at_40[0x7];
7306 7307 7308 7309 7310
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7311
	u8         reserved_at_60[0xc];
7312 7313 7314 7315
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7316
	u8         reserved_at_80[0x20];
7317 7318 7319 7320 7321 7322 7323
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7324
	u8         reserved_at_12[0x2];
7325
	u8         lane[0x4];
7326
	u8         reserved_at_18[0x8];
7327 7328

	u8         time_to_link_up[0x10];
7329
	u8         reserved_at_30[0xc];
7330 7331 7332 7333 7334
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7335
	u8         reserved_at_60[0x4];
7336 7337 7338 7339 7340 7341
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7342
	u8         reserved_at_a0[0x10];
7343 7344
	u8         height_sigma[0x10];

7345
	u8         reserved_at_c0[0x20];
7346

7347
	u8         reserved_at_e0[0x4];
7348 7349 7350
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7351
	u8         reserved_at_100[0x8];
7352
	u8         phase_eo_pos[0x8];
7353
	u8         reserved_at_110[0x8];
7354 7355 7356 7357 7358 7359 7360
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7361
	u8         reserved_at_0[0x8];
7362
	u8         local_port[0x8];
7363
	u8         reserved_at_10[0x10];
7364

7365
	u8         reserved_at_20[0x1c];
7366 7367
	u8         vl_hw_cap[0x4];

7368
	u8         reserved_at_40[0x1c];
7369 7370
	u8         vl_admin[0x4];

7371
	u8         reserved_at_60[0x1c];
7372 7373 7374 7375 7376 7377
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7378
	u8         reserved_at_10[0x4];
7379
	u8         admin_status[0x4];
7380
	u8         reserved_at_18[0x4];
7381 7382
	u8         oper_status[0x4];

7383
	u8         reserved_at_20[0x60];
7384 7385 7386
};

struct mlx5_ifc_ptys_reg_bits {
7387
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7388
	u8         an_disable_admin[0x1];
7389 7390
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7391
	u8         local_port[0x8];
7392
	u8         reserved_at_10[0xd];
7393 7394
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7395 7396
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7397 7398 7399 7400 7401 7402

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7403
	u8         reserved_at_a0[0x20];
7404 7405 7406 7407 7408 7409

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7410
	u8         reserved_at_100[0x20];
7411 7412 7413 7414 7415 7416

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7417 7418
	u8         reserved_at_160[0x1c];
	u8         connector_type[0x4];
7419 7420 7421

	u8         eth_proto_lp_advertise[0x20];

7422
	u8         reserved_at_1a0[0x60];
7423 7424
};

7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7436
struct mlx5_ifc_ptas_reg_bits {
7437
	u8         reserved_at_0[0x20];
7438 7439

	u8         algorithm_options[0x10];
7440
	u8         reserved_at_30[0x4];
7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7466
	u8         reserved_at_110[0x8];
7467 7468 7469 7470 7471
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7472
	u8         reserved_at_140[0x15];
7473 7474 7475 7476 7477 7478 7479
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7480
	u8         reserved_at_18[0x8];
7481

7482
	u8         reserved_at_20[0x20];
7483 7484 7485
};

struct mlx5_ifc_pqdr_reg_bits {
7486
	u8         reserved_at_0[0x8];
7487
	u8         local_port[0x8];
7488
	u8         reserved_at_10[0x5];
7489
	u8         prio[0x3];
7490
	u8         reserved_at_18[0x6];
7491 7492
	u8         mode[0x2];

7493
	u8         reserved_at_20[0x20];
7494

7495
	u8         reserved_at_40[0x10];
7496 7497
	u8         min_threshold[0x10];

7498
	u8         reserved_at_60[0x10];
7499 7500
	u8         max_threshold[0x10];

7501
	u8         reserved_at_80[0x10];
7502 7503
	u8         mark_probability_denominator[0x10];

7504
	u8         reserved_at_a0[0x60];
7505 7506 7507
};

struct mlx5_ifc_ppsc_reg_bits {
7508
	u8         reserved_at_0[0x8];
7509
	u8         local_port[0x8];
7510
	u8         reserved_at_10[0x10];
7511

7512
	u8         reserved_at_20[0x60];
7513

7514
	u8         reserved_at_80[0x1c];
7515 7516
	u8         wrps_admin[0x4];

7517
	u8         reserved_at_a0[0x1c];
7518 7519
	u8         wrps_status[0x4];

7520
	u8         reserved_at_c0[0x8];
7521
	u8         up_threshold[0x8];
7522
	u8         reserved_at_d0[0x8];
7523 7524
	u8         down_threshold[0x8];

7525
	u8         reserved_at_e0[0x20];
7526

7527
	u8         reserved_at_100[0x1c];
7528 7529
	u8         srps_admin[0x4];

7530
	u8         reserved_at_120[0x1c];
7531 7532
	u8         srps_status[0x4];

7533
	u8         reserved_at_140[0x40];
7534 7535 7536
};

struct mlx5_ifc_pplr_reg_bits {
7537
	u8         reserved_at_0[0x8];
7538
	u8         local_port[0x8];
7539
	u8         reserved_at_10[0x10];
7540

7541
	u8         reserved_at_20[0x8];
7542
	u8         lb_cap[0x8];
7543
	u8         reserved_at_30[0x8];
7544 7545 7546 7547
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7548
	u8         reserved_at_0[0x8];
7549
	u8         local_port[0x8];
7550
	u8         reserved_at_10[0x10];
7551

7552
	u8         reserved_at_20[0x20];
7553 7554 7555 7556

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7557
	u8         reserved_at_58[0x8];
7558 7559 7560 7561

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7562
	u8         reserved_at_80[0x20];
7563 7564 7565 7566 7567 7568
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7569
	u8         reserved_at_12[0x8];
7570 7571 7572
	u8         grp[0x6];

	u8         clr[0x1];
7573
	u8         reserved_at_21[0x1c];
7574 7575 7576 7577 7578
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7591
struct mlx5_ifc_ppad_reg_bits {
7592
	u8         reserved_at_0[0x3];
7593
	u8         single_mac[0x1];
7594
	u8         reserved_at_4[0x4];
7595 7596 7597 7598 7599
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7600
	u8         reserved_at_40[0x40];
7601 7602 7603
};

struct mlx5_ifc_pmtu_reg_bits {
7604
	u8         reserved_at_0[0x8];
7605
	u8         local_port[0x8];
7606
	u8         reserved_at_10[0x10];
7607 7608

	u8         max_mtu[0x10];
7609
	u8         reserved_at_30[0x10];
7610 7611

	u8         admin_mtu[0x10];
7612
	u8         reserved_at_50[0x10];
7613 7614

	u8         oper_mtu[0x10];
7615
	u8         reserved_at_70[0x10];
7616 7617 7618
};

struct mlx5_ifc_pmpr_reg_bits {
7619
	u8         reserved_at_0[0x8];
7620
	u8         module[0x8];
7621
	u8         reserved_at_10[0x10];
7622

7623
	u8         reserved_at_20[0x18];
7624 7625
	u8         attenuation_5g[0x8];

7626
	u8         reserved_at_40[0x18];
7627 7628
	u8         attenuation_7g[0x8];

7629
	u8         reserved_at_60[0x18];
7630 7631 7632 7633
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7634
	u8         reserved_at_0[0x8];
7635
	u8         module[0x8];
7636
	u8         reserved_at_10[0xc];
7637 7638
	u8         module_status[0x4];

7639
	u8         reserved_at_20[0x60];
7640 7641 7642 7643 7644 7645 7646
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7647
	u8         reserved_at_0[0x4];
7648 7649
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7650
	u8         reserved_at_10[0x10];
7651 7652

	u8         e[0x1];
7653
	u8         reserved_at_21[0x1f];
7654 7655 7656 7657
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7658
	u8         reserved_at_1[0x7];
7659
	u8         local_port[0x8];
7660
	u8         reserved_at_10[0x8];
7661 7662 7663 7664 7665 7666 7667 7668 7669 7670
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7671
	u8         reserved_at_a0[0x160];
7672 7673 7674
};

struct mlx5_ifc_pmaos_reg_bits {
7675
	u8         reserved_at_0[0x8];
7676
	u8         module[0x8];
7677
	u8         reserved_at_10[0x4];
7678
	u8         admin_status[0x4];
7679
	u8         reserved_at_18[0x4];
7680 7681 7682 7683
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7684
	u8         reserved_at_22[0x1c];
7685 7686
	u8         e[0x2];

7687
	u8         reserved_at_40[0x40];
7688 7689 7690
};

struct mlx5_ifc_plpc_reg_bits {
7691
	u8         reserved_at_0[0x4];
7692
	u8         profile_id[0xc];
7693
	u8         reserved_at_10[0x4];
7694
	u8         proto_mask[0x4];
7695
	u8         reserved_at_18[0x8];
7696

7697
	u8         reserved_at_20[0x10];
7698 7699
	u8         lane_speed[0x10];

7700
	u8         reserved_at_40[0x17];
7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7713
	u8         reserved_at_c0[0x80];
7714 7715 7716
};

struct mlx5_ifc_plib_reg_bits {
7717
	u8         reserved_at_0[0x8];
7718
	u8         local_port[0x8];
7719
	u8         reserved_at_10[0x8];
7720 7721
	u8         ib_port[0x8];

7722
	u8         reserved_at_20[0x60];
7723 7724 7725
};

struct mlx5_ifc_plbf_reg_bits {
7726
	u8         reserved_at_0[0x8];
7727
	u8         local_port[0x8];
7728
	u8         reserved_at_10[0xd];
7729 7730
	u8         lbf_mode[0x3];

7731
	u8         reserved_at_20[0x20];
7732 7733 7734
};

struct mlx5_ifc_pipg_reg_bits {
7735
	u8         reserved_at_0[0x8];
7736
	u8         local_port[0x8];
7737
	u8         reserved_at_10[0x10];
7738 7739

	u8         dic[0x1];
7740
	u8         reserved_at_21[0x19];
7741
	u8         ipg[0x4];
7742
	u8         reserved_at_3e[0x2];
7743 7744 7745
};

struct mlx5_ifc_pifr_reg_bits {
7746
	u8         reserved_at_0[0x8];
7747
	u8         local_port[0x8];
7748
	u8         reserved_at_10[0x10];
7749

7750
	u8         reserved_at_20[0xe0];
7751 7752 7753 7754 7755 7756 7757

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7758
	u8         reserved_at_0[0x8];
7759
	u8         local_port[0x8];
7760
	u8         reserved_at_10[0x10];
7761 7762

	u8         ppan[0x4];
7763
	u8         reserved_at_24[0x4];
7764
	u8         prio_mask_tx[0x8];
7765
	u8         reserved_at_30[0x8];
7766 7767 7768 7769
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7770
	u8         reserved_at_42[0x6];
7771
	u8         pfctx[0x8];
7772
	u8         reserved_at_50[0x10];
7773 7774 7775

	u8         pprx[0x1];
	u8         aprx[0x1];
7776
	u8         reserved_at_62[0x6];
7777
	u8         pfcrx[0x8];
7778
	u8         reserved_at_70[0x10];
7779

7780
	u8         reserved_at_80[0x80];
7781 7782 7783 7784
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7785
	u8         reserved_at_4[0x4];
7786
	u8         local_port[0x8];
7787
	u8         reserved_at_10[0x10];
7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798 7799 7800 7801

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7802
	u8         reserved_at_140[0x80];
7803 7804 7805
};

struct mlx5_ifc_peir_reg_bits {
7806
	u8         reserved_at_0[0x8];
7807
	u8         local_port[0x8];
7808
	u8         reserved_at_10[0x10];
7809

7810
	u8         reserved_at_20[0xc];
7811
	u8         error_count[0x4];
7812
	u8         reserved_at_30[0x10];
7813

7814
	u8         reserved_at_40[0xc];
7815
	u8         lane[0x4];
7816
	u8         reserved_at_50[0x8];
7817 7818 7819
	u8         error_type[0x8];
};

7820
struct mlx5_ifc_pcam_enhanced_features_bits {
7821
	u8         reserved_at_0[0x7b];
7822

7823
	u8         rx_buffer_fullness_counters[0x1];
7824 7825
	u8         ptys_connector_type[0x1];
	u8         reserved_at_7d[0x1];
7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852
	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
7853 7854
	u8         reserved_at_0[0x7b];
	u8         pcie_outbound_stalled[0x1];
7855
	u8         tx_overflow_buffer_pkt[0x1];
7856 7857
	u8         mtpps_enh_out_per_adj[0x1];
	u8         mtpps_fs[0x1];
7858 7859 7860
	u8         pcie_performance_group[0x1];
};

7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872
struct mlx5_ifc_mcam_access_reg_bits {
	u8         reserved_at_0[0x1c];
	u8         mcda[0x1];
	u8         mcc[0x1];
	u8         mcqi[0x1];
	u8         reserved_at_1f[0x1];

	u8         regs_95_to_64[0x20];
	u8         regs_63_to_32[0x20];
	u8         regs_31_to_0[0x20];
};

7873 7874 7875 7876 7877 7878 7879 7880 7881
struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
7882
		struct mlx5_ifc_mcam_access_reg_bits access_regs;
7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

7896
struct mlx5_ifc_pcap_reg_bits {
7897
	u8         reserved_at_0[0x8];
7898
	u8         local_port[0x8];
7899
	u8         reserved_at_10[0x10];
7900 7901 7902 7903 7904 7905 7906

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7907
	u8         reserved_at_10[0x4];
7908
	u8         admin_status[0x4];
7909
	u8         reserved_at_18[0x4];
7910 7911 7912 7913
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7914
	u8         reserved_at_22[0x1c];
7915 7916
	u8         e[0x2];

7917
	u8         reserved_at_40[0x40];
7918 7919 7920
};

struct mlx5_ifc_pamp_reg_bits {
7921
	u8         reserved_at_0[0x8];
7922
	u8         opamp_group[0x8];
7923
	u8         reserved_at_10[0xc];
7924 7925 7926
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
7927
	u8         reserved_at_30[0x4];
7928 7929 7930 7931 7932
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

7933 7934 7935 7936 7937 7938 7939 7940 7941 7942
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

7943
struct mlx5_ifc_lane_2_module_mapping_bits {
7944
	u8         reserved_at_0[0x6];
7945
	u8         rx_lane[0x2];
7946
	u8         reserved_at_8[0x6];
7947
	u8         tx_lane[0x2];
7948
	u8         reserved_at_10[0x8];
7949 7950 7951 7952
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
7953
	u8         reserved_at_0[0x6];
7954 7955
	u8         lossy[0x1];
	u8         epsb[0x1];
7956
	u8         reserved_at_8[0xc];
7957 7958 7959 7960 7961 7962 7963 7964 7965 7966 7967
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
7968
	u8         reserved_at_0[0x18];
7969 7970
	u8         power_settings_level[0x8];

7971
	u8         reserved_at_20[0x60];
7972 7973 7974 7975
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
7976
	u8         reserved_at_1[0x1f];
7977

7978
	u8         reserved_at_20[0x60];
7979 7980 7981
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
7982
	u8         reserved_at_0[0x20];
7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7995
	u8         reserved_at_41[0x7];
7996 7997 7998 7999 8000 8001 8002 8003
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

8004
	u8         reserved_at_80[0x20];
8005 8006 8007 8008 8009 8010 8011

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

8012
	u8         reserved_at_e0[0x1];
8013
	u8         grh[0x1];
8014
	u8         reserved_at_e2[0x2];
8015 8016 8017 8018 8019 8020 8021
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
8022
	u8         reserved_at_0[0x10];
8023 8024 8025 8026
	u8         function_id[0x10];

	u8         num_pages[0x20];

8027
	u8         reserved_at_40[0xa0];
8028 8029 8030
};

struct mlx5_ifc_eqe_bits {
8031
	u8         reserved_at_0[0x8];
8032
	u8         event_type[0x8];
8033
	u8         reserved_at_10[0x8];
8034 8035
	u8         event_sub_type[0x8];

8036
	u8         reserved_at_20[0xe0];
8037 8038 8039

	union mlx5_ifc_event_auto_bits event_data;

8040
	u8         reserved_at_1e0[0x10];
8041
	u8         signature[0x8];
8042
	u8         reserved_at_1f8[0x7];
8043 8044 8045 8046 8047 8048 8049 8050 8051
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
8052
	u8         reserved_at_8[0x18];
8053 8054 8055 8056 8057 8058

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
8059
	u8         reserved_at_77[0x9];
8060 8061 8062 8063 8064 8065 8066 8067

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
8068
	u8         reserved_at_1b7[0x9];
8069 8070 8071 8072 8073

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
8074
	u8         reserved_at_1f0[0x8];
8075 8076 8077 8078 8079 8080
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
8081
	u8         reserved_at_8[0x18];
8082 8083 8084 8085 8086 8087 8088 8089

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
8090
	u8         reserved_at_10[0x10];
8091

8092
	u8         reserved_at_20[0x10];
8093 8094 8095 8096 8097 8098 8099 8100
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

8101
	u8         reserved_at_1000[0x180];
8102 8103 8104 8105

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
8106
	u8         reserved_at_11b6[0xa];
8107 8108 8109

	u8         block_number[0x20];

8110
	u8         reserved_at_11e0[0x8];
8111 8112 8113 8114 8115 8116 8117 8118 8119
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
8120
	u8         reserved_at_38[0x6];
8121 8122 8123 8124
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

8206
	u8         reserved_at_40[0x40];
8207 8208 8209 8210

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
8211
	u8         reserved_at_b4[0x2];
8212 8213 8214 8215 8216 8217
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

8218
	u8         reserved_at_e0[0xf00];
8219 8220

	u8         initializing[0x1];
8221
	u8         reserved_at_fe1[0x4];
8222
	u8         nic_interface_supported[0x3];
8223
	u8         reserved_at_fe8[0x18];
8224 8225 8226 8227 8228

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

8229
	u8         reserved_at_1220[0x6e40];
8230

8231
	u8         reserved_at_8060[0x1f];
8232 8233 8234 8235 8236
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

8237
	u8         reserved_at_80a0[0x17fc0];
8238 8239
};

8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

8266 8267
	u8         field_select[0x20];
	u8         reserved_at_a0[0x60];
8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];
8282
	u8         enhanced_out_periodic_adjustment[0x20];
8283

8284
	u8         reserved_at_1c0[0x20];
8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374
struct mlx5_ifc_mcqi_cap_bits {
	u8         supported_info_bitmask[0x20];

	u8         component_size[0x20];

	u8         max_component_size[0x20];

	u8         log_mcda_word_size[0x4];
	u8         reserved_at_64[0xc];
	u8         mcda_max_write_size[0x10];

	u8         rd_en[0x1];
	u8         reserved_at_81[0x1];
	u8         match_chip_id[0x1];
	u8         match_psid[0x1];
	u8         check_user_timestamp[0x1];
	u8         match_base_guid_mac[0x1];
	u8         reserved_at_86[0x1a];
};

struct mlx5_ifc_mcqi_reg_bits {
	u8         read_pending_component[0x1];
	u8         reserved_at_1[0xf];
	u8         component_index[0x10];

	u8         reserved_at_20[0x20];

	u8         reserved_at_40[0x1b];
	u8         info_type[0x5];

	u8         info_size[0x20];

	u8         offset[0x20];

	u8         reserved_at_a0[0x10];
	u8         data_size[0x10];

	u8         data[0][0x20];
};

struct mlx5_ifc_mcc_reg_bits {
	u8         reserved_at_0[0x4];
	u8         time_elapsed_since_last_cmd[0xc];
	u8         reserved_at_10[0x8];
	u8         instruction[0x8];

	u8         reserved_at_20[0x10];
	u8         component_index[0x10];

	u8         reserved_at_40[0x8];
	u8         update_handle[0x18];

	u8         handle_owner_type[0x4];
	u8         handle_owner_host_id[0x4];
	u8         reserved_at_68[0x1];
	u8         control_progress[0x7];
	u8         error_code[0x8];
	u8         reserved_at_78[0x4];
	u8         control_state[0x4];

	u8         component_size[0x20];

	u8         reserved_at_a0[0x60];
};

struct mlx5_ifc_mcda_reg_bits {
	u8         reserved_at_0[0x8];
	u8         update_handle[0x18];

	u8         offset[0x20];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         data[0][0x20];
};

8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8391
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8407
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8408 8409 8410 8411 8412 8413 8414
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8415
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8416 8417 8418 8419
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8420 8421
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8422
	struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
8423 8424
	struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
	struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
8425 8426 8427
	struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
	struct mlx5_ifc_mcc_reg_bits mcc_reg;
	struct mlx5_ifc_mcda_reg_bits mcda_reg;
8428
	u8         reserved_at_0[0x60e0];
8429 8430 8431 8432
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8433
	u8         reserved_at_0[0x200];
8434 8435 8436 8437
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8438
	u8         reserved_at_0[0x20060];
8439 8440
};

8441 8442
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8443
	u8         reserved_at_8[0x18];
8444 8445 8446

	u8         syndrome[0x20];

8447
	u8         reserved_at_40[0x40];
8448 8449 8450 8451
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8452
	u8         reserved_at_10[0x10];
8453

8454
	u8         reserved_at_20[0x10];
8455 8456
	u8         op_mod[0x10];

8457 8458 8459 8460 8461
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8462 8463

	u8         table_type[0x8];
8464
	u8         reserved_at_88[0x18];
8465

8466
	u8         reserved_at_a0[0x8];
8467 8468
	u8         table_id[0x18];

8469 8470 8471
	u8         reserved_at_c0[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_e0[0x120];
8472 8473
};

8474
enum {
8475 8476
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8477 8478 8479 8480
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8481
	u8         reserved_at_8[0x18];
8482 8483 8484

	u8         syndrome[0x20];

8485
	u8         reserved_at_40[0x40];
8486 8487 8488 8489
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8490
	u8         reserved_at_10[0x10];
8491

8492
	u8         reserved_at_20[0x10];
8493 8494
	u8         op_mod[0x10];

8495 8496 8497
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8498

8499
	u8         reserved_at_60[0x10];
8500 8501 8502
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8503
	u8         reserved_at_88[0x18];
8504

8505
	u8         reserved_at_a0[0x8];
8506 8507
	u8         table_id[0x18];

8508
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
8509 8510
};

8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525 8526 8527 8528 8529 8530 8531 8532 8533 8534 8535 8536 8537 8538 8539 8540 8541 8542 8543 8544 8545 8546 8547 8548 8549 8550 8551 8552 8553 8554 8555
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641 8642 8643 8644 8645 8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678 8679 8680 8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710 8711 8712 8713 8714 8715 8716 8717 8718 8719 8720 8721 8722 8723 8724 8725 8726 8727 8728 8729 8730 8731 8732 8733 8734 8735 8736 8737 8738 8739 8740 8741 8742 8743 8744 8745

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

8746
#endif /* MLX5_IFC_H */