dc.h 29.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
39 40
#include "dml/display_mode_lib.h"

T
Tony Cheng 已提交
41
#define DC_VER "3.1.01"
42

43
#define MAX_SURFACES 3
44
#define MAX_STREAMS 6
45 46
#define MAX_SINKS_PER_LINK 4

47

48 49 50 51
/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
struct dc_caps {
52
	uint32_t max_streams;
53 54 55
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
56
	uint32_t max_planes;
57 58
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
59 60

	unsigned int max_cursor_size;
61 62 63 64 65
};


struct dc_dcc_surface_param {
	struct dc_size surface_size;
66
	enum surface_pixel_format format;
67
	enum swizzle_mode_values swizzle_mode;
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
88 89 90

	bool capable;
	bool const_color_support;
91 92
};

S
Sylvia Tsai 已提交
93 94 95 96 97 98
struct dc_static_screen_events {
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

99 100
/* Forward declaration*/
struct dc;
101
struct dc_plane_state;
102
struct dc_state;
103 104

struct dc_cap_funcs {
105 106 107
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
108 109
};

110
struct dc_stream_state_funcs {
111
	bool (*adjust_vmin_vmax)(struct dc *dc,
112
			struct dc_stream_state **stream,
113 114 115
			int num_streams,
			int vmin,
			int vmax);
116
	bool (*get_crtc_position)(struct dc *dc,
117
			struct dc_stream_state **stream,
118 119 120 121
			int num_streams,
			unsigned int *v_pos,
			unsigned int *nom_v_pos);

122
	bool (*set_gamut_remap)(struct dc *dc,
123
			const struct dc_stream_state *stream);
S
Sylvia Tsai 已提交
124

125
	bool (*program_csc_matrix)(struct dc *dc,
126
			struct dc_stream_state *stream);
127

S
Sylvia Tsai 已提交
128
	void (*set_static_screen_events)(struct dc *dc,
129
			struct dc_stream_state **stream,
S
Sylvia Tsai 已提交
130 131
			int num_streams,
			const struct dc_static_screen_events *events);
132

133
	void (*set_dither_option)(struct dc_stream_state *stream,
134
			enum dc_dither_option option);
135 136 137 138 139 140
};

struct link_training_settings;

struct dc_link_funcs {
	void (*set_drive_settings)(struct dc *dc,
141 142
			struct link_training_settings *lt_settings,
			const struct dc_link *link);
143 144 145 146
	void (*perform_link_training)(struct dc *dc,
			struct dc_link_settings *link_setting,
			bool skip_video_pattern);
	void (*set_preferred_link_settings)(struct dc *dc,
147
			struct dc_link_settings *link_setting,
148
			struct dc_link *link);
149 150 151
	void (*enable_hpd)(const struct dc_link *link);
	void (*disable_hpd)(const struct dc_link *link);
	void (*set_test_pattern)(
152
			struct dc_link *link,
153 154 155 156 157 158 159 160 161 162 163 164 165 166
			enum dp_test_pattern test_pattern,
			const struct link_training_settings *p_link_settings,
			const unsigned char *p_custom_pattern,
			unsigned int cust_pattern_size);
};

/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

struct dc_debug {
	bool surface_visual_confirm;
167
	bool sanity_checks;
168 169
	bool max_disp_clk;
	bool surface_trace;
170
	bool timing_trace;
171
	bool clock_trace;
172 173 174 175
	bool validation_trace;
	bool disable_stutter;
	bool disable_dcc;
	bool disable_dfs_bypass;
176 177 178 179
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
	bool use_dml_wm;
180
	bool disable_pipe_split;
181 182
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
183 184 185 186 187
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
188
	int always_scale;
189
	bool disable_pplib_clock_request;
190
	bool disable_clock_gate;
191
	bool disable_dmcu;
192
	bool disable_psr;
193
	bool force_abm_enable;
194
};
195
struct dc_state;
196 197
struct resource_pool;
struct dce_hwseq;
198 199 200
struct dc {
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
201
	struct dc_stream_state_funcs stream_funcs;
202 203 204
	struct dc_link_funcs link_funcs;
	struct dc_config config;
	struct dc_debug debug;
205 206 207 208 209 210

	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

211
	struct dc_state *current_state;
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

	/* temp store of dm_pp_display_configuration
	 * to compare to see if display config changed
	 */
	struct dm_pp_display_configuration prev_display_config;

	/* FBC compressor */
#ifdef ENABLE_FBC
	struct compressor *fbc_compressor;
#endif
239 240
};

241 242 243 244 245 246 247 248 249 250 251
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
252 253
	bool dchub_initialzied;
	bool dchub_info_valid;
254 255
};

256 257 258 259 260 261 262 263 264 265 266 267 268 269
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
270
	uint32_t log_mask;
271 272 273
#ifdef ENABLE_FBC
	uint64_t fbc_gpu_addr;
#endif
274 275 276 277 278 279
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

280 281
bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);

282 283
void dc_log_hw_state(struct dc *dc);

284 285 286 287 288
/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
289
	TRANSFER_FUNC_POINTS = 1025
290 291
};

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
307 308 309

	bool hdr_supported;
	bool is_hdr;
310 311
};

312 313 314
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
315
	TF_TYPE_BYPASS
316 317 318
};

struct dc_transfer_func_distributed_points {
319 320 321 322
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

323
	uint16_t end_exponent;
324 325 326
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
327 328 329 330 331
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
332
	TRANSFER_FUNCTION_PQ,
333 334 335 336
	TRANSFER_FUNCTION_LINEAR,
};

struct dc_transfer_func {
337
	struct dc_transfer_func_distributed_points tf_pts;
338 339
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
340
	struct dc_context *ctx;
341
	atomic_t ref_count;
342 343
};

344 345 346 347 348
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
349
struct dc_plane_status {
350 351 352 353 354 355
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

356
struct dc_plane_state {
357 358 359 360 361 362 363 364
	struct dc_plane_address address;
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
365

366
	struct dc_plane_dcc_param dcc;
367 368
	struct dc_hdr_static_metadata hdr_static_ctx;

369
	struct dc_gamma *gamma_correction;
370
	struct dc_transfer_func *in_transfer_func;
371

372
	enum dc_color_space color_space;
373 374 375 376
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

377 378 379 380
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
381 382

	/* private to DC core */
383
	struct dc_plane_status status;
384 385 386 387
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
388
	atomic_t ref_count;
389 390 391 392 393
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
394
	struct dc_plane_dcc_param dcc;
395 396 397 398
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
	enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
399
	bool horizontal_mirror;
400
	bool visible;
401
	bool per_pixel_alpha;
402 403 404
};

struct dc_scaling_info {
405 406 407 408
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
409 410 411
};

struct dc_surface_update {
412
	struct dc_plane_state *surface;
413 414 415 416 417 418 419 420

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
421
	/* gamma TO BE REMOVED */
422
	struct dc_gamma *gamma;
423
	struct dc_transfer_func *in_transfer_func;
424
	struct dc_hdr_static_metadata *hdr_static_metadata;
425 426 427 428 429
};

/*
 * Create a new surface with default parameters;
 */
430
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
431 432
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
433

434 435
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
436

437 438
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
439 440
struct dc_gamma *dc_create_gamma(void);

441 442
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
443
struct dc_transfer_func *dc_create_transfer_func(void);
444

445 446 447 448 449 450 451 452 453 454 455 456
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

/*
457 458 459
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
460 461 462
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
463
 *   Surfaces attributes are programmed and configured to be composed into stream.
464 465 466
 *   This does not trigger a flip.  No surface address is programmed.
 */

467
bool dc_commit_planes_to_stream(
468
		struct dc *dc,
469 470
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
471
		struct dc_stream_state *stream);
472

473
bool dc_post_update_surfaces_to_stream(
474 475
		struct dc *dc);

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

502 503
enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
504
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
505 506 507
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

508
/*******************************************************************************
509
 * Stream Interfaces
510
 ******************************************************************************/
511 512 513

struct dc_stream_status {
	int primary_otg_inst;
514
	int stream_enc_inst;
515 516
	int plane_count;
	struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
517 518 519 520 521 522 523

	/*
	 * link this stream passes through
	 */
	struct dc_link *link;
};

524
struct dc_stream_state {
525
	struct dc_sink *sink;
526
	struct dc_crtc_timing timing;
527

528 529
	struct rect src; /* composition area */
	struct rect dst; /* stream addressable area */
530

531 532 533 534
	struct audio_info audio_info;

	struct freesync_context freesync_ctx;

535
	struct dc_transfer_func *out_transfer_func;
536 537
	struct colorspace_transform gamut_remap_matrix;
	struct csc_transform csc_color_matrix;
538 539 540 541 542 543

	enum signal_type output_signal;

	enum dc_color_space output_color_space;
	enum dc_dither_option dither_option;

544
	enum view_3d_format view_format;
545 546

	bool ignore_msa_timing_param;
547 548 549 550
	/* TODO: custom INFO packets */
	/* TODO: ABM info (DMCU) */
	/* TODO: PSR info */
	/* TODO: CEA VIC */
551 552 553 554 555 556 557 558 559 560 561 562 563 564

	/* from core_stream struct */
	struct dc_context *ctx;

	/* used by DCP and FMT */
	struct bit_depth_reduction_params bit_depth_params;
	struct clamping_and_pixel_encoding_params clamping;

	int phy_pix_clk;
	enum signal_type signal;

	struct dc_stream_status status;

	/* from stream struct */
565
	atomic_t ref_count;
566
};
567

568 569 570
struct dc_stream_update {
	struct rect src;
	struct rect dst;
571
	struct dc_transfer_func *out_transfer_func;
572 573
};

574
bool dc_is_stream_unchanged(
575
	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591

/*
 * Setup stream attributes if no stream updates are provided
 * there will be no impact on the stream parameters
 *
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
 *   Surfaces attributes are programmed and configured to be composed into stream.
 *   This does not trigger a flip.  No surface address is programmed.
 *
 */

592
void dc_update_planes_and_stream(struct dc *dc,
593
		struct dc_surface_update *surface_updates, int surface_count,
594
		struct dc_stream_state *dc_stream,
595 596
		struct dc_stream_update *stream_update);

597
/*
598
 * Log the current stream state.
599
 */
600
void dc_stream_log(
601
	const struct dc_stream_state *stream,
602 603 604
	struct dal_logger *dc_logger,
	enum dc_log_type log_type);

605 606
uint8_t dc_get_current_stream_count(struct dc *dc);
struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
607

608 609 610
/*
 * Return the current frame counter.
 */
611
uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
612 613 614 615 616

/* TODO: Return parsed values rather than direct register read
 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
 * being refactored properly to be dce-specific
 */
617
bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
618 619 620 621
				  uint32_t *v_blank_start,
				  uint32_t *v_blank_end,
				  uint32_t *h_position,
				  uint32_t *v_position);
622

623
bool dc_add_stream_to_ctx(
624
			struct dc *dc,
625
		struct dc_state *new_ctx,
626 627 628 629
		struct dc_stream_state *stream);

bool dc_remove_stream_from_ctx(
		struct dc *dc,
630
			struct dc_state *new_ctx,
631 632
			struct dc_stream_state *stream);

633 634 635 636 637

bool dc_add_plane_to_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
638
		struct dc_state *context);
639 640 641 642 643

bool dc_remove_plane_from_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
644
		struct dc_state *context);
645 646 647 648

bool dc_rem_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
649
		struct dc_state *context);
650 651 652 653 654 655

bool dc_add_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state * const *plane_states,
		int plane_count,
656
		struct dc_state *context);
657

658
/*
659
 * Structure to store surface/stream associations for validation
660 661
 */
struct dc_validation_set {
662
	struct dc_stream_state *stream;
663 664
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
665 666
};

667
bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
668

669
bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
670 671 672

bool dc_validate_global_state(
		struct dc *dc,
673
		struct dc_state *new_ctx);
674

675
/*
676 677
 * This function takes a stream and checks if it is guaranteed to be supported.
 * Guaranteed means that MAX_COFUNC similar streams are supported.
678 679 680 681 682
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */

683 684 685 686 687

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

688
void dc_resource_state_copy_construct(
689 690
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
691

692
void dc_resource_state_copy_construct_current(
693
		const struct dc *dc,
694
		struct dc_state *dst_ctx);
695

696
void dc_resource_state_destruct(struct dc_state *context);
697

698 699 700 701 702 703 704 705 706
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
707
bool dc_commit_state(struct dc *dc, struct dc_state *context);
708

709
/*
710 711
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
712 713 714
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
715
 *   New streams are enabled with blank stream; no memory read.
716
 */
717 718 719 720 721 722
/*
 * Enable stereo when commit_streams is not required,
 * for example, frame alternate.
 */
bool dc_enable_stereo(
	struct dc *dc,
723
	struct dc_state *context,
724
	struct dc_stream_state *streams[],
725
	uint8_t stream_count);
726 727 728 729

/**
 * Create a new default stream for the requested sink
 */
730
struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
731

732 733
void dc_stream_retain(struct dc_stream_state *dc_stream);
void dc_stream_release(struct dc_stream_state *dc_stream);
734

735
struct dc_stream_status *dc_stream_get_status(
736
	struct dc_stream_state *dc_stream);
737

738 739 740 741
enum surface_update_type dc_check_update_surfaces_for_stream(
		struct dc *dc,
		struct dc_surface_update *updates,
		int surface_count,
742
		struct dc_stream_update *stream_update,
743 744
		const struct dc_stream_status *stream_status);

745

746 747 748
struct dc_state *dc_create_state(void);
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
749

750 751 752 753
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
774
	bool dpcd_display_control_capable;
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
};

struct dc_link_status {
	struct dpcd_caps *dpcd_caps;
};

/* DP MST stream allocation (payload bandwidth number) */
struct link_mst_stream_allocation {
	/* DIG front */
	const struct stream_encoder *stream_enc;
	/* associate DRM payload table with DC stream encoder */
	uint8_t vcp_id;
	/* number of slots required for the DP stream in transport packet */
	uint8_t slot_count;
};

/* DP MST stream allocation table */
struct link_mst_stream_allocation_table {
	/* number of DP video streams */
	int stream_count;
	/* array of stream allocations */
	struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
};

799 800 801 802 803
/*
 * A link contains one or more sinks and their connected status.
 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
 */
struct dc_link {
804
	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
805
	unsigned int sink_count;
806
	struct dc_sink *local_sink;
807 808 809 810 811 812 813 814 815 816 817 818
	unsigned int link_index;
	enum dc_connection_type type;
	enum signal_type connector_signal;
	enum dc_irq_source irq_source_hpd;
	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
	/* caps is the same as reported_link_cap. link_traing use
	 * reported_link_cap. Will clean up.  TODO
	 */
	struct dc_link_settings reported_link_cap;
	struct dc_link_settings verified_link_cap;
	struct dc_link_settings cur_link_settings;
	struct dc_lane_settings cur_lane_setting;
819
	struct dc_link_settings preferred_link_setting;
820 821

	uint8_t ddc_hw_inst;
822 823 824

	uint8_t hpd_src;

825 826 827 828
	uint8_t link_enc_hw_inst;

	bool test_pattern_enabled;
	union compliance_test_state compliance_test_state;
829 830

	void *priv;
831 832

	struct ddc_service *ddc;
833 834

	bool aux_mode;
835

836
	/* Private to DC core */
837

838
	const struct dc *dc;
839

840
	struct dc_context *ctx;
841

842 843 844 845 846
	struct link_encoder *link_enc;
	struct graphics_object_id link_id;
	union ddi_channel_mapping ddi_channel_mapping;
	struct connector_device_tag_info device_tag;
	struct dpcd_caps dpcd_caps;
847
	unsigned short chip_caps;
848 849 850 851 852 853 854 855 856 857 858
	unsigned int dpcd_sink_count;
	enum edp_revision edp_revision;
	bool psr_enabled;

	/* MST record stream using this link */
	struct link_flags {
		bool dp_keep_receiver_powered;
	} wa_flags;
	struct link_mst_stream_allocation_table mst_stream_alloc_table;

	struct dc_link_status link_status;
859 860 861 862 863 864 865 866 867 868

};

const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);

/*
 * Return an enumerated dc_link.  dc_link order is constant and determined at
 * boot time.  They cannot be created or destroyed.
 * Use dc_get_caps() to get number of links.
 */
869
struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
870 871 872

/* Set backlight level of an embedded panel (eDP, LVDS). */
bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
873
		uint32_t frame_ramp, const struct dc_stream_state *stream);
874

875
bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
876

877 878
bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);

879
bool dc_link_setup_psr(struct dc_link *dc_link,
880
		const struct dc_stream_state *stream, struct psr_config *psr_config,
881
		struct psr_context *psr_context);
882 883 884 885 886 887 888

/* Request DC to detect if there is a Panel connected.
 * boot - If this call is during initial boot.
 * Return false for any type of detection failure or MST detection
 * true otherwise. True meaning further action is required (status update
 * and OS notification).
 */
889 890 891 892 893 894 895
enum dc_detect_reason {
	DETECT_REASON_BOOT,
	DETECT_REASON_HPD,
	DETECT_REASON_HPDRX,
};

bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
896 897 898 899 900 901 902

/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
 * Return:
 * true - Downstream port status changed. DM should call DC to do the
 * detection.
 * false - no change in Downstream port status. No further action required
 * from DM. */
903
bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
904
		union hpd_irq_data *hpd_irq_dpcd_data);
905 906 907 908

struct dc_sink_init_data;

struct dc_sink *dc_link_add_remote_sink(
909
		struct dc_link *dc_link,
910 911 912 913 914
		const uint8_t *edid,
		int len,
		struct dc_sink_init_data *init_data);

void dc_link_remove_remote_sink(
915
	struct dc_link *link,
916
	struct dc_sink *sink);
917 918 919 920

/* Used by diagnostics for virtual link at the moment */

void dc_link_dp_set_drive_settings(
921
	struct dc_link *link,
922 923
	struct link_training_settings *lt_settings);

924
enum link_training_result dc_link_dp_perform_link_training(
925 926 927 928 929 930 931 932 933
	struct dc_link *link,
	const struct dc_link_settings *link_setting,
	bool skip_video_pattern);

void dc_link_dp_enable_hpd(const struct dc_link *link);

void dc_link_dp_disable_hpd(const struct dc_link *link);

bool dc_link_dp_set_test_pattern(
934
	struct dc_link *link,
935 936 937 938 939 940 941 942 943
	enum dp_test_pattern test_pattern,
	const struct link_training_settings *p_link_settings,
	const unsigned char *p_custom_pattern,
	unsigned int cust_pattern_size);

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

944 945 946 947 948 949 950 951 952 953 954
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

955

956

957 958 959 960 961 962 963
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
964
	struct dc_container_id *dc_container_id;
965
	uint32_t dongle_max_pix_clk;
966
	void *priv;
967
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
968
	bool converter_disable_audio;
969 970 971 972 973 974

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

	/* private to dc_sink.c */
975
	atomic_t ref_count;
976 977
};

978 979
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
980 981 982

struct dc_sink_init_data {
	enum signal_type sink_signal;
983
	struct dc_link *link;
984 985 986 987 988 989 990
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/*******************************************************************************
991
 * Cursor interfaces - To manages the cursor within a stream
992 993
 ******************************************************************************/
/* TODO: Deprecated once we switch to dc_set_cursor_position */
994
bool dc_stream_set_cursor_attributes(
995
	const struct dc_stream_state *stream,
996 997
	const struct dc_cursor_attributes *attributes);

998
bool dc_stream_set_cursor_position(
999
	struct dc_stream_state *stream,
1000
	const struct dc_cursor_position *position);
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1015
void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1026
		enum dc_acpi_cm_power_state power_state);
1027
void dc_resume(struct dc *dc);
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037

/*
 * DPCD access interfaces
 */

bool dc_submit_i2c(
		struct dc *dc,
		uint32_t link_index,
		struct i2c_command *cmd);

1038

1039
#endif /* DC_INTERFACE_H_ */