dc.h 28.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#define MAX_SURFACES 3
38
#define MAX_STREAMS 6
39 40 41 42 43 44 45
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/

struct dc_caps {
46
	uint32_t max_streams;
47 48 49
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
50
	uint32_t max_planes;
51 52
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
53 54

	unsigned int max_cursor_size;
55 56 57 58 59
};


struct dc_dcc_surface_param {
	struct dc_size surface_size;
60
	enum surface_pixel_format format;
61
	enum swizzle_mode_values swizzle_mode;
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
82 83 84

	bool capable;
	bool const_color_support;
85 86
};

S
Sylvia Tsai 已提交
87 88 89 90 91 92
struct dc_static_screen_events {
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

93 94
/* Forward declaration*/
struct dc;
95
struct dc_plane_state;
96 97 98
struct validate_context;

struct dc_cap_funcs {
99 100 101
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
102 103
};

104
struct dc_stream_state_funcs {
105
	bool (*adjust_vmin_vmax)(struct dc *dc,
106
			struct dc_stream_state **stream,
107 108 109
			int num_streams,
			int vmin,
			int vmax);
110
	bool (*get_crtc_position)(struct dc *dc,
111
			struct dc_stream_state **stream,
112 113 114 115
			int num_streams,
			unsigned int *v_pos,
			unsigned int *nom_v_pos);

116
	bool (*set_gamut_remap)(struct dc *dc,
117
			const struct dc_stream_state *stream);
S
Sylvia Tsai 已提交
118

119
	bool (*program_csc_matrix)(struct dc *dc,
120
			struct dc_stream_state *stream);
121

S
Sylvia Tsai 已提交
122
	void (*set_static_screen_events)(struct dc *dc,
123
			struct dc_stream_state **stream,
S
Sylvia Tsai 已提交
124 125
			int num_streams,
			const struct dc_static_screen_events *events);
126

127
	void (*set_dither_option)(struct dc_stream_state *stream,
128
			enum dc_dither_option option);
129 130 131 132 133 134
};

struct link_training_settings;

struct dc_link_funcs {
	void (*set_drive_settings)(struct dc *dc,
135 136
			struct link_training_settings *lt_settings,
			const struct dc_link *link);
137 138 139 140
	void (*perform_link_training)(struct dc *dc,
			struct dc_link_settings *link_setting,
			bool skip_video_pattern);
	void (*set_preferred_link_settings)(struct dc *dc,
141
			struct dc_link_settings *link_setting,
142
			struct dc_link *link);
143 144 145
	void (*enable_hpd)(const struct dc_link *link);
	void (*disable_hpd)(const struct dc_link *link);
	void (*set_test_pattern)(
146
			struct dc_link *link,
147 148 149 150 151 152 153 154 155 156 157 158 159 160
			enum dp_test_pattern test_pattern,
			const struct link_training_settings *p_link_settings,
			const unsigned char *p_custom_pattern,
			unsigned int cust_pattern_size);
};

/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

struct dc_debug {
	bool surface_visual_confirm;
161
	bool sanity_checks;
162 163
	bool max_disp_clk;
	bool surface_trace;
164
	bool timing_trace;
165
	bool clock_trace;
166 167 168 169
	bool validation_trace;
	bool disable_stutter;
	bool disable_dcc;
	bool disable_dfs_bypass;
170 171 172 173
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
	bool use_dml_wm;
174
	bool disable_pipe_split;
175 176
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
177 178 179 180 181
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
182
	int always_scale;
183
	bool disable_pplib_clock_request;
184
	bool disable_clock_gate;
185
	bool disable_dmcu;
186
	bool disable_psr;
187
	bool force_abm_enable;
188 189 190 191 192
};

struct dc {
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
193
	struct dc_stream_state_funcs stream_funcs;
194 195 196 197 198
	struct dc_link_funcs link_funcs;
	struct dc_config config;
	struct dc_debug debug;
};

199 200 201 202 203 204 205 206 207 208 209
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
210 211
	bool dchub_initialzied;
	bool dchub_info_valid;
212 213
};

214 215 216 217 218 219 220 221 222 223 224 225 226 227
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
228 229 230
#ifdef ENABLE_FBC
	uint64_t fbc_gpu_addr;
#endif
231 232 233 234 235 236
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

237 238
bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);

239 240
void dc_log_hw_state(struct dc *dc);

241 242 243 244 245
/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
246
	TRANSFER_FUNC_POINTS = 1025
247 248
};

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
264 265 266

	bool hdr_supported;
	bool is_hdr;
267 268
};

269 270 271
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
272
	TF_TYPE_BYPASS
273 274 275
};

struct dc_transfer_func_distributed_points {
276 277 278 279
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

280
	uint16_t end_exponent;
281 282 283
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
284 285 286 287 288
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
289
	TRANSFER_FUNCTION_PQ,
290 291 292 293
	TRANSFER_FUNCTION_LINEAR,
};

struct dc_transfer_func {
294
	struct dc_transfer_func_distributed_points tf_pts;
295 296
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
297 298
	struct dc_context *ctx;
	int ref_count;
299 300
};

301 302 303 304 305
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
306
struct dc_plane_status {
307 308 309 310 311 312
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

313
struct dc_plane_state {
314 315 316 317 318 319 320 321
	struct dc_plane_address address;
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
322

323
	struct dc_plane_dcc_param dcc;
324 325
	struct dc_hdr_static_metadata hdr_static_ctx;

326
	struct dc_gamma *gamma_correction;
327
	struct dc_transfer_func *in_transfer_func;
328

329
	enum dc_color_space color_space;
330 331 332 333
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

334 335 336 337
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
338 339

	/* private to DC core */
340
	struct dc_plane_status status;
341 342 343 344 345
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
	int ref_count;
346 347 348 349 350
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
351
	struct dc_plane_dcc_param dcc;
352 353 354 355
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
	enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
356
	bool horizontal_mirror;
357
	bool visible;
358
	bool per_pixel_alpha;
359 360 361
};

struct dc_scaling_info {
362 363 364 365
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
366 367 368
};

struct dc_surface_update {
369
	struct dc_plane_state *surface;
370 371 372 373 374 375 376 377

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
378
	/* gamma TO BE REMOVED */
379
	struct dc_gamma *gamma;
380
	struct dc_transfer_func *in_transfer_func;
381
	struct dc_hdr_static_metadata *hdr_static_metadata;
382 383 384 385 386
};

/*
 * Create a new surface with default parameters;
 */
387 388 389
struct dc_plane_state *dc_create_plane_state(const struct dc *dc);
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
390

391 392
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
393

394 395
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
396 397
struct dc_gamma *dc_create_gamma(void);

398 399
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
400
struct dc_transfer_func *dc_create_transfer_func(void);
401

402 403 404 405 406 407 408 409 410 411 412 413
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

/*
414 415 416
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
417 418 419
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
420
 *   Surfaces attributes are programmed and configured to be composed into stream.
421 422 423
 *   This does not trigger a flip.  No surface address is programmed.
 */

424
bool dc_commit_planes_to_stream(
425
		struct dc *dc,
426 427
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
428
		struct dc_stream_state *stream);
429

430
bool dc_post_update_surfaces_to_stream(
431 432
		struct dc *dc);

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

459 460
enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
461
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
462 463 464
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

465
/*******************************************************************************
466
 * Stream Interfaces
467
 ******************************************************************************/
468 469 470

struct dc_stream_status {
	int primary_otg_inst;
471 472
	int plane_count;
	struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
473 474 475 476 477 478 479

	/*
	 * link this stream passes through
	 */
	struct dc_link *link;
};

480
struct dc_stream_state {
481
	struct dc_sink *sink;
482
	struct dc_crtc_timing timing;
483

484 485
	struct rect src; /* composition area */
	struct rect dst; /* stream addressable area */
486

487 488 489 490
	struct audio_info audio_info;

	struct freesync_context freesync_ctx;

491
	struct dc_transfer_func *out_transfer_func;
492 493
	struct colorspace_transform gamut_remap_matrix;
	struct csc_transform csc_color_matrix;
494 495 496 497 498 499

	enum signal_type output_signal;

	enum dc_color_space output_color_space;
	enum dc_dither_option dither_option;

500
	enum view_3d_format view_format;
501 502

	bool ignore_msa_timing_param;
503 504 505 506
	/* TODO: custom INFO packets */
	/* TODO: ABM info (DMCU) */
	/* TODO: PSR info */
	/* TODO: CEA VIC */
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521

	/* from core_stream struct */
	struct dc_context *ctx;

	/* used by DCP and FMT */
	struct bit_depth_reduction_params bit_depth_params;
	struct clamping_and_pixel_encoding_params clamping;

	int phy_pix_clk;
	enum signal_type signal;

	struct dc_stream_status status;

	/* from stream struct */
	int ref_count;
522
};
523

524 525 526
struct dc_stream_update {
	struct rect src;
	struct rect dst;
527
	struct dc_transfer_func *out_transfer_func;
528 529
};

530
bool dc_is_stream_unchanged(
531
	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547

/*
 * Setup stream attributes if no stream updates are provided
 * there will be no impact on the stream parameters
 *
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
 *   Surfaces attributes are programmed and configured to be composed into stream.
 *   This does not trigger a flip.  No surface address is programmed.
 *
 */

548
void dc_update_planes_and_stream(struct dc *dc,
549
		struct dc_surface_update *surface_updates, int surface_count,
550
		struct dc_stream_state *dc_stream,
551 552
		struct dc_stream_update *stream_update);

553
/*
554
 * Log the current stream state.
555
 */
556
void dc_stream_log(
557
	const struct dc_stream_state *stream,
558 559 560
	struct dal_logger *dc_logger,
	enum dc_log_type log_type);

561
uint8_t dc_get_current_stream_count(const struct dc *dc);
562
struct dc_stream_state *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
563

564 565 566
/*
 * Return the current frame counter.
 */
567
uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
568 569 570 571 572

/* TODO: Return parsed values rather than direct register read
 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
 * being refactored properly to be dce-specific
 */
573
bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
574 575 576 577
				  uint32_t *v_blank_start,
				  uint32_t *v_blank_end,
				  uint32_t *h_position,
				  uint32_t *v_position);
578 579

/*
580
 * Structure to store surface/stream associations for validation
581 582
 */
struct dc_validation_set {
583
	struct dc_stream_state *stream;
584 585
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
586 587
};

588
bool dc_validate_stream(const struct dc *dc, struct dc_stream_state *stream);
589

590
bool dc_validate_plane(const struct dc *dc, const struct dc_plane_state *plane_state);
591 592 593 594 595 596
/*
 * This function takes a set of resources and checks that they are cofunctional.
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */
597 598 599 600 601
struct validate_context *dc_get_validate_context(
		const struct dc *dc,
		const struct dc_validation_set set[],
		uint8_t set_count);

602 603 604 605 606 607
bool dc_validate_resources(
		const struct dc *dc,
		const struct dc_validation_set set[],
		uint8_t set_count);

/*
608 609
 * This function takes a stream and checks if it is guaranteed to be supported.
 * Guaranteed means that MAX_COFUNC similar streams are supported.
610 611 612 613 614 615 616
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */

bool dc_validate_guaranteed(
		const struct dc *dc,
617
		struct dc_stream_state *stream);
618

619 620 621 622 623 624
void dc_resource_validate_ctx_copy_construct(
		const struct validate_context *src_ctx,
		struct validate_context *dst_ctx);

void dc_resource_validate_ctx_destruct(struct validate_context *context);

625 626 627 628 629 630 631 632 633
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
634
bool dc_commit_context(struct dc *dc, struct validate_context *context);
635

636
/*
637 638
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
639 640 641
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
642
 *   New streams are enabled with blank stream; no memory read.
643
 */
644
bool dc_commit_streams(
645
		struct dc *dc,
646
		struct dc_stream_state *streams[],
647
		uint8_t stream_count);
648 649 650 651 652 653 654
/*
 * Enable stereo when commit_streams is not required,
 * for example, frame alternate.
 */
bool dc_enable_stereo(
	struct dc *dc,
	struct validate_context *context,
655
	struct dc_stream_state *streams[],
656
	uint8_t stream_count);
657 658 659 660

/**
 * Create a new default stream for the requested sink
 */
661
struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
662

663 664
void dc_stream_retain(struct dc_stream_state *dc_stream);
void dc_stream_release(struct dc_stream_state *dc_stream);
665

666
struct dc_stream_status *dc_stream_get_status(
667
	struct dc_stream_state *dc_stream);
668

669 670 671 672
enum surface_update_type dc_check_update_surfaces_for_stream(
		struct dc *dc,
		struct dc_surface_update *updates,
		int surface_count,
673
		struct dc_stream_update *stream_update,
674 675
		const struct dc_stream_status *stream_status);

676 677 678 679

void dc_retain_validate_context(struct validate_context *context);
void dc_release_validate_context(struct validate_context *context);

680 681 682 683
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
};

struct dc_link_status {
	struct dpcd_caps *dpcd_caps;
};

/* DP MST stream allocation (payload bandwidth number) */
struct link_mst_stream_allocation {
	/* DIG front */
	const struct stream_encoder *stream_enc;
	/* associate DRM payload table with DC stream encoder */
	uint8_t vcp_id;
	/* number of slots required for the DP stream in transport packet */
	uint8_t slot_count;
};

/* DP MST stream allocation table */
struct link_mst_stream_allocation_table {
	/* number of DP video streams */
	int stream_count;
	/* array of stream allocations */
	struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
};

728 729 730 731 732
/*
 * A link contains one or more sinks and their connected status.
 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
 */
struct dc_link {
733
	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
734
	unsigned int sink_count;
735
	struct dc_sink *local_sink;
736 737 738 739 740 741 742 743 744 745 746 747
	unsigned int link_index;
	enum dc_connection_type type;
	enum signal_type connector_signal;
	enum dc_irq_source irq_source_hpd;
	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
	/* caps is the same as reported_link_cap. link_traing use
	 * reported_link_cap. Will clean up.  TODO
	 */
	struct dc_link_settings reported_link_cap;
	struct dc_link_settings verified_link_cap;
	struct dc_link_settings cur_link_settings;
	struct dc_lane_settings cur_lane_setting;
748
	struct dc_link_settings preferred_link_setting;
749 750

	uint8_t ddc_hw_inst;
751 752 753

	uint8_t hpd_src;

754 755 756 757
	uint8_t link_enc_hw_inst;

	bool test_pattern_enabled;
	union compliance_test_state compliance_test_state;
758 759

	void *priv;
760 761

	struct ddc_service *ddc;
762 763

	bool aux_mode;
764

765
	/* Private to DC core */
766

767
	const struct core_dc *dc;
768

769
	struct dc_context *ctx;
770

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
	struct link_encoder *link_enc;
	struct graphics_object_id link_id;
	union ddi_channel_mapping ddi_channel_mapping;
	struct connector_device_tag_info device_tag;
	struct dpcd_caps dpcd_caps;
	unsigned int dpcd_sink_count;

	enum edp_revision edp_revision;
	bool psr_enabled;

	/* MST record stream using this link */
	struct link_flags {
		bool dp_keep_receiver_powered;
	} wa_flags;
	struct link_mst_stream_allocation_table mst_stream_alloc_table;

	struct dc_link_status link_status;
788 789 790 791 792 793 794 795 796 797

};

const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);

/*
 * Return an enumerated dc_link.  dc_link order is constant and determined at
 * boot time.  They cannot be created or destroyed.
 * Use dc_get_caps() to get number of links.
 */
798
struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
799 800 801 802 803 804 805

/* Return id of physical connector represented by a dc_link at link_index.*/
const struct graphics_object_id dc_get_link_id_at_index(
		struct dc *dc, uint32_t link_index);

/* Set backlight level of an embedded panel (eDP, LVDS). */
bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
806
		uint32_t frame_ramp, const struct dc_stream_state *stream);
807

808 809
bool dc_link_set_abm_disable(const struct dc_link *dc_link);

810 811
bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);

812 813
bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);

814
bool dc_link_setup_psr(struct dc_link *dc_link,
815
		const struct dc_stream_state *stream, struct psr_config *psr_config,
816
		struct psr_context *psr_context);
817 818 819 820 821 822 823

/* Request DC to detect if there is a Panel connected.
 * boot - If this call is during initial boot.
 * Return false for any type of detection failure or MST detection
 * true otherwise. True meaning further action is required (status update
 * and OS notification).
 */
824
bool dc_link_detect(struct dc_link *dc_link, bool boot);
825 826 827 828 829 830 831

/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
 * Return:
 * true - Downstream port status changed. DM should call DC to do the
 * detection.
 * false - no change in Downstream port status. No further action required
 * from DM. */
832
bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
833
		union hpd_irq_data *hpd_irq_dpcd_data);
834 835 836 837

struct dc_sink_init_data;

struct dc_sink *dc_link_add_remote_sink(
838
		struct dc_link *dc_link,
839 840 841 842 843
		const uint8_t *edid,
		int len,
		struct dc_sink_init_data *init_data);

void dc_link_remove_remote_sink(
844
	struct dc_link *link,
845
	struct dc_sink *sink);
846 847

/* Used by diagnostics for virtual link at the moment */
848
void dc_link_set_sink(struct dc_link *link, struct dc_sink *sink);
849 850

void dc_link_dp_set_drive_settings(
851
	struct dc_link *link,
852 853
	struct link_training_settings *lt_settings);

854
enum link_training_result dc_link_dp_perform_link_training(
855 856 857 858 859 860 861 862 863
	struct dc_link *link,
	const struct dc_link_settings *link_setting,
	bool skip_video_pattern);

void dc_link_dp_enable_hpd(const struct dc_link *link);

void dc_link_dp_disable_hpd(const struct dc_link *link);

bool dc_link_dp_set_test_pattern(
864
	struct dc_link *link,
865 866 867 868 869 870 871 872 873
	enum dp_test_pattern test_pattern,
	const struct link_training_settings *p_link_settings,
	const unsigned char *p_custom_pattern,
	unsigned int cust_pattern_size);

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

874 875 876 877 878 879 880 881 882 883 884
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

885

886

887 888 889 890 891 892 893
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
894
	struct dc_container_id *dc_container_id;
895
	uint32_t dongle_max_pix_clk;
896
	void *priv;
897
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
898
	bool converter_disable_audio;
899 900 901 902 903 904 905

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

	/* private to dc_sink.c */
	int ref_count;
906 907
};

908 909
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
910 911 912 913 914

const struct audio **dc_get_audios(struct dc *dc);

struct dc_sink_init_data {
	enum signal_type sink_signal;
915
	struct dc_link *link;
916 917 918 919 920
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
921 922
bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
923 924

/*******************************************************************************
925
 * Cursor interfaces - To manages the cursor within a stream
926 927
 ******************************************************************************/
/* TODO: Deprecated once we switch to dc_set_cursor_position */
928
bool dc_stream_set_cursor_attributes(
929
	const struct dc_stream_state *stream,
930 931
	const struct dc_cursor_attributes *attributes);

932
bool dc_stream_set_cursor_position(
933
	struct dc_stream_state *stream,
934
	const struct dc_cursor_position *position);
935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
960
		enum dc_acpi_cm_power_state power_state);
961 962 963 964 965 966
void dc_resume(const struct dc *dc);

/*
 * DPCD access interfaces
 */

967
bool dc_read_aux_dpcd(
968 969 970 971 972 973
		struct dc *dc,
		uint32_t link_index,
		uint32_t address,
		uint8_t *data,
		uint32_t size);

974
bool dc_write_aux_dpcd(
975 976 977 978
		struct dc *dc,
		uint32_t link_index,
		uint32_t address,
		const uint8_t *data,
979 980
		uint32_t size);

981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
bool dc_read_aux_i2c(
		struct dc *dc,
		uint32_t link_index,
		enum i2c_mot_mode mot,
		uint32_t address,
		uint8_t *data,
		uint32_t size);

bool dc_write_aux_i2c(
		struct dc *dc,
		uint32_t link_index,
		enum i2c_mot_mode mot,
		uint32_t address,
		const uint8_t *data,
		uint32_t size);

997 998 999 1000 1001 1002 1003 1004
bool dc_query_ddc_data(
		struct dc *dc,
		uint32_t link_index,
		uint32_t address,
		uint8_t *write_buf,
		uint32_t write_size,
		uint8_t *read_buf,
		uint32_t read_size);
1005 1006 1007 1008 1009 1010

bool dc_submit_i2c(
		struct dc *dc,
		uint32_t link_index,
		struct i2c_command *cmd);

1011

1012
#endif /* DC_INTERFACE_H_ */