sdhci.c 81.4 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31 32 33 34 35 36

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
37
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
38

39 40 41 42 43
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

44 45
#define MAX_TUNING_LOOP 40

46
static unsigned int debug_quirks = 0;
47
static unsigned int debug_quirks2;
48

49 50 51 52
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);
53
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
54
static void sdhci_tuning_timer(unsigned long data);
55

56 57 58 59 60 61 62 63 64 65 66 67 68 69
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
#endif

70 71
static void sdhci_dumpregs(struct sdhci_host *host)
{
72
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
73
		mmc_hostname(host->mmc));
74

75
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
76 77
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
78
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
79 80
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
81
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
82 83
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
84
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
85 86
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
87
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
88 89
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
90
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
91 92
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
93
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
94 95
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
96
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
97 98
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
99
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
100 101
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
102
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
103
		sdhci_readl(host, SDHCI_CAPABILITIES),
104
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
105
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
106
		sdhci_readw(host, SDHCI_COMMAND),
107
		sdhci_readl(host, SDHCI_MAX_CURRENT));
108
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
109
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
110

111
	if (host->flags & SDHCI_USE_ADMA)
112
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
113 114 115
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

116
	pr_debug(DRIVER_NAME ": ===========================================\n");
117 118 119 120 121 122 123 124
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
148
	u32 present, irqs;
149

150
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
151
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
152 153
		return;

154 155 156 157
	present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
			      SDHCI_CARD_PRESENT;
	irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

174 175
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
176
	unsigned long timeout;
177
	u32 uninitialized_var(ier);
178

179
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
180
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
181 182 183 184
			SDHCI_CARD_PRESENT))
			return;
	}

185 186 187
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

188 189 190
	if (host->ops->platform_reset_enter)
		host->ops->platform_reset_enter(host, mask);

191
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
192

193
	if (mask & SDHCI_RESET_ALL)
194 195
		host->clock = 0;

196 197 198 199
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
200
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
201
		if (timeout == 0) {
202
			pr_err("%s: Reset 0x%x never completed.\n",
203 204 205 206 207 208
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
209
	}
210

211 212 213
	if (host->ops->platform_reset_exit)
		host->ops->platform_reset_exit(host, mask);

214 215
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
216 217 218 219 220

	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
			host->ops->enable_dma(host);
	}
221 222
}

223 224 225
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
226
{
227 228 229 230
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
231

232 233
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
234 235
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
236
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
237 238 239 240 241 242

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
243
}
244

245 246
static void sdhci_reinit(struct sdhci_host *host)
{
247
	sdhci_init(host, 0);
248 249 250 251 252
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
253 254 255
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

256 257 258 259 260
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
261
	sdhci_enable_card_detection(host);
262 263 264 265 266 267
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

268
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
269
	ctrl |= SDHCI_CTRL_LED;
270
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
271 272 273 274 275 276
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

277
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
278
	ctrl &= ~SDHCI_CTRL_LED;
279
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
280 281
}

282
#ifdef SDHCI_USE_LEDS_CLASS
283 284 285 286 287 288 289 290
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

291 292 293
	if (host->runtime_suspended)
		goto out;

294 295 296 297
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
298
out:
299 300 301 302
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

303 304 305 306 307 308
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
309
static void sdhci_read_block_pio(struct sdhci_host *host)
310
{
311 312
	unsigned long flags;
	size_t blksize, len, chunk;
313
	u32 uninitialized_var(scratch);
314
	u8 *buf;
315

P
Pierre Ossman 已提交
316
	DBG("PIO reading\n");
317

P
Pierre Ossman 已提交
318
	blksize = host->data->blksz;
319
	chunk = 0;
320

321
	local_irq_save(flags);
322

P
Pierre Ossman 已提交
323
	while (blksize) {
324 325
		if (!sg_miter_next(&host->sg_miter))
			BUG();
326

327
		len = min(host->sg_miter.length, blksize);
328

329 330
		blksize -= len;
		host->sg_miter.consumed = len;
331

332
		buf = host->sg_miter.addr;
333

334 335
		while (len) {
			if (chunk == 0) {
336
				scratch = sdhci_readl(host, SDHCI_BUFFER);
337
				chunk = 4;
P
Pierre Ossman 已提交
338
			}
339 340 341 342 343 344 345

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
346
		}
P
Pierre Ossman 已提交
347
	}
348 349 350 351

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
352
}
353

P
Pierre Ossman 已提交
354 355
static void sdhci_write_block_pio(struct sdhci_host *host)
{
356 357 358 359
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
360

P
Pierre Ossman 已提交
361 362 363
	DBG("PIO writing\n");

	blksize = host->data->blksz;
364 365
	chunk = 0;
	scratch = 0;
366

367
	local_irq_save(flags);
368

P
Pierre Ossman 已提交
369
	while (blksize) {
370 371
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
372

373 374 375 376 377 378
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
379

380 381 382 383 384 385 386 387
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
388
				sdhci_writel(host, scratch, SDHCI_BUFFER);
389 390
				chunk = 0;
				scratch = 0;
391 392 393
			}
		}
	}
394 395 396 397

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
398 399 400 401 402 403 404 405
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

406
	if (host->blocks == 0)
P
Pierre Ossman 已提交
407 408 409 410 411 412 413
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

414 415 416 417 418 419 420 421 422
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

423
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
424 425 426
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
427 428 429 430
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
431

432 433
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
434 435
			break;
	}
436

P
Pierre Ossman 已提交
437
	DBG("PIO transfer complete.\n");
438 439
}

440 441 442
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
443
	return kmap_atomic(sg_page(sg)) + sg->offset;
444 445 446 447
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
448
	kunmap_atomic(buffer);
449 450 451
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
452 453
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
454 455
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
456

457 458
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
459

460 461 462 463
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
464 465
}

466
static int sdhci_adma_table_pre(struct sdhci_host *host,
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
499
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
500
		goto fail;
501 502 503 504
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
505 506
	if (host->sg_count == 0)
		goto unmap_align;
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
528
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
529 530 531 532
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
533 534
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
535 536 537 538 539 540 541 542 543 544 545 546 547 548

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
549 550
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
551 552 553 554 555 556 557 558 559
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

560 561 562 563 564 565 566 567 568 569 570 571
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
572

573 574 575
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
576 577 578 579 580 581 582 583 584 585 586

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
587
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
588
		goto unmap_entries;
589
	BUG_ON(host->adma_addr & 0x3);
590 591 592 593 594 595 596 597 598 599 600

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
636
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
637 638 639 640 641 642 643 644 645 646 647 648
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

649
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
650
{
651
	u8 count;
652
	struct mmc_data *data = cmd->data;
653
	unsigned target_timeout, current_timeout;
654

655 656 657 658 659 660
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
661
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
662
		return 0xE;
663

664 665 666
	/* Unspecified timeout, assume max */
	if (!data && !cmd->cmd_timeout_ms)
		return 0xE;
667

668 669 670
	/* timeout in us */
	if (!data)
		target_timeout = cmd->cmd_timeout_ms * 1000;
671 672 673 674 675
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
676

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
697 698
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
699 700 701
		count = 0xE;
	}

702 703 704
	return count;
}

705 706 707 708 709 710 711 712 713 714 715
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

716
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
717 718
{
	u8 count;
719
	u8 ctrl;
720
	struct mmc_data *data = cmd->data;
721
	int ret;
722 723 724

	WARN_ON(host->data);

725 726 727 728 729 730
	if (data || (cmd->flags & MMC_RSP_BUSY)) {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}

	if (!data)
731 732 733 734 735 736 737 738 739
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
740
	host->data->bytes_xfered = 0;
741

742
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
743 744
		host->flags |= SDHCI_REQ_USE_DMA;

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
773 774 775 776 777 778
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

809 810 811 812 813 814 815 816 817
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
818
				host->flags &= ~SDHCI_REQ_USE_DMA;
819
			} else {
820 821
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
822 823
			}
		} else {
824
			int sg_cnt;
825

826
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
827 828 829 830
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
831
			if (sg_cnt == 0) {
832 833 834 835 836
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
837
				host->flags &= ~SDHCI_REQ_USE_DMA;
838
			} else {
839
				WARN_ON(sg_cnt != 1);
840 841
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
842 843 844 845
			}
		}
	}

846 847 848 849 850 851
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
852
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
853 854 855 856 857 858
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
859
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
860 861
	}

862
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
863 864 865 866 867 868 869 870
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
871
		host->blocks = data->blocks;
872
	}
873

874 875
	sdhci_set_transfer_irqs(host);

876 877 878
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
879
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
880 881 882
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
883
	struct mmc_command *cmd)
884 885
{
	u16 mode;
886
	struct mmc_data *data = cmd->data;
887 888 889 890

	if (data == NULL)
		return;

891 892
	WARN_ON(!host->data);

893
	mode = SDHCI_TRNS_BLK_CNT_EN;
894 895 896 897 898 899 900 901
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
902 903 904 905
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
906
	}
907

908 909
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
910
	if (host->flags & SDHCI_REQ_USE_DMA)
911 912
		mode |= SDHCI_TRNS_DMA;

913
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
914 915 916 917 918 919 920 921 922 923 924
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

925
	if (host->flags & SDHCI_REQ_USE_DMA) {
926 927 928 929 930 931 932
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
933 934 935
	}

	/*
936 937 938 939 940
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
941
	 */
942 943
	if (data->error)
		data->bytes_xfered = 0;
944
	else
945
		data->bytes_xfered = data->blksz * data->blocks;
946

947 948 949 950 951 952 953 954 955
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

956 957 958 959
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
960
		if (data->error) {
961 962 963 964 965 966 967 968 969 970 971 972
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
973
	u32 mask;
974
	unsigned long timeout;
975 976 977 978

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
979
	timeout = 10;
980 981 982 983 984 985 986 987 988 989

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

990
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
991
		if (timeout == 0) {
992
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
993
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
994
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
995
			cmd->error = -EIO;
996 997 998
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
999 1000 1001
		timeout--;
		mdelay(1);
	}
1002 1003 1004 1005 1006

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

1007
	sdhci_prepare_data(host, cmd);
1008

1009
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1010

1011
	sdhci_set_transfer_mode(host, cmd);
1012

1013
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1014
		pr_err("%s: Unsupported response type!\n",
1015
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1016
		cmd->error = -EINVAL;
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1034 1035

	/* CMD19 is special in that the Data Present Select should be set */
1036 1037
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1038 1039
		flags |= SDHCI_CMD_DATA;

1040
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1053
				host->cmd->resp[i] = sdhci_readl(host,
1054 1055 1056
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1057
						sdhci_readb(host,
1058 1059 1060
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1061
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1062 1063 1064
		}
	}

P
Pierre Ossman 已提交
1065
	host->cmd->error = 0;
1066

1067 1068 1069 1070 1071
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1072

1073 1074 1075
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1076

1077 1078 1079 1080 1081
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1082 1083 1084 1085
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
1086
	int div = 0; /* Initialized for compiler warning */
1087
	int real_div = div, clk_mul = 1;
1088
	u16 clk = 0;
1089
	unsigned long timeout;
1090

1091
	if (clock && clock == host->clock)
1092 1093
		return;

1094 1095
	host->mmc->actual_clock = 0;

1096 1097 1098 1099 1100 1101
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

1102
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1103 1104 1105 1106

	if (clock == 0)
		goto out;

1107
	if (host->version >= SDHCI_SPEC_300) {
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
			u16 ctrl;

			/*
			 * We need to figure out whether the Host Driver needs
			 * to select Programmable Clock Mode, or the value can
			 * be set automatically by the Host Controller based on
			 * the Preset Value registers.
			 */
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			if (!(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
				for (div = 1; div <= 1024; div++) {
					if (((host->max_clk * host->clk_mul) /
					      div) <= clock)
						break;
				}
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
1133 1134
				real_div = div;
				clk_mul = host->clk_mul;
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
				div--;
			}
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1147
			}
1148
			real_div = div;
1149
			div >>= 1;
1150 1151 1152
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1153
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1154 1155 1156
			if ((host->max_clk / div) <= clock)
				break;
		}
1157
		real_div = div;
1158
		div >>= 1;
1159 1160
	}

1161 1162 1163
	if (real_div)
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;

1164
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1165 1166
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1167
	clk |= SDHCI_CLOCK_INT_EN;
1168
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1169

1170 1171
	/* Wait max 20 ms */
	timeout = 20;
1172
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1173 1174
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1175
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1176
				"stabilised.\n", mmc_hostname(host->mmc));
1177 1178 1179
			sdhci_dumpregs(host);
			return;
		}
1180 1181 1182
		timeout--;
		mdelay(1);
	}
1183 1184

	clk |= SDHCI_CLOCK_CARD_EN;
1185
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1186 1187 1188 1189 1190

out:
	host->clock = clock;
}

A
Adrian Hunter 已提交
1191
static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
1192
{
1193
	u8 pwr = 0;
1194

1195
	if (power != (unsigned short)-1) {
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
A
Adrian Hunter 已提交
1214
		return -1;
1215

1216 1217 1218
	host->pwr = pwr;

	if (pwr == 0) {
1219
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
A
Adrian Hunter 已提交
1220
		return 0;
1221 1222 1223 1224 1225 1226
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1227
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1228
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1229

1230
	/*
1231
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1232 1233
	 * and set turn on power at the same time, so set the voltage first.
	 */
1234
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1235
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1236

1237
	pwr |= SDHCI_POWER_ON;
1238

1239
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1240 1241 1242 1243 1244

	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1245
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1246
		mdelay(10);
A
Adrian Hunter 已提交
1247 1248

	return power;
1249 1250
}

1251 1252 1253 1254 1255 1256 1257 1258 1259
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1260
	bool present;
1261
	unsigned long flags;
1262
	u32 tuning_opcode;
1263 1264 1265

	host = mmc_priv(mmc);

1266 1267
	sdhci_runtime_pm_get(host);

1268 1269 1270 1271
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1272
#ifndef SDHCI_USE_LEDS_CLASS
1273
	sdhci_activate_led(host);
1274
#endif
1275 1276 1277 1278 1279 1280

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1281 1282 1283 1284 1285
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1286 1287 1288

	host->mrq = mrq;

1289 1290 1291 1292 1293 1294 1295 1296
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		present = true;
	else
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				SDHCI_CARD_PRESENT;

	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1297
		host->mrq->cmd->error = -ENOMEDIUM;
1298
		tasklet_schedule(&host->finish_tasklet);
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
		 * is no on-going data transfer. If so, we need to execute
		 * tuning procedure before sending command.
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1310 1311 1312 1313
			/* eMMC uses cmd21 while sd and sdio use cmd19 */
			tuning_opcode = mmc->card->type == MMC_TYPE_MMC ?
				MMC_SEND_TUNING_BLOCK_HS200 :
				MMC_SEND_TUNING_BLOCK;
1314
			spin_unlock_irqrestore(&host->lock, flags);
1315
			sdhci_execute_tuning(mmc, tuning_opcode);
1316 1317 1318 1319 1320 1321
			spin_lock_irqsave(&host->lock, flags);

			/* Restore original mmc_request structure */
			host->mrq = mrq;
		}

1322
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1323 1324 1325
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1326
	}
1327

1328
	mmiowb();
1329 1330 1331
	spin_unlock_irqrestore(&host->lock, flags);
}

1332
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1333 1334
{
	unsigned long flags;
A
Adrian Hunter 已提交
1335
	int vdd_bit = -1;
1336 1337 1338 1339
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1340 1341 1342 1343 1344 1345
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
		if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
			mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
		return;
	}
P
Pierre Ossman 已提交
1346

1347 1348 1349 1350 1351
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1352
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1353
		sdhci_reinit(host);
1354 1355 1356 1357 1358
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
A
Adrian Hunter 已提交
1359
		vdd_bit = sdhci_set_power(host, -1);
1360
	else
A
Adrian Hunter 已提交
1361 1362 1363 1364 1365 1366 1367
		vdd_bit = sdhci_set_power(host, ios->vdd);

	if (host->vmmc && vdd_bit != -1) {
		spin_unlock_irqrestore(&host->lock, flags);
		mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
		spin_lock_irqsave(&host->lock, flags);
	}
1368

1369 1370 1371
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	/*
	 * If your platform has 8-bit width support but is not a v3 controller,
	 * or if it requires special setup code, you should implement that in
	 * platform_8bit_width().
	 */
	if (host->ops->platform_8bit_width)
		host->ops->platform_8bit_width(host, ios->bus_width);
	else {
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
		if (ios->bus_width == MMC_BUS_WIDTH_8) {
			ctrl &= ~SDHCI_CTRL_4BITBUS;
			if (host->version >= SDHCI_SPEC_300)
				ctrl |= SDHCI_CTRL_8BITBUS;
		} else {
			if (host->version >= SDHCI_SPEC_300)
				ctrl &= ~SDHCI_CTRL_8BITBUS;
			if (ios->bus_width == MMC_BUS_WIDTH_4)
				ctrl |= SDHCI_CTRL_4BITBUS;
			else
				ctrl &= ~SDHCI_CTRL_4BITBUS;
		}
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
	}
1395

1396
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1397

1398 1399 1400
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1401 1402 1403 1404
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1405
	if (host->version >= SDHCI_SPEC_300) {
1406 1407 1408 1409
		u16 clk, ctrl_2;
		unsigned int clock;

		/* In case of UHS-I modes, set High Speed Enable */
1410 1411
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1412 1413
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1414
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1415
			ctrl |= SDHCI_CTRL_HISPD;
1416 1417 1418

		ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1419
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
1450
		}
1451 1452 1453 1454 1455 1456 1457


		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1458 1459 1460 1461 1462 1463
		if (host->ops->set_uhs_signaling)
			host->ops->set_uhs_signaling(host, ios->timing);
		else {
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			/* Select Bus Speed Mode for host */
			ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1464 1465 1466
			if (ios->timing == MMC_TIMING_MMC_HS200)
				ctrl_2 |= SDHCI_CTRL_HS_SDR200;
			else if (ios->timing == MMC_TIMING_UHS_SDR12)
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
				ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
			else if (ios->timing == MMC_TIMING_UHS_SDR25)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
			else if (ios->timing == MMC_TIMING_UHS_SDR50)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
			else if (ios->timing == MMC_TIMING_UHS_SDR104)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
			else if (ios->timing == MMC_TIMING_UHS_DDR50)
				ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
		}
1478 1479 1480 1481 1482

		/* Re-enable SD Clock */
		clock = host->clock;
		host->clock = 0;
		sdhci_set_clock(host, clock);
1483 1484
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1485

1486 1487 1488 1489 1490
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1491
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1492 1493
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

1494
	mmiowb();
1495 1496 1497
	spin_unlock_irqrestore(&host->lock, flags);
}

1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

static int sdhci_check_ro(struct sdhci_host *host)
1508 1509
{
	unsigned long flags;
1510
	int is_readonly;
1511 1512 1513

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1514
	if (host->flags & SDHCI_DEVICE_DEAD)
1515 1516 1517
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1518
	else
1519 1520
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1521 1522 1523

	spin_unlock_irqrestore(&host->lock, flags);

1524 1525 1526
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1527 1528
}

1529 1530
#define SAMPLE_COUNT	5

1531
static int sdhci_do_get_ro(struct sdhci_host *host)
1532 1533 1534 1535
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1536
		return sdhci_check_ro(host);
1537 1538 1539

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1540
		if (sdhci_check_ro(host)) {
1541 1542 1543 1544 1545 1546 1547 1548
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1549 1550 1551 1552 1553 1554 1555 1556
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1557
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1558
{
1559 1560
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1561

1562 1563 1564 1565 1566
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1567

1568 1569
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
P
Pierre Ossman 已提交
1570 1571 1572
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1573 1574 1575 1576 1577 1578 1579 1580 1581
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

	/* SDIO IRQ will be enabled as appropriate in runtime resume */
	if (host->runtime_suspended)
		goto out;

P
Pierre Ossman 已提交
1582
	if (enable)
1583 1584 1585
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1586
out:
P
Pierre Ossman 已提交
1587
	mmiowb();
1588 1589 1590 1591 1592 1593
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1594

1595 1596
	spin_lock_irqsave(&host->lock, flags);
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1597 1598 1599
	spin_unlock_irqrestore(&host->lock, flags);
}

1600 1601
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
						struct mmc_ios *ios)
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
{
	u8 pwr;
	u16 clk, ctrl;
	u32 present_state;

	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;

	/*
	 * We first check whether the request is to set signalling voltage
	 * to 3.3V. If so, we change the voltage to 3.3V and return quickly.
	 */
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

		/* Wait for 5ms */
		usleep_range(5000, 5500);

		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
		else {
1632
			pr_info(DRIVER_NAME ": Switching to 3.3V "
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
				"signalling voltage failed\n");
			return -EIO;
		}
	} else if (!(ctrl & SDHCI_CTRL_VDD_180) &&
		  (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)) {
		/* Stop SDCLK */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

		/* Check whether DAT[3:0] is 0000 */
		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		if (!((present_state & SDHCI_DATA_LVL_MASK) >>
		       SDHCI_DATA_LVL_SHIFT)) {
			/*
			 * Enable 1.8V Signal Enable in the Host Control2
			 * register
			 */
			ctrl |= SDHCI_CTRL_VDD_180;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			/* Wait for 5ms */
			usleep_range(5000, 5500);

			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			if (ctrl & SDHCI_CTRL_VDD_180) {
				/* Provide SDCLK again and wait for 1ms*/
				clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
				clk |= SDHCI_CLOCK_CARD_EN;
				sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
				usleep_range(1000, 1500);

				/*
				 * If DAT[3:0] level is 1111b, then the card
				 * was successfully switched to 1.8V signaling.
				 */
				present_state = sdhci_readl(host,
							SDHCI_PRESENT_STATE);
				if ((present_state & SDHCI_DATA_LVL_MASK) ==
				     SDHCI_DATA_LVL_MASK)
					return 0;
			}
		}

		/*
		 * If we are here, that means the switch to 1.8V signaling
		 * failed. We power cycle the card, and retry initialization
		 * sequence by setting S18R to 0.
		 */
		pwr = sdhci_readb(host, SDHCI_POWER_CONTROL);
		pwr &= ~SDHCI_POWER_ON;
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);

		/* Wait for 1ms as per the spec */
		usleep_range(1000, 1500);
		pwr |= SDHCI_POWER_ON;
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);

1691
		pr_info(DRIVER_NAME ": Switching to 1.8V signalling "
1692 1693 1694 1695 1696 1697 1698
			"voltage failed, retrying with S18R set to 0\n");
		return -EAGAIN;
	} else
		/* No signal voltage switch required */
		return 0;
}

1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
	struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
	err = sdhci_do_start_signal_voltage_switch(host, ios);
	sdhci_runtime_pm_put(host);
	return err;
}

1713
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1714 1715 1716 1717 1718 1719 1720
{
	struct sdhci_host *host;
	u16 ctrl;
	u32 ier;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	unsigned long timeout;
	int err = 0;
1721
	bool requires_tuning_nonuhs = false;
1722 1723 1724

	host = mmc_priv(mmc);

1725
	sdhci_runtime_pm_get(host);
1726 1727 1728 1729 1730 1731
	disable_irq(host->irq);
	spin_lock(&host->lock);

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
1732 1733
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1734
	 * Capabilities register.
1735 1736
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1737
	 */
1738 1739 1740 1741 1742
	if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
	    (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
	     host->flags & SDHCI_HS200_NEEDS_TUNING))
		requires_tuning_nonuhs = true;

1743
	if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
1744
	    requires_tuning_nonuhs)
1745 1746 1747 1748
		ctrl |= SDHCI_CTRL_EXEC_TUNING;
	else {
		spin_unlock(&host->lock);
		enable_irq(host->irq);
1749
		sdhci_runtime_pm_put(host);
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
		return 0;
	}

	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	timeout = 150;
	do {
		struct mmc_command cmd = {0};
1775
		struct mmc_request mrq = {NULL};
1776 1777 1778 1779

		if (!tuning_loop_counter && !timeout)
			break;

1780
		cmd.opcode = opcode;
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

		spin_unlock(&host->lock);
		enable_irq(host->irq);

		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
		disable_irq(host->irq);
		spin_lock(&host->lock);

		if (!host->tuning_done) {
1831
			pr_info(DRIVER_NAME ": Timeout waiting for "
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		tuning_loop_counter--;
		timeout--;
		mdelay(1);
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
	if (!tuning_loop_counter || !timeout) {
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
	} else {
		if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1861
			pr_info(DRIVER_NAME ": Tuning procedure"
1862 1863 1864 1865 1866 1867 1868
				" failed, falling back to fixed sampling"
				" clock\n");
			err = -EIO;
		}
	}

out:
1869 1870 1871 1872 1873 1874 1875 1876
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
1877
		host->flags |= SDHCI_USING_RETUNING_TIMER;
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
	} else {
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
		if (host->tuning_mode == SDHCI_TUNING_MODE_1)
			mod_timer(&host->tuning_timer, jiffies +
				host->tuning_count * HZ);
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
1895 1896
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
1897
	 */
1898
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
1899 1900
		err = 0;

1901 1902 1903
	sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
	spin_unlock(&host->lock);
	enable_irq(host->irq);
1904
	sdhci_runtime_pm_put(host);
1905 1906 1907 1908

	return err;
}

1909
static void sdhci_do_enable_preset_value(struct sdhci_host *host, bool enable)
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
{
	u16 ctrl;
	unsigned long flags;

	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
	if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1929
		host->flags |= SDHCI_PV_ENABLED;
1930 1931 1932
	} else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1933
		host->flags &= ~SDHCI_PV_ENABLED;
1934 1935 1936 1937 1938
	}

	spin_unlock_irqrestore(&host->lock, flags);
}

1939 1940 1941 1942 1943 1944 1945 1946 1947
static void sdhci_enable_preset_value(struct mmc_host *mmc, bool enable)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_enable_preset_value(host, enable);
	sdhci_runtime_pm_put(host);
}

1948
static const struct mmc_host_ops sdhci_ops = {
1949 1950 1951
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
1952
	.hw_reset	= sdhci_hw_reset,
P
Pierre Ossman 已提交
1953
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1954
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
1955
	.execute_tuning			= sdhci_execute_tuning,
1956
	.enable_preset_value		= sdhci_enable_preset_value,
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

1974 1975 1976
	/* Check host->mrq first in case we are runtime suspended */
	if (host->mrq &&
	    !(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
1977
		pr_err("%s: Card removed during transfer!\n",
1978
			mmc_hostname(host->mmc));
1979
		pr_err("%s: Resetting controller.\n",
1980
			mmc_hostname(host->mmc));
1981

1982 1983
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
1984

1985 1986
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
1987 1988 1989 1990
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1991
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2002 2003
	spin_lock_irqsave(&host->lock, flags);

2004 2005 2006 2007
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2008 2009
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2010
		return;
2011
	}
2012 2013 2014 2015 2016 2017 2018 2019 2020

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2021
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2022
	    ((mrq->cmd && mrq->cmd->error) ||
P
Pierre Ossman 已提交
2023 2024 2025
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2026 2027

		/* Some controllers need this kick or reset won't work here */
2028
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2039 2040 2041 2042 2043 2044 2045 2046
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2047
#ifndef SDHCI_USE_LEDS_CLASS
2048
	sdhci_deactivate_led(host);
2049
#endif
2050

2051
	mmiowb();
2052 2053 2054
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2055
	sdhci_runtime_pm_put(host);
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2068
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2069
			"interrupt.\n", mmc_hostname(host->mmc));
2070 2071 2072
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2073
			host->data->error = -ETIMEDOUT;
2074 2075 2076
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2077
				host->cmd->error = -ETIMEDOUT;
2078
			else
P
Pierre Ossman 已提交
2079
				host->mrq->cmd->error = -ETIMEDOUT;
2080 2081 2082 2083 2084

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2085
	mmiowb();
2086 2087 2088
	spin_unlock_irqrestore(&host->lock, flags);
}

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2114
		pr_err("%s: Got command interrupt 0x%08x even "
2115 2116
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2117 2118 2119 2120
		sdhci_dumpregs(host);
		return;
	}

2121
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2122 2123 2124 2125
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2126

2127
	if (host->cmd->error) {
2128
		tasklet_schedule(&host->finish_tasklet);
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2147
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
2148
			return;
2149 2150 2151

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2152 2153 2154
	}

	if (intmask & SDHCI_INT_RESPONSE)
2155
		sdhci_finish_command(host);
2156 2157
}

2158
#ifdef CONFIG_MMC_DEBUG
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

2187 2188
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2189
	u32 command;
2190 2191
	BUG_ON(intmask == 0);

2192 2193
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2194 2195 2196
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2197 2198 2199 2200 2201 2202
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2203 2204
	if (!host->data) {
		/*
2205 2206 2207
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2208
		 */
2209 2210 2211 2212 2213 2214
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
2215

2216
		pr_err("%s: Got data interrupt 0x%08x even "
2217 2218
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2219 2220 2221 2222 2223 2224
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2225
		host->data->error = -ETIMEDOUT;
2226 2227 2228 2229 2230
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2231
		host->data->error = -EILSEQ;
2232
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2233
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2234
		sdhci_show_adma_error(host);
2235
		host->data->error = -EIO;
2236
	}
2237

P
Pierre Ossman 已提交
2238
	if (host->data->error)
2239 2240
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2241
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2242 2243
			sdhci_transfer_pio(host);

2244 2245 2246 2247
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2248 2249 2250 2251
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2252
		 */
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2270

2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2283 2284 2285
	}
}

2286
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2287 2288
{
	irqreturn_t result;
2289
	struct sdhci_host *host = dev_id;
2290 2291
	u32 intmask, unexpected = 0;
	int cardint = 0, max_loops = 16;
2292 2293 2294

	spin_lock(&host->lock);

2295 2296
	if (host->runtime_suspended) {
		spin_unlock(&host->lock);
2297
		pr_warning("%s: got irq while runtime suspended\n",
2298 2299 2300 2301
		       mmc_hostname(host->mmc));
		return IRQ_HANDLED;
	}

2302
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2303

2304
	if (!intmask || intmask == 0xffffffff) {
2305 2306 2307 2308
		result = IRQ_NONE;
		goto out;
	}

2309
again:
2310 2311
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
2312

2313
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
		u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
			      SDHCI_CARD_PRESENT;

		/*
		 * There is a observation on i.mx esdhc.  INSERT bit will be
		 * immediately set again when it gets cleared, if a card is
		 * inserted.  We have to mask the irq to prevent interrupt
		 * storm which will freeze the system.  And the REMOVE gets
		 * the same situation.
		 *
		 * More testing are needed here to ensure it works for other
		 * platforms though.
		 */
		sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
						SDHCI_INT_CARD_REMOVE);
		sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
						  SDHCI_INT_CARD_INSERT);

2332
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2333 2334
			     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2335
		tasklet_schedule(&host->card_tasklet);
2336
	}
2337

2338
	if (intmask & SDHCI_INT_CMD_MASK) {
2339 2340
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
2341
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2342 2343 2344
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
2345 2346
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
2347
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2348 2349 2350 2351
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

2352 2353
	intmask &= ~SDHCI_INT_ERROR;

2354
	if (intmask & SDHCI_INT_BUS_POWER) {
2355
		pr_err("%s: Card is consuming too much power!\n",
2356
			mmc_hostname(host->mmc));
2357
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
2358 2359
	}

2360
	intmask &= ~SDHCI_INT_BUS_POWER;
2361

P
Pierre Ossman 已提交
2362 2363 2364 2365 2366
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

2367
	if (intmask) {
2368
		unexpected |= intmask;
2369
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2370
	}
2371 2372 2373

	result = IRQ_HANDLED;

2374 2375 2376
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	if (intmask && --max_loops)
		goto again;
2377 2378 2379
out:
	spin_unlock(&host->lock);

2380 2381 2382 2383 2384
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2385 2386 2387 2388 2389 2390
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

2402
int sdhci_suspend_host(struct sdhci_host *host)
2403
{
2404
	int ret;
2405

2406 2407 2408
	if (host->ops->platform_suspend)
		host->ops->platform_suspend(host);

2409 2410
	sdhci_disable_card_detection(host);

2411
	/* Disable tuning since we are suspending */
2412
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2413
		del_timer_sync(&host->tuning_timer);
2414 2415 2416
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

2417
	ret = mmc_suspend_host(host->mmc);
2418
	if (ret) {
2419
		if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2420 2421 2422 2423 2424 2425 2426
			host->flags |= SDHCI_NEEDS_RETUNING;
			mod_timer(&host->tuning_timer, jiffies +
					host->tuning_count * HZ);
		}

		sdhci_enable_card_detection(host);

2427
		return ret;
2428
	}
2429

2430
	free_irq(host->irq, host);
2431

M
Marek Szyprowski 已提交
2432
	return ret;
2433 2434
}

2435
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2436

2437 2438 2439
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
2440

2441
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2442 2443 2444
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2445

2446 2447
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
2448 2449
	if (ret)
		return ret;
2450

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2462 2463

	ret = mmc_resume_host(host->mmc);
2464 2465
	sdhci_enable_card_detection(host);

2466 2467 2468
	if (host->ops->platform_resume)
		host->ops->platform_resume(host);

2469
	/* Set the re-tuning expiration flag */
2470
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2471 2472
		host->flags |= SDHCI_NEEDS_RETUNING;

2473
	return ret;
2474 2475
}

2476
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2477

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= SDHCI_WAKE_ON_INT;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}

EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2488 2489
#endif /* CONFIG_PM */

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0;

	/* Disable tuning since we are suspending */
2509
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
	sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
	spin_unlock_irqrestore(&host->lock, flags);

	synchronize_irq(host->irq);

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0, host_flags = host->flags;

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
	if (host_flags & SDHCI_PV_ENABLED)
		sdhci_do_enable_preset_value(host, true);

	/* Set the re-tuning expiration flag */
2550
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
	if ((host->flags & SDHCI_SDIO_IRQ_ENABLED))
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2572 2573
/*****************************************************************************\
 *                                                                           *
2574
 * Device allocation/registration                                            *
2575 2576 2577
 *                                                                           *
\*****************************************************************************/

2578 2579
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2580 2581 2582 2583
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2584
	WARN_ON(dev == NULL);
2585

2586
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2587
	if (!mmc)
2588
		return ERR_PTR(-ENOMEM);
2589 2590 2591 2592

	host = mmc_priv(mmc);
	host->mmc = mmc;

2593 2594
	return host;
}
2595

2596
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2597

2598 2599 2600
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2601
	u32 caps[2] = {0, 0};
2602 2603
	u32 max_current_caps;
	unsigned int ocr_avail;
2604
	int ret;
2605

2606 2607 2608
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2609

2610
	mmc = host->mmc;
2611

2612 2613
	if (debug_quirks)
		host->quirks = debug_quirks;
2614 2615
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2616

2617 2618
	sdhci_reset(host, SDHCI_RESET_ALL);

2619
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2620 2621
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2622
	if (host->version > SDHCI_SPEC_300) {
2623
		pr_err("%s: Unknown controller version (%d). "
2624
			"You may experience problems.\n", mmc_hostname(mmc),
2625
			host->version);
2626 2627
	}

2628
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2629
		sdhci_readl(host, SDHCI_CAPABILITIES);
2630

2631 2632 2633 2634
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2635

2636
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2637
		host->flags |= SDHCI_USE_SDMA;
2638
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2639
		DBG("Controller doesn't have SDMA capability\n");
2640
	else
2641
		host->flags |= SDHCI_USE_SDMA;
2642

2643
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2644
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2645
		DBG("Disabling DMA as it is marked broken\n");
2646
		host->flags &= ~SDHCI_USE_SDMA;
2647 2648
	}

2649 2650
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2651
		host->flags |= SDHCI_USE_ADMA;
2652 2653 2654 2655 2656 2657 2658

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2659
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2660 2661
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
2662
				pr_warning("%s: No suitable DMA "
2663 2664
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
2665 2666
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2667
			}
2668 2669 2670
		}
	}

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
2682
			pr_warning("%s: Unable to allocate ADMA "
2683 2684 2685 2686 2687 2688
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

2689 2690 2691 2692 2693
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2694
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2695 2696 2697
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
2698

2699
	if (host->version >= SDHCI_SPEC_300)
2700
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2701 2702
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2703
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2704 2705
			>> SDHCI_CLOCK_BASE_SHIFT;

2706
	host->max_clk *= 1000000;
2707 2708
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2709
		if (!host->ops->get_max_clock) {
2710
			pr_err("%s: Hardware doesn't specify base clock "
2711 2712 2713 2714
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2715
	}
2716

2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2733 2734 2735 2736
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2737
	mmc->f_max = host->max_clk;
2738
	if (host->ops->get_min_clock)
2739
		mmc->f_min = host->ops->get_min_clock(host);
2740 2741 2742 2743 2744 2745 2746
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2747
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2748

2749 2750 2751 2752 2753 2754 2755
	host->timeout_clk =
		(caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2756
			pr_err("%s: Hardware doesn't specify timeout clock "
2757 2758 2759 2760 2761 2762 2763 2764
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
	}
	if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;

	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
2765
		host->timeout_clk = mmc->f_max / 1000;
2766

2767
	mmc->max_discard_to = (1 << 27) / host->timeout_clk;
2768

2769 2770 2771 2772
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
2773

2774
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
2775
	if ((host->version >= SDHCI_SPEC_300) &&
2776
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
2777
	     !(host->flags & SDHCI_USE_SDMA))) {
2778 2779 2780 2781 2782 2783
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

2784 2785 2786 2787 2788 2789 2790
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
2791
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
2792
		mmc->caps |= MMC_CAP_4_BIT_DATA;
2793

2794
	if (caps[0] & SDHCI_CAN_DO_HISPD)
2795
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
2796

2797 2798
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	    mmc_card_is_removable(mmc))
2799 2800
		mmc->caps |= MMC_CAP_NEEDS_POLL;

2801 2802 2803
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
	if (caps[1] & SDHCI_SUPPORT_SDR104)
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
	else if (caps[1] & SDHCI_SUPPORT_SDR50)
		mmc->caps |= MMC_CAP_UHS_SDR50;

	if (caps[1] & SDHCI_SUPPORT_DDR50)
		mmc->caps |= MMC_CAP_UHS_DDR50;

2815
	/* Does the host need tuning for SDR50? */
2816 2817 2818
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

2819 2820 2821 2822
	/* Does the host need tuning for HS200? */
	if (mmc->caps2 & MMC_CAP2_HS200)
		host->flags |= SDHCI_HS200_NEEDS_TUNING;

2823 2824 2825 2826 2827 2828 2829 2830
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

2831 2832 2833 2834 2835 2836 2837 2838 2839
	/*
	 * If Power Off Notify capability is enabled by the host,
	 * set notify to short power off notify timeout value.
	 */
	if (mmc->caps2 & MMC_CAP2_POWEROFF_NOTIFY)
		mmc->power_notify_type = MMC_HOST_PW_NOTIFY_SHORT;
	else
		mmc->power_notify_type = MMC_HOST_PW_NOTIFY_NONE;

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

2855
	ocr_avail = 0;
2856 2857 2858 2859 2860 2861 2862

	host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
	if (IS_ERR(host->vmmc)) {
		pr_info("%s: no vmmc regulator found\n", mmc_hostname(mmc));
		host->vmmc = NULL;
	}

2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
#ifdef CONFIG_REGULATOR
	if (host->vmmc) {
		ret = regulator_is_supported_voltage(host->vmmc, 3300000,
			3300000);
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
			caps[0] &= ~SDHCI_CAN_VDD_330;
		ret = regulator_is_supported_voltage(host->vmmc, 3000000,
			3000000);
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
			caps[0] &= ~SDHCI_CAN_VDD_300;
		ret = regulator_is_supported_voltage(host->vmmc, 1800000,
			1800000);
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
			caps[0] &= ~SDHCI_CAN_VDD_180;
	}
#endif /* CONFIG_REGULATOR */

2880 2881 2882 2883 2884 2885 2886 2887
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
	if (!max_current_caps && host->vmmc) {
		u32 curr = regulator_get_current_limit(host->vmmc);
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
2903 2904 2905 2906

	if (caps[0] & SDHCI_CAN_VDD_330) {
		int max_current_330;

2907
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919

		max_current_330 = ((max_current_caps &
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;

		if (max_current_330 > 150)
			mmc->caps |= MMC_CAP_SET_XPC_330;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
		int max_current_300;

2920
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932

		max_current_300 = ((max_current_caps &
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;

		if (max_current_300 > 150)
			mmc->caps |= MMC_CAP_SET_XPC_300;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
		int max_current_180;

2933 2934
		ocr_avail |= MMC_VDD_165_195;

2935 2936 2937 2938 2939 2940 2941
		max_current_180 = ((max_current_caps &
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;

		if (max_current_180 > 150)
			mmc->caps |= MMC_CAP_SET_XPC_180;
2942 2943 2944 2945 2946 2947 2948 2949

		/* Maximum current capabilities of the host at 1.8V */
		if (max_current_180 >= 800)
			mmc->caps |= MMC_CAP_MAX_CURRENT_800;
		else if (max_current_180 >= 600)
			mmc->caps |= MMC_CAP_MAX_CURRENT_600;
		else if (max_current_180 >= 400)
			mmc->caps |= MMC_CAP_MAX_CURRENT_400;
2950
		else if (max_current_180 >= 200)
2951
			mmc->caps |= MMC_CAP_MAX_CURRENT_200;
2952 2953
	}

2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
2966 2967

	if (mmc->ocr_avail == 0) {
2968
		pr_err("%s: Hardware doesn't report any "
2969
			"support voltages.\n", mmc_hostname(mmc));
2970
		return -ENODEV;
2971 2972
	}

2973 2974 2975
	spin_lock_init(&host->lock);

	/*
2976 2977
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
2978
	 */
2979
	if (host->flags & SDHCI_USE_ADMA)
2980
		mmc->max_segs = 128;
2981
	else if (host->flags & SDHCI_USE_SDMA)
2982
		mmc->max_segs = 1;
2983
	else /* PIO */
2984
		mmc->max_segs = 128;
2985 2986

	/*
2987
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
2988
	 * size (512KiB).
2989
	 */
2990
	mmc->max_req_size = 524288;
2991 2992 2993

	/*
	 * Maximum segment size. Could be one segment with the maximum number
2994 2995
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
2996
	 */
2997 2998 2999 3000 3001 3002
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3003
		mmc->max_seg_size = mmc->max_req_size;
3004
	}
3005

3006 3007 3008 3009
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3010 3011 3012
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3013
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3014 3015
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
3016
			pr_warning("%s: Invalid maximum block size, "
3017 3018 3019 3020 3021 3022
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3023

3024 3025 3026
	/*
	 * Maximum block count.
	 */
3027
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3028

3029 3030 3031 3032 3033 3034 3035 3036
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3037
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3038

3039
	if (host->version >= SDHCI_SPEC_300) {
3040 3041
		init_waitqueue_head(&host->buf_ready_int);

3042 3043 3044 3045 3046 3047
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3048
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
3049
		mmc_hostname(mmc), host);
3050 3051 3052
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3053
		goto untasklet;
3054
	}
3055

3056
	sdhci_init(host, 0);
3057 3058 3059 3060 3061

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3062
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3063 3064 3065
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3066 3067 3068 3069
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3070
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3071 3072 3073
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3074
		goto reset;
3075
	}
3076 3077
#endif

3078 3079
	mmiowb();

3080 3081
	mmc_add_host(mmc);

3082
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3083
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3084 3085
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3086

3087 3088
	sdhci_enable_card_detection(host);

3089 3090
	return 0;

3091
#ifdef SDHCI_USE_LEDS_CLASS
3092 3093 3094 3095
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
3096
untasklet:
3097 3098 3099 3100 3101 3102
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3103
EXPORT_SYMBOL_GPL(sdhci_add_host);
3104

P
Pierre Ossman 已提交
3105
void sdhci_remove_host(struct sdhci_host *host, int dead)
3106
{
P
Pierre Ossman 已提交
3107 3108 3109 3110 3111 3112 3113 3114
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3115
			pr_err("%s: Controller removed during "
P
Pierre Ossman 已提交
3116 3117 3118 3119 3120 3121 3122 3123 3124
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3125 3126
	sdhci_disable_card_detection(host);

3127
	mmc_remove_host(host->mmc);
3128

3129
#ifdef SDHCI_USE_LEDS_CLASS
3130 3131 3132
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3133 3134
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
3135 3136 3137 3138 3139 3140 3141

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
3142

A
Adrian Hunter 已提交
3143
	if (host->vmmc)
M
Marek Szyprowski 已提交
3144 3145
		regulator_put(host->vmmc);

3146 3147 3148 3149 3150
	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
3151 3152
}

3153
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3154

3155
void sdhci_free_host(struct sdhci_host *host)
3156
{
3157
	mmc_free_host(host->mmc);
3158 3159
}

3160
EXPORT_SYMBOL_GPL(sdhci_free_host);
3161 3162 3163 3164 3165 3166 3167 3168 3169

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3170
	pr_info(DRIVER_NAME
3171
		": Secure Digital Host Controller Interface driver\n");
3172
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3173

3174
	return 0;
3175 3176 3177 3178 3179 3180 3181 3182 3183
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3184
module_param(debug_quirks, uint, 0444);
3185
module_param(debug_quirks2, uint, 0444);
3186

3187
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3188
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3189
MODULE_LICENSE("GPL");
3190

3191
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3192
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");