sdhci.c 42.8 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/scatterlist.h>
21

22 23
#include <linux/leds.h>

24 25 26 27 28 29 30
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
31
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
32

33
static unsigned int debug_quirks = 0;
34

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
	printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
		readl(host->ioaddr + SDHCI_DMA_ADDRESS),
		readw(host->ioaddr + SDHCI_HOST_VERSION));
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
		readw(host->ioaddr + SDHCI_BLOCK_SIZE),
		readw(host->ioaddr + SDHCI_BLOCK_COUNT));
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
		readl(host->ioaddr + SDHCI_ARGUMENT),
		readw(host->ioaddr + SDHCI_TRANSFER_MODE));
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
		readl(host->ioaddr + SDHCI_PRESENT_STATE),
		readb(host->ioaddr + SDHCI_HOST_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
		readb(host->ioaddr + SDHCI_POWER_CONTROL),
		readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
N
Nicolas Pitre 已提交
61
		readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
		readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
		readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
		readl(host->ioaddr + SDHCI_INT_STATUS));
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
		readl(host->ioaddr + SDHCI_INT_ENABLE),
		readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
		readw(host->ioaddr + SDHCI_ACMD12_ERR),
		readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Max curr: 0x%08x\n",
		readl(host->ioaddr + SDHCI_CAPABILITIES),
		readl(host->ioaddr + SDHCI_MAX_CURRENT));

	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
87 88
	unsigned long timeout;

89
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
90 91 92 93 94
		if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}

95 96
	writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);

97
	if (mask & SDHCI_RESET_ALL)
98 99
		host->clock = 0;

100 101 102 103 104 105
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
	while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
106
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
107 108 109 110 111 112
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
113 114 115 116 117 118 119 120 121
	}
}

static void sdhci_init(struct sdhci_host *host)
{
	u32 intmask;

	sdhci_reset(host, SDHCI_RESET_ALL);

122 123 124 125
	intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
		SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
P
Pierre Ossman 已提交
126
		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
127 128
		SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE |
		SDHCI_INT_ADMA_ERROR;
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151

	writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
	writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
	ctrl |= SDHCI_CTRL_LED;
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_LED;
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
}

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
#ifdef CONFIG_LEDS_CLASS
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

170 171 172 173 174 175
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

176
static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
177
{
J
Jens Axboe 已提交
178
	return sg_virt(host->cur_sg);
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
}

static inline int sdhci_next_sg(struct sdhci_host* host)
{
	/*
	 * Skip to next SG entry.
	 */
	host->cur_sg++;
	host->num_sg--;

	/*
	 * Any entries left?
	 */
	if (host->num_sg > 0) {
		host->offset = 0;
		host->remain = host->cur_sg->length;
	}

	return host->num_sg;
}

P
Pierre Ossman 已提交
200
static void sdhci_read_block_pio(struct sdhci_host *host)
201
{
P
Pierre Ossman 已提交
202 203
	int blksize, chunk_remain;
	u32 data;
204
	char *buffer;
P
Pierre Ossman 已提交
205
	int size;
206

P
Pierre Ossman 已提交
207
	DBG("PIO reading\n");
208

P
Pierre Ossman 已提交
209 210 211
	blksize = host->data->blksz;
	chunk_remain = 0;
	data = 0;
212

213
	buffer = sdhci_sg_to_buffer(host) + host->offset;
214

P
Pierre Ossman 已提交
215 216 217 218 219
	while (blksize) {
		if (chunk_remain == 0) {
			data = readl(host->ioaddr + SDHCI_BUFFER);
			chunk_remain = min(blksize, 4);
		}
220

221
		size = min(host->remain, chunk_remain);
222

P
Pierre Ossman 已提交
223 224 225 226
		chunk_remain -= size;
		blksize -= size;
		host->offset += size;
		host->remain -= size;
227

P
Pierre Ossman 已提交
228 229 230 231 232 233
		while (size) {
			*buffer = data & 0xFF;
			buffer++;
			data >>= 8;
			size--;
		}
234

P
Pierre Ossman 已提交
235 236 237 238 239
		if (host->remain == 0) {
			if (sdhci_next_sg(host) == 0) {
				BUG_ON(blksize != 0);
				return;
			}
240
			buffer = sdhci_sg_to_buffer(host);
241
		}
P
Pierre Ossman 已提交
242 243
	}
}
244

P
Pierre Ossman 已提交
245 246 247 248 249 250
static void sdhci_write_block_pio(struct sdhci_host *host)
{
	int blksize, chunk_remain;
	u32 data;
	char *buffer;
	int bytes, size;
251

P
Pierre Ossman 已提交
252 253 254 255 256
	DBG("PIO writing\n");

	blksize = host->data->blksz;
	chunk_remain = 4;
	data = 0;
257

P
Pierre Ossman 已提交
258
	bytes = 0;
259
	buffer = sdhci_sg_to_buffer(host) + host->offset;
260

P
Pierre Ossman 已提交
261
	while (blksize) {
262
		size = min(host->remain, chunk_remain);
P
Pierre Ossman 已提交
263 264 265

		chunk_remain -= size;
		blksize -= size;
266 267
		host->offset += size;
		host->remain -= size;
268

P
Pierre Ossman 已提交
269 270 271 272 273 274 275 276 277 278 279
		while (size) {
			data >>= 8;
			data |= (u32)*buffer << 24;
			buffer++;
			size--;
		}

		if (chunk_remain == 0) {
			writel(data, host->ioaddr + SDHCI_BUFFER);
			chunk_remain = min(blksize, 4);
		}
280 281 282

		if (host->remain == 0) {
			if (sdhci_next_sg(host) == 0) {
P
Pierre Ossman 已提交
283
				BUG_ON(blksize != 0);
284 285
				return;
			}
286
			buffer = sdhci_sg_to_buffer(host);
287 288
		}
	}
P
Pierre Ossman 已提交
289 290 291 292 293 294 295 296
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

297
	if (host->num_sg == 0)
P
Pierre Ossman 已提交
298 299 300 301 302 303 304 305 306 307 308 309
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

	while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
310

311
		if (host->num_sg == 0)
P
Pierre Ossman 已提交
312 313
			break;
	}
314

P
Pierre Ossman 已提交
315
	DBG("PIO transfer complete.\n");
316 317
}

318 319 320 321 322 323 324 325 326 327 328 329
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

330
static int sdhci_adma_table_pre(struct sdhci_host *host,
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
363 364
	if (dma_mapping_error(host->align_addr))
		goto fail;
365 366 367 368
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
369 370
	if (host->sg_count == 0)
		goto unmap_align;
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
392
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

			desc[7] = (align_addr >> 24) & 0xff;
			desc[6] = (align_addr >> 16) & 0xff;
			desc[5] = (align_addr >> 8) & 0xff;
			desc[4] = (align_addr >> 0) & 0xff;

			BUG_ON(offset > 65536);

			desc[3] = (offset >> 8) & 0xff;
			desc[2] = (offset >> 0) & 0xff;

			desc[1] = 0x00;
			desc[0] = 0x21; /* tran, valid */

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		desc[7] = (addr >> 24) & 0xff;
		desc[6] = (addr >> 16) & 0xff;
		desc[5] = (addr >> 8) & 0xff;
		desc[4] = (addr >> 0) & 0xff;

		BUG_ON(len > 65536);

		desc[3] = (len >> 8) & 0xff;
		desc[2] = (len >> 0) & 0xff;

		desc[1] = 0x00;
		desc[0] = 0x21; /* tran, valid */

		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

	/*
	 * Add a terminating entry.
	 */
	desc[7] = 0;
	desc[6] = 0;
	desc[5] = 0;
	desc[4] = 0;

	desc[3] = 0;
	desc[2] = 0;

	desc[1] = 0x00;
	desc[0] = 0x03; /* nop, end, valid */

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
465 466
	if (dma_mapping_error(host->align_addr))
		goto unmap_entries;
467
	BUG_ON(host->adma_addr & 0x3);
468 469 470 471 472 473 474 475 476 477 478

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
514
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
515 516 517 518 519 520 521 522 523 524 525 526
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

527
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
528
{
529 530
	u8 count;
	unsigned target_timeout, current_timeout;
531

532 533 534 535 536 537 538 539
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL))
		return 0xE;
540

541 542 543
	/* timeout in us */
	target_timeout = data->timeout_ns / 1000 +
		data->timeout_clks / host->clock;
544

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
		printk(KERN_WARNING "%s: Too large timeout requested!\n",
			mmc_hostname(host->mmc));
		count = 0xE;
	}

570 571 572 573 574 575
	return count;
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
{
	u8 count;
576
	u8 ctrl;
577
	int ret;
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592

	WARN_ON(host->data);

	if (data == NULL)
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;

	count = sdhci_calc_timeout(host, data);
593
	writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
594

595 596 597
	if (host->flags & SDHCI_USE_DMA)
		host->flags |= SDHCI_REQ_USE_DMA;

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
626 627 628 629 630 631
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
				host->flags &= ~SDHCI_USE_DMA;
			} else {
				writel(host->adma_addr,
					host->ioaddr + SDHCI_ADMA_ADDRESS);
			}
		} else {
677
			int sg_cnt;
678

679
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
680 681 682 683
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
684
			if (sg_cnt == 0) {
685 686 687 688 689 690 691 692 693 694 695 696 697 698
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
				host->flags &= ~SDHCI_USE_DMA;
			} else {
				WARN_ON(count != 1);
				writel(sg_dma_address(data->sg),
					host->ioaddr + SDHCI_DMA_ADDRESS);
			}
		}
	}

699 700 701 702 703 704 705 706 707 708 709 710 711 712
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
		ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
		writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
713 714
	}

715
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
716 717 718 719 720 721
		host->cur_sg = data->sg;
		host->num_sg = data->sg_len;

		host->offset = 0;
		host->remain = host->cur_sg->length;
	}
722

723 724 725
	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
	writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
		host->ioaddr + SDHCI_BLOCK_SIZE);
726 727 728 729 730 731 732 733 734 735 736
	writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

737 738
	WARN_ON(!host->data);

739 740 741 742 743
	mode = SDHCI_TRNS_BLK_CNT_EN;
	if (data->blocks > 1)
		mode |= SDHCI_TRNS_MULTI;
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
744
	if (host->flags & SDHCI_REQ_USE_DMA)
745 746 747
		mode |= SDHCI_TRNS_DMA;

	writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
748 749 750 751 752 753 754 755 756 757 758
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

759
	if (host->flags & SDHCI_REQ_USE_DMA) {
760 761 762 763 764 765 766
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
767 768 769
	}

	/*
770 771 772 773 774
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
775
	 */
776 777
	if (data->error)
		data->bytes_xfered = 0;
778
	else
779
		data->bytes_xfered = data->blksz * data->blocks;
780 781 782 783 784 785

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
786
		if (data->error) {
787 788 789 790 791 792 793 794 795 796 797 798
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
799
	u32 mask;
800
	unsigned long timeout;
801 802 803 804

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
805
	timeout = 10;
806 807 808 809 810 811 812 813 814 815 816

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

	while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
817
		if (timeout == 0) {
818
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
819
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
820
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
821
			cmd->error = -EIO;
822 823 824
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
825 826 827
		timeout--;
		mdelay(1);
	}
828 829 830 831 832 833 834 835 836

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

	sdhci_prepare_data(host, cmd->data);

	writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);

837 838
	sdhci_set_transfer_mode(host, cmd->data);

839
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
840
		printk(KERN_ERR "%s: Unsupported response type!\n",
841
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
842
		cmd->error = -EINVAL;
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

863
	writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
		host->ioaddr + SDHCI_COMMAND);
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
				host->cmd->resp[i] = readl(host->ioaddr +
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
						readb(host->ioaddr +
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
			host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
		}
	}

P
Pierre Ossman 已提交
889
	host->cmd->error = 0;
890

891 892 893 894
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
895 896 897 898 899 900 901 902 903
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
904
	unsigned long timeout;
905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924

	if (clock == host->clock)
		return;

	writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		goto out;

	for (div = 1;div < 256;div *= 2) {
		if ((host->max_clk / div) <= clock)
			break;
	}
	div >>= 1;

	clk = div << SDHCI_DIVIDER_SHIFT;
	clk |= SDHCI_CLOCK_INT_EN;
	writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);

	/* Wait max 10 ms */
925 926 927 928
	timeout = 10;
	while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
929 930
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
931 932 933
			sdhci_dumpregs(host);
			return;
		}
934 935 936
		timeout--;
		mdelay(1);
	}
937 938 939 940 941 942 943 944

	clk |= SDHCI_CLOCK_CARD_EN;
	writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);

out:
	host->clock = clock;
}

945 946 947 948 949 950 951
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
	u8 pwr;

	if (host->power == power)
		return;

952 953
	if (power == (unsigned short)-1) {
		writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
954
		goto out;
955 956 957 958 959 960
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
961
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
962
		writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
963 964 965

	pwr = SDHCI_POWER_ON;

966
	switch (1 << power) {
967
	case MMC_VDD_165_195:
968 969
		pwr |= SDHCI_POWER_180;
		break;
970 971
	case MMC_VDD_29_30:
	case MMC_VDD_30_31:
972 973
		pwr |= SDHCI_POWER_300;
		break;
974 975
	case MMC_VDD_32_33:
	case MMC_VDD_33_34:
976 977 978 979 980 981
		pwr |= SDHCI_POWER_330;
		break;
	default:
		BUG();
	}

982
	/*
983
	 * At least the Marvell CaFe chip gets confused if we set the voltage
984 985
	 * and set turn on power at the same time, so set the voltage first.
	 */
986
	if ((host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
987 988 989
		writeb(pwr & ~SDHCI_POWER_ON,
				host->ioaddr + SDHCI_POWER_CONTROL);

990 991 992 993 994 995
	writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);

out:
	host->power = power;
}

996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1013
#ifndef CONFIG_LEDS_CLASS
1014
	sdhci_activate_led(host);
1015
#endif
1016 1017 1018

	host->mrq = mrq;

P
Pierre Ossman 已提交
1019 1020
	if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)
		|| (host->flags & SDHCI_DEVICE_DEAD)) {
P
Pierre Ossman 已提交
1021
		host->mrq->cmd->error = -ENOMEDIUM;
1022 1023 1024 1025
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1026
	mmiowb();
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1040 1041 1042
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
		writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
		sdhci_init(host);
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1055
		sdhci_set_power(host, -1);
1056
	else
1057
		sdhci_set_power(host, ios->vdd);
1058 1059

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
1060

1061 1062 1063 1064
	if (ios->bus_width == MMC_BUS_WIDTH_4)
		ctrl |= SDHCI_CTRL_4BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1065 1066 1067 1068 1069 1070

	if (ios->timing == MMC_TIMING_SD_HS)
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1071 1072
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);

1073 1074 1075 1076 1077
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1078
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1079 1080
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1081
out:
1082
	mmiowb();
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
	int present;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1096 1097 1098 1099
	if (host->flags & SDHCI_DEVICE_DEAD)
		present = 0;
	else
		present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
1100 1101 1102 1103 1104 1105

	spin_unlock_irqrestore(&host->lock, flags);

	return !(present & SDHCI_WRITE_PROTECT);
}

P
Pierre Ossman 已提交
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;
	u32 ier;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1116 1117 1118
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1119 1120 1121 1122 1123 1124 1125 1126 1127
	ier = readl(host->ioaddr + SDHCI_INT_ENABLE);

	ier &= ~SDHCI_INT_CARD_INT;
	if (enable)
		ier |= SDHCI_INT_CARD_INT;

	writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
	writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);

P
Pierre Ossman 已提交
1128
out:
P
Pierre Ossman 已提交
1129 1130 1131 1132 1133
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1134
static const struct mmc_host_ops sdhci_ops = {
1135 1136 1137
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1138
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1166
			host->mrq->cmd->error = -ENOMEDIUM;
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

	mmc_detect_change(host->mmc, msecs_to_jiffies(500));
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1194 1195 1196 1197 1198
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
		(mrq->cmd->error ||
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1199 1200

		/* Some controllers need this kick or reset won't work here */
1201
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1212 1213 1214 1215 1216 1217 1218 1219
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1220
#ifndef CONFIG_LEDS_CLASS
1221
	sdhci_deactivate_led(host);
1222
#endif
1223

1224
	mmiowb();
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1240 1241
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1242 1243 1244
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1245
			host->data->error = -ETIMEDOUT;
1246 1247 1248
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1249
				host->cmd->error = -ETIMEDOUT;
1250
			else
P
Pierre Ossman 已提交
1251
				host->mrq->cmd->error = -ETIMEDOUT;
1252 1253 1254 1255 1256

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1257
	mmiowb();
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1272 1273 1274
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1275 1276 1277 1278
		sdhci_dumpregs(host);
		return;
	}

1279
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1280 1281 1282 1283
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1284

P
Pierre Ossman 已提交
1285
	if (host->cmd->error)
1286
		tasklet_schedule(&host->finish_tasklet);
1287 1288
	else if (intmask & SDHCI_INT_RESPONSE)
		sdhci_finish_command(host);
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
}

static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
		 * A data end interrupt is sent together with the response
		 * for the stop command.
		 */
		if (intmask & SDHCI_INT_DATA_END)
			return;

1303 1304 1305
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1306 1307 1308 1309 1310 1311
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1312 1313 1314
		host->data->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
		host->data->error = -EILSEQ;
1315 1316
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		host->data->error = -EIO;
1317

P
Pierre Ossman 已提交
1318
	if (host->data->error)
1319 1320
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1321
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1322 1323
			sdhci_transfer_pio(host);

1324 1325 1326 1327 1328 1329 1330 1331 1332
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
		 */
		if (intmask & SDHCI_INT_DMA_END)
			writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
				host->ioaddr + SDHCI_DMA_ADDRESS);

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1345 1346 1347
	}
}

1348
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1349 1350 1351 1352
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1353
	int cardint = 0;
1354 1355 1356 1357 1358

	spin_lock(&host->lock);

	intmask = readl(host->ioaddr + SDHCI_INT_STATUS);

1359
	if (!intmask || intmask == 0xffffffff) {
1360 1361 1362 1363
		result = IRQ_NONE;
		goto out;
	}

1364 1365
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1366

1367 1368 1369
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
			host->ioaddr + SDHCI_INT_STATUS);
1370
		tasklet_schedule(&host->card_tasklet);
1371
	}
1372

1373
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1374

1375
	if (intmask & SDHCI_INT_CMD_MASK) {
1376 1377
		writel(intmask & SDHCI_INT_CMD_MASK,
			host->ioaddr + SDHCI_INT_STATUS);
1378
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1379 1380 1381 1382 1383
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
		writel(intmask & SDHCI_INT_DATA_MASK,
			host->ioaddr + SDHCI_INT_STATUS);
1384
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1385 1386 1387 1388
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1389 1390
	intmask &= ~SDHCI_INT_ERROR;

1391
	if (intmask & SDHCI_INT_BUS_POWER) {
1392
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1393
			mmc_hostname(host->mmc));
1394
		writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
1395 1396
	}

1397
	intmask &= ~SDHCI_INT_BUS_POWER;
1398

P
Pierre Ossman 已提交
1399 1400 1401 1402 1403
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1404
	if (intmask) {
P
Pierre Ossman 已提交
1405
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1406
			mmc_hostname(host->mmc), intmask);
1407 1408 1409
		sdhci_dumpregs(host);

		writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
1410
	}
1411 1412 1413

	result = IRQ_HANDLED;

1414
	mmiowb();
1415 1416 1417
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1418 1419 1420 1421 1422 1423
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1435
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1436
{
1437
	int ret;
1438

1439 1440 1441
	ret = mmc_suspend_host(host->mmc, state);
	if (ret)
		return ret;
1442

1443
	free_irq(host->irq, host);
1444 1445 1446 1447

	return 0;
}

1448
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1449

1450 1451 1452
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1453

1454 1455 1456 1457
	if (host->flags & SDHCI_USE_DMA) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1458

1459 1460
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1461 1462
	if (ret)
		return ret;
1463

1464 1465 1466 1467 1468 1469
	sdhci_init(host);
	mmiowb();

	ret = mmc_resume_host(host->mmc);
	if (ret)
		return ret;
1470 1471 1472 1473

	return 0;
}

1474
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1475 1476 1477 1478 1479

#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1480
 * Device allocation/registration                                            *
1481 1482 1483
 *                                                                           *
\*****************************************************************************/

1484 1485
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1486 1487 1488 1489
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1490
	WARN_ON(dev == NULL);
1491

1492
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1493
	if (!mmc)
1494
		return ERR_PTR(-ENOMEM);
1495 1496 1497 1498

	host = mmc_priv(mmc);
	host->mmc = mmc;

1499 1500
	return host;
}
1501

1502
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1503

1504 1505 1506 1507 1508
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
	unsigned int caps;
	int ret;
1509

1510 1511 1512
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1513

1514
	mmc = host->mmc;
1515

1516 1517
	if (debug_quirks)
		host->quirks = debug_quirks;
1518

1519 1520
	sdhci_reset(host, SDHCI_RESET_ALL);

1521 1522 1523 1524
	host->version = readw(host->ioaddr + SDHCI_HOST_VERSION);
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
	if (host->version > SDHCI_SPEC_200) {
1525
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1526
			"You may experience problems.\n", mmc_hostname(mmc),
1527
			host->version);
1528 1529
	}

1530 1531
	caps = readl(host->ioaddr + SDHCI_CAPABILITIES);

1532
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1533
		host->flags |= SDHCI_USE_DMA;
1534 1535 1536
	else if (!(caps & SDHCI_CAN_DO_DMA))
		DBG("Controller doesn't have DMA capability\n");
	else
1537 1538
		host->flags |= SDHCI_USE_DMA;

1539
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1540
		(host->flags & SDHCI_USE_DMA)) {
R
Rolf Eike Beer 已提交
1541
		DBG("Disabling DMA as it is marked broken\n");
1542 1543 1544
		host->flags &= ~SDHCI_USE_DMA;
	}

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
	if (host->flags & SDHCI_USE_DMA) {
		if ((host->version >= SDHCI_SPEC_200) &&
				(caps & SDHCI_CAN_DO_ADMA2))
			host->flags |= SDHCI_USE_ADMA;
	}

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1557
	if (host->flags & SDHCI_USE_DMA) {
1558 1559 1560 1561 1562
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1563
				host->flags &= ~(SDHCI_USE_DMA | SDHCI_USE_ADMA);
1564
			}
1565 1566 1567
		}
	}

1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1586 1587
	/* XXX: Hack to get MMC layer to avoid highmem */
	if (!(host->flags & SDHCI_USE_DMA))
1588
		mmc_dev(host->mmc)->dma_mask = NULL;
1589

1590 1591 1592 1593
	host->max_clk =
		(caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
	if (host->max_clk == 0) {
		printk(KERN_ERR "%s: Hardware doesn't specify base clock "
1594
			"frequency.\n", mmc_hostname(mmc));
1595
		return -ENODEV;
1596
	}
1597 1598
	host->max_clk *= 1000000;

1599 1600 1601 1602
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
1603
			"frequency.\n", mmc_hostname(mmc));
1604
		return -ENODEV;
1605 1606 1607
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1608 1609 1610 1611 1612 1613 1614

	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
	mmc->f_min = host->max_clk / 256;
	mmc->f_max = host->max_clk;
1615
	mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
1616

1617 1618 1619
	if (caps & SDHCI_CAN_DO_HISPD)
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;

1620 1621 1622
	mmc->ocr_avail = 0;
	if (caps & SDHCI_CAN_VDD_330)
		mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
P
Pierre Ossman 已提交
1623
	if (caps & SDHCI_CAN_VDD_300)
1624
		mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
P
Pierre Ossman 已提交
1625
	if (caps & SDHCI_CAN_VDD_180)
1626
		mmc->ocr_avail |= MMC_VDD_165_195;
1627 1628 1629

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1630
			"support voltages.\n", mmc_hostname(mmc));
1631
		return -ENODEV;
1632 1633
	}

1634 1635 1636
	spin_lock_init(&host->lock);

	/*
1637 1638
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1639
	 */
1640 1641 1642
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_hw_segs = 128;
	else if (host->flags & SDHCI_USE_DMA)
1643
		mmc->max_hw_segs = 1;
1644 1645 1646
	else /* PIO */
		mmc->max_hw_segs = 128;
	mmc->max_phys_segs = 128;
1647 1648

	/*
1649
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1650
	 * size (512KiB).
1651
	 */
1652
	mmc->max_req_size = 524288;
1653 1654 1655

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1656 1657
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1658
	 */
1659 1660 1661 1662
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_seg_size = 65536;
	else
		mmc->max_seg_size = mmc->max_req_size;
1663

1664 1665 1666 1667 1668 1669
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
	mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
	if (mmc->max_blk_size >= 3) {
1670 1671
		printk(KERN_WARNING "%s: Invalid maximum block size, "
			"assuming 512 bytes\n", mmc_hostname(mmc));
1672 1673 1674
		mmc->max_blk_size = 512;
	} else
		mmc->max_blk_size = 512 << mmc->max_blk_size;
1675

1676 1677 1678 1679 1680
	/*
	 * Maximum block count.
	 */
	mmc->max_blk_count = 65535;

1681 1682 1683 1684 1685 1686 1687 1688
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

1689
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
1690

1691
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1692
		mmc_hostname(mmc), host);
1693
	if (ret)
1694
		goto untasklet;
1695 1696 1697 1698 1699 1700 1701

	sdhci_init(host);

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

1702 1703 1704 1705 1706 1707
#ifdef CONFIG_LEDS_CLASS
	host->led.name = mmc_hostname(mmc);
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

1708
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
1709 1710 1711 1712
	if (ret)
		goto reset;
#endif

1713 1714
	mmiowb();

1715 1716
	mmc_add_host(mmc);

1717
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s%s\n",
1718
		mmc_hostname(mmc), host->hw_name, mmc_dev(mmc)->bus_id,
1719
		(host->flags & SDHCI_USE_ADMA)?"A":"",
1720 1721 1722 1723
		(host->flags & SDHCI_USE_DMA)?"DMA":"PIO");

	return 0;

1724 1725 1726 1727 1728
#ifdef CONFIG_LEDS_CLASS
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
1729
untasklet:
1730 1731 1732 1733 1734 1735
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

1736
EXPORT_SYMBOL_GPL(sdhci_add_host);
1737

P
Pierre Ossman 已提交
1738
void sdhci_remove_host(struct sdhci_host *host, int dead)
1739
{
P
Pierre Ossman 已提交
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

1758
	mmc_remove_host(host->mmc);
1759

1760 1761 1762 1763
#ifdef CONFIG_LEDS_CLASS
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
1764 1765
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
1766 1767 1768 1769 1770 1771 1772

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
1773 1774 1775 1776 1777 1778

	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
1779 1780
}

1781
EXPORT_SYMBOL_GPL(sdhci_remove_host);
1782

1783
void sdhci_free_host(struct sdhci_host *host)
1784
{
1785
	mmc_free_host(host->mmc);
1786 1787
}

1788
EXPORT_SYMBOL_GPL(sdhci_free_host);
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
1799
		": Secure Digital Host Controller Interface driver\n");
1800 1801
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

1802
	return 0;
1803 1804 1805 1806 1807 1808 1809 1810 1811
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

1812
module_param(debug_quirks, uint, 0444);
1813

1814
MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
1815
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
1816
MODULE_LICENSE("GPL");
1817

1818
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");