sdhci.c 42.5 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/scatterlist.h>
21

22 23
#include <linux/leds.h>

24 25 26 27 28 29 30
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
31
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
32

33
static unsigned int debug_quirks = 0;
34

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
	printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
		readl(host->ioaddr + SDHCI_DMA_ADDRESS),
		readw(host->ioaddr + SDHCI_HOST_VERSION));
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
		readw(host->ioaddr + SDHCI_BLOCK_SIZE),
		readw(host->ioaddr + SDHCI_BLOCK_COUNT));
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
		readl(host->ioaddr + SDHCI_ARGUMENT),
		readw(host->ioaddr + SDHCI_TRANSFER_MODE));
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
		readl(host->ioaddr + SDHCI_PRESENT_STATE),
		readb(host->ioaddr + SDHCI_HOST_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
		readb(host->ioaddr + SDHCI_POWER_CONTROL),
		readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
N
Nicolas Pitre 已提交
61
		readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
		readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
		readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
		readl(host->ioaddr + SDHCI_INT_STATUS));
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
		readl(host->ioaddr + SDHCI_INT_ENABLE),
		readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
		readw(host->ioaddr + SDHCI_ACMD12_ERR),
		readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Max curr: 0x%08x\n",
		readl(host->ioaddr + SDHCI_CAPABILITIES),
		readl(host->ioaddr + SDHCI_MAX_CURRENT));

	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
87 88
	unsigned long timeout;

89
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
90 91 92 93 94
		if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}

95 96
	writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);

97
	if (mask & SDHCI_RESET_ALL)
98 99
		host->clock = 0;

100 101 102 103 104 105
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
	while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
106
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
107 108 109 110 111 112
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
113 114 115 116 117 118 119 120 121
	}
}

static void sdhci_init(struct sdhci_host *host)
{
	u32 intmask;

	sdhci_reset(host, SDHCI_RESET_ALL);

122 123 124 125
	intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
		SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
P
Pierre Ossman 已提交
126
		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
127 128
		SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE |
		SDHCI_INT_ADMA_ERROR;
129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151

	writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
	writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
	ctrl |= SDHCI_CTRL_LED;
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_LED;
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
}

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
#ifdef CONFIG_LEDS_CLASS
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

170 171 172 173 174 175
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
176
static void sdhci_read_block_pio(struct sdhci_host *host)
177
{
178 179 180 181
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
182

P
Pierre Ossman 已提交
183
	DBG("PIO reading\n");
184

P
Pierre Ossman 已提交
185
	blksize = host->data->blksz;
186
	chunk = 0;
187

188
	local_irq_save(flags);
189

P
Pierre Ossman 已提交
190
	while (blksize) {
191 192
		if (!sg_miter_next(&host->sg_miter))
			BUG();
193

194
		len = min(host->sg_miter.length, blksize);
195

196 197
		blksize -= len;
		host->sg_miter.consumed = len;
198

199
		buf = host->sg_miter.addr;
200

201 202 203 204
		while (len) {
			if (chunk == 0) {
				scratch = readl(host->ioaddr + SDHCI_BUFFER);
				chunk = 4;
P
Pierre Ossman 已提交
205
			}
206 207 208 209 210 211 212

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
213
		}
P
Pierre Ossman 已提交
214
	}
215 216 217 218

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
219
}
220

P
Pierre Ossman 已提交
221 222
static void sdhci_write_block_pio(struct sdhci_host *host)
{
223 224 225 226
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
227

P
Pierre Ossman 已提交
228 229 230
	DBG("PIO writing\n");

	blksize = host->data->blksz;
231 232
	chunk = 0;
	scratch = 0;
233

234
	local_irq_save(flags);
235

P
Pierre Ossman 已提交
236
	while (blksize) {
237 238
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
239

240 241 242 243 244 245
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
246

247 248 249 250 251 252 253 254 255 256 257
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
				writel(scratch, host->ioaddr + SDHCI_BUFFER);
				chunk = 0;
				scratch = 0;
258 259 260
			}
		}
	}
261 262 263 264

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
265 266 267 268 269 270 271 272
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

273
	if (host->blocks == 0)
P
Pierre Ossman 已提交
274 275 276 277 278 279 280 281 282 283 284 285
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

	while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
286

287 288
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
289 290
			break;
	}
291

P
Pierre Ossman 已提交
292
	DBG("PIO transfer complete.\n");
293 294
}

295 296 297 298 299 300 301 302 303 304 305 306
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

307
static int sdhci_adma_table_pre(struct sdhci_host *host,
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
340
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
341
		goto fail;
342 343 344 345
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
346 347
	if (host->sg_count == 0)
		goto unmap_align;
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
369
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

			desc[7] = (align_addr >> 24) & 0xff;
			desc[6] = (align_addr >> 16) & 0xff;
			desc[5] = (align_addr >> 8) & 0xff;
			desc[4] = (align_addr >> 0) & 0xff;

			BUG_ON(offset > 65536);

			desc[3] = (offset >> 8) & 0xff;
			desc[2] = (offset >> 0) & 0xff;

			desc[1] = 0x00;
			desc[0] = 0x21; /* tran, valid */

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		desc[7] = (addr >> 24) & 0xff;
		desc[6] = (addr >> 16) & 0xff;
		desc[5] = (addr >> 8) & 0xff;
		desc[4] = (addr >> 0) & 0xff;

		BUG_ON(len > 65536);

		desc[3] = (len >> 8) & 0xff;
		desc[2] = (len >> 0) & 0xff;

		desc[1] = 0x00;
		desc[0] = 0x21; /* tran, valid */

		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

	/*
	 * Add a terminating entry.
	 */
	desc[7] = 0;
	desc[6] = 0;
	desc[5] = 0;
	desc[4] = 0;

	desc[3] = 0;
	desc[2] = 0;

	desc[1] = 0x00;
	desc[0] = 0x03; /* nop, end, valid */

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
442
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
443
		goto unmap_entries;
444
	BUG_ON(host->adma_addr & 0x3);
445 446 447 448 449 450 451 452 453 454 455

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
491
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
492 493 494 495 496 497 498 499 500 501 502 503
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

504
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
505
{
506 507
	u8 count;
	unsigned target_timeout, current_timeout;
508

509 510 511 512 513 514 515 516
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL))
		return 0xE;
517

518 519 520
	/* timeout in us */
	target_timeout = data->timeout_ns / 1000 +
		data->timeout_clks / host->clock;
521

522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
		printk(KERN_WARNING "%s: Too large timeout requested!\n",
			mmc_hostname(host->mmc));
		count = 0xE;
	}

547 548 549 550 551 552
	return count;
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
{
	u8 count;
553
	u8 ctrl;
554
	int ret;
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569

	WARN_ON(host->data);

	if (data == NULL)
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;

	count = sdhci_calc_timeout(host, data);
570
	writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
571

572 573 574
	if (host->flags & SDHCI_USE_DMA)
		host->flags |= SDHCI_REQ_USE_DMA;

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
603 604 605 606 607 608
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
				host->flags &= ~SDHCI_USE_DMA;
			} else {
				writel(host->adma_addr,
					host->ioaddr + SDHCI_ADMA_ADDRESS);
			}
		} else {
654
			int sg_cnt;
655

656
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
657 658 659 660
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
661
			if (sg_cnt == 0) {
662 663 664 665 666 667 668
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
				host->flags &= ~SDHCI_USE_DMA;
			} else {
669
				WARN_ON(sg_cnt != 1);
670 671 672 673 674 675
				writel(sg_dma_address(data->sg),
					host->ioaddr + SDHCI_DMA_ADDRESS);
			}
		}
	}

676 677 678 679 680 681 682 683 684 685 686 687 688 689
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
		ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
		writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
690 691
	}

692
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
693 694 695
		sg_miter_start(&host->sg_miter,
			data->sg, data->sg_len, SG_MITER_ATOMIC);
		host->blocks = data->blocks;
696
	}
697

698 699 700
	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
	writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
		host->ioaddr + SDHCI_BLOCK_SIZE);
701 702 703 704 705 706 707 708 709 710 711
	writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

712 713
	WARN_ON(!host->data);

714 715 716 717 718
	mode = SDHCI_TRNS_BLK_CNT_EN;
	if (data->blocks > 1)
		mode |= SDHCI_TRNS_MULTI;
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
719
	if (host->flags & SDHCI_REQ_USE_DMA)
720 721 722
		mode |= SDHCI_TRNS_DMA;

	writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
723 724 725 726 727 728 729 730 731 732 733
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

734
	if (host->flags & SDHCI_REQ_USE_DMA) {
735 736 737 738 739 740 741
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
742 743 744
	}

	/*
745 746 747 748 749
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
750
	 */
751 752
	if (data->error)
		data->bytes_xfered = 0;
753
	else
754
		data->bytes_xfered = data->blksz * data->blocks;
755 756 757 758 759 760

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
761
		if (data->error) {
762 763 764 765 766 767 768 769 770 771 772 773
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
774
	u32 mask;
775
	unsigned long timeout;
776 777 778 779

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
780
	timeout = 10;
781 782 783 784 785 786 787 788 789 790 791

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

	while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
792
		if (timeout == 0) {
793
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
794
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
795
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
796
			cmd->error = -EIO;
797 798 799
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
800 801 802
		timeout--;
		mdelay(1);
	}
803 804 805 806 807 808 809 810 811

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

	sdhci_prepare_data(host, cmd->data);

	writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);

812 813
	sdhci_set_transfer_mode(host, cmd->data);

814
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
815
		printk(KERN_ERR "%s: Unsupported response type!\n",
816
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
817
		cmd->error = -EINVAL;
818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

838
	writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
		host->ioaddr + SDHCI_COMMAND);
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
				host->cmd->resp[i] = readl(host->ioaddr +
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
						readb(host->ioaddr +
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
			host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
		}
	}

P
Pierre Ossman 已提交
864
	host->cmd->error = 0;
865

866 867 868 869
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
870 871 872 873 874 875 876 877 878
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
879
	unsigned long timeout;
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899

	if (clock == host->clock)
		return;

	writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		goto out;

	for (div = 1;div < 256;div *= 2) {
		if ((host->max_clk / div) <= clock)
			break;
	}
	div >>= 1;

	clk = div << SDHCI_DIVIDER_SHIFT;
	clk |= SDHCI_CLOCK_INT_EN;
	writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);

	/* Wait max 10 ms */
900 901 902 903
	timeout = 10;
	while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
904 905
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
906 907 908
			sdhci_dumpregs(host);
			return;
		}
909 910 911
		timeout--;
		mdelay(1);
	}
912 913 914 915 916 917 918 919

	clk |= SDHCI_CLOCK_CARD_EN;
	writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);

out:
	host->clock = clock;
}

920 921 922 923 924 925 926
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
	u8 pwr;

	if (host->power == power)
		return;

927 928
	if (power == (unsigned short)-1) {
		writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
929
		goto out;
930 931 932 933 934 935
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
936
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
937
		writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
938 939 940

	pwr = SDHCI_POWER_ON;

941
	switch (1 << power) {
942
	case MMC_VDD_165_195:
943 944
		pwr |= SDHCI_POWER_180;
		break;
945 946
	case MMC_VDD_29_30:
	case MMC_VDD_30_31:
947 948
		pwr |= SDHCI_POWER_300;
		break;
949 950
	case MMC_VDD_32_33:
	case MMC_VDD_33_34:
951 952 953 954 955 956
		pwr |= SDHCI_POWER_330;
		break;
	default:
		BUG();
	}

957
	/*
958
	 * At least the Marvell CaFe chip gets confused if we set the voltage
959 960
	 * and set turn on power at the same time, so set the voltage first.
	 */
961
	if ((host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
962 963 964
		writeb(pwr & ~SDHCI_POWER_ON,
				host->ioaddr + SDHCI_POWER_CONTROL);

965 966 967 968 969 970
	writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);

out:
	host->power = power;
}

971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

988
#ifndef CONFIG_LEDS_CLASS
989
	sdhci_activate_led(host);
990
#endif
991 992 993

	host->mrq = mrq;

P
Pierre Ossman 已提交
994 995
	if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)
		|| (host->flags & SDHCI_DEVICE_DEAD)) {
P
Pierre Ossman 已提交
996
		host->mrq->cmd->error = -ENOMEDIUM;
997 998 999 1000
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1001
	mmiowb();
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1015 1016 1017
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
		writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
		sdhci_init(host);
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1030
		sdhci_set_power(host, -1);
1031
	else
1032
		sdhci_set_power(host, ios->vdd);
1033 1034

	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
1035

1036 1037 1038 1039
	if (ios->bus_width == MMC_BUS_WIDTH_4)
		ctrl |= SDHCI_CTRL_4BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1040 1041 1042 1043 1044 1045

	if (ios->timing == MMC_TIMING_SD_HS)
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1046 1047
	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);

1048 1049 1050 1051 1052
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1053
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1054 1055
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1056
out:
1057
	mmiowb();
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
	int present;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1071 1072 1073 1074
	if (host->flags & SDHCI_DEVICE_DEAD)
		present = 0;
	else
		present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
1075 1076 1077 1078 1079 1080

	spin_unlock_irqrestore(&host->lock, flags);

	return !(present & SDHCI_WRITE_PROTECT);
}

P
Pierre Ossman 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;
	u32 ier;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1091 1092 1093
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102
	ier = readl(host->ioaddr + SDHCI_INT_ENABLE);

	ier &= ~SDHCI_INT_CARD_INT;
	if (enable)
		ier |= SDHCI_INT_CARD_INT;

	writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
	writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);

P
Pierre Ossman 已提交
1103
out:
P
Pierre Ossman 已提交
1104 1105 1106 1107 1108
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1109
static const struct mmc_host_ops sdhci_ops = {
1110 1111 1112
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1113
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1141
			host->mrq->cmd->error = -ENOMEDIUM;
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

	mmc_detect_change(host->mmc, msecs_to_jiffies(500));
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1169 1170 1171 1172 1173
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
		(mrq->cmd->error ||
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1174 1175

		/* Some controllers need this kick or reset won't work here */
1176
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1187 1188 1189 1190 1191 1192 1193 1194
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1195
#ifndef CONFIG_LEDS_CLASS
1196
	sdhci_deactivate_led(host);
1197
#endif
1198

1199
	mmiowb();
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1215 1216
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1217 1218 1219
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1220
			host->data->error = -ETIMEDOUT;
1221 1222 1223
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1224
				host->cmd->error = -ETIMEDOUT;
1225
			else
P
Pierre Ossman 已提交
1226
				host->mrq->cmd->error = -ETIMEDOUT;
1227 1228 1229 1230 1231

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1232
	mmiowb();
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1247 1248 1249
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1250 1251 1252 1253
		sdhci_dumpregs(host);
		return;
	}

1254
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1255 1256 1257 1258
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1259

P
Pierre Ossman 已提交
1260
	if (host->cmd->error)
1261
		tasklet_schedule(&host->finish_tasklet);
1262 1263
	else if (intmask & SDHCI_INT_RESPONSE)
		sdhci_finish_command(host);
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
}

static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
		 * A data end interrupt is sent together with the response
		 * for the stop command.
		 */
		if (intmask & SDHCI_INT_DATA_END)
			return;

1278 1279 1280
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1281 1282 1283 1284 1285 1286
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1287 1288 1289
		host->data->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
		host->data->error = -EILSEQ;
1290 1291
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		host->data->error = -EIO;
1292

P
Pierre Ossman 已提交
1293
	if (host->data->error)
1294 1295
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1296
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1297 1298
			sdhci_transfer_pio(host);

1299 1300 1301 1302 1303 1304 1305 1306 1307
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
		 */
		if (intmask & SDHCI_INT_DMA_END)
			writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
				host->ioaddr + SDHCI_DMA_ADDRESS);

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1320 1321 1322
	}
}

1323
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1324 1325 1326 1327
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1328
	int cardint = 0;
1329 1330 1331 1332 1333

	spin_lock(&host->lock);

	intmask = readl(host->ioaddr + SDHCI_INT_STATUS);

1334
	if (!intmask || intmask == 0xffffffff) {
1335 1336 1337 1338
		result = IRQ_NONE;
		goto out;
	}

1339 1340
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1341

1342 1343 1344
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
			host->ioaddr + SDHCI_INT_STATUS);
1345
		tasklet_schedule(&host->card_tasklet);
1346
	}
1347

1348
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1349

1350
	if (intmask & SDHCI_INT_CMD_MASK) {
1351 1352
		writel(intmask & SDHCI_INT_CMD_MASK,
			host->ioaddr + SDHCI_INT_STATUS);
1353
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1354 1355 1356 1357 1358
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
		writel(intmask & SDHCI_INT_DATA_MASK,
			host->ioaddr + SDHCI_INT_STATUS);
1359
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1360 1361 1362 1363
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1364 1365
	intmask &= ~SDHCI_INT_ERROR;

1366
	if (intmask & SDHCI_INT_BUS_POWER) {
1367
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1368
			mmc_hostname(host->mmc));
1369
		writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
1370 1371
	}

1372
	intmask &= ~SDHCI_INT_BUS_POWER;
1373

P
Pierre Ossman 已提交
1374 1375 1376 1377 1378
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1379
	if (intmask) {
P
Pierre Ossman 已提交
1380
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1381
			mmc_hostname(host->mmc), intmask);
1382 1383 1384
		sdhci_dumpregs(host);

		writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
1385
	}
1386 1387 1388

	result = IRQ_HANDLED;

1389
	mmiowb();
1390 1391 1392
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1393 1394 1395 1396 1397 1398
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1410
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1411
{
1412
	int ret;
1413

1414 1415 1416
	ret = mmc_suspend_host(host->mmc, state);
	if (ret)
		return ret;
1417

1418
	free_irq(host->irq, host);
1419 1420 1421 1422

	return 0;
}

1423
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1424

1425 1426 1427
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1428

1429 1430 1431 1432
	if (host->flags & SDHCI_USE_DMA) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1433

1434 1435
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1436 1437
	if (ret)
		return ret;
1438

1439 1440 1441 1442 1443 1444
	sdhci_init(host);
	mmiowb();

	ret = mmc_resume_host(host->mmc);
	if (ret)
		return ret;
1445 1446 1447 1448

	return 0;
}

1449
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1450 1451 1452 1453 1454

#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1455
 * Device allocation/registration                                            *
1456 1457 1458
 *                                                                           *
\*****************************************************************************/

1459 1460
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1461 1462 1463 1464
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1465
	WARN_ON(dev == NULL);
1466

1467
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1468
	if (!mmc)
1469
		return ERR_PTR(-ENOMEM);
1470 1471 1472 1473

	host = mmc_priv(mmc);
	host->mmc = mmc;

1474 1475
	return host;
}
1476

1477
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1478

1479 1480 1481 1482 1483
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
	unsigned int caps;
	int ret;
1484

1485 1486 1487
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1488

1489
	mmc = host->mmc;
1490

1491 1492
	if (debug_quirks)
		host->quirks = debug_quirks;
1493

1494 1495
	sdhci_reset(host, SDHCI_RESET_ALL);

1496 1497 1498 1499
	host->version = readw(host->ioaddr + SDHCI_HOST_VERSION);
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
	if (host->version > SDHCI_SPEC_200) {
1500
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1501
			"You may experience problems.\n", mmc_hostname(mmc),
1502
			host->version);
1503 1504
	}

1505 1506
	caps = readl(host->ioaddr + SDHCI_CAPABILITIES);

1507
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1508
		host->flags |= SDHCI_USE_DMA;
1509 1510 1511
	else if (!(caps & SDHCI_CAN_DO_DMA))
		DBG("Controller doesn't have DMA capability\n");
	else
1512 1513
		host->flags |= SDHCI_USE_DMA;

1514
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1515
		(host->flags & SDHCI_USE_DMA)) {
R
Rolf Eike Beer 已提交
1516
		DBG("Disabling DMA as it is marked broken\n");
1517 1518 1519
		host->flags &= ~SDHCI_USE_DMA;
	}

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
	if (host->flags & SDHCI_USE_DMA) {
		if ((host->version >= SDHCI_SPEC_200) &&
				(caps & SDHCI_CAN_DO_ADMA2))
			host->flags |= SDHCI_USE_ADMA;
	}

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1532
	if (host->flags & SDHCI_USE_DMA) {
1533 1534 1535 1536 1537
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1538
				host->flags &= ~(SDHCI_USE_DMA | SDHCI_USE_ADMA);
1539
			}
1540 1541 1542
		}
	}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1561 1562 1563 1564 1565 1566 1567 1568 1569
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
	if (!(host->flags & SDHCI_USE_DMA)) {
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
1570

1571 1572 1573 1574
	host->max_clk =
		(caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
	if (host->max_clk == 0) {
		printk(KERN_ERR "%s: Hardware doesn't specify base clock "
1575
			"frequency.\n", mmc_hostname(mmc));
1576
		return -ENODEV;
1577
	}
1578 1579
	host->max_clk *= 1000000;

1580 1581 1582 1583
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
1584
			"frequency.\n", mmc_hostname(mmc));
1585
		return -ENODEV;
1586 1587 1588
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1589 1590 1591 1592 1593 1594 1595

	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
	mmc->f_min = host->max_clk / 256;
	mmc->f_max = host->max_clk;
1596
	mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
1597

1598 1599 1600
	if (caps & SDHCI_CAN_DO_HISPD)
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;

1601 1602 1603
	mmc->ocr_avail = 0;
	if (caps & SDHCI_CAN_VDD_330)
		mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
P
Pierre Ossman 已提交
1604
	if (caps & SDHCI_CAN_VDD_300)
1605
		mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
P
Pierre Ossman 已提交
1606
	if (caps & SDHCI_CAN_VDD_180)
1607
		mmc->ocr_avail |= MMC_VDD_165_195;
1608 1609 1610

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1611
			"support voltages.\n", mmc_hostname(mmc));
1612
		return -ENODEV;
1613 1614
	}

1615 1616 1617
	spin_lock_init(&host->lock);

	/*
1618 1619
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1620
	 */
1621 1622 1623
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_hw_segs = 128;
	else if (host->flags & SDHCI_USE_DMA)
1624
		mmc->max_hw_segs = 1;
1625 1626 1627
	else /* PIO */
		mmc->max_hw_segs = 128;
	mmc->max_phys_segs = 128;
1628 1629

	/*
1630
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1631
	 * size (512KiB).
1632
	 */
1633
	mmc->max_req_size = 524288;
1634 1635 1636

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1637 1638
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1639
	 */
1640 1641 1642 1643
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_seg_size = 65536;
	else
		mmc->max_seg_size = mmc->max_req_size;
1644

1645 1646 1647 1648 1649 1650
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
	mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
	if (mmc->max_blk_size >= 3) {
1651 1652
		printk(KERN_WARNING "%s: Invalid maximum block size, "
			"assuming 512 bytes\n", mmc_hostname(mmc));
1653 1654 1655
		mmc->max_blk_size = 512;
	} else
		mmc->max_blk_size = 512 << mmc->max_blk_size;
1656

1657 1658 1659 1660 1661
	/*
	 * Maximum block count.
	 */
	mmc->max_blk_count = 65535;

1662 1663 1664 1665 1666 1667 1668 1669
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

1670
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
1671

1672
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1673
		mmc_hostname(mmc), host);
1674
	if (ret)
1675
		goto untasklet;
1676 1677 1678 1679 1680 1681 1682

	sdhci_init(host);

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

1683 1684 1685 1686 1687 1688
#ifdef CONFIG_LEDS_CLASS
	host->led.name = mmc_hostname(mmc);
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

1689
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
1690 1691 1692 1693
	if (ret)
		goto reset;
#endif

1694 1695
	mmiowb();

1696 1697
	mmc_add_host(mmc);

1698
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s%s\n",
1699
		mmc_hostname(mmc), host->hw_name, mmc_dev(mmc)->bus_id,
1700
		(host->flags & SDHCI_USE_ADMA)?"A":"",
1701 1702 1703 1704
		(host->flags & SDHCI_USE_DMA)?"DMA":"PIO");

	return 0;

1705 1706 1707 1708 1709
#ifdef CONFIG_LEDS_CLASS
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
1710
untasklet:
1711 1712 1713 1714 1715 1716
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

1717
EXPORT_SYMBOL_GPL(sdhci_add_host);
1718

P
Pierre Ossman 已提交
1719
void sdhci_remove_host(struct sdhci_host *host, int dead)
1720
{
P
Pierre Ossman 已提交
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

1739
	mmc_remove_host(host->mmc);
1740

1741 1742 1743 1744
#ifdef CONFIG_LEDS_CLASS
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
1745 1746
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
1747 1748 1749 1750 1751 1752 1753

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
1754 1755 1756 1757 1758 1759

	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
1760 1761
}

1762
EXPORT_SYMBOL_GPL(sdhci_remove_host);
1763

1764
void sdhci_free_host(struct sdhci_host *host)
1765
{
1766
	mmc_free_host(host->mmc);
1767 1768
}

1769
EXPORT_SYMBOL_GPL(sdhci_free_host);
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
1780
		": Secure Digital Host Controller Interface driver\n");
1781 1782
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

1783
	return 0;
1784 1785 1786 1787 1788 1789 1790 1791 1792
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

1793
module_param(debug_quirks, uint, 0444);
1794

1795
MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
1796
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
1797
MODULE_LICENSE("GPL");
1798

1799
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");