hpt366.c 44.3 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * linux/drivers/ide/pci/hpt366.c		Version 1.30	Dec 12, 2007
L
Linus Torvalds 已提交
3 4 5 6
 *
 * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org>
 * Portions Copyright (C) 2001	        Sun Microsystems, Inc.
 * Portions Copyright (C) 2003		Red Hat Inc
7
 * Portions Copyright (C) 2007		Bartlomiej Zolnierkiewicz
8
 * Portions Copyright (C) 2005-2007	MontaVista Software, Inc.
L
Linus Torvalds 已提交
9 10 11 12 13 14
 *
 * Thanks to HighPoint Technologies for their assistance, and hardware.
 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
 * donation of an ABit BP6 mainboard, processor, and memory acellerated
 * development and support.
 *
15
 *
16 17 18 19 20
 * HighPoint has its own drivers (open source except for the RAID part)
 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
 * This may be useful to anyone wanting to work on this driver, however  do not
 * trust  them too much since the code tends to become less and less meaningful
 * as the time passes... :-/
21
 *
L
Linus Torvalds 已提交
22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * Note that final HPT370 support was done by force extraction of GPL.
 *
 * - add function for getting/setting power status of drive
 * - the HPT370's state machine can get confused. reset it before each dma 
 *   xfer to prevent that from happening.
 * - reset state engine whenever we get an error.
 * - check for busmaster state at end of dma. 
 * - use new highpoint timings.
 * - detect bus speed using highpoint register.
 * - use pll if we don't have a clock table. added a 66MHz table that's
 *   just 2x the 33MHz table.
 * - removed turnaround. NOTE: we never want to switch between pll and
 *   pci clocks as the chip can glitch in those cases. the highpoint
 *   approved workaround slows everything down too much to be useful. in
 *   addition, we would have to serialize access to each chip.
 * 	Adrian Sun <a.sun@sun.com>
 *
 * add drive timings for 66MHz PCI bus,
 * fix ATA Cable signal detection, fix incorrect /proc info
 * add /proc display for per-drive PIO/DMA/UDMA mode and
 * per-channel ATA-33/66 Cable detect.
 * 	Duncan Laurie <void@sun.com>
 *
 * fixup /proc output for multiple controllers
 *	Tim Hockin <thockin@sun.com>
 *
 * On hpt366: 
 * Reset the hpt366 on error, reset on dma
 * Fix disabling Fast Interrupt hpt366.
 * 	Mike Waychison <crlf@sun.com>
 *
 * Added support for 372N clocking and clock switching. The 372N needs
 * different clocks on read/write. This requires overloading rw_disk and
 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
 * keeping me sane. 
 *		Alan Cox <alan@redhat.com>
 *
59 60 61 62 63
 * - fix the clock turnaround code: it was writing to the wrong ports when
 *   called for the secondary channel, caching the current clock mode per-
 *   channel caused the cached register value to get out of sync with the
 *   actual one, the channels weren't serialized, the turnaround shouldn't
 *   be done on 66 MHz PCI bus
S
Sergei Shtylyov 已提交
64 65 66 67
 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
 *   does not allow for this speed anyway
 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
 *   their primary channel is kind of virtual, it isn't tied to any pins)
68 69 70
 * - fix/remove bad/unused timing tables and use one set of tables for the whole
 *   HPT37x chip family; save space by introducing the separate transfer mode
 *   table in which the mode lookup is done
71
 * - use f_CNT value saved by  the HighPoint BIOS as reading it directly gives
72 73
 *   the wrong PCI frequency since DPLL has already been calibrated by BIOS;
 *   read it only from the function 0 of HPT374 chips
74 75
 * - fix the hotswap code:  it caused RESET- to glitch when tristating the bus,
 *   and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
76 77
 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
 *   they tamper with its fields
S
Sergei Shtylyov 已提交
78 79
 * - pass  to the init_setup handlers a copy of the ide_pci_device_t structure
 *   since they may tamper with its fields
80 81
 * - prefix the driver startup messages with the real chip name
 * - claim the extra 240 bytes of I/O space for all chips
82
 * - optimize the UltraDMA filtering and the drive list lookup code
83
 * - use pci_get_slot() to get to the function 1 of HPT36x/374
S
Sergei Shtylyov 已提交
84 85 86 87
 * - cache offset of the channel's misc. control registers (MCRs) being used
 *   throughout the driver
 * - only touch the relevant MCR when detecting the cable type on HPT374's
 *   function 1
88
 * - rename all the register related variables consistently
S
Sergei Shtylyov 已提交
89 90
 * - move all the interrupt twiddling code from the speedproc handlers into
 *   init_hwif_hpt366(), also grouping all the DMA related code together there
91
 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
S
Sergei Shtylyov 已提交
92 93 94 95
 *   separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
 *   when setting an UltraDMA mode
 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
 *   the best possible one
96
 * - clean up DMA timeout handling for HPT370
S
Sergei Shtylyov 已提交
97 98 99 100 101 102 103
 * - switch to using the enumeration type to differ between the numerous chip
 *   variants, matching PCI device/revision ID with the chip type early, at the
 *   init_setup stage
 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
 *   stop duplicating it for each channel by storing the pointer in the pci_dev
 *   structure: first, at the init_setup stage, point it to a static "template"
 *   with only the chip type and its specific base DPLL frequency, the highest
104 105 106
 *   UltraDMA mode, and the chip settings table pointer filled,  then, at the
 *   init_chipset stage, allocate per-chip instance  and fill it with the rest
 *   of the necessary information
S
Sergei Shtylyov 已提交
107 108 109 110
 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
 *   switch  to calculating  PCI clock frequency based on the chip's base DPLL
 *   frequency
 * - switch to using the  DPLL clock and enable UltraATA/133 mode by default on
111 112
 *   anything  newer than HPT370/A (except HPT374 that is not capable of this
 *   mode according to the manual)
113 114
 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
 *   also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
S
Sergei Shtylyov 已提交
115 116
 *   unify HPT36x/37x timing setup code and the speedproc handlers by joining
 *   the register setting lists into the table indexed by the clock selected
117
 * - set the correct hwif->ultra_mask for each individual chip
118
 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
S
Sergei Shtylyov 已提交
119
 *	Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
L
Linus Torvalds 已提交
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
 */

#include <linux/types.h>
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/timer.h>
#include <linux/mm.h>
#include <linux/ioport.h>
#include <linux/blkdev.h>
#include <linux/hdreg.h>

#include <linux/interrupt.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/ide.h>

#include <asm/uaccess.h>
#include <asm/io.h>
#include <asm/irq.h>

/* various tuning parameters */
#define HPT_RESET_STATE_ENGINE
143 144
#undef	HPT_DELAY_INTERRUPT
#define HPT_SERIALIZE_IO	0
L
Linus Torvalds 已提交
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188

static const char *quirk_drives[] = {
	"QUANTUM FIREBALLlct08 08",
	"QUANTUM FIREBALLP KA6.4",
	"QUANTUM FIREBALLP LM20.4",
	"QUANTUM FIREBALLP LM20.5",
	NULL
};

static const char *bad_ata100_5[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
	NULL
};

static const char *bad_ata66_4[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
189
	"MAXTOR STM3320620A",
L
Linus Torvalds 已提交
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	NULL
};

static const char *bad_ata66_3[] = {
	"WDC AC310200R",
	NULL
};

static const char *bad_ata33[] = {
	"Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
	"Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
	"Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
	"Maxtor 90510D4",
	"Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
	"Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
	"Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
	NULL
};

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
static u8 xfer_speeds[] = {
	XFER_UDMA_6,
	XFER_UDMA_5,
	XFER_UDMA_4,
	XFER_UDMA_3,
	XFER_UDMA_2,
	XFER_UDMA_1,
	XFER_UDMA_0,

	XFER_MW_DMA_2,
	XFER_MW_DMA_1,
	XFER_MW_DMA_0,

	XFER_PIO_4,
	XFER_PIO_3,
	XFER_PIO_2,
	XFER_PIO_1,
	XFER_PIO_0
L
Linus Torvalds 已提交
227 228
};

229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
/* Key for bus clock timings
 * 36x   37x
 * bits  bits
 * 0:3	 0:3	data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 4:7	 4:8	data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 8:11  9:12	cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
 *		register access.
 * 12:15 13:17	cmd_low_time. Active time of DIOW_/DIOR_ during task file
 *		register access.
 * 16:18 18:20	udma_cycle_time. Clock cycles for UDMA xfer.
 * -	 21	CLK frequency: 0=ATA clock, 1=dual ATA clock.
 * 19:21 22:24	pre_high_time. Time to initialize the 1st cycle for PIO and
 *		MW DMA xfer.
 * 22:24 25:27	cmd_pre_high_time. Time to initialize the 1st PIO cycle for
 *		task file register access.
 * 28	 28	UDMA enable.
 * 29	 29	DMA  enable.
 * 30	 30	PIO MST enable. If set, the chip is in bus master mode during
 *		PIO xfer.
 * 31	 31	FIFO enable.
L
Linus Torvalds 已提交
251 252
 */

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static u32 forty_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x900fd943,
	/* XFER_UDMA_5 */	0x900fd943,
	/* XFER_UDMA_4 */	0x900fd943,
	/* XFER_UDMA_3 */	0x900ad943,
	/* XFER_UDMA_2 */	0x900bd943,
	/* XFER_UDMA_1 */	0x9008d943,
	/* XFER_UDMA_0 */	0x9008d943,

	/* XFER_MW_DMA_2 */	0xa008d943,
	/* XFER_MW_DMA_1 */	0xa010d955,
	/* XFER_MW_DMA_0 */	0xa010d9fc,

	/* XFER_PIO_4 */	0xc008d963,
	/* XFER_PIO_3 */	0xc010d974,
	/* XFER_PIO_2 */	0xc010d997,
	/* XFER_PIO_1 */	0xc010d9c7,
	/* XFER_PIO_0 */	0xc018d9d9
L
Linus Torvalds 已提交
271 272
};

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
static u32 thirty_three_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c9a731,
	/* XFER_UDMA_5 */	0x90c9a731,
	/* XFER_UDMA_4 */	0x90c9a731,
	/* XFER_UDMA_3 */	0x90cfa731,
	/* XFER_UDMA_2 */	0x90caa731,
	/* XFER_UDMA_1 */	0x90cba731,
	/* XFER_UDMA_0 */	0x90c8a731,

	/* XFER_MW_DMA_2 */	0xa0c8a731,
	/* XFER_MW_DMA_1 */	0xa0c8a732,	/* 0xa0c8a733 */
	/* XFER_MW_DMA_0 */	0xa0c8a797,

	/* XFER_PIO_4 */	0xc0c8a731,
	/* XFER_PIO_3 */	0xc0c8a742,
	/* XFER_PIO_2 */	0xc0d0a753,
	/* XFER_PIO_1 */	0xc0d0a7a3,	/* 0xc0d0a793 */
	/* XFER_PIO_0 */	0xc0d0a7aa	/* 0xc0d0a7a7 */
L
Linus Torvalds 已提交
291 292
};

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
static u32 twenty_five_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c98521,
	/* XFER_UDMA_5 */	0x90c98521,
	/* XFER_UDMA_4 */	0x90c98521,
	/* XFER_UDMA_3 */	0x90cf8521,
	/* XFER_UDMA_2 */	0x90cf8521,
	/* XFER_UDMA_1 */	0x90cb8521,
	/* XFER_UDMA_0 */	0x90cb8521,

	/* XFER_MW_DMA_2 */	0xa0ca8521,
	/* XFER_MW_DMA_1 */	0xa0ca8532,
	/* XFER_MW_DMA_0 */	0xa0ca8575,

	/* XFER_PIO_4 */	0xc0ca8521,
	/* XFER_PIO_3 */	0xc0ca8532,
	/* XFER_PIO_2 */	0xc0ca8542,
	/* XFER_PIO_1 */	0xc0d08572,
	/* XFER_PIO_0 */	0xc0d08585
L
Linus Torvalds 已提交
311 312
};

313 314
#if 0
/* These are the timing tables from the HighPoint open source drivers... */
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
static u32 thirty_three_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12446231,	/* 0x12646231 ?? */
	/* XFER_UDMA_5 */	0x12446231,
	/* XFER_UDMA_4 */	0x12446231,
	/* XFER_UDMA_3 */	0x126c6231,
	/* XFER_UDMA_2 */	0x12486231,
	/* XFER_UDMA_1 */	0x124c6233,
	/* XFER_UDMA_0 */	0x12506297,

	/* XFER_MW_DMA_2 */	0x22406c31,
	/* XFER_MW_DMA_1 */	0x22406c33,
	/* XFER_MW_DMA_0 */	0x22406c97,

	/* XFER_PIO_4 */	0x06414e31,
	/* XFER_PIO_3 */	0x06414e42,
	/* XFER_PIO_2 */	0x06414e53,
	/* XFER_PIO_1 */	0x06814e93,
	/* XFER_PIO_0 */	0x06814ea7
L
Linus Torvalds 已提交
333 334
};

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
static u32 fifty_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12848242,
	/* XFER_UDMA_5 */	0x12848242,
	/* XFER_UDMA_4 */	0x12ac8242,
	/* XFER_UDMA_3 */	0x128c8242,
	/* XFER_UDMA_2 */	0x120c8242,
	/* XFER_UDMA_1 */	0x12148254,
	/* XFER_UDMA_0 */	0x121882ea,

	/* XFER_MW_DMA_2 */	0x22808242,
	/* XFER_MW_DMA_1 */	0x22808254,
	/* XFER_MW_DMA_0 */	0x228082ea,

	/* XFER_PIO_4 */	0x0a81f442,
	/* XFER_PIO_3 */	0x0a81f443,
	/* XFER_PIO_2 */	0x0a81f454,
	/* XFER_PIO_1 */	0x0ac1f465,
	/* XFER_PIO_0 */	0x0ac1f48a
L
Linus Torvalds 已提交
353 354
};

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
static u32 sixty_six_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x1c869c62,
	/* XFER_UDMA_5 */	0x1cae9c62,	/* 0x1c8a9c62 */
	/* XFER_UDMA_4 */	0x1c8a9c62,
	/* XFER_UDMA_3 */	0x1c8e9c62,
	/* XFER_UDMA_2 */	0x1c929c62,
	/* XFER_UDMA_1 */	0x1c9a9c62,
	/* XFER_UDMA_0 */	0x1c829c62,

	/* XFER_MW_DMA_2 */	0x2c829c62,
	/* XFER_MW_DMA_1 */	0x2c829c66,
	/* XFER_MW_DMA_0 */	0x2c829d2e,

	/* XFER_PIO_4 */	0x0c829c62,
	/* XFER_PIO_3 */	0x0c829c84,
	/* XFER_PIO_2 */	0x0c829ca6,
	/* XFER_PIO_1 */	0x0d029d26,
	/* XFER_PIO_0 */	0x0d029d5e
L
Linus Torvalds 已提交
373
};
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
#else
/*
 * The following are the new timing tables with PIO mode data/taskfile transfer
 * overclocking fixed...
 */

/* This table is taken from the HPT370 data manual rev. 1.02 */
static u32 thirty_three_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x16455031,	/* 0x16655031 ?? */
	/* XFER_UDMA_5 */	0x16455031,
	/* XFER_UDMA_4 */	0x16455031,
	/* XFER_UDMA_3 */	0x166d5031,
	/* XFER_UDMA_2 */	0x16495031,
	/* XFER_UDMA_1 */	0x164d5033,
	/* XFER_UDMA_0 */	0x16515097,

	/* XFER_MW_DMA_2 */	0x26515031,
	/* XFER_MW_DMA_1 */	0x26515033,
	/* XFER_MW_DMA_0 */	0x26515097,

	/* XFER_PIO_4 */	0x06515021,
	/* XFER_PIO_3 */	0x06515022,
	/* XFER_PIO_2 */	0x06515033,
	/* XFER_PIO_1 */	0x06915065,
	/* XFER_PIO_0 */	0x06d1508a
};

static u32 fifty_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x1a861842,
	/* XFER_UDMA_5 */	0x1a861842,
	/* XFER_UDMA_4 */	0x1aae1842,
	/* XFER_UDMA_3 */	0x1a8e1842,
	/* XFER_UDMA_2 */	0x1a0e1842,
	/* XFER_UDMA_1 */	0x1a161854,
	/* XFER_UDMA_0 */	0x1a1a18ea,

	/* XFER_MW_DMA_2 */	0x2a821842,
	/* XFER_MW_DMA_1 */	0x2a821854,
	/* XFER_MW_DMA_0 */	0x2a8218ea,

	/* XFER_PIO_4 */	0x0a821842,
	/* XFER_PIO_3 */	0x0a821843,
	/* XFER_PIO_2 */	0x0a821855,
	/* XFER_PIO_1 */	0x0ac218a8,
	/* XFER_PIO_0 */	0x0b02190c
};

static u32 sixty_six_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x1c86fe62,
	/* XFER_UDMA_5 */	0x1caefe62,	/* 0x1c8afe62 */
	/* XFER_UDMA_4 */	0x1c8afe62,
	/* XFER_UDMA_3 */	0x1c8efe62,
	/* XFER_UDMA_2 */	0x1c92fe62,
	/* XFER_UDMA_1 */	0x1c9afe62,
	/* XFER_UDMA_0 */	0x1c82fe62,

	/* XFER_MW_DMA_2 */	0x2c82fe62,
	/* XFER_MW_DMA_1 */	0x2c82fe66,
	/* XFER_MW_DMA_0 */	0x2c82ff2e,

	/* XFER_PIO_4 */	0x0c82fe62,
	/* XFER_PIO_3 */	0x0c82fe84,
	/* XFER_PIO_2 */	0x0c82fea6,
	/* XFER_PIO_1 */	0x0d02ff26,
	/* XFER_PIO_0 */	0x0d42ff7f
};
#endif
L
Linus Torvalds 已提交
441 442

#define HPT366_DEBUG_DRIVE_INFO		0
S
Sergei Shtylyov 已提交
443 444 445
#define HPT371_ALLOW_ATA133_6		1
#define HPT302_ALLOW_ATA133_6		1
#define HPT372_ALLOW_ATA133_6		1
S
Sergei Shtylyov 已提交
446
#define HPT370_ALLOW_ATA100_5		0
L
Linus Torvalds 已提交
447 448 449 450
#define HPT366_ALLOW_ATA66_4		1
#define HPT366_ALLOW_ATA66_3		1
#define HPT366_MAX_DEVS			8

S
Sergei Shtylyov 已提交
451 452 453 454 455 456 457 458 459
/* Supported ATA clock frequencies */
enum ata_clock {
	ATA_CLOCK_25MHZ,
	ATA_CLOCK_33MHZ,
	ATA_CLOCK_40MHZ,
	ATA_CLOCK_50MHZ,
	ATA_CLOCK_66MHZ,
	NUM_ATA_CLOCKS
};
L
Linus Torvalds 已提交
460

461 462 463 464 465 466 467
struct hpt_timings {
	u32 pio_mask;
	u32 dma_mask;
	u32 ultra_mask;
	u32 *clock_table[NUM_ATA_CLOCKS];
};

468
/*
S
Sergei Shtylyov 已提交
469
 *	Hold all the HighPoint chip information in one place.
470
 */
L
Linus Torvalds 已提交
471

S
Sergei Shtylyov 已提交
472
struct hpt_info {
473
	char *chip_name;	/* Chip name */
S
Sergei Shtylyov 已提交
474
	u8 chip_type;		/* Chip type */
475
	u8 udma_mask;		/* Allowed UltraDMA modes mask. */
S
Sergei Shtylyov 已提交
476 477
	u8 dpll_clk;		/* DPLL clock in MHz */
	u8 pci_clk;		/* PCI  clock in MHz */
478 479
	struct hpt_timings *timings; /* Chipset timing data */
	u8 clock;		/* ATA clock selected */
480 481
};

S
Sergei Shtylyov 已提交
482 483 484 485 486 487 488 489 490 491 492 493 494 495
/* Supported HighPoint chips */
enum {
	HPT36x,
	HPT370,
	HPT370A,
	HPT374,
	HPT372,
	HPT372A,
	HPT302,
	HPT371,
	HPT372N,
	HPT302N,
	HPT371N
};
496

497 498 499 500 501 502 503 504 505 506 507
static struct hpt_timings hpt36x_timings = {
	.pio_mask	= 0xc1f8ffff,
	.dma_mask	= 0x303800ff,
	.ultra_mask	= 0x30070000,
	.clock_table	= {
		[ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
		[ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
		[ATA_CLOCK_40MHZ] = forty_base_hpt36x,
		[ATA_CLOCK_50MHZ] = NULL,
		[ATA_CLOCK_66MHZ] = NULL
	}
S
Sergei Shtylyov 已提交
508
};
S
Sergei Shtylyov 已提交
509

510 511 512 513 514 515 516 517 518 519 520
static struct hpt_timings hpt37x_timings = {
	.pio_mask	= 0xcfc3ffff,
	.dma_mask	= 0x31c001ff,
	.ultra_mask	= 0x303c0000,
	.clock_table	= {
		[ATA_CLOCK_25MHZ] = NULL,
		[ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
		[ATA_CLOCK_40MHZ] = NULL,
		[ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
		[ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
	}
S
Sergei Shtylyov 已提交
521
};
L
Linus Torvalds 已提交
522

523
static const struct hpt_info hpt36x __devinitdata = {
524
	.chip_name	= "HPT36x",
S
Sergei Shtylyov 已提交
525
	.chip_type	= HPT36x,
526
	.udma_mask	= HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
S
Sergei Shtylyov 已提交
527
	.dpll_clk	= 0,	/* no DPLL */
528
	.timings	= &hpt36x_timings
S
Sergei Shtylyov 已提交
529 530
};

531
static const struct hpt_info hpt370 __devinitdata = {
532
	.chip_name	= "HPT370",
S
Sergei Shtylyov 已提交
533
	.chip_type	= HPT370,
534
	.udma_mask	= HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
S
Sergei Shtylyov 已提交
535
	.dpll_clk	= 48,
536
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
537 538
};

539
static const struct hpt_info hpt370a __devinitdata = {
540
	.chip_name	= "HPT370A",
S
Sergei Shtylyov 已提交
541
	.chip_type	= HPT370A,
542
	.udma_mask	= HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
S
Sergei Shtylyov 已提交
543
	.dpll_clk	= 48,
544
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
545 546
};

547
static const struct hpt_info hpt374 __devinitdata = {
548
	.chip_name	= "HPT374",
S
Sergei Shtylyov 已提交
549
	.chip_type	= HPT374,
550
	.udma_mask	= ATA_UDMA5,
S
Sergei Shtylyov 已提交
551
	.dpll_clk	= 48,
552
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
553 554
};

555
static const struct hpt_info hpt372 __devinitdata = {
556
	.chip_name	= "HPT372",
S
Sergei Shtylyov 已提交
557
	.chip_type	= HPT372,
558
	.udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
559
	.dpll_clk	= 55,
560
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
561 562
};

563
static const struct hpt_info hpt372a __devinitdata = {
564
	.chip_name	= "HPT372A",
S
Sergei Shtylyov 已提交
565
	.chip_type	= HPT372A,
566
	.udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
567
	.dpll_clk	= 66,
568
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
569 570
};

571
static const struct hpt_info hpt302 __devinitdata = {
572
	.chip_name	= "HPT302",
S
Sergei Shtylyov 已提交
573
	.chip_type	= HPT302,
574
	.udma_mask	= HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
575
	.dpll_clk	= 66,
576
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
577 578
};

579
static const struct hpt_info hpt371 __devinitdata = {
580
	.chip_name	= "HPT371",
S
Sergei Shtylyov 已提交
581
	.chip_type	= HPT371,
582
	.udma_mask	= HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
583
	.dpll_clk	= 66,
584
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
585 586
};

587
static const struct hpt_info hpt372n __devinitdata = {
588
	.chip_name	= "HPT372N",
S
Sergei Shtylyov 已提交
589
	.chip_type	= HPT372N,
590
	.udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
591
	.dpll_clk	= 77,
592
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
593 594
};

595
static const struct hpt_info hpt302n __devinitdata = {
596
	.chip_name	= "HPT302N",
S
Sergei Shtylyov 已提交
597
	.chip_type	= HPT302N,
598
	.udma_mask	= HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
599
	.dpll_clk	= 77,
600
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
601 602
};

603
static const struct hpt_info hpt371n __devinitdata = {
604
	.chip_name	= "HPT371N",
S
Sergei Shtylyov 已提交
605
	.chip_type	= HPT371N,
606
	.udma_mask	= HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
S
Sergei Shtylyov 已提交
607
	.dpll_clk	= 77,
608
	.timings	= &hpt37x_timings
S
Sergei Shtylyov 已提交
609
};
L
Linus Torvalds 已提交
610

S
Sergei Shtylyov 已提交
611 612 613 614 615 616 617 618 619
static int check_in_drive_list(ide_drive_t *drive, const char **list)
{
	struct hd_driveid *id = drive->id;

	while (*list)
		if (!strcmp(*list++,id->model))
			return 1;
	return 0;
}
L
Linus Torvalds 已提交
620 621

/*
622 623
 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
L
Linus Torvalds 已提交
624
 */
625 626

static u8 hpt3xx_udma_filter(ide_drive_t *drive)
L
Linus Torvalds 已提交
627
{
628 629 630
	ide_hwif_t *hwif	= HWIF(drive);
	struct hpt_info *info	= pci_get_drvdata(hwif->pci_dev);
	u8 mask 		= hwif->ultra_mask;
L
Linus Torvalds 已提交
631

632 633 634 635
	switch (info->chip_type) {
	case HPT36x:
		if (!HPT366_ALLOW_ATA66_4 ||
		    check_in_drive_list(drive, bad_ata66_4))
636
			mask = ATA_UDMA3;
S
Sergei Shtylyov 已提交
637

638 639
		if (!HPT366_ALLOW_ATA66_3 ||
		    check_in_drive_list(drive, bad_ata66_3))
640
			mask = ATA_UDMA2;
641
		break;
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
	case HPT370:
		if (!HPT370_ALLOW_ATA100_5 ||
		    check_in_drive_list(drive, bad_ata100_5))
			mask = ATA_UDMA4;
		break;
	case HPT370A:
		if (!HPT370_ALLOW_ATA100_5 ||
		    check_in_drive_list(drive, bad_ata100_5))
			return ATA_UDMA4;
	case HPT372 :
	case HPT372A:
	case HPT372N:
	case HPT374 :
		if (ide_dev_is_sata(drive->id))
			mask &= ~0x0e;
		/* Fall thru */
658
	default:
659
		return mask;
L
Linus Torvalds 已提交
660
	}
661 662

	return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
L
Linus Torvalds 已提交
663 664
}

665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	struct hpt_info *info	= pci_get_drvdata(hwif->pci_dev);

	switch (info->chip_type) {
	case HPT372 :
	case HPT372A:
	case HPT372N:
	case HPT374 :
		if (ide_dev_is_sata(drive->id))
			return 0x00;
		/* Fall thru */
	default:
		return 0x07;
	}
}

S
Sergei Shtylyov 已提交
683
static u32 get_speed_setting(u8 speed, struct hpt_info *info)
L
Linus Torvalds 已提交
684
{
685 686 687 688 689 690 691 692 693 694 695
	int i;

	/*
	 * Lookup the transfer mode table to get the index into
	 * the timing table.
	 *
	 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
	 */
	for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
		if (xfer_speeds[i] == speed)
			break;
696 697

	return info->timings->clock_table[info->clock][i];
L
Linus Torvalds 已提交
698 699
}

700
static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
L
Linus Torvalds 已提交
701
{
702
	struct pci_dev  *dev	= HWIF(drive)->pci_dev;
S
Sergei Shtylyov 已提交
703
	struct hpt_info	*info	= pci_get_drvdata(dev);
704 705
	struct hpt_timings *t	= info->timings;
	u8  itr_addr		= 0x40 + (drive->dn * 4);
706
	u32 old_itr		= 0;
707
	u32 new_itr		= get_speed_setting(speed, info);
708 709 710
	u32 itr_mask		= speed < XFER_MW_DMA_0 ? t->pio_mask :
				 (speed < XFER_UDMA_0   ? t->dma_mask :
							  t->ultra_mask);
711

712 713
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
L
Linus Torvalds 已提交
714
	/*
715 716
	 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
	 * to avoid problems handling I/O errors later
L
Linus Torvalds 已提交
717
	 */
718
	new_itr &= ~0xc0000000;
L
Linus Torvalds 已提交
719

720
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
721 722
}

723
static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
L
Linus Torvalds 已提交
724
{
725
	hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
L
Linus Torvalds 已提交
726 727
}

728
static void hpt3xx_quirkproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
729
{
S
Sergei Shtylyov 已提交
730 731 732 733
	struct hd_driveid *id	= drive->id;
	const  char **list	= quirk_drives;

	while (*list)
734 735 736 737 738 739
		if (strstr(id->model, *list++)) {
			drive->quirk_list = 1;
			return;
		}

	drive->quirk_list = 0;
L
Linus Torvalds 已提交
740 741
}

742
static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
L
Linus Torvalds 已提交
743
{
744 745
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev	*dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
746
	struct hpt_info *info	= pci_get_drvdata(dev);
L
Linus Torvalds 已提交
747 748

	if (drive->quirk_list) {
S
Sergei Shtylyov 已提交
749
		if (info->chip_type >= HPT370) {
750 751 752 753 754 755 756 757 758 759
			u8 scr1 = 0;

			pci_read_config_byte(dev, 0x5a, &scr1);
			if (((scr1 & 0x10) >> 4) != mask) {
				if (mask)
					scr1 |=  0x10;
				else
					scr1 &= ~0x10;
				pci_write_config_byte(dev, 0x5a, scr1);
			}
L
Linus Torvalds 已提交
760
		} else {
761
			if (mask)
762
				disable_irq(hwif->irq);
763 764
			else
				enable_irq (hwif->irq);
L
Linus Torvalds 已提交
765
		}
766
	} else
767 768
		outb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
		     IDE_CONTROL_REG);
L
Linus Torvalds 已提交
769 770 771
}

/*
772
 * This is specific to the HPT366 UDMA chipset
L
Linus Torvalds 已提交
773 774
 * by HighPoint|Triones Technologies, Inc.
 */
775
static void hpt366_dma_lost_irq(ide_drive_t *drive)
L
Linus Torvalds 已提交
776
{
777 778 779 780 781 782 783 784 785 786
	struct pci_dev *dev = HWIF(drive)->pci_dev;
	u8 mcr1 = 0, mcr3 = 0, scr1 = 0;

	pci_read_config_byte(dev, 0x50, &mcr1);
	pci_read_config_byte(dev, 0x52, &mcr3);
	pci_read_config_byte(dev, 0x5a, &scr1);
	printk("%s: (%s)  mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
		drive->name, __FUNCTION__, mcr1, mcr3, scr1);
	if (scr1 & 0x10)
		pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
787
	ide_dma_lost_irq(drive);
L
Linus Torvalds 已提交
788 789
}

790
static void hpt370_clear_engine(ide_drive_t *drive)
L
Linus Torvalds 已提交
791
{
792 793 794
	ide_hwif_t *hwif = HWIF(drive);

	pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
L
Linus Torvalds 已提交
795 796 797
	udelay(10);
}

798 799 800 801 802 803 804 805 806 807
static void hpt370_irq_timeout(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
	u8  dma_cmd;

	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
	printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);

	/* get DMA command mode */
808
	dma_cmd = inb(hwif->dma_command);
809
	/* stop DMA */
810
	outb(dma_cmd & ~0x1, hwif->dma_command);
811 812 813
	hpt370_clear_engine(drive);
}

L
Linus Torvalds 已提交
814 815 816 817 818 819 820 821
static void hpt370_ide_dma_start(ide_drive_t *drive)
{
#ifdef HPT_RESET_STATE_ENGINE
	hpt370_clear_engine(drive);
#endif
	ide_dma_start(drive);
}

822
static int hpt370_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
823 824
{
	ide_hwif_t *hwif	= HWIF(drive);
825
	u8  dma_stat		= inb(hwif->dma_status);
L
Linus Torvalds 已提交
826 827 828 829

	if (dma_stat & 0x01) {
		/* wait a little */
		udelay(20);
830
		dma_stat = inb(hwif->dma_status);
831 832
		if (dma_stat & 0x01)
			hpt370_irq_timeout(drive);
L
Linus Torvalds 已提交
833 834 835 836
	}
	return __ide_dma_end(drive);
}

837
static void hpt370_dma_timeout(ide_drive_t *drive)
L
Linus Torvalds 已提交
838
{
839
	hpt370_irq_timeout(drive);
840
	ide_dma_timeout(drive);
L
Linus Torvalds 已提交
841 842 843 844 845 846 847
}

/* returns 1 if DMA IRQ issued, 0 otherwise */
static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
848
	u8  dma_stat;
L
Linus Torvalds 已提交
849

850
	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
L
Linus Torvalds 已提交
851 852 853 854 855
	if (bfifo & 0x1FF) {
//		printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
		return 0;
	}

856
	dma_stat = inb(hwif->dma_status);
L
Linus Torvalds 已提交
857
	/* return 1 if INTR asserted */
858
	if (dma_stat & 4)
L
Linus Torvalds 已提交
859 860 861 862 863 864 865 866
		return 1;

	if (!drive->waiting_for_dma)
		printk(KERN_WARNING "%s: (%s) called while not waiting\n",
				drive->name, __FUNCTION__);
	return 0;
}

867
static int hpt374_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
868 869
{
	ide_hwif_t *hwif	= HWIF(drive);
870 871 872 873 874 875 876 877
	struct pci_dev	*dev	= hwif->pci_dev;
	u8 mcr	= 0, mcr_addr	= hwif->select_data;
	u8 bwsr = 0, mask	= hwif->channel ? 0x02 : 0x01;

	pci_read_config_byte(dev, 0x6a, &bwsr);
	pci_read_config_byte(dev, mcr_addr, &mcr);
	if (bwsr & mask)
		pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
L
Linus Torvalds 已提交
878 879 880 881
	return __ide_dma_end(drive);
}

/**
882 883 884
 *	hpt3xxn_set_clock	-	perform clock switching dance
 *	@hwif: hwif to switch
 *	@mode: clocking mode (0x21 for write, 0x23 otherwise)
L
Linus Torvalds 已提交
885
 *
886
 *	Switch the DPLL clock on the HPT3xxN devices. This is a	right mess.
L
Linus Torvalds 已提交
887
 */
888 889

static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
L
Linus Torvalds 已提交
890
{
891 892
	unsigned long base = hwif->extra_base;
	u8 scr2 = inb(base + 0x6b);
893 894 895 896

	if ((scr2 & 0x7f) == mode)
		return;

L
Linus Torvalds 已提交
897
	/* Tristate the bus */
898 899
	outb(0x80, base + 0x63);
	outb(0x80, base + 0x67);
900

L
Linus Torvalds 已提交
901
	/* Switch clock and reset channels */
902 903
	outb(mode, base + 0x6b);
	outb(0xc0, base + 0x69);
904

S
Sergei Shtylyov 已提交
905 906 907 908
	/*
	 * Reset the state machines.
	 * NOTE: avoid accidentally enabling the disabled channels.
	 */
909 910
	outb(inb(base + 0x60) | 0x32, base + 0x60);
	outb(inb(base + 0x64) | 0x32, base + 0x64);
911

L
Linus Torvalds 已提交
912
	/* Complete reset */
913
	outb(0x00, base + 0x69);
914

L
Linus Torvalds 已提交
915
	/* Reconnect channels to bus */
916 917
	outb(0x00, base + 0x63);
	outb(0x00, base + 0x67);
L
Linus Torvalds 已提交
918 919 920
}

/**
921
 *	hpt3xxn_rw_disk		-	prepare for I/O
L
Linus Torvalds 已提交
922 923 924
 *	@drive: drive for command
 *	@rq: block request structure
 *
925
 *	This is called when a disk I/O is issued to HPT3xxN.
L
Linus Torvalds 已提交
926 927 928
 *	We need it because of the clock switching.
 */

929
static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
L
Linus Torvalds 已提交
930
{
S
Sergei Shtylyov 已提交
931
	hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
L
Linus Torvalds 已提交
932 933 934
}

/* 
935
 * Set/get power state for a drive.
936
 * NOTE: affects both drives on each channel.
L
Linus Torvalds 已提交
937
 *
938
 * When we turn the power back on, we need to re-initialize things.
L
Linus Torvalds 已提交
939 940
 */
#define TRISTATE_BIT  0x8000
941 942

static int hpt3xx_busproc(ide_drive_t *drive, int state)
L
Linus Torvalds 已提交
943
{
944
	ide_hwif_t *hwif	= HWIF(drive);
L
Linus Torvalds 已提交
945
	struct pci_dev *dev	= hwif->pci_dev;
946 947 948 949
	u8  mcr_addr		= hwif->select_data + 2;
	u8  resetmask		= hwif->channel ? 0x80 : 0x40;
	u8  bsr2		= 0;
	u16 mcr			= 0;
L
Linus Torvalds 已提交
950 951 952

	hwif->bus_state = state;

953
	/* Grab the status. */
954 955
	pci_read_config_word(dev, mcr_addr, &mcr);
	pci_read_config_byte(dev, 0x59, &bsr2);
L
Linus Torvalds 已提交
956

957 958 959 960
	/*
	 * Set the state. We don't set it if we don't need to do so.
	 * Make sure that the drive knows that it has failed if it's off.
	 */
L
Linus Torvalds 已提交
961 962
	switch (state) {
	case BUSSTATE_ON:
963
		if (!(bsr2 & resetmask))
L
Linus Torvalds 已提交
964
			return 0;
965 966
		hwif->drives[0].failures = hwif->drives[1].failures = 0;

967 968
		pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
		pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
969
		return 0;
L
Linus Torvalds 已提交
970
	case BUSSTATE_OFF:
971
		if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
972
			return 0;
973
		mcr &= ~TRISTATE_BIT;
L
Linus Torvalds 已提交
974 975
		break;
	case BUSSTATE_TRISTATE:
976
		if ((bsr2 & resetmask) &&  (mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
977
			return 0;
978
		mcr |= TRISTATE_BIT;
L
Linus Torvalds 已提交
979
		break;
980 981
	default:
		return -EINVAL;
L
Linus Torvalds 已提交
982 983
	}

984 985 986
	hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
	hwif->drives[1].failures = hwif->drives[1].max_failures + 1;

987 988
	pci_write_config_word(dev, mcr_addr, mcr);
	pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
L
Linus Torvalds 已提交
989 990 991
	return 0;
}

S
Sergei Shtylyov 已提交
992 993 994 995 996 997 998 999
/**
 *	hpt37x_calibrate_dpll	-	calibrate the DPLL
 *	@dev: PCI device
 *
 *	Perform a calibration cycle on the DPLL.
 *	Returns 1 if this succeeds
 */
static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
L
Linus Torvalds 已提交
1000
{
S
Sergei Shtylyov 已提交
1001 1002 1003
	u32 dpll = (f_high << 16) | f_low | 0x100;
	u8  scr2;
	int i;
1004

S
Sergei Shtylyov 已提交
1005
	pci_write_config_dword(dev, 0x5c, dpll);
1006

S
Sergei Shtylyov 已提交
1007 1008 1009 1010 1011
	/* Wait for oscillator ready */
	for(i = 0; i < 0x5000; ++i) {
		udelay(50);
		pci_read_config_byte(dev, 0x5b, &scr2);
		if (scr2 & 0x80)
1012 1013
			break;
	}
S
Sergei Shtylyov 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	/* See if it stays ready (we'll just bail out if it's not yet) */
	for(i = 0; i < 0x1000; ++i) {
		pci_read_config_byte(dev, 0x5b, &scr2);
		/* DPLL destabilized? */
		if(!(scr2 & 0x80))
			return 0;
	}
	/* Turn off tuning, we have the DPLL set */
	pci_read_config_dword (dev, 0x5c, &dpll);
	pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
	return 1;
1025 1026
}

S
Sergei Shtylyov 已提交
1027
static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
1028
{
S
Sergei Shtylyov 已提交
1029 1030 1031
	struct hpt_info *info	= kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
	unsigned long io_base	= pci_resource_start(dev, 4);
	u8 pci_clk,  dpll_clk	= 0;	/* PCI and DPLL clock in MHz */
1032
	u8 chip_type;
S
Sergei Shtylyov 已提交
1033 1034 1035 1036 1037 1038 1039
	enum ata_clock	clock;

	if (info == NULL) {
		printk(KERN_ERR "%s: out of memory!\n", name);
		return -ENOMEM;
	}

L
Linus Torvalds 已提交
1040
	/*
S
Sergei Shtylyov 已提交
1041 1042
	 * Copy everything from a static "template" structure
	 * to just allocated per-chip hpt_info structure.
L
Linus Torvalds 已提交
1043
	 */
1044 1045
	memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
	chip_type = info->chip_type;
L
Linus Torvalds 已提交
1046

S
Sergei Shtylyov 已提交
1047 1048 1049 1050
	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
	pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
	pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
1051

L
Linus Torvalds 已提交
1052
	/*
S
Sergei Shtylyov 已提交
1053
	 * First, try to estimate the PCI clock frequency...
L
Linus Torvalds 已提交
1054
	 */
1055
	if (chip_type >= HPT370) {
S
Sergei Shtylyov 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
		u8  scr1  = 0;
		u16 f_cnt = 0;
		u32 temp  = 0;

		/* Interrupt force enable. */
		pci_read_config_byte(dev, 0x5a, &scr1);
		if (scr1 & 0x10)
			pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);

		/*
		 * HighPoint does this for HPT372A.
		 * NOTE: This register is only writeable via I/O space.
		 */
1069
		if (chip_type == HPT372A)
S
Sergei Shtylyov 已提交
1070 1071 1072 1073 1074 1075 1076
			outb(0x0e, io_base + 0x9c);

		/*
		 * Default to PCI clock. Make sure MA15/16 are set to output
		 * to prevent drives having problems with 40-pin cables.
		 */
		pci_write_config_byte(dev, 0x5b, 0x23);
1077

S
Sergei Shtylyov 已提交
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		/*
		 * We'll have to read f_CNT value in order to determine
		 * the PCI clock frequency according to the following ratio:
		 *
		 * f_CNT = Fpci * 192 / Fdpll
		 *
		 * First try reading the register in which the HighPoint BIOS
		 * saves f_CNT value before  reprogramming the DPLL from its
		 * default setting (which differs for the various chips).
		 *
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
		 * NOTE: This register is only accessible via I/O space;
		 * HPT374 BIOS only saves it for the function 0, so we have to
		 * always read it from there -- no need to check the result of
		 * pci_get_slot() for the function 0 as the whole device has
		 * been already "pinned" (via function 1) in init_setup_hpt374()
		 */
		if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
			struct pci_dev	*dev1 = pci_get_slot(dev->bus,
							     dev->devfn - 1);
			unsigned long io_base = pci_resource_start(dev1, 4);

			temp =	inl(io_base + 0x90);
			pci_dev_put(dev1);
		} else
			temp =	inl(io_base + 0x90);

		/*
		 * In case the signature check fails, we'll have to
		 * resort to reading the f_CNT register itself in hopes
		 * that nobody has touched the DPLL yet...
S
Sergei Shtylyov 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
		 */
		if ((temp & 0xFFFFF000) != 0xABCDE000) {
			int i;

			printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
			       name);

			/* Calculate the average value of f_CNT. */
			for (temp = i = 0; i < 128; i++) {
				pci_read_config_word(dev, 0x78, &f_cnt);
				temp += f_cnt & 0x1ff;
				mdelay(1);
			}
			f_cnt = temp / 128;
		} else
			f_cnt = temp & 0x1ff;

		dpll_clk = info->dpll_clk;
		pci_clk  = (f_cnt * dpll_clk) / 192;

		/* Clamp PCI clock to bands. */
		if (pci_clk < 40)
			pci_clk = 33;
		else if(pci_clk < 45)
			pci_clk = 40;
		else if(pci_clk < 55)
			pci_clk = 50;
L
Linus Torvalds 已提交
1135
		else
S
Sergei Shtylyov 已提交
1136
			pci_clk = 66;
1137

S
Sergei Shtylyov 已提交
1138 1139
		printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
		       "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1140
	} else {
S
Sergei Shtylyov 已提交
1141 1142 1143 1144 1145 1146 1147 1148
		u32 itr1 = 0;

		pci_read_config_dword(dev, 0x40, &itr1);

		/* Detect PCI clock by looking at cmd_high_time. */
		switch((itr1 >> 8) & 0x07) {
			case 0x09:
				pci_clk = 40;
1149
				break;
S
Sergei Shtylyov 已提交
1150 1151
			case 0x05:
				pci_clk = 25;
1152
				break;
S
Sergei Shtylyov 已提交
1153 1154 1155
			case 0x07:
			default:
				pci_clk = 33;
1156
				break;
L
Linus Torvalds 已提交
1157 1158
		}
	}
1159

S
Sergei Shtylyov 已提交
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
	/* Let's assume we'll use PCI clock for the ATA clock... */
	switch (pci_clk) {
		case 25:
			clock = ATA_CLOCK_25MHZ;
			break;
		case 33:
		default:
			clock = ATA_CLOCK_33MHZ;
			break;
		case 40:
			clock = ATA_CLOCK_40MHZ;
			break;
		case 50:
			clock = ATA_CLOCK_50MHZ;
			break;
		case 66:
			clock = ATA_CLOCK_66MHZ;
			break;
	}
1179

L
Linus Torvalds 已提交
1180
	/*
S
Sergei Shtylyov 已提交
1181 1182
	 * Only try the DPLL if we don't have a table for the PCI clock that
	 * we are running at for HPT370/A, always use it  for anything newer...
1183
	 *
S
Sergei Shtylyov 已提交
1184 1185 1186
	 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
	 * We also  don't like using  the DPLL because this causes glitches
	 * on PRST-/SRST- when the state engine gets reset...
L
Linus Torvalds 已提交
1187
	 */
1188
	if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
S
Sergei Shtylyov 已提交
1189 1190 1191 1192 1193 1194 1195
		u16 f_low, delta = pci_clk < 50 ? 2 : 4;
		int adjust;

		 /*
		  * Select 66 MHz DPLL clock only if UltraATA/133 mode is
		  * supported/enabled, use 50 MHz DPLL clock otherwise...
		  */
1196
		if (info->udma_mask == ATA_UDMA6) {
S
Sergei Shtylyov 已提交
1197 1198 1199 1200 1201 1202
			dpll_clk = 66;
			clock = ATA_CLOCK_66MHZ;
		} else if (dpll_clk) {	/* HPT36x chips don't have DPLL */
			dpll_clk = 50;
			clock = ATA_CLOCK_50MHZ;
		}
1203

1204
		if (info->timings->clock_table[clock] == NULL) {
S
Sergei Shtylyov 已提交
1205 1206 1207
			printk(KERN_ERR "%s: unknown bus timing!\n", name);
			kfree(info);
			return -EIO;
L
Linus Torvalds 已提交
1208 1209
		}

S
Sergei Shtylyov 已提交
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
		/* Select the DPLL clock. */
		pci_write_config_byte(dev, 0x5b, 0x21);

		/*
		 * Adjust the DPLL based upon PCI clock, enable it,
		 * and wait for stabilization...
		 */
		f_low = (pci_clk * 48) / dpll_clk;

		for (adjust = 0; adjust < 8; adjust++) {
			if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
				break;

			/*
			 * See if it'll settle at a fractionally different clock
			 */
			if (adjust & 1)
				f_low -= adjust >> 1;
			else
				f_low += adjust >> 1;
		}
		if (adjust == 8) {
			printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
			kfree(info);
			return -EIO;
		}

		printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
	} else {
		/* Mark the fact that we're not using the DPLL. */
		dpll_clk = 0;

		printk("%s: using %d MHz PCI clock\n", name, pci_clk);
	}
1244

S
Sergei Shtylyov 已提交
1245 1246 1247
	/* Store the clock frequencies. */
	info->dpll_clk	= dpll_clk;
	info->pci_clk	= pci_clk;
1248
	info->clock	= clock;
L
Linus Torvalds 已提交
1249

S
Sergei Shtylyov 已提交
1250 1251
	/* Point to this chip's own instance of the hpt_info structure. */
	pci_set_drvdata(dev, info);
1252

1253
	if (chip_type >= HPT370) {
S
Sergei Shtylyov 已提交
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
		u8  mcr1, mcr4;

		/*
		 * Reset the state engines.
		 * NOTE: Avoid accidentally enabling the disabled channels.
		 */
		pci_read_config_byte (dev, 0x50, &mcr1);
		pci_read_config_byte (dev, 0x54, &mcr4);
		pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
		pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
		udelay(100);
1265
	}
L
Linus Torvalds 已提交
1266

S
Sergei Shtylyov 已提交
1267 1268 1269 1270 1271
	/*
	 * On  HPT371N, if ATA clock is 66 MHz we must set bit 2 in
	 * the MISC. register to stretch the UltraDMA Tss timing.
	 * NOTE: This register is only writeable via I/O space.
	 */
1272
	if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
S
Sergei Shtylyov 已提交
1273 1274 1275

		outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);

L
Linus Torvalds 已提交
1276 1277 1278 1279 1280
	return dev->irq;
}

static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
{
1281 1282 1283 1284 1285 1286
	struct pci_dev	*dev	= hwif->pci_dev;
	struct hpt_info *info	= pci_get_drvdata(dev);
	int serialize		= HPT_SERIALIZE_IO;
	u8  scr1 = 0, ata66	= hwif->channel ? 0x01 : 0x02;
	u8  chip_type		= info->chip_type;
	u8  new_mcr, old_mcr	= 0;
1287 1288

	/* Cache the channel's MISC. control registers' offset */
1289
	hwif->select_data	= hwif->channel ? 0x54 : 0x50;
1290

1291
	hwif->set_pio_mode	= &hpt3xx_set_pio_mode;
1292
	hwif->set_dma_mode	= &hpt3xx_set_mode;
1293

1294 1295 1296
	hwif->quirkproc		= &hpt3xx_quirkproc;
	hwif->maskproc		= &hpt3xx_maskproc;
	hwif->busproc		= &hpt3xx_busproc;
1297

1298
	hwif->udma_filter	= &hpt3xx_udma_filter;
1299
	hwif->mdma_filter	= &hpt3xx_mdma_filter;
1300

1301 1302 1303 1304 1305 1306
	/*
	 * HPT3xxN chips have some complications:
	 *
	 * - on 33 MHz PCI we must clock switch
	 * - on 66 MHz PCI we must NOT use the PCI clock
	 */
S
Sergei Shtylyov 已提交
1307
	if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
1308 1309 1310 1311 1312 1313 1314
		/*
		 * Clock is shared between the channels,
		 * so we'll have to serialize them... :-(
		 */
		serialize = 1;
		hwif->rw_disk = &hpt3xxn_rw_disk;
	}
L
Linus Torvalds 已提交
1315

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	/* Serialize access to this device if needed */
	if (serialize && hwif->mate)
		hwif->serialized = hwif->mate->serialized = 1;

	/*
	 * Disable the "fast interrupt" prediction.  Don't hold off
	 * on interrupts. (== 0x01 despite what the docs say)
	 */
	pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);

S
Sergei Shtylyov 已提交
1326
	if (info->chip_type >= HPT374)
1327
		new_mcr = old_mcr & ~0x07;
S
Sergei Shtylyov 已提交
1328
	else if (info->chip_type >= HPT370) {
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
		new_mcr = old_mcr;
		new_mcr &= ~0x02;

#ifdef HPT_DELAY_INTERRUPT
		new_mcr &= ~0x01;
#else
		new_mcr |=  0x01;
#endif
	} else					/* HPT366 and HPT368  */
		new_mcr = old_mcr & ~0x80;

	if (new_mcr != old_mcr)
		pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);

1343
	if (hwif->dma_base == 0)
1344 1345
		return;

L
Linus Torvalds 已提交
1346 1347
	/*
	 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1348
	 * address lines to access an external EEPROM.  To read valid
L
Linus Torvalds 已提交
1349 1350
	 * cable detect state the pins must be enabled as inputs.
	 */
S
Sergei Shtylyov 已提交
1351
	if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
L
Linus Torvalds 已提交
1352 1353 1354 1355 1356
		/*
		 * HPT374 PCI function 1
		 * - set bit 15 of reg 0x52 to enable TCBLID as input
		 * - set bit 15 of reg 0x56 to enable FCBLID as input
		 */
1357 1358 1359 1360 1361
		u8  mcr_addr = hwif->select_data + 2;
		u16 mcr;

		pci_read_config_word (dev, mcr_addr, &mcr);
		pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
L
Linus Torvalds 已提交
1362
		/* now read cable id register */
1363 1364
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_word(dev, mcr_addr, mcr);
S
Sergei Shtylyov 已提交
1365
	} else if (chip_type >= HPT370) {
L
Linus Torvalds 已提交
1366 1367
		/*
		 * HPT370/372 and 374 pcifn 0
1368
		 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
L
Linus Torvalds 已提交
1369
		 */
1370
		u8 scr2 = 0;
L
Linus Torvalds 已提交
1371

1372 1373 1374 1375 1376 1377 1378
		pci_read_config_byte (dev, 0x5b, &scr2);
		pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
		/* now read cable id register */
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_byte(dev, 0x5b,  scr2);
	} else
		pci_read_config_byte (dev, 0x5a, &scr1);
L
Linus Torvalds 已提交
1379

1380 1381
	if (hwif->cbl != ATA_CBL_PATA40_SHORT)
		hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
L
Linus Torvalds 已提交
1382

S
Sergei Shtylyov 已提交
1383
	if (chip_type >= HPT374) {
1384 1385
		hwif->ide_dma_test_irq	= &hpt374_ide_dma_test_irq;
		hwif->ide_dma_end	= &hpt374_ide_dma_end;
S
Sergei Shtylyov 已提交
1386
	} else if (chip_type >= HPT370) {
1387 1388
		hwif->dma_start 	= &hpt370_ide_dma_start;
		hwif->ide_dma_end	= &hpt370_ide_dma_end;
1389
		hwif->dma_timeout	= &hpt370_dma_timeout;
1390
	} else
1391
		hwif->dma_lost_irq	= &hpt366_dma_lost_irq;
L
Linus Torvalds 已提交
1392 1393 1394 1395
}

static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
{
1396
	struct pci_dev	*dev		= hwif->pci_dev;
1397 1398
	u8 masterdma	= 0, slavedma	= 0;
	u8 dma_new	= 0, dma_old	= 0;
L
Linus Torvalds 已提交
1399 1400
	unsigned long flags;

1401
	dma_old = inb(dmabase + 2);
L
Linus Torvalds 已提交
1402 1403 1404 1405

	local_irq_save(flags);

	dma_new = dma_old;
1406 1407
	pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
	pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47,  &slavedma);
L
Linus Torvalds 已提交
1408 1409

	if (masterdma & 0x30)	dma_new |= 0x20;
1410
	if ( slavedma & 0x30)	dma_new |= 0x40;
L
Linus Torvalds 已提交
1411
	if (dma_new != dma_old)
1412
		outb(dma_new, dmabase + 2);
L
Linus Torvalds 已提交
1413 1414 1415 1416 1417 1418

	local_irq_restore(flags);

	ide_setup_dma(hwif, dmabase, 8);
}

1419
static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
L
Linus Torvalds 已提交
1420
{
1421 1422 1423 1424
	if (dev2->irq != dev->irq) {
		/* FIXME: we need a core pci_set_interrupt() */
		dev2->irq = dev->irq;
		printk(KERN_INFO "HPT374: PCI config space interrupt fixed\n");
L
Linus Torvalds 已提交
1425 1426 1427
	}
}

1428
static void __devinit hpt371_init(struct pci_dev *dev)
1429
{
1430
	u8 mcr1 = 0;
1431

1432 1433 1434 1435 1436 1437 1438 1439
	/*
	 * HPT371 chips physically have only one channel, the secondary one,
	 * but the primary channel registers do exist!  Go figure...
	 * So,  we manually disable the non-existing channel here
	 * (if the BIOS hasn't done this already).
	 */
	pci_read_config_byte(dev, 0x50, &mcr1);
	if (mcr1 & 0x04)
1440 1441 1442
		pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
}

1443
static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
1444
{
1445
	u8 mcr1 = 0, pin1 = 0, pin2 = 0;
S
Sergei Shtylyov 已提交
1446

1447 1448 1449 1450 1451 1452 1453
	/*
	 * Now we'll have to force both channels enabled if
	 * at least one of them has been enabled by BIOS...
	 */
	pci_read_config_byte(dev, 0x50, &mcr1);
	if (mcr1 & 0x30)
		pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
1454

1455 1456
	pci_read_config_byte(dev,  PCI_INTERRUPT_PIN, &pin1);
	pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
L
Linus Torvalds 已提交
1457

1458 1459 1460 1461
	if (pin1 != pin2 && dev->irq == dev2->irq) {
		printk(KERN_INFO "HPT36x: onboard version of chipset, "
				 "pin1=%d pin2=%d\n", pin1, pin2);
		return 1;
1462 1463
	}

1464
	return 0;
L
Linus Torvalds 已提交
1465 1466
}

1467 1468 1469 1470 1471
#define IDE_HFLAGS_HPT3XX \
	(IDE_HFLAG_NO_ATAPI_DMA | \
	 IDE_HFLAG_ABUSE_SET_DMA_MODE | \
	 IDE_HFLAG_OFF_BOARD)

1472
static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
L
Linus Torvalds 已提交
1473
	{	/* 0 */
1474
		.name		= "HPT36x",
L
Linus Torvalds 已提交
1475 1476 1477
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
1478 1479 1480 1481 1482 1483 1484
		/*
		 * HPT36x chips have one channel per function and have
		 * both channel enable bits located differently and visible
		 * to both functions -- really stupid design decision... :-(
		 * Bit 4 is for the primary channel, bit 5 for the secondary.
		 */
		.enablebits	= {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1485
		.extra		= 240,
1486
		.host_flags	= IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE,
B
Bartlomiej Zolnierkiewicz 已提交
1487
		.pio_mask	= ATA_PIO4,
1488
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1489 1490 1491 1492 1493
	},{	/* 1 */
		.name		= "HPT372A",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
S
Sergei Shtylyov 已提交
1494
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1495
		.extra		= 240,
1496
		.host_flags	= IDE_HFLAGS_HPT3XX,
B
Bartlomiej Zolnierkiewicz 已提交
1497
		.pio_mask	= ATA_PIO4,
1498
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1499 1500 1501 1502 1503
	},{	/* 2 */
		.name		= "HPT302",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
S
Sergei Shtylyov 已提交
1504
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1505
		.extra		= 240,
1506
		.host_flags	= IDE_HFLAGS_HPT3XX,
B
Bartlomiej Zolnierkiewicz 已提交
1507
		.pio_mask	= ATA_PIO4,
1508
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1509 1510 1511 1512 1513
	},{	/* 3 */
		.name		= "HPT371",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
1514
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1515
		.extra		= 240,
1516
		.host_flags	= IDE_HFLAGS_HPT3XX,
B
Bartlomiej Zolnierkiewicz 已提交
1517
		.pio_mask	= ATA_PIO4,
1518
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1519 1520 1521 1522 1523
	},{	/* 4 */
		.name		= "HPT374",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
S
Sergei Shtylyov 已提交
1524
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1525
		.udma_mask	= ATA_UDMA5,
B
Bartlomiej Zolnierkiewicz 已提交
1526
		.extra		= 240,
1527
		.host_flags	= IDE_HFLAGS_HPT3XX,
B
Bartlomiej Zolnierkiewicz 已提交
1528
		.pio_mask	= ATA_PIO4,
1529
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1530 1531 1532 1533 1534
	},{	/* 5 */
		.name		= "HPT372N",
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
S
Sergei Shtylyov 已提交
1535
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
B
Bartlomiej Zolnierkiewicz 已提交
1536
		.extra		= 240,
1537
		.host_flags	= IDE_HFLAGS_HPT3XX,
B
Bartlomiej Zolnierkiewicz 已提交
1538
		.pio_mask	= ATA_PIO4,
1539
		.mwdma_mask	= ATA_MWDMA2,
L
Linus Torvalds 已提交
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
	}
};

/**
 *	hpt366_init_one	-	called when an HPT366 is found
 *	@dev: the hpt366 device
 *	@id: the matching pci id
 *
 *	Called when the PCI registration layer (or the IDE initialization)
 *	finds a device matching our IDE device tables.
 */
static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
1553
	const struct hpt_info *info = NULL;
1554
	struct pci_dev *dev2 = NULL;
1555
	struct ide_port_info d;
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	u8 idx = id->driver_data;
	u8 rev = dev->revision;

	if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
		return -ENODEV;

	switch (idx) {
	case 0:
		if (rev < 3)
			info = &hpt36x;
		else {
1567
			static const struct hpt_info *hpt37x_info[] =
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
				{ &hpt370, &hpt370a, &hpt372, &hpt372n };

			info = hpt37x_info[min_t(u8, rev, 6) - 3];
			idx++;
		}
		break;
	case 1:
		info = (rev > 1) ? &hpt372n : &hpt372a;
		break;
	case 2:
		info = (rev > 1) ? &hpt302n : &hpt302;
		break;
	case 3:
		hpt371_init(dev);
		info = (rev > 1) ? &hpt371n : &hpt371;
		break;
	case 4:
		info = &hpt374;
		break;
	case 5:
		info = &hpt372n;
		break;
	}

	d = hpt366_chipsets[idx];

	d.name = info->chip_name;
	d.udma_mask = info->udma_mask;

1597
	pci_set_drvdata(dev, (void *)info);
1598 1599 1600 1601 1602 1603 1604

	if (info == &hpt36x || info == &hpt374)
		dev2 = pci_get_slot(dev->bus, dev->devfn + 1);

	if (dev2) {
		int ret;

1605
		pci_set_drvdata(dev2, (void *)info);
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618

		if (info == &hpt374)
			hpt374_init(dev, dev2);
		else {
			if (hpt36x_init(dev, dev2))
				d.host_flags |= IDE_HFLAG_BOOTABLE;
		}

		ret = ide_setup_pci_devices(dev, dev2, &d);
		if (ret < 0)
			pci_dev_put(dev2);
		return ret;
	}
L
Linus Torvalds 已提交
1619

1620
	return ide_setup_pci_device(dev, &d);
L
Linus Torvalds 已提交
1621 1622
}

1623 1624 1625 1626 1627 1628 1629
static const struct pci_device_id hpt366_pci_tbl[] = {
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366),  0 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372),  1 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302),  2 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371),  3 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374),  4 },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
L
Linus Torvalds 已提交
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);

static struct pci_driver driver = {
	.name		= "HPT366_IDE",
	.id_table	= hpt366_pci_tbl,
	.probe		= hpt366_init_one,
};

1640
static int __init hpt366_ide_init(void)
L
Linus Torvalds 已提交
1641 1642 1643 1644 1645 1646 1647 1648 1649
{
	return ide_pci_register_driver(&driver);
}

module_init(hpt366_ide_init);

MODULE_AUTHOR("Andre Hedrick");
MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
MODULE_LICENSE("GPL");