hpt366.c 44.6 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * linux/drivers/ide/pci/hpt366.c		Version 1.10	Jun 29, 2007
L
Linus Torvalds 已提交
3 4 5 6
 *
 * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org>
 * Portions Copyright (C) 2001	        Sun Microsystems, Inc.
 * Portions Copyright (C) 2003		Red Hat Inc
7
 * Portions Copyright (C) 2005-2007	MontaVista Software, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13
 *
 * Thanks to HighPoint Technologies for their assistance, and hardware.
 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
 * donation of an ABit BP6 mainboard, processor, and memory acellerated
 * development and support.
 *
14
 *
15 16 17 18 19
 * HighPoint has its own drivers (open source except for the RAID part)
 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
 * This may be useful to anyone wanting to work on this driver, however  do not
 * trust  them too much since the code tends to become less and less meaningful
 * as the time passes... :-/
20
 *
L
Linus Torvalds 已提交
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 * Note that final HPT370 support was done by force extraction of GPL.
 *
 * - add function for getting/setting power status of drive
 * - the HPT370's state machine can get confused. reset it before each dma 
 *   xfer to prevent that from happening.
 * - reset state engine whenever we get an error.
 * - check for busmaster state at end of dma. 
 * - use new highpoint timings.
 * - detect bus speed using highpoint register.
 * - use pll if we don't have a clock table. added a 66MHz table that's
 *   just 2x the 33MHz table.
 * - removed turnaround. NOTE: we never want to switch between pll and
 *   pci clocks as the chip can glitch in those cases. the highpoint
 *   approved workaround slows everything down too much to be useful. in
 *   addition, we would have to serialize access to each chip.
 * 	Adrian Sun <a.sun@sun.com>
 *
 * add drive timings for 66MHz PCI bus,
 * fix ATA Cable signal detection, fix incorrect /proc info
 * add /proc display for per-drive PIO/DMA/UDMA mode and
 * per-channel ATA-33/66 Cable detect.
 * 	Duncan Laurie <void@sun.com>
 *
 * fixup /proc output for multiple controllers
 *	Tim Hockin <thockin@sun.com>
 *
 * On hpt366: 
 * Reset the hpt366 on error, reset on dma
 * Fix disabling Fast Interrupt hpt366.
 * 	Mike Waychison <crlf@sun.com>
 *
 * Added support for 372N clocking and clock switching. The 372N needs
 * different clocks on read/write. This requires overloading rw_disk and
 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
 * keeping me sane. 
 *		Alan Cox <alan@redhat.com>
 *
58 59 60 61 62
 * - fix the clock turnaround code: it was writing to the wrong ports when
 *   called for the secondary channel, caching the current clock mode per-
 *   channel caused the cached register value to get out of sync with the
 *   actual one, the channels weren't serialized, the turnaround shouldn't
 *   be done on 66 MHz PCI bus
S
Sergei Shtylyov 已提交
63 64 65 66
 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
 *   does not allow for this speed anyway
 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
 *   their primary channel is kind of virtual, it isn't tied to any pins)
67 68 69
 * - fix/remove bad/unused timing tables and use one set of tables for the whole
 *   HPT37x chip family; save space by introducing the separate transfer mode
 *   table in which the mode lookup is done
70 71
 * - use f_CNT value saved by  the HighPoint BIOS as reading it directly gives
 *   the wrong PCI frequency since DPLL has already been calibrated by BIOS
72 73
 * - fix the hotswap code:  it caused RESET- to glitch when tristating the bus,
 *   and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
74 75
 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
 *   they tamper with its fields
S
Sergei Shtylyov 已提交
76 77
 * - pass  to the init_setup handlers a copy of the ide_pci_device_t structure
 *   since they may tamper with its fields
78 79
 * - prefix the driver startup messages with the real chip name
 * - claim the extra 240 bytes of I/O space for all chips
80
 * - optimize the UltraDMA filtering and the drive list lookup code
81
 * - use pci_get_slot() to get to the function 1 of HPT36x/374
S
Sergei Shtylyov 已提交
82 83 84 85
 * - cache offset of the channel's misc. control registers (MCRs) being used
 *   throughout the driver
 * - only touch the relevant MCR when detecting the cable type on HPT374's
 *   function 1
86
 * - rename all the register related variables consistently
S
Sergei Shtylyov 已提交
87 88 89 90 91 92 93
 * - move all the interrupt twiddling code from the speedproc handlers into
 *   init_hwif_hpt366(), also grouping all the DMA related code together there
 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
 *   separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
 *   when setting an UltraDMA mode
 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
 *   the best possible one
94
 * - clean up DMA timeout handling for HPT370
S
Sergei Shtylyov 已提交
95 96 97 98 99 100 101
 * - switch to using the enumeration type to differ between the numerous chip
 *   variants, matching PCI device/revision ID with the chip type early, at the
 *   init_setup stage
 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
 *   stop duplicating it for each channel by storing the pointer in the pci_dev
 *   structure: first, at the init_setup stage, point it to a static "template"
 *   with only the chip type and its specific base DPLL frequency, the highest
102 103 104
 *   UltraDMA mode, and the chip settings table pointer filled,  then, at the
 *   init_chipset stage, allocate per-chip instance  and fill it with the rest
 *   of the necessary information
S
Sergei Shtylyov 已提交
105 106 107 108
 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
 *   switch  to calculating  PCI clock frequency based on the chip's base DPLL
 *   frequency
 * - switch to using the  DPLL clock and enable UltraATA/133 mode by default on
109 110
 *   anything  newer than HPT370/A (except HPT374 that is not capable of this
 *   mode according to the manual)
111 112
 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
 *   also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
S
Sergei Shtylyov 已提交
113 114
 *   unify HPT36x/37x timing setup code and the speedproc handlers by joining
 *   the register setting lists into the table indexed by the clock selected
115
 * - set the correct hwif->ultra_mask for each individual chip
S
Sergei Shtylyov 已提交
116
 *	Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
L
Linus Torvalds 已提交
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
 */

#include <linux/types.h>
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/timer.h>
#include <linux/mm.h>
#include <linux/ioport.h>
#include <linux/blkdev.h>
#include <linux/hdreg.h>

#include <linux/interrupt.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/ide.h>

#include <asm/uaccess.h>
#include <asm/io.h>
#include <asm/irq.h>

/* various tuning parameters */
#define HPT_RESET_STATE_ENGINE
140 141
#undef	HPT_DELAY_INTERRUPT
#define HPT_SERIALIZE_IO	0
L
Linus Torvalds 已提交
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185

static const char *quirk_drives[] = {
	"QUANTUM FIREBALLlct08 08",
	"QUANTUM FIREBALLP KA6.4",
	"QUANTUM FIREBALLP LM20.4",
	"QUANTUM FIREBALLP LM20.5",
	NULL
};

static const char *bad_ata100_5[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
	NULL
};

static const char *bad_ata66_4[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
186
	"MAXTOR STM3320620A",
L
Linus Torvalds 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
	NULL
};

static const char *bad_ata66_3[] = {
	"WDC AC310200R",
	NULL
};

static const char *bad_ata33[] = {
	"Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
	"Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
	"Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
	"Maxtor 90510D4",
	"Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
	"Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
	"Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
	NULL
};

206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static u8 xfer_speeds[] = {
	XFER_UDMA_6,
	XFER_UDMA_5,
	XFER_UDMA_4,
	XFER_UDMA_3,
	XFER_UDMA_2,
	XFER_UDMA_1,
	XFER_UDMA_0,

	XFER_MW_DMA_2,
	XFER_MW_DMA_1,
	XFER_MW_DMA_0,

	XFER_PIO_4,
	XFER_PIO_3,
	XFER_PIO_2,
	XFER_PIO_1,
	XFER_PIO_0
L
Linus Torvalds 已提交
224 225
};

226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
/* Key for bus clock timings
 * 36x   37x
 * bits  bits
 * 0:3	 0:3	data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 4:7	 4:8	data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 8:11  9:12	cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
 *		register access.
 * 12:15 13:17	cmd_low_time. Active time of DIOW_/DIOR_ during task file
 *		register access.
 * 16:18 18:20	udma_cycle_time. Clock cycles for UDMA xfer.
 * -	 21	CLK frequency: 0=ATA clock, 1=dual ATA clock.
 * 19:21 22:24	pre_high_time. Time to initialize the 1st cycle for PIO and
 *		MW DMA xfer.
 * 22:24 25:27	cmd_pre_high_time. Time to initialize the 1st PIO cycle for
 *		task file register access.
 * 28	 28	UDMA enable.
 * 29	 29	DMA  enable.
 * 30	 30	PIO MST enable. If set, the chip is in bus master mode during
 *		PIO xfer.
 * 31	 31	FIFO enable.
L
Linus Torvalds 已提交
248 249
 */

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
static u32 forty_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x900fd943,
	/* XFER_UDMA_5 */	0x900fd943,
	/* XFER_UDMA_4 */	0x900fd943,
	/* XFER_UDMA_3 */	0x900ad943,
	/* XFER_UDMA_2 */	0x900bd943,
	/* XFER_UDMA_1 */	0x9008d943,
	/* XFER_UDMA_0 */	0x9008d943,

	/* XFER_MW_DMA_2 */	0xa008d943,
	/* XFER_MW_DMA_1 */	0xa010d955,
	/* XFER_MW_DMA_0 */	0xa010d9fc,

	/* XFER_PIO_4 */	0xc008d963,
	/* XFER_PIO_3 */	0xc010d974,
	/* XFER_PIO_2 */	0xc010d997,
	/* XFER_PIO_1 */	0xc010d9c7,
	/* XFER_PIO_0 */	0xc018d9d9
L
Linus Torvalds 已提交
268 269
};

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
static u32 thirty_three_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c9a731,
	/* XFER_UDMA_5 */	0x90c9a731,
	/* XFER_UDMA_4 */	0x90c9a731,
	/* XFER_UDMA_3 */	0x90cfa731,
	/* XFER_UDMA_2 */	0x90caa731,
	/* XFER_UDMA_1 */	0x90cba731,
	/* XFER_UDMA_0 */	0x90c8a731,

	/* XFER_MW_DMA_2 */	0xa0c8a731,
	/* XFER_MW_DMA_1 */	0xa0c8a732,	/* 0xa0c8a733 */
	/* XFER_MW_DMA_0 */	0xa0c8a797,

	/* XFER_PIO_4 */	0xc0c8a731,
	/* XFER_PIO_3 */	0xc0c8a742,
	/* XFER_PIO_2 */	0xc0d0a753,
	/* XFER_PIO_1 */	0xc0d0a7a3,	/* 0xc0d0a793 */
	/* XFER_PIO_0 */	0xc0d0a7aa	/* 0xc0d0a7a7 */
L
Linus Torvalds 已提交
288 289
};

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
static u32 twenty_five_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c98521,
	/* XFER_UDMA_5 */	0x90c98521,
	/* XFER_UDMA_4 */	0x90c98521,
	/* XFER_UDMA_3 */	0x90cf8521,
	/* XFER_UDMA_2 */	0x90cf8521,
	/* XFER_UDMA_1 */	0x90cb8521,
	/* XFER_UDMA_0 */	0x90cb8521,

	/* XFER_MW_DMA_2 */	0xa0ca8521,
	/* XFER_MW_DMA_1 */	0xa0ca8532,
	/* XFER_MW_DMA_0 */	0xa0ca8575,

	/* XFER_PIO_4 */	0xc0ca8521,
	/* XFER_PIO_3 */	0xc0ca8532,
	/* XFER_PIO_2 */	0xc0ca8542,
	/* XFER_PIO_1 */	0xc0d08572,
	/* XFER_PIO_0 */	0xc0d08585
L
Linus Torvalds 已提交
308 309
};

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
static u32 thirty_three_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12446231,	/* 0x12646231 ?? */
	/* XFER_UDMA_5 */	0x12446231,
	/* XFER_UDMA_4 */	0x12446231,
	/* XFER_UDMA_3 */	0x126c6231,
	/* XFER_UDMA_2 */	0x12486231,
	/* XFER_UDMA_1 */	0x124c6233,
	/* XFER_UDMA_0 */	0x12506297,

	/* XFER_MW_DMA_2 */	0x22406c31,
	/* XFER_MW_DMA_1 */	0x22406c33,
	/* XFER_MW_DMA_0 */	0x22406c97,

	/* XFER_PIO_4 */	0x06414e31,
	/* XFER_PIO_3 */	0x06414e42,
	/* XFER_PIO_2 */	0x06414e53,
	/* XFER_PIO_1 */	0x06814e93,
	/* XFER_PIO_0 */	0x06814ea7
L
Linus Torvalds 已提交
328 329
};

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
static u32 fifty_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12848242,
	/* XFER_UDMA_5 */	0x12848242,
	/* XFER_UDMA_4 */	0x12ac8242,
	/* XFER_UDMA_3 */	0x128c8242,
	/* XFER_UDMA_2 */	0x120c8242,
	/* XFER_UDMA_1 */	0x12148254,
	/* XFER_UDMA_0 */	0x121882ea,

	/* XFER_MW_DMA_2 */	0x22808242,
	/* XFER_MW_DMA_1 */	0x22808254,
	/* XFER_MW_DMA_0 */	0x228082ea,

	/* XFER_PIO_4 */	0x0a81f442,
	/* XFER_PIO_3 */	0x0a81f443,
	/* XFER_PIO_2 */	0x0a81f454,
	/* XFER_PIO_1 */	0x0ac1f465,
	/* XFER_PIO_0 */	0x0ac1f48a
L
Linus Torvalds 已提交
348 349
};

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
static u32 sixty_six_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x1c869c62,
	/* XFER_UDMA_5 */	0x1cae9c62,	/* 0x1c8a9c62 */
	/* XFER_UDMA_4 */	0x1c8a9c62,
	/* XFER_UDMA_3 */	0x1c8e9c62,
	/* XFER_UDMA_2 */	0x1c929c62,
	/* XFER_UDMA_1 */	0x1c9a9c62,
	/* XFER_UDMA_0 */	0x1c829c62,

	/* XFER_MW_DMA_2 */	0x2c829c62,
	/* XFER_MW_DMA_1 */	0x2c829c66,
	/* XFER_MW_DMA_0 */	0x2c829d2e,

	/* XFER_PIO_4 */	0x0c829c62,
	/* XFER_PIO_3 */	0x0c829c84,
	/* XFER_PIO_2 */	0x0c829ca6,
	/* XFER_PIO_1 */	0x0d029d26,
	/* XFER_PIO_0 */	0x0d029d5e
L
Linus Torvalds 已提交
368 369 370
};

#define HPT366_DEBUG_DRIVE_INFO		0
S
Sergei Shtylyov 已提交
371 372 373
#define HPT371_ALLOW_ATA133_6		1
#define HPT302_ALLOW_ATA133_6		1
#define HPT372_ALLOW_ATA133_6		1
S
Sergei Shtylyov 已提交
374
#define HPT370_ALLOW_ATA100_5		0
L
Linus Torvalds 已提交
375 376 377 378
#define HPT366_ALLOW_ATA66_4		1
#define HPT366_ALLOW_ATA66_3		1
#define HPT366_MAX_DEVS			8

S
Sergei Shtylyov 已提交
379 380 381 382 383 384 385 386 387
/* Supported ATA clock frequencies */
enum ata_clock {
	ATA_CLOCK_25MHZ,
	ATA_CLOCK_33MHZ,
	ATA_CLOCK_40MHZ,
	ATA_CLOCK_50MHZ,
	ATA_CLOCK_66MHZ,
	NUM_ATA_CLOCKS
};
L
Linus Torvalds 已提交
388

389
/*
S
Sergei Shtylyov 已提交
390
 *	Hold all the HighPoint chip information in one place.
391
 */
L
Linus Torvalds 已提交
392

S
Sergei Shtylyov 已提交
393 394
struct hpt_info {
	u8 chip_type;		/* Chip type */
395
	u8 max_ultra;		/* Max. UltraDMA mode allowed */
S
Sergei Shtylyov 已提交
396 397 398
	u8 dpll_clk;		/* DPLL clock in MHz */
	u8 pci_clk;		/* PCI  clock in MHz */
	u32 **settings; 	/* Chipset settings table */
399 400
};

S
Sergei Shtylyov 已提交
401 402 403 404 405 406 407 408 409 410 411 412 413 414
/* Supported HighPoint chips */
enum {
	HPT36x,
	HPT370,
	HPT370A,
	HPT374,
	HPT372,
	HPT372A,
	HPT302,
	HPT371,
	HPT372N,
	HPT302N,
	HPT371N
};
415

S
Sergei Shtylyov 已提交
416 417 418 419 420 421 422
static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
	twenty_five_base_hpt36x,
	thirty_three_base_hpt36x,
	forty_base_hpt36x,
	NULL,
	NULL
};
S
Sergei Shtylyov 已提交
423

S
Sergei Shtylyov 已提交
424 425 426 427 428 429 430
static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
	NULL,
	thirty_three_base_hpt37x,
	NULL,
	fifty_base_hpt37x,
	sixty_six_base_hpt37x
};
L
Linus Torvalds 已提交
431

S
Sergei Shtylyov 已提交
432 433
static struct hpt_info hpt36x __devinitdata = {
	.chip_type	= HPT36x,
434
	.max_ultra	= HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? 4 : 3) : 2,
S
Sergei Shtylyov 已提交
435 436 437 438 439 440
	.dpll_clk	= 0,	/* no DPLL */
	.settings	= hpt36x_settings
};

static struct hpt_info hpt370 __devinitdata = {
	.chip_type	= HPT370,
441
	.max_ultra	= HPT370_ALLOW_ATA100_5 ? 5 : 4,
S
Sergei Shtylyov 已提交
442 443 444 445 446 447
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt370a __devinitdata = {
	.chip_type	= HPT370A,
448
	.max_ultra	= HPT370_ALLOW_ATA100_5 ? 5 : 4,
S
Sergei Shtylyov 已提交
449 450 451 452 453 454
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt374 __devinitdata = {
	.chip_type	= HPT374,
455
	.max_ultra	= 5,
S
Sergei Shtylyov 已提交
456 457 458 459 460 461
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372 __devinitdata = {
	.chip_type	= HPT372,
462
	.max_ultra	= HPT372_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
463 464 465 466 467 468
	.dpll_clk	= 55,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372a __devinitdata = {
	.chip_type	= HPT372A,
469
	.max_ultra	= HPT372_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
470 471 472 473 474 475
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt302 __devinitdata = {
	.chip_type	= HPT302,
476
	.max_ultra	= HPT372_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
477 478 479 480 481 482
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt371 __devinitdata = {
	.chip_type	= HPT371,
483
	.max_ultra	= HPT371_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
484 485 486 487 488 489
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372n __devinitdata = {
	.chip_type	= HPT372N,
490
	.max_ultra	= HPT372_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
491 492 493 494 495 496
	.dpll_clk	= 77,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt302n __devinitdata = {
	.chip_type	= HPT302N,
497
	.max_ultra	= HPT302_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
498
	.dpll_clk	= 77,
499
	.settings	= hpt37x_settings
S
Sergei Shtylyov 已提交
500 501 502 503
};

static struct hpt_info hpt371n __devinitdata = {
	.chip_type	= HPT371N,
504
	.max_ultra	= HPT371_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
505 506 507
	.dpll_clk	= 77,
	.settings	= hpt37x_settings
};
L
Linus Torvalds 已提交
508

S
Sergei Shtylyov 已提交
509 510 511 512 513 514 515 516 517
static int check_in_drive_list(ide_drive_t *drive, const char **list)
{
	struct hd_driveid *id = drive->id;

	while (*list)
		if (!strcmp(*list++,id->model))
			return 1;
	return 0;
}
L
Linus Torvalds 已提交
518 519 520 521 522

/*
 *	Note for the future; the SATA hpt37x we must set
 *	either PIO or UDMA modes 0,4,5
 */
523 524

static u8 hpt3xx_udma_filter(ide_drive_t *drive)
L
Linus Torvalds 已提交
525
{
S
Sergei Shtylyov 已提交
526
	struct hpt_info *info	= pci_get_drvdata(HWIF(drive)->pci_dev);
527
	u8 mask;
L
Linus Torvalds 已提交
528

529 530 531 532 533 534 535 536 537 538 539 540
	switch (info->chip_type) {
	case HPT370A:
		if (!HPT370_ALLOW_ATA100_5 ||
		    check_in_drive_list(drive, bad_ata100_5))
			return 0x1f;
		else
			return 0x3f;
	case HPT370:
		if (!HPT370_ALLOW_ATA100_5 ||
		    check_in_drive_list(drive, bad_ata100_5))
			mask = 0x1f;
		else
541
			mask = 0x3f;
542 543 544 545 546 547
		break;
	case HPT36x:
		if (!HPT366_ALLOW_ATA66_4 ||
		    check_in_drive_list(drive, bad_ata66_4))
			mask = 0x0f;
		else
548
			mask = 0x1f;
S
Sergei Shtylyov 已提交
549

550 551
		if (!HPT366_ALLOW_ATA66_3 ||
		    check_in_drive_list(drive, bad_ata66_3))
552
			mask = 0x07;
553 554 555
		break;
	default:
		return 0x7f;
L
Linus Torvalds 已提交
556
	}
557 558

	return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
L
Linus Torvalds 已提交
559 560
}

S
Sergei Shtylyov 已提交
561
static u32 get_speed_setting(u8 speed, struct hpt_info *info)
L
Linus Torvalds 已提交
562
{
563 564 565 566 567 568 569 570 571 572 573
	int i;

	/*
	 * Lookup the transfer mode table to get the index into
	 * the timing table.
	 *
	 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
	 */
	for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
		if (xfer_speeds[i] == speed)
			break;
S
Sergei Shtylyov 已提交
574 575 576 577 578
	/*
	 * NOTE: info->settings only points to the pointer
	 * to the list of the actual register values
	 */
	return (*info->settings)[i];
L
Linus Torvalds 已提交
579 580 581 582
}

static int hpt36x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
{
583 584
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev  *dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
585
	struct hpt_info	*info	= pci_get_drvdata(dev);
586
	u8  speed		= ide_rate_filter(drive, xferspeed);
587
	u8  itr_addr		= drive->dn ? 0x44 : 0x40;
588
	u32 old_itr		= 0;
589 590 591 592 593 594 595 596 597 598
	u32 itr_mask, new_itr;

	/* TODO: move this to ide_rate_filter() [ check ->atapi_dma ] */
	if (drive->media != ide_disk)
		speed = min_t(u8, speed, XFER_PIO_4);

	itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
		  (speed < XFER_UDMA_0   ? 0xc0070000 : 0xc03800ff);

	new_itr = get_speed_setting(speed, info);
599

L
Linus Torvalds 已提交
600
	/*
601 602
	 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
	 * to avoid problems handling I/O errors later
L
Linus Torvalds 已提交
603
	 */
604 605 606
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr  = (new_itr & ~itr_mask) | (old_itr & itr_mask);
	new_itr &= ~0xc0000000;
L
Linus Torvalds 已提交
607

608
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
609 610 611 612

	return ide_config_drive_speed(drive, speed);
}

613
static int hpt37x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
L
Linus Torvalds 已提交
614
{
615 616
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev  *dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
617
	struct hpt_info	*info	= pci_get_drvdata(dev);
618
	u8  speed		= ide_rate_filter(drive, xferspeed);
619
	u8  itr_addr		= 0x40 + (drive->dn * 4);
620
	u32 old_itr		= 0;
621 622 623 624 625 626 627 628 629 630
	u32 itr_mask, new_itr;

	/* TODO: move this to ide_rate_filter() [ check ->atapi_dma ] */
	if (drive->media != ide_disk)
		speed = min_t(u8, speed, XFER_PIO_4);

	itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
		  (speed < XFER_UDMA_0   ? 0xc03c0000 : 0xc1c001ff);

	new_itr = get_speed_setting(speed, info);
L
Linus Torvalds 已提交
631

632 633
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
L
Linus Torvalds 已提交
634
	
635
	if (speed < XFER_MW_DMA_0)
636 637
		new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
638 639 640 641

	return ide_config_drive_speed(drive, speed);
}

642
static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
L
Linus Torvalds 已提交
643
{
644
	ide_hwif_t *hwif	= HWIF(drive);
S
Sergei Shtylyov 已提交
645
	struct hpt_info	*info	= pci_get_drvdata(hwif->pci_dev);
L
Linus Torvalds 已提交
646

S
Sergei Shtylyov 已提交
647
	if (info->chip_type >= HPT370)
648
		return hpt37x_tune_chipset(drive, speed);
L
Linus Torvalds 已提交
649 650 651 652
	else	/* hpt368: hpt_minimum_revision(dev, 2) */
		return hpt36x_tune_chipset(drive, speed);
}

653
static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
L
Linus Torvalds 已提交
654
{
655
	pio = ide_get_best_pio_mode(drive, pio, 4);
656
	(void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
L
Linus Torvalds 已提交
657 658
}

S
Sergei Shtylyov 已提交
659
static int hpt3xx_quirkproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
660
{
S
Sergei Shtylyov 已提交
661 662 663 664 665 666 667
	struct hd_driveid *id	= drive->id;
	const  char **list	= quirk_drives;

	while (*list)
		if (strstr(id->model, *list++))
			return 1;
	return 0;
L
Linus Torvalds 已提交
668 669
}

670
static void hpt3xx_intrproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
671
{
672
	ide_hwif_t *hwif = HWIF(drive);
L
Linus Torvalds 已提交
673 674 675 676

	if (drive->quirk_list)
		return;
	/* drives in the quirk_list may not like intr setups/cleanups */
677
	hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
L
Linus Torvalds 已提交
678 679
}

680
static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
L
Linus Torvalds 已提交
681
{
682 683
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev	*dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
684
	struct hpt_info *info	= pci_get_drvdata(dev);
L
Linus Torvalds 已提交
685 686

	if (drive->quirk_list) {
S
Sergei Shtylyov 已提交
687
		if (info->chip_type >= HPT370) {
688 689 690 691 692 693 694 695 696 697
			u8 scr1 = 0;

			pci_read_config_byte(dev, 0x5a, &scr1);
			if (((scr1 & 0x10) >> 4) != mask) {
				if (mask)
					scr1 |=  0x10;
				else
					scr1 &= ~0x10;
				pci_write_config_byte(dev, 0x5a, scr1);
			}
L
Linus Torvalds 已提交
698
		} else {
699
			if (mask)
700
				disable_irq(hwif->irq);
701 702
			else
				enable_irq (hwif->irq);
L
Linus Torvalds 已提交
703
		}
704 705 706
	} else
		hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
			   IDE_CONTROL_REG);
L
Linus Torvalds 已提交
707 708
}

709
static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
L
Linus Torvalds 已提交
710 711 712
{
	drive->init_speed = 0;

713
	if (ide_tune_dma(drive))
714
		return 0;
L
Linus Torvalds 已提交
715

716
	if (ide_use_fast_pio(drive))
717
		hpt3xx_tune_drive(drive, 255);
718

719
	return -1;
L
Linus Torvalds 已提交
720 721 722
}

/*
723
 * This is specific to the HPT366 UDMA chipset
L
Linus Torvalds 已提交
724 725
 * by HighPoint|Triones Technologies, Inc.
 */
726
static void hpt366_dma_lost_irq(ide_drive_t *drive)
L
Linus Torvalds 已提交
727
{
728 729 730 731 732 733 734 735 736 737
	struct pci_dev *dev = HWIF(drive)->pci_dev;
	u8 mcr1 = 0, mcr3 = 0, scr1 = 0;

	pci_read_config_byte(dev, 0x50, &mcr1);
	pci_read_config_byte(dev, 0x52, &mcr3);
	pci_read_config_byte(dev, 0x5a, &scr1);
	printk("%s: (%s)  mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
		drive->name, __FUNCTION__, mcr1, mcr3, scr1);
	if (scr1 & 0x10)
		pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
738
	ide_dma_lost_irq(drive);
L
Linus Torvalds 已提交
739 740
}

741
static void hpt370_clear_engine(ide_drive_t *drive)
L
Linus Torvalds 已提交
742
{
743 744 745
	ide_hwif_t *hwif = HWIF(drive);

	pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
L
Linus Torvalds 已提交
746 747 748
	udelay(10);
}

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
static void hpt370_irq_timeout(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
	u8  dma_cmd;

	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
	printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);

	/* get DMA command mode */
	dma_cmd = hwif->INB(hwif->dma_command);
	/* stop DMA */
	hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
	hpt370_clear_engine(drive);
}

L
Linus Torvalds 已提交
765 766 767 768 769 770 771 772
static void hpt370_ide_dma_start(ide_drive_t *drive)
{
#ifdef HPT_RESET_STATE_ENGINE
	hpt370_clear_engine(drive);
#endif
	ide_dma_start(drive);
}

773
static int hpt370_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
774 775
{
	ide_hwif_t *hwif	= HWIF(drive);
776
	u8  dma_stat		= hwif->INB(hwif->dma_status);
L
Linus Torvalds 已提交
777 778 779 780 781

	if (dma_stat & 0x01) {
		/* wait a little */
		udelay(20);
		dma_stat = hwif->INB(hwif->dma_status);
782 783
		if (dma_stat & 0x01)
			hpt370_irq_timeout(drive);
L
Linus Torvalds 已提交
784 785 786 787
	}
	return __ide_dma_end(drive);
}

788
static void hpt370_dma_timeout(ide_drive_t *drive)
L
Linus Torvalds 已提交
789
{
790
	hpt370_irq_timeout(drive);
791
	ide_dma_timeout(drive);
L
Linus Torvalds 已提交
792 793 794 795 796 797 798
}

/* returns 1 if DMA IRQ issued, 0 otherwise */
static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
799
	u8  dma_stat;
L
Linus Torvalds 已提交
800

801
	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
L
Linus Torvalds 已提交
802 803 804 805 806
	if (bfifo & 0x1FF) {
//		printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
		return 0;
	}

807
	dma_stat = inb(hwif->dma_status);
L
Linus Torvalds 已提交
808
	/* return 1 if INTR asserted */
809
	if (dma_stat & 4)
L
Linus Torvalds 已提交
810 811 812 813 814 815 816 817
		return 1;

	if (!drive->waiting_for_dma)
		printk(KERN_WARNING "%s: (%s) called while not waiting\n",
				drive->name, __FUNCTION__);
	return 0;
}

818
static int hpt374_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
819 820
{
	ide_hwif_t *hwif	= HWIF(drive);
821 822 823 824 825 826 827 828
	struct pci_dev	*dev	= hwif->pci_dev;
	u8 mcr	= 0, mcr_addr	= hwif->select_data;
	u8 bwsr = 0, mask	= hwif->channel ? 0x02 : 0x01;

	pci_read_config_byte(dev, 0x6a, &bwsr);
	pci_read_config_byte(dev, mcr_addr, &mcr);
	if (bwsr & mask)
		pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
L
Linus Torvalds 已提交
829 830 831 832
	return __ide_dma_end(drive);
}

/**
833 834 835
 *	hpt3xxn_set_clock	-	perform clock switching dance
 *	@hwif: hwif to switch
 *	@mode: clocking mode (0x21 for write, 0x23 otherwise)
L
Linus Torvalds 已提交
836
 *
837
 *	Switch the DPLL clock on the HPT3xxN devices. This is a	right mess.
L
Linus Torvalds 已提交
838
 */
839 840

static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
L
Linus Torvalds 已提交
841
{
S
Sergei Shtylyov 已提交
842
	u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
843 844 845 846

	if ((scr2 & 0x7f) == mode)
		return;

L
Linus Torvalds 已提交
847
	/* Tristate the bus */
S
Sergei Shtylyov 已提交
848
	hwif->OUTB(0x80, hwif->dma_master + 0x73);
849 850
	hwif->OUTB(0x80, hwif->dma_master + 0x77);

L
Linus Torvalds 已提交
851
	/* Switch clock and reset channels */
852 853 854
	hwif->OUTB(mode, hwif->dma_master + 0x7b);
	hwif->OUTB(0xc0, hwif->dma_master + 0x79);

S
Sergei Shtylyov 已提交
855 856 857 858 859 860 861 862
	/*
	 * Reset the state machines.
	 * NOTE: avoid accidentally enabling the disabled channels.
	 */
	hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
		   hwif->dma_master + 0x70);
	hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
		   hwif->dma_master + 0x74);
863

L
Linus Torvalds 已提交
864
	/* Complete reset */
865 866
	hwif->OUTB(0x00, hwif->dma_master + 0x79);

L
Linus Torvalds 已提交
867
	/* Reconnect channels to bus */
S
Sergei Shtylyov 已提交
868
	hwif->OUTB(0x00, hwif->dma_master + 0x73);
869
	hwif->OUTB(0x00, hwif->dma_master + 0x77);
L
Linus Torvalds 已提交
870 871 872
}

/**
873
 *	hpt3xxn_rw_disk		-	prepare for I/O
L
Linus Torvalds 已提交
874 875 876
 *	@drive: drive for command
 *	@rq: block request structure
 *
877
 *	This is called when a disk I/O is issued to HPT3xxN.
L
Linus Torvalds 已提交
878 879 880
 *	We need it because of the clock switching.
 */

881
static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
L
Linus Torvalds 已提交
882
{
S
Sergei Shtylyov 已提交
883
	hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
L
Linus Torvalds 已提交
884 885 886
}

/* 
887
 * Set/get power state for a drive.
888
 * NOTE: affects both drives on each channel.
L
Linus Torvalds 已提交
889
 *
890
 * When we turn the power back on, we need to re-initialize things.
L
Linus Torvalds 已提交
891 892
 */
#define TRISTATE_BIT  0x8000
893 894

static int hpt3xx_busproc(ide_drive_t *drive, int state)
L
Linus Torvalds 已提交
895
{
896
	ide_hwif_t *hwif	= HWIF(drive);
L
Linus Torvalds 已提交
897
	struct pci_dev *dev	= hwif->pci_dev;
898 899 900 901
	u8  mcr_addr		= hwif->select_data + 2;
	u8  resetmask		= hwif->channel ? 0x80 : 0x40;
	u8  bsr2		= 0;
	u16 mcr			= 0;
L
Linus Torvalds 已提交
902 903 904

	hwif->bus_state = state;

905
	/* Grab the status. */
906 907
	pci_read_config_word(dev, mcr_addr, &mcr);
	pci_read_config_byte(dev, 0x59, &bsr2);
L
Linus Torvalds 已提交
908

909 910 911 912
	/*
	 * Set the state. We don't set it if we don't need to do so.
	 * Make sure that the drive knows that it has failed if it's off.
	 */
L
Linus Torvalds 已提交
913 914
	switch (state) {
	case BUSSTATE_ON:
915
		if (!(bsr2 & resetmask))
L
Linus Torvalds 已提交
916
			return 0;
917 918
		hwif->drives[0].failures = hwif->drives[1].failures = 0;

919 920
		pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
		pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
921
		return 0;
L
Linus Torvalds 已提交
922
	case BUSSTATE_OFF:
923
		if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
924
			return 0;
925
		mcr &= ~TRISTATE_BIT;
L
Linus Torvalds 已提交
926 927
		break;
	case BUSSTATE_TRISTATE:
928
		if ((bsr2 & resetmask) &&  (mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
929
			return 0;
930
		mcr |= TRISTATE_BIT;
L
Linus Torvalds 已提交
931
		break;
932 933
	default:
		return -EINVAL;
L
Linus Torvalds 已提交
934 935
	}

936 937 938
	hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
	hwif->drives[1].failures = hwif->drives[1].max_failures + 1;

939 940
	pci_write_config_word(dev, mcr_addr, mcr);
	pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
L
Linus Torvalds 已提交
941 942 943
	return 0;
}

S
Sergei Shtylyov 已提交
944 945 946 947 948 949 950 951
/**
 *	hpt37x_calibrate_dpll	-	calibrate the DPLL
 *	@dev: PCI device
 *
 *	Perform a calibration cycle on the DPLL.
 *	Returns 1 if this succeeds
 */
static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
L
Linus Torvalds 已提交
952
{
S
Sergei Shtylyov 已提交
953 954 955
	u32 dpll = (f_high << 16) | f_low | 0x100;
	u8  scr2;
	int i;
956

S
Sergei Shtylyov 已提交
957
	pci_write_config_dword(dev, 0x5c, dpll);
958

S
Sergei Shtylyov 已提交
959 960 961 962 963
	/* Wait for oscillator ready */
	for(i = 0; i < 0x5000; ++i) {
		udelay(50);
		pci_read_config_byte(dev, 0x5b, &scr2);
		if (scr2 & 0x80)
964 965
			break;
	}
S
Sergei Shtylyov 已提交
966 967 968 969 970 971 972 973 974 975 976
	/* See if it stays ready (we'll just bail out if it's not yet) */
	for(i = 0; i < 0x1000; ++i) {
		pci_read_config_byte(dev, 0x5b, &scr2);
		/* DPLL destabilized? */
		if(!(scr2 & 0x80))
			return 0;
	}
	/* Turn off tuning, we have the DPLL set */
	pci_read_config_dword (dev, 0x5c, &dpll);
	pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
	return 1;
977 978
}

S
Sergei Shtylyov 已提交
979
static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
980
{
S
Sergei Shtylyov 已提交
981 982 983 984 985 986 987 988 989 990
	struct hpt_info *info	= kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
	unsigned long io_base	= pci_resource_start(dev, 4);
	u8 pci_clk,  dpll_clk	= 0;	/* PCI and DPLL clock in MHz */
	enum ata_clock	clock;

	if (info == NULL) {
		printk(KERN_ERR "%s: out of memory!\n", name);
		return -ENOMEM;
	}

L
Linus Torvalds 已提交
991
	/*
S
Sergei Shtylyov 已提交
992 993
	 * Copy everything from a static "template" structure
	 * to just allocated per-chip hpt_info structure.
L
Linus Torvalds 已提交
994
	 */
S
Sergei Shtylyov 已提交
995
	*info = *(struct hpt_info *)pci_get_drvdata(dev);
L
Linus Torvalds 已提交
996

S
Sergei Shtylyov 已提交
997 998 999 1000
	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
	pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
	pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
1001

L
Linus Torvalds 已提交
1002
	/*
S
Sergei Shtylyov 已提交
1003
	 * First, try to estimate the PCI clock frequency...
L
Linus Torvalds 已提交
1004
	 */
S
Sergei Shtylyov 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	if (info->chip_type >= HPT370) {
		u8  scr1  = 0;
		u16 f_cnt = 0;
		u32 temp  = 0;

		/* Interrupt force enable. */
		pci_read_config_byte(dev, 0x5a, &scr1);
		if (scr1 & 0x10)
			pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);

		/*
		 * HighPoint does this for HPT372A.
		 * NOTE: This register is only writeable via I/O space.
		 */
		if (info->chip_type == HPT372A)
			outb(0x0e, io_base + 0x9c);

		/*
		 * Default to PCI clock. Make sure MA15/16 are set to output
		 * to prevent drives having problems with 40-pin cables.
		 */
		pci_write_config_byte(dev, 0x5b, 0x23);
1027

S
Sergei Shtylyov 已提交
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
		/*
		 * We'll have to read f_CNT value in order to determine
		 * the PCI clock frequency according to the following ratio:
		 *
		 * f_CNT = Fpci * 192 / Fdpll
		 *
		 * First try reading the register in which the HighPoint BIOS
		 * saves f_CNT value before  reprogramming the DPLL from its
		 * default setting (which differs for the various chips).
		 * NOTE: This register is only accessible via I/O space.
		 *
		 * In case the signature check fails, we'll have to resort to
		 * reading the f_CNT register itself in hopes that nobody has
		 * touched the DPLL yet...
		 */
		temp = inl(io_base + 0x90);
		if ((temp & 0xFFFFF000) != 0xABCDE000) {
			int i;

			printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
			       name);

			/* Calculate the average value of f_CNT. */
			for (temp = i = 0; i < 128; i++) {
				pci_read_config_word(dev, 0x78, &f_cnt);
				temp += f_cnt & 0x1ff;
				mdelay(1);
			}
			f_cnt = temp / 128;
		} else
			f_cnt = temp & 0x1ff;

		dpll_clk = info->dpll_clk;
		pci_clk  = (f_cnt * dpll_clk) / 192;

		/* Clamp PCI clock to bands. */
		if (pci_clk < 40)
			pci_clk = 33;
		else if(pci_clk < 45)
			pci_clk = 40;
		else if(pci_clk < 55)
			pci_clk = 50;
L
Linus Torvalds 已提交
1070
		else
S
Sergei Shtylyov 已提交
1071
			pci_clk = 66;
1072

S
Sergei Shtylyov 已提交
1073 1074
		printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
		       "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1075
	} else {
S
Sergei Shtylyov 已提交
1076 1077 1078 1079 1080 1081 1082 1083
		u32 itr1 = 0;

		pci_read_config_dword(dev, 0x40, &itr1);

		/* Detect PCI clock by looking at cmd_high_time. */
		switch((itr1 >> 8) & 0x07) {
			case 0x09:
				pci_clk = 40;
1084
				break;
S
Sergei Shtylyov 已提交
1085 1086
			case 0x05:
				pci_clk = 25;
1087
				break;
S
Sergei Shtylyov 已提交
1088 1089 1090
			case 0x07:
			default:
				pci_clk = 33;
1091
				break;
L
Linus Torvalds 已提交
1092 1093
		}
	}
1094

S
Sergei Shtylyov 已提交
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
	/* Let's assume we'll use PCI clock for the ATA clock... */
	switch (pci_clk) {
		case 25:
			clock = ATA_CLOCK_25MHZ;
			break;
		case 33:
		default:
			clock = ATA_CLOCK_33MHZ;
			break;
		case 40:
			clock = ATA_CLOCK_40MHZ;
			break;
		case 50:
			clock = ATA_CLOCK_50MHZ;
			break;
		case 66:
			clock = ATA_CLOCK_66MHZ;
			break;
	}
1114

L
Linus Torvalds 已提交
1115
	/*
S
Sergei Shtylyov 已提交
1116 1117
	 * Only try the DPLL if we don't have a table for the PCI clock that
	 * we are running at for HPT370/A, always use it  for anything newer...
1118
	 *
S
Sergei Shtylyov 已提交
1119 1120 1121
	 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
	 * We also  don't like using  the DPLL because this causes glitches
	 * on PRST-/SRST- when the state engine gets reset...
L
Linus Torvalds 已提交
1122
	 */
S
Sergei Shtylyov 已提交
1123 1124 1125 1126 1127 1128 1129 1130
	if (info->chip_type >= HPT374 || info->settings[clock] == NULL) {
		u16 f_low, delta = pci_clk < 50 ? 2 : 4;
		int adjust;

		 /*
		  * Select 66 MHz DPLL clock only if UltraATA/133 mode is
		  * supported/enabled, use 50 MHz DPLL clock otherwise...
		  */
1131
		if (info->max_ultra == 6) {
S
Sergei Shtylyov 已提交
1132 1133 1134 1135 1136 1137
			dpll_clk = 66;
			clock = ATA_CLOCK_66MHZ;
		} else if (dpll_clk) {	/* HPT36x chips don't have DPLL */
			dpll_clk = 50;
			clock = ATA_CLOCK_50MHZ;
		}
1138

S
Sergei Shtylyov 已提交
1139 1140 1141 1142
		if (info->settings[clock] == NULL) {
			printk(KERN_ERR "%s: unknown bus timing!\n", name);
			kfree(info);
			return -EIO;
L
Linus Torvalds 已提交
1143 1144
		}

S
Sergei Shtylyov 已提交
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
		/* Select the DPLL clock. */
		pci_write_config_byte(dev, 0x5b, 0x21);

		/*
		 * Adjust the DPLL based upon PCI clock, enable it,
		 * and wait for stabilization...
		 */
		f_low = (pci_clk * 48) / dpll_clk;

		for (adjust = 0; adjust < 8; adjust++) {
			if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
				break;

			/*
			 * See if it'll settle at a fractionally different clock
			 */
			if (adjust & 1)
				f_low -= adjust >> 1;
			else
				f_low += adjust >> 1;
		}
		if (adjust == 8) {
			printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
			kfree(info);
			return -EIO;
		}

		printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
	} else {
		/* Mark the fact that we're not using the DPLL. */
		dpll_clk = 0;

		printk("%s: using %d MHz PCI clock\n", name, pci_clk);
	}
1179

1180
	/*
S
Sergei Shtylyov 已提交
1181 1182
	 * Advance the table pointer to a slot which points to the list
	 * of the register values settings matching the clock being used.
1183
	 */
S
Sergei Shtylyov 已提交
1184
	info->settings += clock;
L
Linus Torvalds 已提交
1185

S
Sergei Shtylyov 已提交
1186 1187 1188
	/* Store the clock frequencies. */
	info->dpll_clk	= dpll_clk;
	info->pci_clk	= pci_clk;
L
Linus Torvalds 已提交
1189

S
Sergei Shtylyov 已提交
1190 1191
	/* Point to this chip's own instance of the hpt_info structure. */
	pci_set_drvdata(dev, info);
1192

S
Sergei Shtylyov 已提交
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	if (info->chip_type >= HPT370) {
		u8  mcr1, mcr4;

		/*
		 * Reset the state engines.
		 * NOTE: Avoid accidentally enabling the disabled channels.
		 */
		pci_read_config_byte (dev, 0x50, &mcr1);
		pci_read_config_byte (dev, 0x54, &mcr4);
		pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
		pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
		udelay(100);
1205
	}
L
Linus Torvalds 已提交
1206

S
Sergei Shtylyov 已提交
1207 1208 1209 1210 1211 1212 1213 1214 1215
	/*
	 * On  HPT371N, if ATA clock is 66 MHz we must set bit 2 in
	 * the MISC. register to stretch the UltraDMA Tss timing.
	 * NOTE: This register is only writeable via I/O space.
	 */
	if (info->chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)

		outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);

L
Linus Torvalds 已提交
1216 1217 1218 1219 1220
	return dev->irq;
}

static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
{
1221
	struct pci_dev	*dev		= hwif->pci_dev;
S
Sergei Shtylyov 已提交
1222
	struct hpt_info *info		= pci_get_drvdata(dev);
1223
	int serialize			= HPT_SERIALIZE_IO;
1224
	u8  scr1 = 0, ata66		= hwif->channel ? 0x01 : 0x02;
S
Sergei Shtylyov 已提交
1225
	u8  chip_type			= info->chip_type;
1226
	u8  new_mcr, old_mcr 		= 0;
1227 1228 1229 1230

	/* Cache the channel's MISC. control registers' offset */
	hwif->select_data		= hwif->channel ? 0x54 : 0x50;

L
Linus Torvalds 已提交
1231 1232 1233 1234 1235
	hwif->tuneproc			= &hpt3xx_tune_drive;
	hwif->speedproc			= &hpt3xx_tune_chipset;
	hwif->quirkproc			= &hpt3xx_quirkproc;
	hwif->intrproc			= &hpt3xx_intrproc;
	hwif->maskproc			= &hpt3xx_maskproc;
1236
	hwif->busproc			= &hpt3xx_busproc;
1237 1238 1239

	if (chip_type <= HPT370A)
		hwif->udma_filter	= &hpt3xx_udma_filter;
1240

1241 1242 1243 1244 1245 1246
	/*
	 * HPT3xxN chips have some complications:
	 *
	 * - on 33 MHz PCI we must clock switch
	 * - on 66 MHz PCI we must NOT use the PCI clock
	 */
S
Sergei Shtylyov 已提交
1247
	if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
1248 1249 1250 1251 1252 1253 1254
		/*
		 * Clock is shared between the channels,
		 * so we'll have to serialize them... :-(
		 */
		serialize = 1;
		hwif->rw_disk = &hpt3xxn_rw_disk;
	}
L
Linus Torvalds 已提交
1255

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	/* Serialize access to this device if needed */
	if (serialize && hwif->mate)
		hwif->serialized = hwif->mate->serialized = 1;

	/*
	 * Disable the "fast interrupt" prediction.  Don't hold off
	 * on interrupts. (== 0x01 despite what the docs say)
	 */
	pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);

S
Sergei Shtylyov 已提交
1266
	if (info->chip_type >= HPT374)
1267
		new_mcr = old_mcr & ~0x07;
S
Sergei Shtylyov 已提交
1268
	else if (info->chip_type >= HPT370) {
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
		new_mcr = old_mcr;
		new_mcr &= ~0x02;

#ifdef HPT_DELAY_INTERRUPT
		new_mcr &= ~0x01;
#else
		new_mcr |=  0x01;
#endif
	} else					/* HPT366 and HPT368  */
		new_mcr = old_mcr & ~0x80;

	if (new_mcr != old_mcr)
		pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);

	if (!hwif->dma_base) {
		hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
		return;
	}

1288
	hwif->ultra_mask = hwif->cds->udma_mask;
1289 1290
	hwif->mwdma_mask = 0x07;

L
Linus Torvalds 已提交
1291 1292
	/*
	 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1293
	 * address lines to access an external EEPROM.  To read valid
L
Linus Torvalds 已提交
1294 1295
	 * cable detect state the pins must be enabled as inputs.
	 */
S
Sergei Shtylyov 已提交
1296
	if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
L
Linus Torvalds 已提交
1297 1298 1299 1300 1301
		/*
		 * HPT374 PCI function 1
		 * - set bit 15 of reg 0x52 to enable TCBLID as input
		 * - set bit 15 of reg 0x56 to enable FCBLID as input
		 */
1302 1303 1304 1305 1306
		u8  mcr_addr = hwif->select_data + 2;
		u16 mcr;

		pci_read_config_word (dev, mcr_addr, &mcr);
		pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
L
Linus Torvalds 已提交
1307
		/* now read cable id register */
1308 1309
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_word(dev, mcr_addr, mcr);
S
Sergei Shtylyov 已提交
1310
	} else if (chip_type >= HPT370) {
L
Linus Torvalds 已提交
1311 1312
		/*
		 * HPT370/372 and 374 pcifn 0
1313
		 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
L
Linus Torvalds 已提交
1314
		 */
1315
		u8 scr2 = 0;
L
Linus Torvalds 已提交
1316

1317 1318 1319 1320 1321 1322 1323
		pci_read_config_byte (dev, 0x5b, &scr2);
		pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
		/* now read cable id register */
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_byte(dev, 0x5b,  scr2);
	} else
		pci_read_config_byte (dev, 0x5a, &scr1);
L
Linus Torvalds 已提交
1324

1325 1326
	if (hwif->cbl != ATA_CBL_PATA40_SHORT)
		hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
L
Linus Torvalds 已提交
1327

1328
	hwif->ide_dma_check		= &hpt366_config_drive_xfer_rate;
L
Linus Torvalds 已提交
1329

S
Sergei Shtylyov 已提交
1330
	if (chip_type >= HPT374) {
1331 1332
		hwif->ide_dma_test_irq	= &hpt374_ide_dma_test_irq;
		hwif->ide_dma_end	= &hpt374_ide_dma_end;
S
Sergei Shtylyov 已提交
1333
	} else if (chip_type >= HPT370) {
1334 1335
		hwif->dma_start 	= &hpt370_ide_dma_start;
		hwif->ide_dma_end	= &hpt370_ide_dma_end;
1336
		hwif->dma_timeout	= &hpt370_dma_timeout;
1337
	} else
1338
		hwif->dma_lost_irq	= &hpt366_dma_lost_irq;
L
Linus Torvalds 已提交
1339 1340 1341

	if (!noautodma)
		hwif->autodma = 1;
1342
	hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
L
Linus Torvalds 已提交
1343 1344 1345 1346
}

static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
{
1347
	struct pci_dev	*dev		= hwif->pci_dev;
1348 1349
	u8 masterdma	= 0, slavedma	= 0;
	u8 dma_new	= 0, dma_old	= 0;
L
Linus Torvalds 已提交
1350 1351
	unsigned long flags;

1352
	dma_old = hwif->INB(dmabase + 2);
L
Linus Torvalds 已提交
1353 1354 1355 1356

	local_irq_save(flags);

	dma_new = dma_old;
1357 1358
	pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
	pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47,  &slavedma);
L
Linus Torvalds 已提交
1359 1360

	if (masterdma & 0x30)	dma_new |= 0x20;
1361
	if ( slavedma & 0x30)	dma_new |= 0x40;
L
Linus Torvalds 已提交
1362
	if (dma_new != dma_old)
1363
		hwif->OUTB(dma_new, dmabase + 2);
L
Linus Torvalds 已提交
1364 1365 1366 1367 1368 1369 1370 1371

	local_irq_restore(flags);

	ide_setup_dma(hwif, dmabase, 8);
}

static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
{
1372
	struct pci_dev *dev2;
L
Linus Torvalds 已提交
1373 1374 1375 1376

	if (PCI_FUNC(dev->devfn) & 1)
		return -ENODEV;

S
Sergei Shtylyov 已提交
1377 1378
	pci_set_drvdata(dev, &hpt374);

1379 1380 1381
	if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
		int ret;

S
Sergei Shtylyov 已提交
1382 1383
		pci_set_drvdata(dev2, &hpt374);

1384 1385 1386 1387 1388
		if (dev2->irq != dev->irq) {
			/* FIXME: we need a core pci_set_interrupt() */
			dev2->irq = dev->irq;
			printk(KERN_WARNING "%s: PCI config space interrupt "
			       "fixed.\n", d->name);
L
Linus Torvalds 已提交
1389
		}
1390 1391 1392 1393
		ret = ide_setup_pci_devices(dev, dev2, d);
		if (ret < 0)
			pci_dev_put(dev2);
		return ret;
L
Linus Torvalds 已提交
1394 1395 1396 1397
	}
	return ide_setup_pci_device(dev, d);
}

1398
static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
L
Linus Torvalds 已提交
1399
{
S
Sergei Shtylyov 已提交
1400 1401
	pci_set_drvdata(dev, &hpt372n);

L
Linus Torvalds 已提交
1402 1403 1404
	return ide_setup_pci_device(dev, d);
}

1405 1406
static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1407
	struct hpt_info *info;
1408
	u8 mcr1 = 0;
1409

1410
	if (dev->revision > 1) {
1411
		d->name = "HPT371N";
1412

S
Sergei Shtylyov 已提交
1413 1414 1415 1416
		info = &hpt371n;
	} else
		info = &hpt371;

1417 1418 1419 1420 1421 1422 1423 1424
	/*
	 * HPT371 chips physically have only one channel, the secondary one,
	 * but the primary channel registers do exist!  Go figure...
	 * So,  we manually disable the non-existing channel here
	 * (if the BIOS hasn't done this already).
	 */
	pci_read_config_byte(dev, 0x50, &mcr1);
	if (mcr1 & 0x04)
1425 1426
		pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);

S
Sergei Shtylyov 已提交
1427 1428
	pci_set_drvdata(dev, info);

1429 1430 1431 1432 1433
	return ide_setup_pci_device(dev, d);
}

static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1434
	struct hpt_info *info;
1435

1436
	if (dev->revision > 1) {
1437 1438
		d->name = "HPT372N";

S
Sergei Shtylyov 已提交
1439 1440 1441 1442 1443
		info = &hpt372n;
	} else
		info = &hpt372a;
	pci_set_drvdata(dev, info);

1444 1445 1446 1447 1448
	return ide_setup_pci_device(dev, d);
}

static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1449
	struct hpt_info *info;
1450

1451
	if (dev->revision > 1) {
1452
		d->name = "HPT302N";
1453

S
Sergei Shtylyov 已提交
1454 1455 1456 1457 1458
		info = &hpt302n;
	} else
		info = &hpt302;
	pci_set_drvdata(dev, info);

1459 1460 1461
	return ide_setup_pci_device(dev, d);
}

L
Linus Torvalds 已提交
1462 1463
static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
{
1464
	struct pci_dev *dev2;
1465
	u8 rev = dev->revision;
1466 1467 1468
	static char   *chipset_names[] = { "HPT366", "HPT366",  "HPT368",
					   "HPT370", "HPT370A", "HPT372",
					   "HPT372N" };
S
Sergei Shtylyov 已提交
1469 1470 1471
	static struct hpt_info *info[] = { &hpt36x,  &hpt36x,  &hpt36x,
					   &hpt370,  &hpt370a, &hpt372,
					   &hpt372n  };
L
Linus Torvalds 已提交
1472 1473 1474 1475

	if (PCI_FUNC(dev->devfn) & 1)
		return -ENODEV;

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
	switch (rev) {
	case 0:
	case 1:
	case 2:
		/*
		 * HPT36x chips have one channel per function and have
		 * both channel enable bits located differently and visible
		 * to both functions -- really stupid design decision... :-(
		 * Bit 4 is for the primary channel, bit 5 for the secondary.
		 */
1486
		d->host_flags |= IDE_HFLAG_SINGLE;
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
		d->enablebits[0].mask = d->enablebits[0].val = 0x10;

		d->udma_mask = HPT366_ALLOW_ATA66_3 ?
			      (HPT366_ALLOW_ATA66_4 ? 0x1f : 0x0f) : 0x07;
		break;
	case 3:
	case 4:
		d->udma_mask = HPT370_ALLOW_ATA100_5 ? 0x3f : 0x1f;
		break;
	default:
S
Sergei Shtylyov 已提交
1497
		rev = 6;
1498 1499 1500 1501 1502 1503 1504
		/* fall thru */
	case 5:
	case 6:
		d->udma_mask = HPT372_ALLOW_ATA133_6 ? 0x7f : 0x3f;
		break;
	}

1505
	d->name = chipset_names[rev];
L
Linus Torvalds 已提交
1506

S
Sergei Shtylyov 已提交
1507 1508
	pci_set_drvdata(dev, info[rev]);

1509 1510
	if (rev > 2)
		goto init_single;
L
Linus Torvalds 已提交
1511

1512
	if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1513
		u8  mcr1 = 0, pin1 = 0, pin2 = 0;
1514 1515
		int ret;

S
Sergei Shtylyov 已提交
1516 1517
		pci_set_drvdata(dev2, info[rev]);

1518 1519 1520 1521 1522 1523 1524 1525
		/*
		 * Now we'll have to force both channels enabled if
		 * at least one of them has been enabled by BIOS...
		 */
		pci_read_config_byte(dev, 0x50, &mcr1);
		if (mcr1 & 0x30)
			pci_write_config_byte(dev, 0x50, mcr1 | 0x30);

1526 1527 1528 1529 1530 1531
		pci_read_config_byte(dev,  PCI_INTERRUPT_PIN, &pin1);
		pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
		if (pin1 != pin2 && dev->irq == dev2->irq) {
			d->bootable = ON_BOARD;
			printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
			       d->name, pin1, pin2);
L
Linus Torvalds 已提交
1532
		}
1533 1534 1535 1536
		ret = ide_setup_pci_devices(dev, dev2, d);
		if (ret < 0)
			pci_dev_put(dev2);
		return ret;
L
Linus Torvalds 已提交
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
	}
init_single:
	return ide_setup_pci_device(dev, d);
}

static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
	{	/* 0 */
		.name		= "HPT366",
		.init_setup	= init_setup_hpt366,
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1550
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
L
Linus Torvalds 已提交
1551
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1552 1553
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1554 1555
	},{	/* 1 */
		.name		= "HPT372A",
1556
		.init_setup	= init_setup_hpt372a,
L
Linus Torvalds 已提交
1557 1558 1559 1560
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1561
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1562
		.udma_mask	= HPT372_ALLOW_ATA133_6 ? 0x7f : 0x3f,
L
Linus Torvalds 已提交
1563
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1564 1565
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1566 1567
	},{	/* 2 */
		.name		= "HPT302",
1568
		.init_setup	= init_setup_hpt302,
L
Linus Torvalds 已提交
1569 1570 1571 1572
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1573
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1574
		.udma_mask	= HPT302_ALLOW_ATA133_6 ? 0x7f : 0x3f,
L
Linus Torvalds 已提交
1575
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1576 1577
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1578 1579
	},{	/* 3 */
		.name		= "HPT371",
1580
		.init_setup	= init_setup_hpt371,
L
Linus Torvalds 已提交
1581 1582 1583 1584
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
1585
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1586
		.udma_mask	= HPT371_ALLOW_ATA133_6 ? 0x7f : 0x3f,
L
Linus Torvalds 已提交
1587
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1588 1589
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1590 1591 1592 1593 1594 1595 1596
	},{	/* 4 */
		.name		= "HPT374",
		.init_setup	= init_setup_hpt374,
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1597
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1598
		.udma_mask	= 0x3f,
L
Linus Torvalds 已提交
1599
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1600 1601
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1602 1603
	},{	/* 5 */
		.name		= "HPT372N",
1604
		.init_setup	= init_setup_hpt372n,
L
Linus Torvalds 已提交
1605 1606 1607 1608
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1609
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1610
		.udma_mask	= HPT372_ALLOW_ATA133_6 ? 0x7f : 0x3f,
L
Linus Torvalds 已提交
1611
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1612 1613
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	}
};

/**
 *	hpt366_init_one	-	called when an HPT366 is found
 *	@dev: the hpt366 device
 *	@id: the matching pci id
 *
 *	Called when the PCI registration layer (or the IDE initialization)
 *	finds a device matching our IDE device tables.
1624 1625 1626 1627
 *
 *	NOTE: since we'll have to modify some fields of the ide_pci_device_t
 *	structure depending on the chip's revision, we'd better pass a local
 *	copy down the call chain...
L
Linus Torvalds 已提交
1628 1629 1630
 */
static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
1631
	ide_pci_device_t d = hpt366_chipsets[id->driver_data];
L
Linus Torvalds 已提交
1632

1633
	return d.init_setup(dev, &d);
L
Linus Torvalds 已提交
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
}

static struct pci_device_id hpt366_pci_tbl[] = {
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);

static struct pci_driver driver = {
	.name		= "HPT366_IDE",
	.id_table	= hpt366_pci_tbl,
	.probe		= hpt366_init_one,
};

1653
static int __init hpt366_ide_init(void)
L
Linus Torvalds 已提交
1654 1655 1656 1657 1658 1659 1660 1661 1662
{
	return ide_pci_register_driver(&driver);
}

module_init(hpt366_ide_init);

MODULE_AUTHOR("Andre Hedrick");
MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
MODULE_LICENSE("GPL");