hpt366.c 45.1 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * linux/drivers/ide/pci/hpt366.c		Version 1.14	Oct 1, 2007
L
Linus Torvalds 已提交
3 4 5 6
 *
 * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org>
 * Portions Copyright (C) 2001	        Sun Microsystems, Inc.
 * Portions Copyright (C) 2003		Red Hat Inc
7
 * Portions Copyright (C) 2005-2007	MontaVista Software, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13
 *
 * Thanks to HighPoint Technologies for their assistance, and hardware.
 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
 * donation of an ABit BP6 mainboard, processor, and memory acellerated
 * development and support.
 *
14
 *
15 16 17 18 19
 * HighPoint has its own drivers (open source except for the RAID part)
 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
 * This may be useful to anyone wanting to work on this driver, however  do not
 * trust  them too much since the code tends to become less and less meaningful
 * as the time passes... :-/
20
 *
L
Linus Torvalds 已提交
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 * Note that final HPT370 support was done by force extraction of GPL.
 *
 * - add function for getting/setting power status of drive
 * - the HPT370's state machine can get confused. reset it before each dma 
 *   xfer to prevent that from happening.
 * - reset state engine whenever we get an error.
 * - check for busmaster state at end of dma. 
 * - use new highpoint timings.
 * - detect bus speed using highpoint register.
 * - use pll if we don't have a clock table. added a 66MHz table that's
 *   just 2x the 33MHz table.
 * - removed turnaround. NOTE: we never want to switch between pll and
 *   pci clocks as the chip can glitch in those cases. the highpoint
 *   approved workaround slows everything down too much to be useful. in
 *   addition, we would have to serialize access to each chip.
 * 	Adrian Sun <a.sun@sun.com>
 *
 * add drive timings for 66MHz PCI bus,
 * fix ATA Cable signal detection, fix incorrect /proc info
 * add /proc display for per-drive PIO/DMA/UDMA mode and
 * per-channel ATA-33/66 Cable detect.
 * 	Duncan Laurie <void@sun.com>
 *
 * fixup /proc output for multiple controllers
 *	Tim Hockin <thockin@sun.com>
 *
 * On hpt366: 
 * Reset the hpt366 on error, reset on dma
 * Fix disabling Fast Interrupt hpt366.
 * 	Mike Waychison <crlf@sun.com>
 *
 * Added support for 372N clocking and clock switching. The 372N needs
 * different clocks on read/write. This requires overloading rw_disk and
 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
 * keeping me sane. 
 *		Alan Cox <alan@redhat.com>
 *
58 59 60 61 62
 * - fix the clock turnaround code: it was writing to the wrong ports when
 *   called for the secondary channel, caching the current clock mode per-
 *   channel caused the cached register value to get out of sync with the
 *   actual one, the channels weren't serialized, the turnaround shouldn't
 *   be done on 66 MHz PCI bus
S
Sergei Shtylyov 已提交
63 64 65 66
 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
 *   does not allow for this speed anyway
 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
 *   their primary channel is kind of virtual, it isn't tied to any pins)
67 68 69
 * - fix/remove bad/unused timing tables and use one set of tables for the whole
 *   HPT37x chip family; save space by introducing the separate transfer mode
 *   table in which the mode lookup is done
70
 * - use f_CNT value saved by  the HighPoint BIOS as reading it directly gives
71 72
 *   the wrong PCI frequency since DPLL has already been calibrated by BIOS;
 *   read it only from the function 0 of HPT374 chips
73 74
 * - fix the hotswap code:  it caused RESET- to glitch when tristating the bus,
 *   and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
75 76
 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
 *   they tamper with its fields
S
Sergei Shtylyov 已提交
77 78
 * - pass  to the init_setup handlers a copy of the ide_pci_device_t structure
 *   since they may tamper with its fields
79 80
 * - prefix the driver startup messages with the real chip name
 * - claim the extra 240 bytes of I/O space for all chips
81
 * - optimize the UltraDMA filtering and the drive list lookup code
82
 * - use pci_get_slot() to get to the function 1 of HPT36x/374
S
Sergei Shtylyov 已提交
83 84 85 86
 * - cache offset of the channel's misc. control registers (MCRs) being used
 *   throughout the driver
 * - only touch the relevant MCR when detecting the cable type on HPT374's
 *   function 1
87
 * - rename all the register related variables consistently
S
Sergei Shtylyov 已提交
88 89 90 91 92 93 94
 * - move all the interrupt twiddling code from the speedproc handlers into
 *   init_hwif_hpt366(), also grouping all the DMA related code together there
 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
 *   separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
 *   when setting an UltraDMA mode
 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
 *   the best possible one
95
 * - clean up DMA timeout handling for HPT370
S
Sergei Shtylyov 已提交
96 97 98 99 100 101 102
 * - switch to using the enumeration type to differ between the numerous chip
 *   variants, matching PCI device/revision ID with the chip type early, at the
 *   init_setup stage
 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
 *   stop duplicating it for each channel by storing the pointer in the pci_dev
 *   structure: first, at the init_setup stage, point it to a static "template"
 *   with only the chip type and its specific base DPLL frequency, the highest
103 104 105
 *   UltraDMA mode, and the chip settings table pointer filled,  then, at the
 *   init_chipset stage, allocate per-chip instance  and fill it with the rest
 *   of the necessary information
S
Sergei Shtylyov 已提交
106 107 108 109
 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
 *   switch  to calculating  PCI clock frequency based on the chip's base DPLL
 *   frequency
 * - switch to using the  DPLL clock and enable UltraATA/133 mode by default on
110 111
 *   anything  newer than HPT370/A (except HPT374 that is not capable of this
 *   mode according to the manual)
112 113
 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
 *   also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
S
Sergei Shtylyov 已提交
114 115
 *   unify HPT36x/37x timing setup code and the speedproc handlers by joining
 *   the register setting lists into the table indexed by the clock selected
116
 * - set the correct hwif->ultra_mask for each individual chip
117
 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
S
Sergei Shtylyov 已提交
118
 *	Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
L
Linus Torvalds 已提交
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
 */

#include <linux/types.h>
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/timer.h>
#include <linux/mm.h>
#include <linux/ioport.h>
#include <linux/blkdev.h>
#include <linux/hdreg.h>

#include <linux/interrupt.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/ide.h>

#include <asm/uaccess.h>
#include <asm/io.h>
#include <asm/irq.h>

/* various tuning parameters */
#define HPT_RESET_STATE_ENGINE
142 143
#undef	HPT_DELAY_INTERRUPT
#define HPT_SERIALIZE_IO	0
L
Linus Torvalds 已提交
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187

static const char *quirk_drives[] = {
	"QUANTUM FIREBALLlct08 08",
	"QUANTUM FIREBALLP KA6.4",
	"QUANTUM FIREBALLP LM20.4",
	"QUANTUM FIREBALLP LM20.5",
	NULL
};

static const char *bad_ata100_5[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
	NULL
};

static const char *bad_ata66_4[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
188
	"MAXTOR STM3320620A",
L
Linus Torvalds 已提交
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
	NULL
};

static const char *bad_ata66_3[] = {
	"WDC AC310200R",
	NULL
};

static const char *bad_ata33[] = {
	"Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
	"Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
	"Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
	"Maxtor 90510D4",
	"Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
	"Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
	"Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
	NULL
};

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
static u8 xfer_speeds[] = {
	XFER_UDMA_6,
	XFER_UDMA_5,
	XFER_UDMA_4,
	XFER_UDMA_3,
	XFER_UDMA_2,
	XFER_UDMA_1,
	XFER_UDMA_0,

	XFER_MW_DMA_2,
	XFER_MW_DMA_1,
	XFER_MW_DMA_0,

	XFER_PIO_4,
	XFER_PIO_3,
	XFER_PIO_2,
	XFER_PIO_1,
	XFER_PIO_0
L
Linus Torvalds 已提交
226 227
};

228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
/* Key for bus clock timings
 * 36x   37x
 * bits  bits
 * 0:3	 0:3	data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 4:7	 4:8	data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 8:11  9:12	cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
 *		register access.
 * 12:15 13:17	cmd_low_time. Active time of DIOW_/DIOR_ during task file
 *		register access.
 * 16:18 18:20	udma_cycle_time. Clock cycles for UDMA xfer.
 * -	 21	CLK frequency: 0=ATA clock, 1=dual ATA clock.
 * 19:21 22:24	pre_high_time. Time to initialize the 1st cycle for PIO and
 *		MW DMA xfer.
 * 22:24 25:27	cmd_pre_high_time. Time to initialize the 1st PIO cycle for
 *		task file register access.
 * 28	 28	UDMA enable.
 * 29	 29	DMA  enable.
 * 30	 30	PIO MST enable. If set, the chip is in bus master mode during
 *		PIO xfer.
 * 31	 31	FIFO enable.
L
Linus Torvalds 已提交
250 251
 */

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
static u32 forty_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x900fd943,
	/* XFER_UDMA_5 */	0x900fd943,
	/* XFER_UDMA_4 */	0x900fd943,
	/* XFER_UDMA_3 */	0x900ad943,
	/* XFER_UDMA_2 */	0x900bd943,
	/* XFER_UDMA_1 */	0x9008d943,
	/* XFER_UDMA_0 */	0x9008d943,

	/* XFER_MW_DMA_2 */	0xa008d943,
	/* XFER_MW_DMA_1 */	0xa010d955,
	/* XFER_MW_DMA_0 */	0xa010d9fc,

	/* XFER_PIO_4 */	0xc008d963,
	/* XFER_PIO_3 */	0xc010d974,
	/* XFER_PIO_2 */	0xc010d997,
	/* XFER_PIO_1 */	0xc010d9c7,
	/* XFER_PIO_0 */	0xc018d9d9
L
Linus Torvalds 已提交
270 271
};

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
static u32 thirty_three_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c9a731,
	/* XFER_UDMA_5 */	0x90c9a731,
	/* XFER_UDMA_4 */	0x90c9a731,
	/* XFER_UDMA_3 */	0x90cfa731,
	/* XFER_UDMA_2 */	0x90caa731,
	/* XFER_UDMA_1 */	0x90cba731,
	/* XFER_UDMA_0 */	0x90c8a731,

	/* XFER_MW_DMA_2 */	0xa0c8a731,
	/* XFER_MW_DMA_1 */	0xa0c8a732,	/* 0xa0c8a733 */
	/* XFER_MW_DMA_0 */	0xa0c8a797,

	/* XFER_PIO_4 */	0xc0c8a731,
	/* XFER_PIO_3 */	0xc0c8a742,
	/* XFER_PIO_2 */	0xc0d0a753,
	/* XFER_PIO_1 */	0xc0d0a7a3,	/* 0xc0d0a793 */
	/* XFER_PIO_0 */	0xc0d0a7aa	/* 0xc0d0a7a7 */
L
Linus Torvalds 已提交
290 291
};

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
static u32 twenty_five_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c98521,
	/* XFER_UDMA_5 */	0x90c98521,
	/* XFER_UDMA_4 */	0x90c98521,
	/* XFER_UDMA_3 */	0x90cf8521,
	/* XFER_UDMA_2 */	0x90cf8521,
	/* XFER_UDMA_1 */	0x90cb8521,
	/* XFER_UDMA_0 */	0x90cb8521,

	/* XFER_MW_DMA_2 */	0xa0ca8521,
	/* XFER_MW_DMA_1 */	0xa0ca8532,
	/* XFER_MW_DMA_0 */	0xa0ca8575,

	/* XFER_PIO_4 */	0xc0ca8521,
	/* XFER_PIO_3 */	0xc0ca8532,
	/* XFER_PIO_2 */	0xc0ca8542,
	/* XFER_PIO_1 */	0xc0d08572,
	/* XFER_PIO_0 */	0xc0d08585
L
Linus Torvalds 已提交
310 311
};

312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static u32 thirty_three_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12446231,	/* 0x12646231 ?? */
	/* XFER_UDMA_5 */	0x12446231,
	/* XFER_UDMA_4 */	0x12446231,
	/* XFER_UDMA_3 */	0x126c6231,
	/* XFER_UDMA_2 */	0x12486231,
	/* XFER_UDMA_1 */	0x124c6233,
	/* XFER_UDMA_0 */	0x12506297,

	/* XFER_MW_DMA_2 */	0x22406c31,
	/* XFER_MW_DMA_1 */	0x22406c33,
	/* XFER_MW_DMA_0 */	0x22406c97,

	/* XFER_PIO_4 */	0x06414e31,
	/* XFER_PIO_3 */	0x06414e42,
	/* XFER_PIO_2 */	0x06414e53,
	/* XFER_PIO_1 */	0x06814e93,
	/* XFER_PIO_0 */	0x06814ea7
L
Linus Torvalds 已提交
330 331
};

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
static u32 fifty_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12848242,
	/* XFER_UDMA_5 */	0x12848242,
	/* XFER_UDMA_4 */	0x12ac8242,
	/* XFER_UDMA_3 */	0x128c8242,
	/* XFER_UDMA_2 */	0x120c8242,
	/* XFER_UDMA_1 */	0x12148254,
	/* XFER_UDMA_0 */	0x121882ea,

	/* XFER_MW_DMA_2 */	0x22808242,
	/* XFER_MW_DMA_1 */	0x22808254,
	/* XFER_MW_DMA_0 */	0x228082ea,

	/* XFER_PIO_4 */	0x0a81f442,
	/* XFER_PIO_3 */	0x0a81f443,
	/* XFER_PIO_2 */	0x0a81f454,
	/* XFER_PIO_1 */	0x0ac1f465,
	/* XFER_PIO_0 */	0x0ac1f48a
L
Linus Torvalds 已提交
350 351
};

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
static u32 sixty_six_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x1c869c62,
	/* XFER_UDMA_5 */	0x1cae9c62,	/* 0x1c8a9c62 */
	/* XFER_UDMA_4 */	0x1c8a9c62,
	/* XFER_UDMA_3 */	0x1c8e9c62,
	/* XFER_UDMA_2 */	0x1c929c62,
	/* XFER_UDMA_1 */	0x1c9a9c62,
	/* XFER_UDMA_0 */	0x1c829c62,

	/* XFER_MW_DMA_2 */	0x2c829c62,
	/* XFER_MW_DMA_1 */	0x2c829c66,
	/* XFER_MW_DMA_0 */	0x2c829d2e,

	/* XFER_PIO_4 */	0x0c829c62,
	/* XFER_PIO_3 */	0x0c829c84,
	/* XFER_PIO_2 */	0x0c829ca6,
	/* XFER_PIO_1 */	0x0d029d26,
	/* XFER_PIO_0 */	0x0d029d5e
L
Linus Torvalds 已提交
370 371 372
};

#define HPT366_DEBUG_DRIVE_INFO		0
S
Sergei Shtylyov 已提交
373 374 375
#define HPT371_ALLOW_ATA133_6		1
#define HPT302_ALLOW_ATA133_6		1
#define HPT372_ALLOW_ATA133_6		1
S
Sergei Shtylyov 已提交
376
#define HPT370_ALLOW_ATA100_5		0
L
Linus Torvalds 已提交
377 378 379 380
#define HPT366_ALLOW_ATA66_4		1
#define HPT366_ALLOW_ATA66_3		1
#define HPT366_MAX_DEVS			8

S
Sergei Shtylyov 已提交
381 382 383 384 385 386 387 388 389
/* Supported ATA clock frequencies */
enum ata_clock {
	ATA_CLOCK_25MHZ,
	ATA_CLOCK_33MHZ,
	ATA_CLOCK_40MHZ,
	ATA_CLOCK_50MHZ,
	ATA_CLOCK_66MHZ,
	NUM_ATA_CLOCKS
};
L
Linus Torvalds 已提交
390

391
/*
S
Sergei Shtylyov 已提交
392
 *	Hold all the HighPoint chip information in one place.
393
 */
L
Linus Torvalds 已提交
394

S
Sergei Shtylyov 已提交
395 396
struct hpt_info {
	u8 chip_type;		/* Chip type */
397
	u8 max_ultra;		/* Max. UltraDMA mode allowed */
S
Sergei Shtylyov 已提交
398 399 400
	u8 dpll_clk;		/* DPLL clock in MHz */
	u8 pci_clk;		/* PCI  clock in MHz */
	u32 **settings; 	/* Chipset settings table */
401 402
};

S
Sergei Shtylyov 已提交
403 404 405 406 407 408 409 410 411 412 413 414 415 416
/* Supported HighPoint chips */
enum {
	HPT36x,
	HPT370,
	HPT370A,
	HPT374,
	HPT372,
	HPT372A,
	HPT302,
	HPT371,
	HPT372N,
	HPT302N,
	HPT371N
};
417

S
Sergei Shtylyov 已提交
418 419 420 421 422 423 424
static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
	twenty_five_base_hpt36x,
	thirty_three_base_hpt36x,
	forty_base_hpt36x,
	NULL,
	NULL
};
S
Sergei Shtylyov 已提交
425

S
Sergei Shtylyov 已提交
426 427 428 429 430 431 432
static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
	NULL,
	thirty_three_base_hpt37x,
	NULL,
	fifty_base_hpt37x,
	sixty_six_base_hpt37x
};
L
Linus Torvalds 已提交
433

S
Sergei Shtylyov 已提交
434 435
static struct hpt_info hpt36x __devinitdata = {
	.chip_type	= HPT36x,
436
	.max_ultra	= HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? 4 : 3) : 2,
S
Sergei Shtylyov 已提交
437 438 439 440 441 442
	.dpll_clk	= 0,	/* no DPLL */
	.settings	= hpt36x_settings
};

static struct hpt_info hpt370 __devinitdata = {
	.chip_type	= HPT370,
443
	.max_ultra	= HPT370_ALLOW_ATA100_5 ? 5 : 4,
S
Sergei Shtylyov 已提交
444 445 446 447 448 449
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt370a __devinitdata = {
	.chip_type	= HPT370A,
450
	.max_ultra	= HPT370_ALLOW_ATA100_5 ? 5 : 4,
S
Sergei Shtylyov 已提交
451 452 453 454 455 456
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt374 __devinitdata = {
	.chip_type	= HPT374,
457
	.max_ultra	= 5,
S
Sergei Shtylyov 已提交
458 459 460 461 462 463
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372 __devinitdata = {
	.chip_type	= HPT372,
464
	.max_ultra	= HPT372_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
465 466 467 468 469 470
	.dpll_clk	= 55,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372a __devinitdata = {
	.chip_type	= HPT372A,
471
	.max_ultra	= HPT372_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
472 473 474 475 476 477
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt302 __devinitdata = {
	.chip_type	= HPT302,
478
	.max_ultra	= HPT372_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
479 480 481 482 483 484
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt371 __devinitdata = {
	.chip_type	= HPT371,
485
	.max_ultra	= HPT371_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
486 487 488 489 490 491
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372n __devinitdata = {
	.chip_type	= HPT372N,
492
	.max_ultra	= HPT372_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
493 494 495 496 497 498
	.dpll_clk	= 77,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt302n __devinitdata = {
	.chip_type	= HPT302N,
499
	.max_ultra	= HPT302_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
500
	.dpll_clk	= 77,
501
	.settings	= hpt37x_settings
S
Sergei Shtylyov 已提交
502 503 504 505
};

static struct hpt_info hpt371n __devinitdata = {
	.chip_type	= HPT371N,
506
	.max_ultra	= HPT371_ALLOW_ATA133_6 ? 6 : 5,
S
Sergei Shtylyov 已提交
507 508 509
	.dpll_clk	= 77,
	.settings	= hpt37x_settings
};
L
Linus Torvalds 已提交
510

S
Sergei Shtylyov 已提交
511 512 513 514 515 516 517 518 519
static int check_in_drive_list(ide_drive_t *drive, const char **list)
{
	struct hd_driveid *id = drive->id;

	while (*list)
		if (!strcmp(*list++,id->model))
			return 1;
	return 0;
}
L
Linus Torvalds 已提交
520 521

/*
522 523
 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
L
Linus Torvalds 已提交
524
 */
525 526

static u8 hpt3xx_udma_filter(ide_drive_t *drive)
L
Linus Torvalds 已提交
527
{
528 529 530
	ide_hwif_t *hwif	= HWIF(drive);
	struct hpt_info *info	= pci_get_drvdata(hwif->pci_dev);
	u8 mask 		= hwif->ultra_mask;
L
Linus Torvalds 已提交
531

532 533 534 535
	switch (info->chip_type) {
	case HPT36x:
		if (!HPT366_ALLOW_ATA66_4 ||
		    check_in_drive_list(drive, bad_ata66_4))
536
			mask = ATA_UDMA3;
S
Sergei Shtylyov 已提交
537

538 539
		if (!HPT366_ALLOW_ATA66_3 ||
		    check_in_drive_list(drive, bad_ata66_3))
540
			mask = ATA_UDMA2;
541
		break;
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
	case HPT370:
		if (!HPT370_ALLOW_ATA100_5 ||
		    check_in_drive_list(drive, bad_ata100_5))
			mask = ATA_UDMA4;
		break;
	case HPT370A:
		if (!HPT370_ALLOW_ATA100_5 ||
		    check_in_drive_list(drive, bad_ata100_5))
			return ATA_UDMA4;
	case HPT372 :
	case HPT372A:
	case HPT372N:
	case HPT374 :
		if (ide_dev_is_sata(drive->id))
			mask &= ~0x0e;
		/* Fall thru */
558
	default:
559
		return mask;
L
Linus Torvalds 已提交
560
	}
561 562

	return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
L
Linus Torvalds 已提交
563 564
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	struct hpt_info *info	= pci_get_drvdata(hwif->pci_dev);

	switch (info->chip_type) {
	case HPT372 :
	case HPT372A:
	case HPT372N:
	case HPT374 :
		if (ide_dev_is_sata(drive->id))
			return 0x00;
		/* Fall thru */
	default:
		return 0x07;
	}
}

S
Sergei Shtylyov 已提交
583
static u32 get_speed_setting(u8 speed, struct hpt_info *info)
L
Linus Torvalds 已提交
584
{
585 586 587 588 589 590 591 592 593 594 595
	int i;

	/*
	 * Lookup the transfer mode table to get the index into
	 * the timing table.
	 *
	 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
	 */
	for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
		if (xfer_speeds[i] == speed)
			break;
S
Sergei Shtylyov 已提交
596 597 598 599 600
	/*
	 * NOTE: info->settings only points to the pointer
	 * to the list of the actual register values
	 */
	return (*info->settings)[i];
L
Linus Torvalds 已提交
601 602
}

603
static void hpt36x_set_mode(ide_drive_t *drive, const u8 speed)
L
Linus Torvalds 已提交
604
{
605 606
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev  *dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
607
	struct hpt_info	*info	= pci_get_drvdata(dev);
608
	u8  itr_addr		= drive->dn ? 0x44 : 0x40;
609
	u32 old_itr		= 0;
610 611 612 613 614 615
	u32 itr_mask, new_itr;

	itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
		  (speed < XFER_UDMA_0   ? 0xc0070000 : 0xc03800ff);

	new_itr = get_speed_setting(speed, info);
616

L
Linus Torvalds 已提交
617
	/*
618 619
	 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
	 * to avoid problems handling I/O errors later
L
Linus Torvalds 已提交
620
	 */
621 622 623
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr  = (new_itr & ~itr_mask) | (old_itr & itr_mask);
	new_itr &= ~0xc0000000;
L
Linus Torvalds 已提交
624

625
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
626 627
}

628
static void hpt37x_set_mode(ide_drive_t *drive, const u8 speed)
L
Linus Torvalds 已提交
629
{
630 631
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev  *dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
632
	struct hpt_info	*info	= pci_get_drvdata(dev);
633
	u8  itr_addr		= 0x40 + (drive->dn * 4);
634
	u32 old_itr		= 0;
635 636 637 638 639 640
	u32 itr_mask, new_itr;

	itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
		  (speed < XFER_UDMA_0   ? 0xc03c0000 : 0xc1c001ff);

	new_itr = get_speed_setting(speed, info);
L
Linus Torvalds 已提交
641

642 643
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
L
Linus Torvalds 已提交
644
	
645
	if (speed < XFER_MW_DMA_0)
646 647
		new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
648 649
}

650
static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
L
Linus Torvalds 已提交
651
{
652
	ide_hwif_t *hwif	= HWIF(drive);
S
Sergei Shtylyov 已提交
653
	struct hpt_info	*info	= pci_get_drvdata(hwif->pci_dev);
L
Linus Torvalds 已提交
654

S
Sergei Shtylyov 已提交
655
	if (info->chip_type >= HPT370)
656
		hpt37x_set_mode(drive, speed);
L
Linus Torvalds 已提交
657
	else	/* hpt368: hpt_minimum_revision(dev, 2) */
658
		hpt36x_set_mode(drive, speed);
L
Linus Torvalds 已提交
659 660
}

661
static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
L
Linus Torvalds 已提交
662
{
663
	hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
L
Linus Torvalds 已提交
664 665
}

S
Sergei Shtylyov 已提交
666
static int hpt3xx_quirkproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
667
{
S
Sergei Shtylyov 已提交
668 669 670 671 672 673 674
	struct hd_driveid *id	= drive->id;
	const  char **list	= quirk_drives;

	while (*list)
		if (strstr(id->model, *list++))
			return 1;
	return 0;
L
Linus Torvalds 已提交
675 676
}

677
static void hpt3xx_intrproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
678
{
679
	ide_hwif_t *hwif = HWIF(drive);
L
Linus Torvalds 已提交
680 681 682 683

	if (drive->quirk_list)
		return;
	/* drives in the quirk_list may not like intr setups/cleanups */
684
	hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
L
Linus Torvalds 已提交
685 686
}

687
static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
L
Linus Torvalds 已提交
688
{
689 690
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev	*dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
691
	struct hpt_info *info	= pci_get_drvdata(dev);
L
Linus Torvalds 已提交
692 693

	if (drive->quirk_list) {
S
Sergei Shtylyov 已提交
694
		if (info->chip_type >= HPT370) {
695 696 697 698 699 700 701 702 703 704
			u8 scr1 = 0;

			pci_read_config_byte(dev, 0x5a, &scr1);
			if (((scr1 & 0x10) >> 4) != mask) {
				if (mask)
					scr1 |=  0x10;
				else
					scr1 &= ~0x10;
				pci_write_config_byte(dev, 0x5a, scr1);
			}
L
Linus Torvalds 已提交
705
		} else {
706
			if (mask)
707
				disable_irq(hwif->irq);
708 709
			else
				enable_irq (hwif->irq);
L
Linus Torvalds 已提交
710
		}
711 712 713
	} else
		hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
			   IDE_CONTROL_REG);
L
Linus Torvalds 已提交
714 715 716
}

/*
717
 * This is specific to the HPT366 UDMA chipset
L
Linus Torvalds 已提交
718 719
 * by HighPoint|Triones Technologies, Inc.
 */
720
static void hpt366_dma_lost_irq(ide_drive_t *drive)
L
Linus Torvalds 已提交
721
{
722 723 724 725 726 727 728 729 730 731
	struct pci_dev *dev = HWIF(drive)->pci_dev;
	u8 mcr1 = 0, mcr3 = 0, scr1 = 0;

	pci_read_config_byte(dev, 0x50, &mcr1);
	pci_read_config_byte(dev, 0x52, &mcr3);
	pci_read_config_byte(dev, 0x5a, &scr1);
	printk("%s: (%s)  mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
		drive->name, __FUNCTION__, mcr1, mcr3, scr1);
	if (scr1 & 0x10)
		pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
732
	ide_dma_lost_irq(drive);
L
Linus Torvalds 已提交
733 734
}

735
static void hpt370_clear_engine(ide_drive_t *drive)
L
Linus Torvalds 已提交
736
{
737 738 739
	ide_hwif_t *hwif = HWIF(drive);

	pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
L
Linus Torvalds 已提交
740 741 742
	udelay(10);
}

743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
static void hpt370_irq_timeout(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
	u8  dma_cmd;

	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
	printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);

	/* get DMA command mode */
	dma_cmd = hwif->INB(hwif->dma_command);
	/* stop DMA */
	hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
	hpt370_clear_engine(drive);
}

L
Linus Torvalds 已提交
759 760 761 762 763 764 765 766
static void hpt370_ide_dma_start(ide_drive_t *drive)
{
#ifdef HPT_RESET_STATE_ENGINE
	hpt370_clear_engine(drive);
#endif
	ide_dma_start(drive);
}

767
static int hpt370_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
768 769
{
	ide_hwif_t *hwif	= HWIF(drive);
770
	u8  dma_stat		= hwif->INB(hwif->dma_status);
L
Linus Torvalds 已提交
771 772 773 774 775

	if (dma_stat & 0x01) {
		/* wait a little */
		udelay(20);
		dma_stat = hwif->INB(hwif->dma_status);
776 777
		if (dma_stat & 0x01)
			hpt370_irq_timeout(drive);
L
Linus Torvalds 已提交
778 779 780 781
	}
	return __ide_dma_end(drive);
}

782
static void hpt370_dma_timeout(ide_drive_t *drive)
L
Linus Torvalds 已提交
783
{
784
	hpt370_irq_timeout(drive);
785
	ide_dma_timeout(drive);
L
Linus Torvalds 已提交
786 787 788 789 790 791 792
}

/* returns 1 if DMA IRQ issued, 0 otherwise */
static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
793
	u8  dma_stat;
L
Linus Torvalds 已提交
794

795
	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
L
Linus Torvalds 已提交
796 797 798 799 800
	if (bfifo & 0x1FF) {
//		printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
		return 0;
	}

801
	dma_stat = inb(hwif->dma_status);
L
Linus Torvalds 已提交
802
	/* return 1 if INTR asserted */
803
	if (dma_stat & 4)
L
Linus Torvalds 已提交
804 805 806 807 808 809 810 811
		return 1;

	if (!drive->waiting_for_dma)
		printk(KERN_WARNING "%s: (%s) called while not waiting\n",
				drive->name, __FUNCTION__);
	return 0;
}

812
static int hpt374_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
813 814
{
	ide_hwif_t *hwif	= HWIF(drive);
815 816 817 818 819 820 821 822
	struct pci_dev	*dev	= hwif->pci_dev;
	u8 mcr	= 0, mcr_addr	= hwif->select_data;
	u8 bwsr = 0, mask	= hwif->channel ? 0x02 : 0x01;

	pci_read_config_byte(dev, 0x6a, &bwsr);
	pci_read_config_byte(dev, mcr_addr, &mcr);
	if (bwsr & mask)
		pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
L
Linus Torvalds 已提交
823 824 825 826
	return __ide_dma_end(drive);
}

/**
827 828 829
 *	hpt3xxn_set_clock	-	perform clock switching dance
 *	@hwif: hwif to switch
 *	@mode: clocking mode (0x21 for write, 0x23 otherwise)
L
Linus Torvalds 已提交
830
 *
831
 *	Switch the DPLL clock on the HPT3xxN devices. This is a	right mess.
L
Linus Torvalds 已提交
832
 */
833 834

static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
L
Linus Torvalds 已提交
835
{
S
Sergei Shtylyov 已提交
836
	u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
837 838 839 840

	if ((scr2 & 0x7f) == mode)
		return;

L
Linus Torvalds 已提交
841
	/* Tristate the bus */
S
Sergei Shtylyov 已提交
842
	hwif->OUTB(0x80, hwif->dma_master + 0x73);
843 844
	hwif->OUTB(0x80, hwif->dma_master + 0x77);

L
Linus Torvalds 已提交
845
	/* Switch clock and reset channels */
846 847 848
	hwif->OUTB(mode, hwif->dma_master + 0x7b);
	hwif->OUTB(0xc0, hwif->dma_master + 0x79);

S
Sergei Shtylyov 已提交
849 850 851 852 853 854 855 856
	/*
	 * Reset the state machines.
	 * NOTE: avoid accidentally enabling the disabled channels.
	 */
	hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
		   hwif->dma_master + 0x70);
	hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
		   hwif->dma_master + 0x74);
857

L
Linus Torvalds 已提交
858
	/* Complete reset */
859 860
	hwif->OUTB(0x00, hwif->dma_master + 0x79);

L
Linus Torvalds 已提交
861
	/* Reconnect channels to bus */
S
Sergei Shtylyov 已提交
862
	hwif->OUTB(0x00, hwif->dma_master + 0x73);
863
	hwif->OUTB(0x00, hwif->dma_master + 0x77);
L
Linus Torvalds 已提交
864 865 866
}

/**
867
 *	hpt3xxn_rw_disk		-	prepare for I/O
L
Linus Torvalds 已提交
868 869 870
 *	@drive: drive for command
 *	@rq: block request structure
 *
871
 *	This is called when a disk I/O is issued to HPT3xxN.
L
Linus Torvalds 已提交
872 873 874
 *	We need it because of the clock switching.
 */

875
static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
L
Linus Torvalds 已提交
876
{
S
Sergei Shtylyov 已提交
877
	hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
L
Linus Torvalds 已提交
878 879 880
}

/* 
881
 * Set/get power state for a drive.
882
 * NOTE: affects both drives on each channel.
L
Linus Torvalds 已提交
883
 *
884
 * When we turn the power back on, we need to re-initialize things.
L
Linus Torvalds 已提交
885 886
 */
#define TRISTATE_BIT  0x8000
887 888

static int hpt3xx_busproc(ide_drive_t *drive, int state)
L
Linus Torvalds 已提交
889
{
890
	ide_hwif_t *hwif	= HWIF(drive);
L
Linus Torvalds 已提交
891
	struct pci_dev *dev	= hwif->pci_dev;
892 893 894 895
	u8  mcr_addr		= hwif->select_data + 2;
	u8  resetmask		= hwif->channel ? 0x80 : 0x40;
	u8  bsr2		= 0;
	u16 mcr			= 0;
L
Linus Torvalds 已提交
896 897 898

	hwif->bus_state = state;

899
	/* Grab the status. */
900 901
	pci_read_config_word(dev, mcr_addr, &mcr);
	pci_read_config_byte(dev, 0x59, &bsr2);
L
Linus Torvalds 已提交
902

903 904 905 906
	/*
	 * Set the state. We don't set it if we don't need to do so.
	 * Make sure that the drive knows that it has failed if it's off.
	 */
L
Linus Torvalds 已提交
907 908
	switch (state) {
	case BUSSTATE_ON:
909
		if (!(bsr2 & resetmask))
L
Linus Torvalds 已提交
910
			return 0;
911 912
		hwif->drives[0].failures = hwif->drives[1].failures = 0;

913 914
		pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
		pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
915
		return 0;
L
Linus Torvalds 已提交
916
	case BUSSTATE_OFF:
917
		if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
918
			return 0;
919
		mcr &= ~TRISTATE_BIT;
L
Linus Torvalds 已提交
920 921
		break;
	case BUSSTATE_TRISTATE:
922
		if ((bsr2 & resetmask) &&  (mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
923
			return 0;
924
		mcr |= TRISTATE_BIT;
L
Linus Torvalds 已提交
925
		break;
926 927
	default:
		return -EINVAL;
L
Linus Torvalds 已提交
928 929
	}

930 931 932
	hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
	hwif->drives[1].failures = hwif->drives[1].max_failures + 1;

933 934
	pci_write_config_word(dev, mcr_addr, mcr);
	pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
L
Linus Torvalds 已提交
935 936 937
	return 0;
}

S
Sergei Shtylyov 已提交
938 939 940 941 942 943 944 945
/**
 *	hpt37x_calibrate_dpll	-	calibrate the DPLL
 *	@dev: PCI device
 *
 *	Perform a calibration cycle on the DPLL.
 *	Returns 1 if this succeeds
 */
static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
L
Linus Torvalds 已提交
946
{
S
Sergei Shtylyov 已提交
947 948 949
	u32 dpll = (f_high << 16) | f_low | 0x100;
	u8  scr2;
	int i;
950

S
Sergei Shtylyov 已提交
951
	pci_write_config_dword(dev, 0x5c, dpll);
952

S
Sergei Shtylyov 已提交
953 954 955 956 957
	/* Wait for oscillator ready */
	for(i = 0; i < 0x5000; ++i) {
		udelay(50);
		pci_read_config_byte(dev, 0x5b, &scr2);
		if (scr2 & 0x80)
958 959
			break;
	}
S
Sergei Shtylyov 已提交
960 961 962 963 964 965 966 967 968 969 970
	/* See if it stays ready (we'll just bail out if it's not yet) */
	for(i = 0; i < 0x1000; ++i) {
		pci_read_config_byte(dev, 0x5b, &scr2);
		/* DPLL destabilized? */
		if(!(scr2 & 0x80))
			return 0;
	}
	/* Turn off tuning, we have the DPLL set */
	pci_read_config_dword (dev, 0x5c, &dpll);
	pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
	return 1;
971 972
}

S
Sergei Shtylyov 已提交
973
static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
974
{
S
Sergei Shtylyov 已提交
975 976 977
	struct hpt_info *info	= kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
	unsigned long io_base	= pci_resource_start(dev, 4);
	u8 pci_clk,  dpll_clk	= 0;	/* PCI and DPLL clock in MHz */
978
	u8 chip_type;
S
Sergei Shtylyov 已提交
979 980 981 982 983 984 985
	enum ata_clock	clock;

	if (info == NULL) {
		printk(KERN_ERR "%s: out of memory!\n", name);
		return -ENOMEM;
	}

L
Linus Torvalds 已提交
986
	/*
S
Sergei Shtylyov 已提交
987 988
	 * Copy everything from a static "template" structure
	 * to just allocated per-chip hpt_info structure.
L
Linus Torvalds 已提交
989
	 */
990 991
	memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
	chip_type = info->chip_type;
L
Linus Torvalds 已提交
992

S
Sergei Shtylyov 已提交
993 994 995 996
	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
	pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
	pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
997

L
Linus Torvalds 已提交
998
	/*
S
Sergei Shtylyov 已提交
999
	 * First, try to estimate the PCI clock frequency...
L
Linus Torvalds 已提交
1000
	 */
1001
	if (chip_type >= HPT370) {
S
Sergei Shtylyov 已提交
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
		u8  scr1  = 0;
		u16 f_cnt = 0;
		u32 temp  = 0;

		/* Interrupt force enable. */
		pci_read_config_byte(dev, 0x5a, &scr1);
		if (scr1 & 0x10)
			pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);

		/*
		 * HighPoint does this for HPT372A.
		 * NOTE: This register is only writeable via I/O space.
		 */
1015
		if (chip_type == HPT372A)
S
Sergei Shtylyov 已提交
1016 1017 1018 1019 1020 1021 1022
			outb(0x0e, io_base + 0x9c);

		/*
		 * Default to PCI clock. Make sure MA15/16 are set to output
		 * to prevent drives having problems with 40-pin cables.
		 */
		pci_write_config_byte(dev, 0x5b, 0x23);
1023

S
Sergei Shtylyov 已提交
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
		/*
		 * We'll have to read f_CNT value in order to determine
		 * the PCI clock frequency according to the following ratio:
		 *
		 * f_CNT = Fpci * 192 / Fdpll
		 *
		 * First try reading the register in which the HighPoint BIOS
		 * saves f_CNT value before  reprogramming the DPLL from its
		 * default setting (which differs for the various chips).
		 *
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
		 * NOTE: This register is only accessible via I/O space;
		 * HPT374 BIOS only saves it for the function 0, so we have to
		 * always read it from there -- no need to check the result of
		 * pci_get_slot() for the function 0 as the whole device has
		 * been already "pinned" (via function 1) in init_setup_hpt374()
		 */
		if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
			struct pci_dev	*dev1 = pci_get_slot(dev->bus,
							     dev->devfn - 1);
			unsigned long io_base = pci_resource_start(dev1, 4);

			temp =	inl(io_base + 0x90);
			pci_dev_put(dev1);
		} else
			temp =	inl(io_base + 0x90);

		/*
		 * In case the signature check fails, we'll have to
		 * resort to reading the f_CNT register itself in hopes
		 * that nobody has touched the DPLL yet...
S
Sergei Shtylyov 已提交
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
		 */
		if ((temp & 0xFFFFF000) != 0xABCDE000) {
			int i;

			printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
			       name);

			/* Calculate the average value of f_CNT. */
			for (temp = i = 0; i < 128; i++) {
				pci_read_config_word(dev, 0x78, &f_cnt);
				temp += f_cnt & 0x1ff;
				mdelay(1);
			}
			f_cnt = temp / 128;
		} else
			f_cnt = temp & 0x1ff;

		dpll_clk = info->dpll_clk;
		pci_clk  = (f_cnt * dpll_clk) / 192;

		/* Clamp PCI clock to bands. */
		if (pci_clk < 40)
			pci_clk = 33;
		else if(pci_clk < 45)
			pci_clk = 40;
		else if(pci_clk < 55)
			pci_clk = 50;
L
Linus Torvalds 已提交
1081
		else
S
Sergei Shtylyov 已提交
1082
			pci_clk = 66;
1083

S
Sergei Shtylyov 已提交
1084 1085
		printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
		       "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1086
	} else {
S
Sergei Shtylyov 已提交
1087 1088 1089 1090 1091 1092 1093 1094
		u32 itr1 = 0;

		pci_read_config_dword(dev, 0x40, &itr1);

		/* Detect PCI clock by looking at cmd_high_time. */
		switch((itr1 >> 8) & 0x07) {
			case 0x09:
				pci_clk = 40;
1095
				break;
S
Sergei Shtylyov 已提交
1096 1097
			case 0x05:
				pci_clk = 25;
1098
				break;
S
Sergei Shtylyov 已提交
1099 1100 1101
			case 0x07:
			default:
				pci_clk = 33;
1102
				break;
L
Linus Torvalds 已提交
1103 1104
		}
	}
1105

S
Sergei Shtylyov 已提交
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
	/* Let's assume we'll use PCI clock for the ATA clock... */
	switch (pci_clk) {
		case 25:
			clock = ATA_CLOCK_25MHZ;
			break;
		case 33:
		default:
			clock = ATA_CLOCK_33MHZ;
			break;
		case 40:
			clock = ATA_CLOCK_40MHZ;
			break;
		case 50:
			clock = ATA_CLOCK_50MHZ;
			break;
		case 66:
			clock = ATA_CLOCK_66MHZ;
			break;
	}
1125

L
Linus Torvalds 已提交
1126
	/*
S
Sergei Shtylyov 已提交
1127 1128
	 * Only try the DPLL if we don't have a table for the PCI clock that
	 * we are running at for HPT370/A, always use it  for anything newer...
1129
	 *
S
Sergei Shtylyov 已提交
1130 1131 1132
	 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
	 * We also  don't like using  the DPLL because this causes glitches
	 * on PRST-/SRST- when the state engine gets reset...
L
Linus Torvalds 已提交
1133
	 */
1134
	if (chip_type >= HPT374 || info->settings[clock] == NULL) {
S
Sergei Shtylyov 已提交
1135 1136 1137 1138 1139 1140 1141
		u16 f_low, delta = pci_clk < 50 ? 2 : 4;
		int adjust;

		 /*
		  * Select 66 MHz DPLL clock only if UltraATA/133 mode is
		  * supported/enabled, use 50 MHz DPLL clock otherwise...
		  */
1142
		if (info->max_ultra == 6) {
S
Sergei Shtylyov 已提交
1143 1144 1145 1146 1147 1148
			dpll_clk = 66;
			clock = ATA_CLOCK_66MHZ;
		} else if (dpll_clk) {	/* HPT36x chips don't have DPLL */
			dpll_clk = 50;
			clock = ATA_CLOCK_50MHZ;
		}
1149

S
Sergei Shtylyov 已提交
1150 1151 1152 1153
		if (info->settings[clock] == NULL) {
			printk(KERN_ERR "%s: unknown bus timing!\n", name);
			kfree(info);
			return -EIO;
L
Linus Torvalds 已提交
1154 1155
		}

S
Sergei Shtylyov 已提交
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
		/* Select the DPLL clock. */
		pci_write_config_byte(dev, 0x5b, 0x21);

		/*
		 * Adjust the DPLL based upon PCI clock, enable it,
		 * and wait for stabilization...
		 */
		f_low = (pci_clk * 48) / dpll_clk;

		for (adjust = 0; adjust < 8; adjust++) {
			if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
				break;

			/*
			 * See if it'll settle at a fractionally different clock
			 */
			if (adjust & 1)
				f_low -= adjust >> 1;
			else
				f_low += adjust >> 1;
		}
		if (adjust == 8) {
			printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
			kfree(info);
			return -EIO;
		}

		printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
	} else {
		/* Mark the fact that we're not using the DPLL. */
		dpll_clk = 0;

		printk("%s: using %d MHz PCI clock\n", name, pci_clk);
	}
1190

1191
	/*
S
Sergei Shtylyov 已提交
1192 1193
	 * Advance the table pointer to a slot which points to the list
	 * of the register values settings matching the clock being used.
1194
	 */
S
Sergei Shtylyov 已提交
1195
	info->settings += clock;
L
Linus Torvalds 已提交
1196

S
Sergei Shtylyov 已提交
1197 1198 1199
	/* Store the clock frequencies. */
	info->dpll_clk	= dpll_clk;
	info->pci_clk	= pci_clk;
L
Linus Torvalds 已提交
1200

S
Sergei Shtylyov 已提交
1201 1202
	/* Point to this chip's own instance of the hpt_info structure. */
	pci_set_drvdata(dev, info);
1203

1204
	if (chip_type >= HPT370) {
S
Sergei Shtylyov 已提交
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
		u8  mcr1, mcr4;

		/*
		 * Reset the state engines.
		 * NOTE: Avoid accidentally enabling the disabled channels.
		 */
		pci_read_config_byte (dev, 0x50, &mcr1);
		pci_read_config_byte (dev, 0x54, &mcr4);
		pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
		pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
		udelay(100);
1216
	}
L
Linus Torvalds 已提交
1217

S
Sergei Shtylyov 已提交
1218 1219 1220 1221 1222
	/*
	 * On  HPT371N, if ATA clock is 66 MHz we must set bit 2 in
	 * the MISC. register to stretch the UltraDMA Tss timing.
	 * NOTE: This register is only writeable via I/O space.
	 */
1223
	if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
S
Sergei Shtylyov 已提交
1224 1225 1226

		outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);

L
Linus Torvalds 已提交
1227 1228 1229 1230 1231
	return dev->irq;
}

static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
{
1232 1233 1234 1235 1236 1237
	struct pci_dev	*dev	= hwif->pci_dev;
	struct hpt_info *info	= pci_get_drvdata(dev);
	int serialize		= HPT_SERIALIZE_IO;
	u8  scr1 = 0, ata66	= hwif->channel ? 0x01 : 0x02;
	u8  chip_type		= info->chip_type;
	u8  new_mcr, old_mcr	= 0;
1238 1239

	/* Cache the channel's MISC. control registers' offset */
1240
	hwif->select_data	= hwif->channel ? 0x54 : 0x50;
1241

1242
	hwif->set_pio_mode	= &hpt3xx_set_pio_mode;
1243
	hwif->set_dma_mode	= &hpt3xx_set_mode;
1244 1245 1246 1247
	hwif->quirkproc		= &hpt3xx_quirkproc;
	hwif->intrproc		= &hpt3xx_intrproc;
	hwif->maskproc		= &hpt3xx_maskproc;
	hwif->busproc		= &hpt3xx_busproc;
1248

1249
	hwif->udma_filter	= &hpt3xx_udma_filter;
1250
	hwif->mdma_filter	= &hpt3xx_mdma_filter;
1251

1252 1253 1254 1255 1256 1257
	/*
	 * HPT3xxN chips have some complications:
	 *
	 * - on 33 MHz PCI we must clock switch
	 * - on 66 MHz PCI we must NOT use the PCI clock
	 */
S
Sergei Shtylyov 已提交
1258
	if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
1259 1260 1261 1262 1263 1264 1265
		/*
		 * Clock is shared between the channels,
		 * so we'll have to serialize them... :-(
		 */
		serialize = 1;
		hwif->rw_disk = &hpt3xxn_rw_disk;
	}
L
Linus Torvalds 已提交
1266

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
	/* Serialize access to this device if needed */
	if (serialize && hwif->mate)
		hwif->serialized = hwif->mate->serialized = 1;

	/*
	 * Disable the "fast interrupt" prediction.  Don't hold off
	 * on interrupts. (== 0x01 despite what the docs say)
	 */
	pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);

S
Sergei Shtylyov 已提交
1277
	if (info->chip_type >= HPT374)
1278
		new_mcr = old_mcr & ~0x07;
S
Sergei Shtylyov 已提交
1279
	else if (info->chip_type >= HPT370) {
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
		new_mcr = old_mcr;
		new_mcr &= ~0x02;

#ifdef HPT_DELAY_INTERRUPT
		new_mcr &= ~0x01;
#else
		new_mcr |=  0x01;
#endif
	} else					/* HPT366 and HPT368  */
		new_mcr = old_mcr & ~0x80;

	if (new_mcr != old_mcr)
		pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);

1294 1295 1296
	hwif->drives[0].autotune = hwif->drives[1].autotune = 1;

	if (hwif->dma_base == 0)
1297 1298
		return;

1299
	hwif->ultra_mask = hwif->cds->udma_mask;
1300 1301
	hwif->mwdma_mask = 0x07;

L
Linus Torvalds 已提交
1302 1303
	/*
	 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1304
	 * address lines to access an external EEPROM.  To read valid
L
Linus Torvalds 已提交
1305 1306
	 * cable detect state the pins must be enabled as inputs.
	 */
S
Sergei Shtylyov 已提交
1307
	if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
L
Linus Torvalds 已提交
1308 1309 1310 1311 1312
		/*
		 * HPT374 PCI function 1
		 * - set bit 15 of reg 0x52 to enable TCBLID as input
		 * - set bit 15 of reg 0x56 to enable FCBLID as input
		 */
1313 1314 1315 1316 1317
		u8  mcr_addr = hwif->select_data + 2;
		u16 mcr;

		pci_read_config_word (dev, mcr_addr, &mcr);
		pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
L
Linus Torvalds 已提交
1318
		/* now read cable id register */
1319 1320
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_word(dev, mcr_addr, mcr);
S
Sergei Shtylyov 已提交
1321
	} else if (chip_type >= HPT370) {
L
Linus Torvalds 已提交
1322 1323
		/*
		 * HPT370/372 and 374 pcifn 0
1324
		 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
L
Linus Torvalds 已提交
1325
		 */
1326
		u8 scr2 = 0;
L
Linus Torvalds 已提交
1327

1328 1329 1330 1331 1332 1333 1334
		pci_read_config_byte (dev, 0x5b, &scr2);
		pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
		/* now read cable id register */
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_byte(dev, 0x5b,  scr2);
	} else
		pci_read_config_byte (dev, 0x5a, &scr1);
L
Linus Torvalds 已提交
1335

1336 1337
	if (hwif->cbl != ATA_CBL_PATA40_SHORT)
		hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
L
Linus Torvalds 已提交
1338

S
Sergei Shtylyov 已提交
1339
	if (chip_type >= HPT374) {
1340 1341
		hwif->ide_dma_test_irq	= &hpt374_ide_dma_test_irq;
		hwif->ide_dma_end	= &hpt374_ide_dma_end;
S
Sergei Shtylyov 已提交
1342
	} else if (chip_type >= HPT370) {
1343 1344
		hwif->dma_start 	= &hpt370_ide_dma_start;
		hwif->ide_dma_end	= &hpt370_ide_dma_end;
1345
		hwif->dma_timeout	= &hpt370_dma_timeout;
1346
	} else
1347
		hwif->dma_lost_irq	= &hpt366_dma_lost_irq;
L
Linus Torvalds 已提交
1348 1349 1350

	if (!noautodma)
		hwif->autodma = 1;
1351
	hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
L
Linus Torvalds 已提交
1352 1353 1354 1355
}

static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
{
1356
	struct pci_dev	*dev		= hwif->pci_dev;
1357 1358
	u8 masterdma	= 0, slavedma	= 0;
	u8 dma_new	= 0, dma_old	= 0;
L
Linus Torvalds 已提交
1359 1360
	unsigned long flags;

1361
	dma_old = hwif->INB(dmabase + 2);
L
Linus Torvalds 已提交
1362 1363 1364 1365

	local_irq_save(flags);

	dma_new = dma_old;
1366 1367
	pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
	pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47,  &slavedma);
L
Linus Torvalds 已提交
1368 1369

	if (masterdma & 0x30)	dma_new |= 0x20;
1370
	if ( slavedma & 0x30)	dma_new |= 0x40;
L
Linus Torvalds 已提交
1371
	if (dma_new != dma_old)
1372
		hwif->OUTB(dma_new, dmabase + 2);
L
Linus Torvalds 已提交
1373 1374 1375 1376 1377 1378 1379 1380

	local_irq_restore(flags);

	ide_setup_dma(hwif, dmabase, 8);
}

static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
{
1381
	struct pci_dev *dev2;
L
Linus Torvalds 已提交
1382 1383 1384 1385

	if (PCI_FUNC(dev->devfn) & 1)
		return -ENODEV;

S
Sergei Shtylyov 已提交
1386 1387
	pci_set_drvdata(dev, &hpt374);

1388 1389 1390
	if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
		int ret;

S
Sergei Shtylyov 已提交
1391 1392
		pci_set_drvdata(dev2, &hpt374);

1393 1394 1395 1396 1397
		if (dev2->irq != dev->irq) {
			/* FIXME: we need a core pci_set_interrupt() */
			dev2->irq = dev->irq;
			printk(KERN_WARNING "%s: PCI config space interrupt "
			       "fixed.\n", d->name);
L
Linus Torvalds 已提交
1398
		}
1399 1400 1401 1402
		ret = ide_setup_pci_devices(dev, dev2, d);
		if (ret < 0)
			pci_dev_put(dev2);
		return ret;
L
Linus Torvalds 已提交
1403 1404 1405 1406
	}
	return ide_setup_pci_device(dev, d);
}

1407
static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
L
Linus Torvalds 已提交
1408
{
S
Sergei Shtylyov 已提交
1409 1410
	pci_set_drvdata(dev, &hpt372n);

L
Linus Torvalds 已提交
1411 1412 1413
	return ide_setup_pci_device(dev, d);
}

1414 1415
static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1416
	struct hpt_info *info;
1417
	u8 mcr1 = 0;
1418

1419
	if (dev->revision > 1) {
1420
		d->name = "HPT371N";
1421

S
Sergei Shtylyov 已提交
1422 1423 1424 1425
		info = &hpt371n;
	} else
		info = &hpt371;

1426 1427 1428 1429 1430 1431 1432 1433
	/*
	 * HPT371 chips physically have only one channel, the secondary one,
	 * but the primary channel registers do exist!  Go figure...
	 * So,  we manually disable the non-existing channel here
	 * (if the BIOS hasn't done this already).
	 */
	pci_read_config_byte(dev, 0x50, &mcr1);
	if (mcr1 & 0x04)
1434 1435
		pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);

S
Sergei Shtylyov 已提交
1436 1437
	pci_set_drvdata(dev, info);

1438 1439 1440 1441 1442
	return ide_setup_pci_device(dev, d);
}

static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1443
	struct hpt_info *info;
1444

1445
	if (dev->revision > 1) {
1446 1447
		d->name = "HPT372N";

S
Sergei Shtylyov 已提交
1448 1449 1450 1451 1452
		info = &hpt372n;
	} else
		info = &hpt372a;
	pci_set_drvdata(dev, info);

1453 1454 1455 1456 1457
	return ide_setup_pci_device(dev, d);
}

static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1458
	struct hpt_info *info;
1459

1460
	if (dev->revision > 1) {
1461
		d->name = "HPT302N";
1462

S
Sergei Shtylyov 已提交
1463 1464 1465 1466 1467
		info = &hpt302n;
	} else
		info = &hpt302;
	pci_set_drvdata(dev, info);

1468 1469 1470
	return ide_setup_pci_device(dev, d);
}

L
Linus Torvalds 已提交
1471 1472
static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
{
1473
	struct pci_dev *dev2;
1474
	u8 rev = dev->revision;
1475 1476 1477
	static char   *chipset_names[] = { "HPT366", "HPT366",  "HPT368",
					   "HPT370", "HPT370A", "HPT372",
					   "HPT372N" };
S
Sergei Shtylyov 已提交
1478 1479 1480
	static struct hpt_info *info[] = { &hpt36x,  &hpt36x,  &hpt36x,
					   &hpt370,  &hpt370a, &hpt372,
					   &hpt372n  };
L
Linus Torvalds 已提交
1481 1482 1483 1484

	if (PCI_FUNC(dev->devfn) & 1)
		return -ENODEV;

1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
	switch (rev) {
	case 0:
	case 1:
	case 2:
		/*
		 * HPT36x chips have one channel per function and have
		 * both channel enable bits located differently and visible
		 * to both functions -- really stupid design decision... :-(
		 * Bit 4 is for the primary channel, bit 5 for the secondary.
		 */
1495
		d->host_flags |= IDE_HFLAG_SINGLE;
1496 1497
		d->enablebits[0].mask = d->enablebits[0].val = 0x10;

1498 1499
		d->udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ?
			       ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2;
1500 1501 1502
		break;
	case 3:
	case 4:
1503
		d->udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4;
1504 1505
		break;
	default:
S
Sergei Shtylyov 已提交
1506
		rev = 6;
1507 1508 1509
		/* fall thru */
	case 5:
	case 6:
1510
		d->udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5;
1511 1512 1513
		break;
	}

1514
	d->name = chipset_names[rev];
L
Linus Torvalds 已提交
1515

S
Sergei Shtylyov 已提交
1516 1517
	pci_set_drvdata(dev, info[rev]);

1518 1519
	if (rev > 2)
		goto init_single;
L
Linus Torvalds 已提交
1520

1521
	if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1522
		u8  mcr1 = 0, pin1 = 0, pin2 = 0;
1523 1524
		int ret;

S
Sergei Shtylyov 已提交
1525 1526
		pci_set_drvdata(dev2, info[rev]);

1527 1528 1529 1530 1531 1532 1533 1534
		/*
		 * Now we'll have to force both channels enabled if
		 * at least one of them has been enabled by BIOS...
		 */
		pci_read_config_byte(dev, 0x50, &mcr1);
		if (mcr1 & 0x30)
			pci_write_config_byte(dev, 0x50, mcr1 | 0x30);

1535 1536 1537 1538 1539 1540
		pci_read_config_byte(dev,  PCI_INTERRUPT_PIN, &pin1);
		pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
		if (pin1 != pin2 && dev->irq == dev2->irq) {
			d->bootable = ON_BOARD;
			printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
			       d->name, pin1, pin2);
L
Linus Torvalds 已提交
1541
		}
1542 1543 1544 1545
		ret = ide_setup_pci_devices(dev, dev2, d);
		if (ret < 0)
			pci_dev_put(dev2);
		return ret;
L
Linus Torvalds 已提交
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	}
init_single:
	return ide_setup_pci_device(dev, d);
}

static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
	{	/* 0 */
		.name		= "HPT366",
		.init_setup	= init_setup_hpt366,
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1559
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
L
Linus Torvalds 已提交
1560
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1561 1562
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1563 1564
	},{	/* 1 */
		.name		= "HPT372A",
1565
		.init_setup	= init_setup_hpt372a,
L
Linus Torvalds 已提交
1566 1567 1568 1569
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1570
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1571
		.udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
L
Linus Torvalds 已提交
1572
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1573 1574
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1575 1576
	},{	/* 2 */
		.name		= "HPT302",
1577
		.init_setup	= init_setup_hpt302,
L
Linus Torvalds 已提交
1578 1579 1580 1581
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1582
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1583
		.udma_mask	= HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
L
Linus Torvalds 已提交
1584
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1585 1586
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1587 1588
	},{	/* 3 */
		.name		= "HPT371",
1589
		.init_setup	= init_setup_hpt371,
L
Linus Torvalds 已提交
1590 1591 1592 1593
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
1594
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1595
		.udma_mask	= HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
L
Linus Torvalds 已提交
1596
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1597 1598
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1599 1600 1601 1602 1603 1604 1605
	},{	/* 4 */
		.name		= "HPT374",
		.init_setup	= init_setup_hpt374,
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1606
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1607
		.udma_mask	= ATA_UDMA5,
L
Linus Torvalds 已提交
1608
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1609 1610
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1611 1612
	},{	/* 5 */
		.name		= "HPT372N",
1613
		.init_setup	= init_setup_hpt372n,
L
Linus Torvalds 已提交
1614 1615 1616 1617
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1618
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1619
		.udma_mask	= HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
L
Linus Torvalds 已提交
1620
		.bootable	= OFF_BOARD,
B
Bartlomiej Zolnierkiewicz 已提交
1621 1622
		.extra		= 240,
		.pio_mask	= ATA_PIO4,
L
Linus Torvalds 已提交
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	}
};

/**
 *	hpt366_init_one	-	called when an HPT366 is found
 *	@dev: the hpt366 device
 *	@id: the matching pci id
 *
 *	Called when the PCI registration layer (or the IDE initialization)
 *	finds a device matching our IDE device tables.
1633 1634 1635 1636
 *
 *	NOTE: since we'll have to modify some fields of the ide_pci_device_t
 *	structure depending on the chip's revision, we'd better pass a local
 *	copy down the call chain...
L
Linus Torvalds 已提交
1637 1638 1639
 */
static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
1640
	ide_pci_device_t d = hpt366_chipsets[id->driver_data];
L
Linus Torvalds 已提交
1641

1642
	return d.init_setup(dev, &d);
L
Linus Torvalds 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
}

static struct pci_device_id hpt366_pci_tbl[] = {
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);

static struct pci_driver driver = {
	.name		= "HPT366_IDE",
	.id_table	= hpt366_pci_tbl,
	.probe		= hpt366_init_one,
};

1662
static int __init hpt366_ide_init(void)
L
Linus Torvalds 已提交
1663 1664 1665 1666 1667 1668 1669 1670 1671
{
	return ide_pci_register_driver(&driver);
}

module_init(hpt366_ide_init);

MODULE_AUTHOR("Andre Hedrick");
MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
MODULE_LICENSE("GPL");