hpt366.c 44.6 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 * linux/drivers/ide/pci/hpt366.c		Version 1.06	Jun 27, 2007
L
Linus Torvalds 已提交
3 4 5 6
 *
 * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org>
 * Portions Copyright (C) 2001	        Sun Microsystems, Inc.
 * Portions Copyright (C) 2003		Red Hat Inc
7
 * Portions Copyright (C) 2005-2007	MontaVista Software, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13
 *
 * Thanks to HighPoint Technologies for their assistance, and hardware.
 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
 * donation of an ABit BP6 mainboard, processor, and memory acellerated
 * development and support.
 *
14
 *
15 16 17 18 19
 * HighPoint has its own drivers (open source except for the RAID part)
 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
 * This may be useful to anyone wanting to work on this driver, however  do not
 * trust  them too much since the code tends to become less and less meaningful
 * as the time passes... :-/
20
 *
L
Linus Torvalds 已提交
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 * Note that final HPT370 support was done by force extraction of GPL.
 *
 * - add function for getting/setting power status of drive
 * - the HPT370's state machine can get confused. reset it before each dma 
 *   xfer to prevent that from happening.
 * - reset state engine whenever we get an error.
 * - check for busmaster state at end of dma. 
 * - use new highpoint timings.
 * - detect bus speed using highpoint register.
 * - use pll if we don't have a clock table. added a 66MHz table that's
 *   just 2x the 33MHz table.
 * - removed turnaround. NOTE: we never want to switch between pll and
 *   pci clocks as the chip can glitch in those cases. the highpoint
 *   approved workaround slows everything down too much to be useful. in
 *   addition, we would have to serialize access to each chip.
 * 	Adrian Sun <a.sun@sun.com>
 *
 * add drive timings for 66MHz PCI bus,
 * fix ATA Cable signal detection, fix incorrect /proc info
 * add /proc display for per-drive PIO/DMA/UDMA mode and
 * per-channel ATA-33/66 Cable detect.
 * 	Duncan Laurie <void@sun.com>
 *
 * fixup /proc output for multiple controllers
 *	Tim Hockin <thockin@sun.com>
 *
 * On hpt366: 
 * Reset the hpt366 on error, reset on dma
 * Fix disabling Fast Interrupt hpt366.
 * 	Mike Waychison <crlf@sun.com>
 *
 * Added support for 372N clocking and clock switching. The 372N needs
 * different clocks on read/write. This requires overloading rw_disk and
 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
 * keeping me sane. 
 *		Alan Cox <alan@redhat.com>
 *
58 59 60 61 62
 * - fix the clock turnaround code: it was writing to the wrong ports when
 *   called for the secondary channel, caching the current clock mode per-
 *   channel caused the cached register value to get out of sync with the
 *   actual one, the channels weren't serialized, the turnaround shouldn't
 *   be done on 66 MHz PCI bus
S
Sergei Shtylyov 已提交
63 64 65 66
 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
 *   does not allow for this speed anyway
 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
 *   their primary channel is kind of virtual, it isn't tied to any pins)
67 68 69
 * - fix/remove bad/unused timing tables and use one set of tables for the whole
 *   HPT37x chip family; save space by introducing the separate transfer mode
 *   table in which the mode lookup is done
70 71
 * - use f_CNT value saved by  the HighPoint BIOS as reading it directly gives
 *   the wrong PCI frequency since DPLL has already been calibrated by BIOS
72 73
 * - fix the hotswap code:  it caused RESET- to glitch when tristating the bus,
 *   and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
74 75
 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
 *   they tamper with its fields
S
Sergei Shtylyov 已提交
76 77
 * - pass  to the init_setup handlers a copy of the ide_pci_device_t structure
 *   since they may tamper with its fields
78 79
 * - prefix the driver startup messages with the real chip name
 * - claim the extra 240 bytes of I/O space for all chips
S
Sergei Shtylyov 已提交
80
 * - optimize the rate masking/filtering and the drive list lookup code
81
 * - use pci_get_slot() to get to the function 1 of HPT36x/374
S
Sergei Shtylyov 已提交
82 83 84 85
 * - cache offset of the channel's misc. control registers (MCRs) being used
 *   throughout the driver
 * - only touch the relevant MCR when detecting the cable type on HPT374's
 *   function 1
86
 * - rename all the register related variables consistently
S
Sergei Shtylyov 已提交
87 88 89 90 91 92 93
 * - move all the interrupt twiddling code from the speedproc handlers into
 *   init_hwif_hpt366(), also grouping all the DMA related code together there
 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
 *   separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
 *   when setting an UltraDMA mode
 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
 *   the best possible one
94
 * - clean up DMA timeout handling for HPT370
S
Sergei Shtylyov 已提交
95 96 97 98 99 100 101 102 103 104 105 106 107 108
 * - switch to using the enumeration type to differ between the numerous chip
 *   variants, matching PCI device/revision ID with the chip type early, at the
 *   init_setup stage
 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
 *   stop duplicating it for each channel by storing the pointer in the pci_dev
 *   structure: first, at the init_setup stage, point it to a static "template"
 *   with only the chip type and its specific base DPLL frequency, the highest
 *   supported DMA mode, and the chip settings table pointer filled, then, at
 *   the init_chipset stage, allocate per-chip instance  and fill it with the
 *   rest of the necessary information
 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
 *   switch  to calculating  PCI clock frequency based on the chip's base DPLL
 *   frequency
 * - switch to using the  DPLL clock and enable UltraATA/133 mode by default on
109 110
 *   anything  newer than HPT370/A (except HPT374 that is not capable of this
 *   mode according to the manual)
111 112
 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
 *   also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
S
Sergei Shtylyov 已提交
113 114 115
 *   unify HPT36x/37x timing setup code and the speedproc handlers by joining
 *   the register setting lists into the table indexed by the clock selected
 *	Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
L
Linus Torvalds 已提交
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
 */

#include <linux/types.h>
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/timer.h>
#include <linux/mm.h>
#include <linux/ioport.h>
#include <linux/blkdev.h>
#include <linux/hdreg.h>

#include <linux/interrupt.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/ide.h>

#include <asm/uaccess.h>
#include <asm/io.h>
#include <asm/irq.h>

/* various tuning parameters */
#define HPT_RESET_STATE_ENGINE
139 140
#undef	HPT_DELAY_INTERRUPT
#define HPT_SERIALIZE_IO	0
L
Linus Torvalds 已提交
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184

static const char *quirk_drives[] = {
	"QUANTUM FIREBALLlct08 08",
	"QUANTUM FIREBALLP KA6.4",
	"QUANTUM FIREBALLP LM20.4",
	"QUANTUM FIREBALLP LM20.5",
	NULL
};

static const char *bad_ata100_5[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
	NULL
};

static const char *bad_ata66_4[] = {
	"IBM-DTLA-307075",
	"IBM-DTLA-307060",
	"IBM-DTLA-307045",
	"IBM-DTLA-307030",
	"IBM-DTLA-307020",
	"IBM-DTLA-307015",
	"IBM-DTLA-305040",
	"IBM-DTLA-305030",
	"IBM-DTLA-305020",
	"IC35L010AVER07-0",
	"IC35L020AVER07-0",
	"IC35L030AVER07-0",
	"IC35L040AVER07-0",
	"IC35L060AVER07-0",
	"WDC AC310200R",
185
	"MAXTOR STM3320620A",
L
Linus Torvalds 已提交
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
	NULL
};

static const char *bad_ata66_3[] = {
	"WDC AC310200R",
	NULL
};

static const char *bad_ata33[] = {
	"Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
	"Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
	"Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
	"Maxtor 90510D4",
	"Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
	"Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
	"Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
	NULL
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
static u8 xfer_speeds[] = {
	XFER_UDMA_6,
	XFER_UDMA_5,
	XFER_UDMA_4,
	XFER_UDMA_3,
	XFER_UDMA_2,
	XFER_UDMA_1,
	XFER_UDMA_0,

	XFER_MW_DMA_2,
	XFER_MW_DMA_1,
	XFER_MW_DMA_0,

	XFER_PIO_4,
	XFER_PIO_3,
	XFER_PIO_2,
	XFER_PIO_1,
	XFER_PIO_0
L
Linus Torvalds 已提交
223 224
};

225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
/* Key for bus clock timings
 * 36x   37x
 * bits  bits
 * 0:3	 0:3	data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 4:7	 4:8	data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
 *		cycles = value + 1
 * 8:11  9:12	cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
 *		register access.
 * 12:15 13:17	cmd_low_time. Active time of DIOW_/DIOR_ during task file
 *		register access.
 * 16:18 18:20	udma_cycle_time. Clock cycles for UDMA xfer.
 * -	 21	CLK frequency: 0=ATA clock, 1=dual ATA clock.
 * 19:21 22:24	pre_high_time. Time to initialize the 1st cycle for PIO and
 *		MW DMA xfer.
 * 22:24 25:27	cmd_pre_high_time. Time to initialize the 1st PIO cycle for
 *		task file register access.
 * 28	 28	UDMA enable.
 * 29	 29	DMA  enable.
 * 30	 30	PIO MST enable. If set, the chip is in bus master mode during
 *		PIO xfer.
 * 31	 31	FIFO enable.
L
Linus Torvalds 已提交
247 248
 */

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
static u32 forty_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x900fd943,
	/* XFER_UDMA_5 */	0x900fd943,
	/* XFER_UDMA_4 */	0x900fd943,
	/* XFER_UDMA_3 */	0x900ad943,
	/* XFER_UDMA_2 */	0x900bd943,
	/* XFER_UDMA_1 */	0x9008d943,
	/* XFER_UDMA_0 */	0x9008d943,

	/* XFER_MW_DMA_2 */	0xa008d943,
	/* XFER_MW_DMA_1 */	0xa010d955,
	/* XFER_MW_DMA_0 */	0xa010d9fc,

	/* XFER_PIO_4 */	0xc008d963,
	/* XFER_PIO_3 */	0xc010d974,
	/* XFER_PIO_2 */	0xc010d997,
	/* XFER_PIO_1 */	0xc010d9c7,
	/* XFER_PIO_0 */	0xc018d9d9
L
Linus Torvalds 已提交
267 268
};

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
static u32 thirty_three_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c9a731,
	/* XFER_UDMA_5 */	0x90c9a731,
	/* XFER_UDMA_4 */	0x90c9a731,
	/* XFER_UDMA_3 */	0x90cfa731,
	/* XFER_UDMA_2 */	0x90caa731,
	/* XFER_UDMA_1 */	0x90cba731,
	/* XFER_UDMA_0 */	0x90c8a731,

	/* XFER_MW_DMA_2 */	0xa0c8a731,
	/* XFER_MW_DMA_1 */	0xa0c8a732,	/* 0xa0c8a733 */
	/* XFER_MW_DMA_0 */	0xa0c8a797,

	/* XFER_PIO_4 */	0xc0c8a731,
	/* XFER_PIO_3 */	0xc0c8a742,
	/* XFER_PIO_2 */	0xc0d0a753,
	/* XFER_PIO_1 */	0xc0d0a7a3,	/* 0xc0d0a793 */
	/* XFER_PIO_0 */	0xc0d0a7aa	/* 0xc0d0a7a7 */
L
Linus Torvalds 已提交
287 288
};

289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
static u32 twenty_five_base_hpt36x[] = {
	/* XFER_UDMA_6 */	0x90c98521,
	/* XFER_UDMA_5 */	0x90c98521,
	/* XFER_UDMA_4 */	0x90c98521,
	/* XFER_UDMA_3 */	0x90cf8521,
	/* XFER_UDMA_2 */	0x90cf8521,
	/* XFER_UDMA_1 */	0x90cb8521,
	/* XFER_UDMA_0 */	0x90cb8521,

	/* XFER_MW_DMA_2 */	0xa0ca8521,
	/* XFER_MW_DMA_1 */	0xa0ca8532,
	/* XFER_MW_DMA_0 */	0xa0ca8575,

	/* XFER_PIO_4 */	0xc0ca8521,
	/* XFER_PIO_3 */	0xc0ca8532,
	/* XFER_PIO_2 */	0xc0ca8542,
	/* XFER_PIO_1 */	0xc0d08572,
	/* XFER_PIO_0 */	0xc0d08585
L
Linus Torvalds 已提交
307 308
};

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
static u32 thirty_three_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12446231,	/* 0x12646231 ?? */
	/* XFER_UDMA_5 */	0x12446231,
	/* XFER_UDMA_4 */	0x12446231,
	/* XFER_UDMA_3 */	0x126c6231,
	/* XFER_UDMA_2 */	0x12486231,
	/* XFER_UDMA_1 */	0x124c6233,
	/* XFER_UDMA_0 */	0x12506297,

	/* XFER_MW_DMA_2 */	0x22406c31,
	/* XFER_MW_DMA_1 */	0x22406c33,
	/* XFER_MW_DMA_0 */	0x22406c97,

	/* XFER_PIO_4 */	0x06414e31,
	/* XFER_PIO_3 */	0x06414e42,
	/* XFER_PIO_2 */	0x06414e53,
	/* XFER_PIO_1 */	0x06814e93,
	/* XFER_PIO_0 */	0x06814ea7
L
Linus Torvalds 已提交
327 328
};

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
static u32 fifty_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x12848242,
	/* XFER_UDMA_5 */	0x12848242,
	/* XFER_UDMA_4 */	0x12ac8242,
	/* XFER_UDMA_3 */	0x128c8242,
	/* XFER_UDMA_2 */	0x120c8242,
	/* XFER_UDMA_1 */	0x12148254,
	/* XFER_UDMA_0 */	0x121882ea,

	/* XFER_MW_DMA_2 */	0x22808242,
	/* XFER_MW_DMA_1 */	0x22808254,
	/* XFER_MW_DMA_0 */	0x228082ea,

	/* XFER_PIO_4 */	0x0a81f442,
	/* XFER_PIO_3 */	0x0a81f443,
	/* XFER_PIO_2 */	0x0a81f454,
	/* XFER_PIO_1 */	0x0ac1f465,
	/* XFER_PIO_0 */	0x0ac1f48a
L
Linus Torvalds 已提交
347 348
};

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
static u32 sixty_six_base_hpt37x[] = {
	/* XFER_UDMA_6 */	0x1c869c62,
	/* XFER_UDMA_5 */	0x1cae9c62,	/* 0x1c8a9c62 */
	/* XFER_UDMA_4 */	0x1c8a9c62,
	/* XFER_UDMA_3 */	0x1c8e9c62,
	/* XFER_UDMA_2 */	0x1c929c62,
	/* XFER_UDMA_1 */	0x1c9a9c62,
	/* XFER_UDMA_0 */	0x1c829c62,

	/* XFER_MW_DMA_2 */	0x2c829c62,
	/* XFER_MW_DMA_1 */	0x2c829c66,
	/* XFER_MW_DMA_0 */	0x2c829d2e,

	/* XFER_PIO_4 */	0x0c829c62,
	/* XFER_PIO_3 */	0x0c829c84,
	/* XFER_PIO_2 */	0x0c829ca6,
	/* XFER_PIO_1 */	0x0d029d26,
	/* XFER_PIO_0 */	0x0d029d5e
L
Linus Torvalds 已提交
367 368 369
};

#define HPT366_DEBUG_DRIVE_INFO		0
S
Sergei Shtylyov 已提交
370 371 372
#define HPT371_ALLOW_ATA133_6		1
#define HPT302_ALLOW_ATA133_6		1
#define HPT372_ALLOW_ATA133_6		1
S
Sergei Shtylyov 已提交
373
#define HPT370_ALLOW_ATA100_5		0
L
Linus Torvalds 已提交
374 375 376 377
#define HPT366_ALLOW_ATA66_4		1
#define HPT366_ALLOW_ATA66_3		1
#define HPT366_MAX_DEVS			8

S
Sergei Shtylyov 已提交
378 379 380 381 382 383 384 385 386
/* Supported ATA clock frequencies */
enum ata_clock {
	ATA_CLOCK_25MHZ,
	ATA_CLOCK_33MHZ,
	ATA_CLOCK_40MHZ,
	ATA_CLOCK_50MHZ,
	ATA_CLOCK_66MHZ,
	NUM_ATA_CLOCKS
};
L
Linus Torvalds 已提交
387

388
/*
S
Sergei Shtylyov 已提交
389
 *	Hold all the HighPoint chip information in one place.
390
 */
L
Linus Torvalds 已提交
391

S
Sergei Shtylyov 已提交
392 393
struct hpt_info {
	u8 chip_type;		/* Chip type */
394
	u8 max_mode;		/* Speeds allowed */
S
Sergei Shtylyov 已提交
395 396 397
	u8 dpll_clk;		/* DPLL clock in MHz */
	u8 pci_clk;		/* PCI  clock in MHz */
	u32 **settings; 	/* Chipset settings table */
398 399
};

S
Sergei Shtylyov 已提交
400 401 402 403 404 405 406 407 408 409 410 411 412 413
/* Supported HighPoint chips */
enum {
	HPT36x,
	HPT370,
	HPT370A,
	HPT374,
	HPT372,
	HPT372A,
	HPT302,
	HPT371,
	HPT372N,
	HPT302N,
	HPT371N
};
414

S
Sergei Shtylyov 已提交
415 416 417 418 419 420 421
static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
	twenty_five_base_hpt36x,
	thirty_three_base_hpt36x,
	forty_base_hpt36x,
	NULL,
	NULL
};
S
Sergei Shtylyov 已提交
422

S
Sergei Shtylyov 已提交
423 424 425 426 427 428 429
static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
	NULL,
	thirty_three_base_hpt37x,
	NULL,
	fifty_base_hpt37x,
	sixty_six_base_hpt37x
};
L
Linus Torvalds 已提交
430

S
Sergei Shtylyov 已提交
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
static struct hpt_info hpt36x __devinitdata = {
	.chip_type	= HPT36x,
	.max_mode	= (HPT366_ALLOW_ATA66_4 || HPT366_ALLOW_ATA66_3) ? 2 : 1,
	.dpll_clk	= 0,	/* no DPLL */
	.settings	= hpt36x_settings
};

static struct hpt_info hpt370 __devinitdata = {
	.chip_type	= HPT370,
	.max_mode	= HPT370_ALLOW_ATA100_5 ? 3 : 2,
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt370a __devinitdata = {
	.chip_type	= HPT370A,
	.max_mode	= HPT370_ALLOW_ATA100_5 ? 3 : 2,
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt374 __devinitdata = {
	.chip_type	= HPT374,
454
	.max_mode	= 3,
S
Sergei Shtylyov 已提交
455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
	.dpll_clk	= 48,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372 __devinitdata = {
	.chip_type	= HPT372,
	.max_mode	= HPT372_ALLOW_ATA133_6 ? 4 : 3,
	.dpll_clk	= 55,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372a __devinitdata = {
	.chip_type	= HPT372A,
	.max_mode	= HPT372_ALLOW_ATA133_6 ? 4 : 3,
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt302 __devinitdata = {
	.chip_type	= HPT302,
	.max_mode	= HPT302_ALLOW_ATA133_6 ? 4 : 3,
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt371 __devinitdata = {
	.chip_type	= HPT371,
	.max_mode	= HPT371_ALLOW_ATA133_6 ? 4 : 3,
	.dpll_clk	= 66,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt372n __devinitdata = {
	.chip_type	= HPT372N,
	.max_mode	= HPT372_ALLOW_ATA133_6 ? 4 : 3,
	.dpll_clk	= 77,
	.settings	= hpt37x_settings
};

static struct hpt_info hpt302n __devinitdata = {
	.chip_type	= HPT302N,
	.max_mode	= HPT302_ALLOW_ATA133_6 ? 4 : 3,
	.dpll_clk	= 77,
498
	.settings	= hpt37x_settings
S
Sergei Shtylyov 已提交
499 500 501 502 503 504 505 506
};

static struct hpt_info hpt371n __devinitdata = {
	.chip_type	= HPT371N,
	.max_mode	= HPT371_ALLOW_ATA133_6 ? 4 : 3,
	.dpll_clk	= 77,
	.settings	= hpt37x_settings
};
L
Linus Torvalds 已提交
507

S
Sergei Shtylyov 已提交
508 509 510 511 512 513 514 515 516
static int check_in_drive_list(ide_drive_t *drive, const char **list)
{
	struct hd_driveid *id = drive->id;

	while (*list)
		if (!strcmp(*list++,id->model))
			return 1;
	return 0;
}
L
Linus Torvalds 已提交
517 518 519 520 521

/*
 *	Note for the future; the SATA hpt37x we must set
 *	either PIO or UDMA modes 0,4,5
 */
522 523

static u8 hpt3xx_udma_filter(ide_drive_t *drive)
L
Linus Torvalds 已提交
524
{
S
Sergei Shtylyov 已提交
525 526
	struct hpt_info *info	= pci_get_drvdata(HWIF(drive)->pci_dev);
	u8 chip_type		= info->chip_type;
527 528
	u8 mode			= info->max_mode;
	u8 mask;
L
Linus Torvalds 已提交
529

S
Sergei Shtylyov 已提交
530
	switch (mode) {
L
Linus Torvalds 已提交
531
		case 0x04:
532
			mask = 0x7f;
L
Linus Torvalds 已提交
533 534
			break;
		case 0x03:
535
			mask = 0x3f;
S
Sergei Shtylyov 已提交
536
			if (chip_type >= HPT374)
L
Linus Torvalds 已提交
537
				break;
S
Sergei Shtylyov 已提交
538 539 540
			if (!check_in_drive_list(drive, bad_ata100_5))
				goto check_bad_ata33;
			/* fall thru */
L
Linus Torvalds 已提交
541
		case 0x02:
542
			mask = 0x1f;
S
Sergei Shtylyov 已提交
543 544 545 546 547

			/*
			 * CHECK ME, Does this need to be changed to HPT374 ??
			 */
			if (chip_type >= HPT370)
S
Sergei Shtylyov 已提交
548 549 550 551 552
				goto check_bad_ata33;
			if (HPT366_ALLOW_ATA66_4 &&
			    !check_in_drive_list(drive, bad_ata66_4))
				goto check_bad_ata33;

553
			mask = 0x0f;
S
Sergei Shtylyov 已提交
554 555 556 557
			if (HPT366_ALLOW_ATA66_3 &&
			    !check_in_drive_list(drive, bad_ata66_3))
				goto check_bad_ata33;
			/* fall thru */
L
Linus Torvalds 已提交
558
		case 0x01:
559
			mask = 0x07;
S
Sergei Shtylyov 已提交
560 561

		check_bad_ata33:
S
Sergei Shtylyov 已提交
562
			if (chip_type >= HPT370A)
L
Linus Torvalds 已提交
563
				break;
S
Sergei Shtylyov 已提交
564 565 566
			if (!check_in_drive_list(drive, bad_ata33))
				break;
			/* fall thru */
L
Linus Torvalds 已提交
567 568
		case 0x00:
		default:
569
			mask = 0x00;
L
Linus Torvalds 已提交
570 571
			break;
	}
572
	return mask;
L
Linus Torvalds 已提交
573 574
}

S
Sergei Shtylyov 已提交
575
static u32 get_speed_setting(u8 speed, struct hpt_info *info)
L
Linus Torvalds 已提交
576
{
577 578 579 580 581 582 583 584 585 586 587
	int i;

	/*
	 * Lookup the transfer mode table to get the index into
	 * the timing table.
	 *
	 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
	 */
	for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
		if (xfer_speeds[i] == speed)
			break;
S
Sergei Shtylyov 已提交
588 589 590 591 592
	/*
	 * NOTE: info->settings only points to the pointer
	 * to the list of the actual register values
	 */
	return (*info->settings)[i];
L
Linus Torvalds 已提交
593 594 595 596
}

static int hpt36x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
{
597 598
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev  *dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
599
	struct hpt_info	*info	= pci_get_drvdata(dev);
600
	u8  speed		= ide_rate_filter(drive, xferspeed);
601
	u8  itr_addr		= drive->dn ? 0x44 : 0x40;
602
	u32 old_itr		= 0;
603 604 605 606 607 608 609 610 611 612
	u32 itr_mask, new_itr;

	/* TODO: move this to ide_rate_filter() [ check ->atapi_dma ] */
	if (drive->media != ide_disk)
		speed = min_t(u8, speed, XFER_PIO_4);

	itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
		  (speed < XFER_UDMA_0   ? 0xc0070000 : 0xc03800ff);

	new_itr = get_speed_setting(speed, info);
613

L
Linus Torvalds 已提交
614
	/*
615 616
	 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
	 * to avoid problems handling I/O errors later
L
Linus Torvalds 已提交
617
	 */
618 619 620
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr  = (new_itr & ~itr_mask) | (old_itr & itr_mask);
	new_itr &= ~0xc0000000;
L
Linus Torvalds 已提交
621

622
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
623 624 625 626

	return ide_config_drive_speed(drive, speed);
}

627
static int hpt37x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
L
Linus Torvalds 已提交
628
{
629 630
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev  *dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
631
	struct hpt_info	*info	= pci_get_drvdata(dev);
632
	u8  speed		= ide_rate_filter(drive, xferspeed);
633
	u8  itr_addr		= 0x40 + (drive->dn * 4);
634
	u32 old_itr		= 0;
635 636 637 638 639 640 641 642 643 644
	u32 itr_mask, new_itr;

	/* TODO: move this to ide_rate_filter() [ check ->atapi_dma ] */
	if (drive->media != ide_disk)
		speed = min_t(u8, speed, XFER_PIO_4);

	itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
		  (speed < XFER_UDMA_0   ? 0xc03c0000 : 0xc1c001ff);

	new_itr = get_speed_setting(speed, info);
L
Linus Torvalds 已提交
645

646 647
	pci_read_config_dword(dev, itr_addr, &old_itr);
	new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
L
Linus Torvalds 已提交
648
	
649
	if (speed < XFER_MW_DMA_0)
650 651
		new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
	pci_write_config_dword(dev, itr_addr, new_itr);
L
Linus Torvalds 已提交
652 653 654 655

	return ide_config_drive_speed(drive, speed);
}

656
static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
L
Linus Torvalds 已提交
657
{
658
	ide_hwif_t *hwif	= HWIF(drive);
S
Sergei Shtylyov 已提交
659
	struct hpt_info	*info	= pci_get_drvdata(hwif->pci_dev);
L
Linus Torvalds 已提交
660

S
Sergei Shtylyov 已提交
661
	if (info->chip_type >= HPT370)
662
		return hpt37x_tune_chipset(drive, speed);
L
Linus Torvalds 已提交
663 664 665 666
	else	/* hpt368: hpt_minimum_revision(dev, 2) */
		return hpt36x_tune_chipset(drive, speed);
}

667
static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
L
Linus Torvalds 已提交
668
{
669 670
	pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
	(void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
L
Linus Torvalds 已提交
671 672
}

S
Sergei Shtylyov 已提交
673
static int hpt3xx_quirkproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
674
{
S
Sergei Shtylyov 已提交
675 676 677 678 679 680 681
	struct hd_driveid *id	= drive->id;
	const  char **list	= quirk_drives;

	while (*list)
		if (strstr(id->model, *list++))
			return 1;
	return 0;
L
Linus Torvalds 已提交
682 683
}

684
static void hpt3xx_intrproc(ide_drive_t *drive)
L
Linus Torvalds 已提交
685
{
686
	ide_hwif_t *hwif = HWIF(drive);
L
Linus Torvalds 已提交
687 688 689 690

	if (drive->quirk_list)
		return;
	/* drives in the quirk_list may not like intr setups/cleanups */
691
	hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
L
Linus Torvalds 已提交
692 693
}

694
static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
L
Linus Torvalds 已提交
695
{
696 697
	ide_hwif_t *hwif	= HWIF(drive);
	struct pci_dev	*dev	= hwif->pci_dev;
S
Sergei Shtylyov 已提交
698
	struct hpt_info *info	= pci_get_drvdata(dev);
L
Linus Torvalds 已提交
699 700

	if (drive->quirk_list) {
S
Sergei Shtylyov 已提交
701
		if (info->chip_type >= HPT370) {
702 703 704 705 706 707 708 709 710 711
			u8 scr1 = 0;

			pci_read_config_byte(dev, 0x5a, &scr1);
			if (((scr1 & 0x10) >> 4) != mask) {
				if (mask)
					scr1 |=  0x10;
				else
					scr1 &= ~0x10;
				pci_write_config_byte(dev, 0x5a, scr1);
			}
L
Linus Torvalds 已提交
712
		} else {
713
			if (mask)
714
				disable_irq(hwif->irq);
715 716
			else
				enable_irq (hwif->irq);
L
Linus Torvalds 已提交
717
		}
718 719 720
	} else
		hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
			   IDE_CONTROL_REG);
L
Linus Torvalds 已提交
721 722
}

723
static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
L
Linus Torvalds 已提交
724 725 726
{
	drive->init_speed = 0;

727
	if (ide_tune_dma(drive))
728
		return 0;
L
Linus Torvalds 已提交
729

730
	if (ide_use_fast_pio(drive))
731
		hpt3xx_tune_drive(drive, 255);
732

733
	return -1;
L
Linus Torvalds 已提交
734 735 736
}

/*
737
 * This is specific to the HPT366 UDMA chipset
L
Linus Torvalds 已提交
738 739
 * by HighPoint|Triones Technologies, Inc.
 */
740
static int hpt366_ide_dma_lostirq(ide_drive_t *drive)
L
Linus Torvalds 已提交
741
{
742 743 744 745 746 747 748 749 750 751
	struct pci_dev *dev = HWIF(drive)->pci_dev;
	u8 mcr1 = 0, mcr3 = 0, scr1 = 0;

	pci_read_config_byte(dev, 0x50, &mcr1);
	pci_read_config_byte(dev, 0x52, &mcr3);
	pci_read_config_byte(dev, 0x5a, &scr1);
	printk("%s: (%s)  mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
		drive->name, __FUNCTION__, mcr1, mcr3, scr1);
	if (scr1 & 0x10)
		pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
L
Linus Torvalds 已提交
752 753 754
	return __ide_dma_lostirq(drive);
}

755
static void hpt370_clear_engine(ide_drive_t *drive)
L
Linus Torvalds 已提交
756
{
757 758 759
	ide_hwif_t *hwif = HWIF(drive);

	pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
L
Linus Torvalds 已提交
760 761 762
	udelay(10);
}

763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
static void hpt370_irq_timeout(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
	u8  dma_cmd;

	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
	printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);

	/* get DMA command mode */
	dma_cmd = hwif->INB(hwif->dma_command);
	/* stop DMA */
	hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
	hpt370_clear_engine(drive);
}

L
Linus Torvalds 已提交
779 780 781 782 783 784 785 786
static void hpt370_ide_dma_start(ide_drive_t *drive)
{
#ifdef HPT_RESET_STATE_ENGINE
	hpt370_clear_engine(drive);
#endif
	ide_dma_start(drive);
}

787
static int hpt370_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
788 789
{
	ide_hwif_t *hwif	= HWIF(drive);
790
	u8  dma_stat		= hwif->INB(hwif->dma_status);
L
Linus Torvalds 已提交
791 792 793 794 795

	if (dma_stat & 0x01) {
		/* wait a little */
		udelay(20);
		dma_stat = hwif->INB(hwif->dma_status);
796 797
		if (dma_stat & 0x01)
			hpt370_irq_timeout(drive);
L
Linus Torvalds 已提交
798 799 800 801
	}
	return __ide_dma_end(drive);
}

802
static int hpt370_ide_dma_timeout(ide_drive_t *drive)
L
Linus Torvalds 已提交
803
{
804
	hpt370_irq_timeout(drive);
L
Linus Torvalds 已提交
805 806 807 808 809 810 811 812
	return __ide_dma_timeout(drive);
}

/* returns 1 if DMA IRQ issued, 0 otherwise */
static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
{
	ide_hwif_t *hwif	= HWIF(drive);
	u16 bfifo		= 0;
813
	u8  dma_stat;
L
Linus Torvalds 已提交
814

815
	pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
L
Linus Torvalds 已提交
816 817 818 819 820
	if (bfifo & 0x1FF) {
//		printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
		return 0;
	}

821
	dma_stat = inb(hwif->dma_status);
L
Linus Torvalds 已提交
822
	/* return 1 if INTR asserted */
823
	if (dma_stat & 4)
L
Linus Torvalds 已提交
824 825 826 827 828 829 830 831
		return 1;

	if (!drive->waiting_for_dma)
		printk(KERN_WARNING "%s: (%s) called while not waiting\n",
				drive->name, __FUNCTION__);
	return 0;
}

832
static int hpt374_ide_dma_end(ide_drive_t *drive)
L
Linus Torvalds 已提交
833 834
{
	ide_hwif_t *hwif	= HWIF(drive);
835 836 837 838 839 840 841 842
	struct pci_dev	*dev	= hwif->pci_dev;
	u8 mcr	= 0, mcr_addr	= hwif->select_data;
	u8 bwsr = 0, mask	= hwif->channel ? 0x02 : 0x01;

	pci_read_config_byte(dev, 0x6a, &bwsr);
	pci_read_config_byte(dev, mcr_addr, &mcr);
	if (bwsr & mask)
		pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
L
Linus Torvalds 已提交
843 844 845 846
	return __ide_dma_end(drive);
}

/**
847 848 849
 *	hpt3xxn_set_clock	-	perform clock switching dance
 *	@hwif: hwif to switch
 *	@mode: clocking mode (0x21 for write, 0x23 otherwise)
L
Linus Torvalds 已提交
850
 *
851
 *	Switch the DPLL clock on the HPT3xxN devices. This is a	right mess.
L
Linus Torvalds 已提交
852
 */
853 854

static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
L
Linus Torvalds 已提交
855
{
S
Sergei Shtylyov 已提交
856
	u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
857 858 859 860

	if ((scr2 & 0x7f) == mode)
		return;

L
Linus Torvalds 已提交
861
	/* Tristate the bus */
S
Sergei Shtylyov 已提交
862
	hwif->OUTB(0x80, hwif->dma_master + 0x73);
863 864
	hwif->OUTB(0x80, hwif->dma_master + 0x77);

L
Linus Torvalds 已提交
865
	/* Switch clock and reset channels */
866 867 868
	hwif->OUTB(mode, hwif->dma_master + 0x7b);
	hwif->OUTB(0xc0, hwif->dma_master + 0x79);

S
Sergei Shtylyov 已提交
869 870 871 872 873 874 875 876
	/*
	 * Reset the state machines.
	 * NOTE: avoid accidentally enabling the disabled channels.
	 */
	hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
		   hwif->dma_master + 0x70);
	hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
		   hwif->dma_master + 0x74);
877

L
Linus Torvalds 已提交
878
	/* Complete reset */
879 880
	hwif->OUTB(0x00, hwif->dma_master + 0x79);

L
Linus Torvalds 已提交
881
	/* Reconnect channels to bus */
S
Sergei Shtylyov 已提交
882
	hwif->OUTB(0x00, hwif->dma_master + 0x73);
883
	hwif->OUTB(0x00, hwif->dma_master + 0x77);
L
Linus Torvalds 已提交
884 885 886
}

/**
887
 *	hpt3xxn_rw_disk		-	prepare for I/O
L
Linus Torvalds 已提交
888 889 890
 *	@drive: drive for command
 *	@rq: block request structure
 *
891
 *	This is called when a disk I/O is issued to HPT3xxN.
L
Linus Torvalds 已提交
892 893 894
 *	We need it because of the clock switching.
 */

895
static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
L
Linus Torvalds 已提交
896
{
S
Sergei Shtylyov 已提交
897
	hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
L
Linus Torvalds 已提交
898 899 900
}

/* 
901
 * Set/get power state for a drive.
902
 * NOTE: affects both drives on each channel.
L
Linus Torvalds 已提交
903
 *
904
 * When we turn the power back on, we need to re-initialize things.
L
Linus Torvalds 已提交
905 906
 */
#define TRISTATE_BIT  0x8000
907 908

static int hpt3xx_busproc(ide_drive_t *drive, int state)
L
Linus Torvalds 已提交
909
{
910
	ide_hwif_t *hwif	= HWIF(drive);
L
Linus Torvalds 已提交
911
	struct pci_dev *dev	= hwif->pci_dev;
912 913 914 915
	u8  mcr_addr		= hwif->select_data + 2;
	u8  resetmask		= hwif->channel ? 0x80 : 0x40;
	u8  bsr2		= 0;
	u16 mcr			= 0;
L
Linus Torvalds 已提交
916 917 918

	hwif->bus_state = state;

919
	/* Grab the status. */
920 921
	pci_read_config_word(dev, mcr_addr, &mcr);
	pci_read_config_byte(dev, 0x59, &bsr2);
L
Linus Torvalds 已提交
922

923 924 925 926
	/*
	 * Set the state. We don't set it if we don't need to do so.
	 * Make sure that the drive knows that it has failed if it's off.
	 */
L
Linus Torvalds 已提交
927 928
	switch (state) {
	case BUSSTATE_ON:
929
		if (!(bsr2 & resetmask))
L
Linus Torvalds 已提交
930
			return 0;
931 932
		hwif->drives[0].failures = hwif->drives[1].failures = 0;

933 934
		pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
		pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
935
		return 0;
L
Linus Torvalds 已提交
936
	case BUSSTATE_OFF:
937
		if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
938
			return 0;
939
		mcr &= ~TRISTATE_BIT;
L
Linus Torvalds 已提交
940 941
		break;
	case BUSSTATE_TRISTATE:
942
		if ((bsr2 & resetmask) &&  (mcr & TRISTATE_BIT))
L
Linus Torvalds 已提交
943
			return 0;
944
		mcr |= TRISTATE_BIT;
L
Linus Torvalds 已提交
945
		break;
946 947
	default:
		return -EINVAL;
L
Linus Torvalds 已提交
948 949
	}

950 951 952
	hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
	hwif->drives[1].failures = hwif->drives[1].max_failures + 1;

953 954
	pci_write_config_word(dev, mcr_addr, mcr);
	pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
L
Linus Torvalds 已提交
955 956 957
	return 0;
}

S
Sergei Shtylyov 已提交
958 959 960 961 962 963 964 965
/**
 *	hpt37x_calibrate_dpll	-	calibrate the DPLL
 *	@dev: PCI device
 *
 *	Perform a calibration cycle on the DPLL.
 *	Returns 1 if this succeeds
 */
static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
L
Linus Torvalds 已提交
966
{
S
Sergei Shtylyov 已提交
967 968 969
	u32 dpll = (f_high << 16) | f_low | 0x100;
	u8  scr2;
	int i;
970

S
Sergei Shtylyov 已提交
971
	pci_write_config_dword(dev, 0x5c, dpll);
972

S
Sergei Shtylyov 已提交
973 974 975 976 977
	/* Wait for oscillator ready */
	for(i = 0; i < 0x5000; ++i) {
		udelay(50);
		pci_read_config_byte(dev, 0x5b, &scr2);
		if (scr2 & 0x80)
978 979
			break;
	}
S
Sergei Shtylyov 已提交
980 981 982 983 984 985 986 987 988 989 990
	/* See if it stays ready (we'll just bail out if it's not yet) */
	for(i = 0; i < 0x1000; ++i) {
		pci_read_config_byte(dev, 0x5b, &scr2);
		/* DPLL destabilized? */
		if(!(scr2 & 0x80))
			return 0;
	}
	/* Turn off tuning, we have the DPLL set */
	pci_read_config_dword (dev, 0x5c, &dpll);
	pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
	return 1;
991 992
}

S
Sergei Shtylyov 已提交
993
static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
994
{
S
Sergei Shtylyov 已提交
995 996 997 998 999 1000 1001 1002 1003 1004
	struct hpt_info *info	= kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
	unsigned long io_base	= pci_resource_start(dev, 4);
	u8 pci_clk,  dpll_clk	= 0;	/* PCI and DPLL clock in MHz */
	enum ata_clock	clock;

	if (info == NULL) {
		printk(KERN_ERR "%s: out of memory!\n", name);
		return -ENOMEM;
	}

L
Linus Torvalds 已提交
1005
	/*
S
Sergei Shtylyov 已提交
1006 1007
	 * Copy everything from a static "template" structure
	 * to just allocated per-chip hpt_info structure.
L
Linus Torvalds 已提交
1008
	 */
S
Sergei Shtylyov 已提交
1009
	*info = *(struct hpt_info *)pci_get_drvdata(dev);
L
Linus Torvalds 已提交
1010 1011

	/*
S
Sergei Shtylyov 已提交
1012 1013
	 * FIXME: Not portable. Also, why do we enable the ROM in the first place?
	 * We don't seem to be using it.
L
Linus Torvalds 已提交
1014
	 */
S
Sergei Shtylyov 已提交
1015 1016 1017 1018 1019 1020 1021 1022
	if (dev->resource[PCI_ROM_RESOURCE].start)
		pci_write_config_dword(dev, PCI_ROM_ADDRESS,
			dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);

	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
	pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
	pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
1023

L
Linus Torvalds 已提交
1024
	/*
S
Sergei Shtylyov 已提交
1025
	 * First, try to estimate the PCI clock frequency...
L
Linus Torvalds 已提交
1026
	 */
S
Sergei Shtylyov 已提交
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	if (info->chip_type >= HPT370) {
		u8  scr1  = 0;
		u16 f_cnt = 0;
		u32 temp  = 0;

		/* Interrupt force enable. */
		pci_read_config_byte(dev, 0x5a, &scr1);
		if (scr1 & 0x10)
			pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);

		/*
		 * HighPoint does this for HPT372A.
		 * NOTE: This register is only writeable via I/O space.
		 */
		if (info->chip_type == HPT372A)
			outb(0x0e, io_base + 0x9c);

		/*
		 * Default to PCI clock. Make sure MA15/16 are set to output
		 * to prevent drives having problems with 40-pin cables.
		 */
		pci_write_config_byte(dev, 0x5b, 0x23);
1049

S
Sergei Shtylyov 已提交
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
		/*
		 * We'll have to read f_CNT value in order to determine
		 * the PCI clock frequency according to the following ratio:
		 *
		 * f_CNT = Fpci * 192 / Fdpll
		 *
		 * First try reading the register in which the HighPoint BIOS
		 * saves f_CNT value before  reprogramming the DPLL from its
		 * default setting (which differs for the various chips).
		 * NOTE: This register is only accessible via I/O space.
		 *
		 * In case the signature check fails, we'll have to resort to
		 * reading the f_CNT register itself in hopes that nobody has
		 * touched the DPLL yet...
		 */
		temp = inl(io_base + 0x90);
		if ((temp & 0xFFFFF000) != 0xABCDE000) {
			int i;

			printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
			       name);

			/* Calculate the average value of f_CNT. */
			for (temp = i = 0; i < 128; i++) {
				pci_read_config_word(dev, 0x78, &f_cnt);
				temp += f_cnt & 0x1ff;
				mdelay(1);
			}
			f_cnt = temp / 128;
		} else
			f_cnt = temp & 0x1ff;

		dpll_clk = info->dpll_clk;
		pci_clk  = (f_cnt * dpll_clk) / 192;

		/* Clamp PCI clock to bands. */
		if (pci_clk < 40)
			pci_clk = 33;
		else if(pci_clk < 45)
			pci_clk = 40;
		else if(pci_clk < 55)
			pci_clk = 50;
L
Linus Torvalds 已提交
1092
		else
S
Sergei Shtylyov 已提交
1093
			pci_clk = 66;
1094

S
Sergei Shtylyov 已提交
1095 1096
		printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
		       "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1097
	} else {
S
Sergei Shtylyov 已提交
1098 1099 1100 1101 1102 1103 1104 1105
		u32 itr1 = 0;

		pci_read_config_dword(dev, 0x40, &itr1);

		/* Detect PCI clock by looking at cmd_high_time. */
		switch((itr1 >> 8) & 0x07) {
			case 0x09:
				pci_clk = 40;
1106
				break;
S
Sergei Shtylyov 已提交
1107 1108
			case 0x05:
				pci_clk = 25;
1109
				break;
S
Sergei Shtylyov 已提交
1110 1111 1112
			case 0x07:
			default:
				pci_clk = 33;
1113
				break;
L
Linus Torvalds 已提交
1114 1115
		}
	}
1116

S
Sergei Shtylyov 已提交
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	/* Let's assume we'll use PCI clock for the ATA clock... */
	switch (pci_clk) {
		case 25:
			clock = ATA_CLOCK_25MHZ;
			break;
		case 33:
		default:
			clock = ATA_CLOCK_33MHZ;
			break;
		case 40:
			clock = ATA_CLOCK_40MHZ;
			break;
		case 50:
			clock = ATA_CLOCK_50MHZ;
			break;
		case 66:
			clock = ATA_CLOCK_66MHZ;
			break;
	}
1136

L
Linus Torvalds 已提交
1137
	/*
S
Sergei Shtylyov 已提交
1138 1139
	 * Only try the DPLL if we don't have a table for the PCI clock that
	 * we are running at for HPT370/A, always use it  for anything newer...
1140
	 *
S
Sergei Shtylyov 已提交
1141 1142 1143
	 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
	 * We also  don't like using  the DPLL because this causes glitches
	 * on PRST-/SRST- when the state engine gets reset...
L
Linus Torvalds 已提交
1144
	 */
S
Sergei Shtylyov 已提交
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	if (info->chip_type >= HPT374 || info->settings[clock] == NULL) {
		u16 f_low, delta = pci_clk < 50 ? 2 : 4;
		int adjust;

		 /*
		  * Select 66 MHz DPLL clock only if UltraATA/133 mode is
		  * supported/enabled, use 50 MHz DPLL clock otherwise...
		  */
		if (info->max_mode == 0x04) {
			dpll_clk = 66;
			clock = ATA_CLOCK_66MHZ;
		} else if (dpll_clk) {	/* HPT36x chips don't have DPLL */
			dpll_clk = 50;
			clock = ATA_CLOCK_50MHZ;
		}
1160

S
Sergei Shtylyov 已提交
1161 1162 1163 1164
		if (info->settings[clock] == NULL) {
			printk(KERN_ERR "%s: unknown bus timing!\n", name);
			kfree(info);
			return -EIO;
L
Linus Torvalds 已提交
1165 1166
		}

S
Sergei Shtylyov 已提交
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
		/* Select the DPLL clock. */
		pci_write_config_byte(dev, 0x5b, 0x21);

		/*
		 * Adjust the DPLL based upon PCI clock, enable it,
		 * and wait for stabilization...
		 */
		f_low = (pci_clk * 48) / dpll_clk;

		for (adjust = 0; adjust < 8; adjust++) {
			if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
				break;

			/*
			 * See if it'll settle at a fractionally different clock
			 */
			if (adjust & 1)
				f_low -= adjust >> 1;
			else
				f_low += adjust >> 1;
		}
		if (adjust == 8) {
			printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
			kfree(info);
			return -EIO;
		}

		printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
	} else {
		/* Mark the fact that we're not using the DPLL. */
		dpll_clk = 0;

		printk("%s: using %d MHz PCI clock\n", name, pci_clk);
	}
1201

1202
	/*
S
Sergei Shtylyov 已提交
1203 1204
	 * Advance the table pointer to a slot which points to the list
	 * of the register values settings matching the clock being used.
1205
	 */
S
Sergei Shtylyov 已提交
1206
	info->settings += clock;
L
Linus Torvalds 已提交
1207

S
Sergei Shtylyov 已提交
1208 1209 1210
	/* Store the clock frequencies. */
	info->dpll_clk	= dpll_clk;
	info->pci_clk	= pci_clk;
L
Linus Torvalds 已提交
1211

S
Sergei Shtylyov 已提交
1212 1213
	/* Point to this chip's own instance of the hpt_info structure. */
	pci_set_drvdata(dev, info);
1214

S
Sergei Shtylyov 已提交
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	if (info->chip_type >= HPT370) {
		u8  mcr1, mcr4;

		/*
		 * Reset the state engines.
		 * NOTE: Avoid accidentally enabling the disabled channels.
		 */
		pci_read_config_byte (dev, 0x50, &mcr1);
		pci_read_config_byte (dev, 0x54, &mcr4);
		pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
		pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
		udelay(100);
1227
	}
L
Linus Torvalds 已提交
1228

S
Sergei Shtylyov 已提交
1229 1230 1231 1232 1233 1234 1235 1236 1237
	/*
	 * On  HPT371N, if ATA clock is 66 MHz we must set bit 2 in
	 * the MISC. register to stretch the UltraDMA Tss timing.
	 * NOTE: This register is only writeable via I/O space.
	 */
	if (info->chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)

		outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);

L
Linus Torvalds 已提交
1238 1239 1240 1241 1242
	return dev->irq;
}

static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
{
1243
	struct pci_dev	*dev		= hwif->pci_dev;
S
Sergei Shtylyov 已提交
1244
	struct hpt_info *info		= pci_get_drvdata(dev);
1245
	int serialize			= HPT_SERIALIZE_IO;
1246
	u8  scr1 = 0, ata66		= (hwif->channel) ? 0x01 : 0x02;
S
Sergei Shtylyov 已提交
1247
	u8  chip_type			= info->chip_type;
1248
	u8  new_mcr, old_mcr 		= 0;
1249 1250 1251 1252

	/* Cache the channel's MISC. control registers' offset */
	hwif->select_data		= hwif->channel ? 0x54 : 0x50;

L
Linus Torvalds 已提交
1253 1254 1255 1256 1257
	hwif->tuneproc			= &hpt3xx_tune_drive;
	hwif->speedproc			= &hpt3xx_tune_chipset;
	hwif->quirkproc			= &hpt3xx_quirkproc;
	hwif->intrproc			= &hpt3xx_intrproc;
	hwif->maskproc			= &hpt3xx_maskproc;
1258
	hwif->busproc			= &hpt3xx_busproc;
1259
	hwif->udma_filter		= &hpt3xx_udma_filter;
1260

1261 1262 1263 1264 1265 1266
	/*
	 * HPT3xxN chips have some complications:
	 *
	 * - on 33 MHz PCI we must clock switch
	 * - on 66 MHz PCI we must NOT use the PCI clock
	 */
S
Sergei Shtylyov 已提交
1267
	if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
1268 1269 1270 1271 1272 1273 1274
		/*
		 * Clock is shared between the channels,
		 * so we'll have to serialize them... :-(
		 */
		serialize = 1;
		hwif->rw_disk = &hpt3xxn_rw_disk;
	}
L
Linus Torvalds 已提交
1275

1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
	/* Serialize access to this device if needed */
	if (serialize && hwif->mate)
		hwif->serialized = hwif->mate->serialized = 1;

	/*
	 * Disable the "fast interrupt" prediction.  Don't hold off
	 * on interrupts. (== 0x01 despite what the docs say)
	 */
	pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);

S
Sergei Shtylyov 已提交
1286
	if (info->chip_type >= HPT374)
1287
		new_mcr = old_mcr & ~0x07;
S
Sergei Shtylyov 已提交
1288
	else if (info->chip_type >= HPT370) {
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
		new_mcr = old_mcr;
		new_mcr &= ~0x02;

#ifdef HPT_DELAY_INTERRUPT
		new_mcr &= ~0x01;
#else
		new_mcr |=  0x01;
#endif
	} else					/* HPT366 and HPT368  */
		new_mcr = old_mcr & ~0x80;

	if (new_mcr != old_mcr)
		pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);

	if (!hwif->dma_base) {
		hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
		return;
	}

	hwif->ultra_mask = 0x7f;
	hwif->mwdma_mask = 0x07;

L
Linus Torvalds 已提交
1311 1312
	/*
	 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1313
	 * address lines to access an external EEPROM.  To read valid
L
Linus Torvalds 已提交
1314 1315
	 * cable detect state the pins must be enabled as inputs.
	 */
S
Sergei Shtylyov 已提交
1316
	if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
L
Linus Torvalds 已提交
1317 1318 1319 1320 1321
		/*
		 * HPT374 PCI function 1
		 * - set bit 15 of reg 0x52 to enable TCBLID as input
		 * - set bit 15 of reg 0x56 to enable FCBLID as input
		 */
1322 1323 1324 1325 1326
		u8  mcr_addr = hwif->select_data + 2;
		u16 mcr;

		pci_read_config_word (dev, mcr_addr, &mcr);
		pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
L
Linus Torvalds 已提交
1327
		/* now read cable id register */
1328 1329
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_word(dev, mcr_addr, mcr);
S
Sergei Shtylyov 已提交
1330
	} else if (chip_type >= HPT370) {
L
Linus Torvalds 已提交
1331 1332
		/*
		 * HPT370/372 and 374 pcifn 0
1333
		 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
L
Linus Torvalds 已提交
1334
		 */
1335
		u8 scr2 = 0;
L
Linus Torvalds 已提交
1336

1337 1338 1339 1340 1341 1342 1343
		pci_read_config_byte (dev, 0x5b, &scr2);
		pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
		/* now read cable id register */
		pci_read_config_byte (dev, 0x5a, &scr1);
		pci_write_config_byte(dev, 0x5b,  scr2);
	} else
		pci_read_config_byte (dev, 0x5a, &scr1);
L
Linus Torvalds 已提交
1344

1345 1346
	if (!hwif->udma_four)
		hwif->udma_four = (scr1 & ata66) ? 0 : 1;
L
Linus Torvalds 已提交
1347

1348
	hwif->ide_dma_check		= &hpt366_config_drive_xfer_rate;
L
Linus Torvalds 已提交
1349

S
Sergei Shtylyov 已提交
1350
	if (chip_type >= HPT374) {
1351 1352
		hwif->ide_dma_test_irq	= &hpt374_ide_dma_test_irq;
		hwif->ide_dma_end	= &hpt374_ide_dma_end;
S
Sergei Shtylyov 已提交
1353
	} else if (chip_type >= HPT370) {
1354 1355 1356 1357 1358
		hwif->dma_start 	= &hpt370_ide_dma_start;
		hwif->ide_dma_end	= &hpt370_ide_dma_end;
		hwif->ide_dma_timeout	= &hpt370_ide_dma_timeout;
	} else
		hwif->ide_dma_lostirq	= &hpt366_ide_dma_lostirq;
L
Linus Torvalds 已提交
1359 1360 1361

	if (!noautodma)
		hwif->autodma = 1;
1362
	hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
L
Linus Torvalds 已提交
1363 1364 1365 1366
}

static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
{
1367
	struct pci_dev	*dev		= hwif->pci_dev;
1368 1369
	u8 masterdma	= 0, slavedma	= 0;
	u8 dma_new	= 0, dma_old	= 0;
L
Linus Torvalds 已提交
1370 1371
	unsigned long flags;

1372
	dma_old = hwif->INB(dmabase + 2);
L
Linus Torvalds 已提交
1373 1374 1375 1376

	local_irq_save(flags);

	dma_new = dma_old;
1377 1378
	pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
	pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47,  &slavedma);
L
Linus Torvalds 已提交
1379 1380

	if (masterdma & 0x30)	dma_new |= 0x20;
1381
	if ( slavedma & 0x30)	dma_new |= 0x40;
L
Linus Torvalds 已提交
1382
	if (dma_new != dma_old)
1383
		hwif->OUTB(dma_new, dmabase + 2);
L
Linus Torvalds 已提交
1384 1385 1386 1387 1388 1389 1390 1391

	local_irq_restore(flags);

	ide_setup_dma(hwif, dmabase, 8);
}

static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
{
1392
	struct pci_dev *dev2;
L
Linus Torvalds 已提交
1393 1394 1395 1396

	if (PCI_FUNC(dev->devfn) & 1)
		return -ENODEV;

S
Sergei Shtylyov 已提交
1397 1398
	pci_set_drvdata(dev, &hpt374);

1399 1400 1401
	if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
		int ret;

S
Sergei Shtylyov 已提交
1402 1403
		pci_set_drvdata(dev2, &hpt374);

1404 1405 1406 1407 1408
		if (dev2->irq != dev->irq) {
			/* FIXME: we need a core pci_set_interrupt() */
			dev2->irq = dev->irq;
			printk(KERN_WARNING "%s: PCI config space interrupt "
			       "fixed.\n", d->name);
L
Linus Torvalds 已提交
1409
		}
1410 1411 1412 1413
		ret = ide_setup_pci_devices(dev, dev2, d);
		if (ret < 0)
			pci_dev_put(dev2);
		return ret;
L
Linus Torvalds 已提交
1414 1415 1416 1417
	}
	return ide_setup_pci_device(dev, d);
}

1418
static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
L
Linus Torvalds 已提交
1419
{
S
Sergei Shtylyov 已提交
1420 1421
	pci_set_drvdata(dev, &hpt372n);

L
Linus Torvalds 已提交
1422 1423 1424
	return ide_setup_pci_device(dev, d);
}

1425 1426
static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1427
	struct hpt_info *info;
1428 1429 1430 1431
	u8 rev = 0, mcr1 = 0;

	pci_read_config_byte(dev, PCI_REVISION_ID, &rev);

S
Sergei Shtylyov 已提交
1432
	if (rev > 1) {
1433
		d->name = "HPT371N";
1434

S
Sergei Shtylyov 已提交
1435 1436 1437 1438
		info = &hpt371n;
	} else
		info = &hpt371;

1439 1440 1441 1442 1443 1444 1445 1446
	/*
	 * HPT371 chips physically have only one channel, the secondary one,
	 * but the primary channel registers do exist!  Go figure...
	 * So,  we manually disable the non-existing channel here
	 * (if the BIOS hasn't done this already).
	 */
	pci_read_config_byte(dev, 0x50, &mcr1);
	if (mcr1 & 0x04)
1447 1448
		pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);

S
Sergei Shtylyov 已提交
1449 1450
	pci_set_drvdata(dev, info);

1451 1452 1453 1454 1455
	return ide_setup_pci_device(dev, d);
}

static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1456
	struct hpt_info *info;
1457 1458 1459 1460
	u8 rev = 0;

	pci_read_config_byte(dev, PCI_REVISION_ID, &rev);

S
Sergei Shtylyov 已提交
1461
	if (rev > 1) {
1462 1463
		d->name = "HPT372N";

S
Sergei Shtylyov 已提交
1464 1465 1466 1467 1468
		info = &hpt372n;
	} else
		info = &hpt372a;
	pci_set_drvdata(dev, info);

1469 1470 1471 1472 1473
	return ide_setup_pci_device(dev, d);
}

static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
{
S
Sergei Shtylyov 已提交
1474
	struct hpt_info *info;
1475 1476 1477 1478
	u8 rev = 0;

	pci_read_config_byte(dev, PCI_REVISION_ID, &rev);

S
Sergei Shtylyov 已提交
1479
	if (rev > 1) {
1480
		d->name = "HPT302N";
1481

S
Sergei Shtylyov 已提交
1482 1483 1484 1485 1486
		info = &hpt302n;
	} else
		info = &hpt302;
	pci_set_drvdata(dev, info);

1487 1488 1489
	return ide_setup_pci_device(dev, d);
}

L
Linus Torvalds 已提交
1490 1491
static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
{
1492 1493
	struct pci_dev *dev2;
	u8 rev = 0;
1494 1495 1496
	static char   *chipset_names[] = { "HPT366", "HPT366",  "HPT368",
					   "HPT370", "HPT370A", "HPT372",
					   "HPT372N" };
S
Sergei Shtylyov 已提交
1497 1498 1499
	static struct hpt_info *info[] = { &hpt36x,  &hpt36x,  &hpt36x,
					   &hpt370,  &hpt370a, &hpt372,
					   &hpt372n  };
L
Linus Torvalds 已提交
1500 1501 1502 1503

	if (PCI_FUNC(dev->devfn) & 1)
		return -ENODEV;

S
Sergei Shtylyov 已提交
1504
	pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
L
Linus Torvalds 已提交
1505

1506
	if (rev > 6)
S
Sergei Shtylyov 已提交
1507
		rev = 6;
L
Linus Torvalds 已提交
1508
		
1509
	d->name = chipset_names[rev];
L
Linus Torvalds 已提交
1510

S
Sergei Shtylyov 已提交
1511 1512
	pci_set_drvdata(dev, info[rev]);

1513 1514
	if (rev > 2)
		goto init_single;
L
Linus Torvalds 已提交
1515

1516
	/*
1517 1518 1519 1520
	 * HPT36x chips have one channel per function and have
	 * both channel enable bits located differently and visible
	 * to both functions -- really stupid design decision... :-(
	 * Bit 4 is for the primary channel, bit 5 for the secondary.
1521
	 */
L
Linus Torvalds 已提交
1522
	d->channels = 1;
1523
	d->enablebits[0].mask = d->enablebits[0].val = 0x10;
L
Linus Torvalds 已提交
1524

1525
	if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1526
		u8  mcr1 = 0, pin1 = 0, pin2 = 0;
1527 1528
		int ret;

S
Sergei Shtylyov 已提交
1529 1530
		pci_set_drvdata(dev2, info[rev]);

1531 1532 1533 1534 1535 1536 1537 1538
		/*
		 * Now we'll have to force both channels enabled if
		 * at least one of them has been enabled by BIOS...
		 */
		pci_read_config_byte(dev, 0x50, &mcr1);
		if (mcr1 & 0x30)
			pci_write_config_byte(dev, 0x50, mcr1 | 0x30);

1539 1540 1541 1542 1543 1544
		pci_read_config_byte(dev,  PCI_INTERRUPT_PIN, &pin1);
		pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
		if (pin1 != pin2 && dev->irq == dev2->irq) {
			d->bootable = ON_BOARD;
			printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
			       d->name, pin1, pin2);
L
Linus Torvalds 已提交
1545
		}
1546 1547 1548 1549
		ret = ide_setup_pci_devices(dev, dev2, d);
		if (ret < 0)
			pci_dev_put(dev2);
		return ret;
L
Linus Torvalds 已提交
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	}
init_single:
	return ide_setup_pci_device(dev, d);
}

static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
	{	/* 0 */
		.name		= "HPT366",
		.init_setup	= init_setup_hpt366,
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.channels	= 2,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1564
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
L
Linus Torvalds 已提交
1565 1566 1567 1568
		.bootable	= OFF_BOARD,
		.extra		= 240
	},{	/* 1 */
		.name		= "HPT372A",
1569
		.init_setup	= init_setup_hpt372a,
L
Linus Torvalds 已提交
1570 1571 1572 1573 1574
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.channels	= 2,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1575
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
L
Linus Torvalds 已提交
1576
		.bootable	= OFF_BOARD,
1577
		.extra		= 240
L
Linus Torvalds 已提交
1578 1579
	},{	/* 2 */
		.name		= "HPT302",
1580
		.init_setup	= init_setup_hpt302,
L
Linus Torvalds 已提交
1581 1582 1583 1584 1585
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.channels	= 2,
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1586
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
L
Linus Torvalds 已提交
1587
		.bootable	= OFF_BOARD,
1588
		.extra		= 240
L
Linus Torvalds 已提交
1589 1590
	},{	/* 3 */
		.name		= "HPT371",
1591
		.init_setup	= init_setup_hpt371,
L
Linus Torvalds 已提交
1592 1593 1594 1595 1596
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.channels	= 2,
		.autodma	= AUTODMA,
1597
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
L
Linus Torvalds 已提交
1598
		.bootable	= OFF_BOARD,
1599
		.extra		= 240
L
Linus Torvalds 已提交
1600 1601 1602 1603 1604 1605 1606 1607
	},{	/* 4 */
		.name		= "HPT374",
		.init_setup	= init_setup_hpt374,
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.channels	= 2,	/* 4 */
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1608
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
L
Linus Torvalds 已提交
1609
		.bootable	= OFF_BOARD,
1610
		.extra		= 240
L
Linus Torvalds 已提交
1611 1612
	},{	/* 5 */
		.name		= "HPT372N",
1613
		.init_setup	= init_setup_hpt372n,
L
Linus Torvalds 已提交
1614 1615 1616 1617 1618
		.init_chipset	= init_chipset_hpt366,
		.init_hwif	= init_hwif_hpt366,
		.init_dma	= init_dma_hpt366,
		.channels	= 2,	/* 4 */
		.autodma	= AUTODMA,
S
Sergei Shtylyov 已提交
1619
		.enablebits	= {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
L
Linus Torvalds 已提交
1620
		.bootable	= OFF_BOARD,
1621
		.extra		= 240
L
Linus Torvalds 已提交
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	}
};

/**
 *	hpt366_init_one	-	called when an HPT366 is found
 *	@dev: the hpt366 device
 *	@id: the matching pci id
 *
 *	Called when the PCI registration layer (or the IDE initialization)
 *	finds a device matching our IDE device tables.
1632 1633 1634 1635
 *
 *	NOTE: since we'll have to modify some fields of the ide_pci_device_t
 *	structure depending on the chip's revision, we'd better pass a local
 *	copy down the call chain...
L
Linus Torvalds 已提交
1636 1637 1638
 */
static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
1639
	ide_pci_device_t d = hpt366_chipsets[id->driver_data];
L
Linus Torvalds 已提交
1640

1641
	return d.init_setup(dev, &d);
L
Linus Torvalds 已提交
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
}

static struct pci_device_id hpt366_pci_tbl[] = {
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
	{ PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);

static struct pci_driver driver = {
	.name		= "HPT366_IDE",
	.id_table	= hpt366_pci_tbl,
	.probe		= hpt366_init_one,
};

1661
static int __init hpt366_ide_init(void)
L
Linus Torvalds 已提交
1662 1663 1664 1665 1666 1667 1668 1669 1670
{
	return ide_pci_register_driver(&driver);
}

module_init(hpt366_ide_init);

MODULE_AUTHOR("Andre Hedrick");
MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
MODULE_LICENSE("GPL");