fsi.c 41.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Fifo-attached Serial Interface (FSI) support for SH7724
 *
 * Copyright (C) 2009 Renesas Solutions Corp.
 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
 *
 * Based on ssi.c
 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/delay.h>
16
#include <linux/dma-mapping.h>
17
#include <linux/pm_runtime.h>
18
#include <linux/io.h>
19 20
#include <linux/scatterlist.h>
#include <linux/sh_dma.h>
21
#include <linux/slab.h>
22
#include <linux/module.h>
23
#include <linux/workqueue.h>
24 25 26
#include <sound/soc.h>
#include <sound/sh_fsi.h>

27 28 29 30 31 32 33 34 35 36 37 38
/* PortA/PortB register */
#define REG_DO_FMT	0x0000
#define REG_DOFF_CTL	0x0004
#define REG_DOFF_ST	0x0008
#define REG_DI_FMT	0x000C
#define REG_DIFF_CTL	0x0010
#define REG_DIFF_ST	0x0014
#define REG_CKG1	0x0018
#define REG_CKG2	0x001C
#define REG_DIDT	0x0020
#define REG_DODT	0x0024
#define REG_MUTE_ST	0x0028
39
#define REG_OUT_DMAC	0x002C
40
#define REG_OUT_SEL	0x0030
41
#define REG_IN_DMAC	0x0038
42

43 44 45 46 47 48
/* master register */
#define MST_CLK_RST	0x0210
#define MST_SOFT_RST	0x0214
#define MST_FIFO_SZ	0x0218

/* core register (depend on FSI version) */
49 50
#define A_MST_CTLR	0x0180
#define B_MST_CTLR	0x01A0
51 52 53
#define CPU_INT_ST	0x01F4
#define CPU_IEMSK	0x01F8
#define CPU_IMSK	0x01FC
54 55 56 57 58 59
#define INT_ST		0x0200
#define IEMSK		0x0204
#define IMSK		0x0208

/* DO_FMT */
/* DI_FMT */
60
#define CR_BWS_MASK	(0x3 << 20) /* FSI2 */
61 62 63 64 65 66 67 68
#define CR_BWS_24	(0x0 << 20) /* FSI2 */
#define CR_BWS_16	(0x1 << 20) /* FSI2 */
#define CR_BWS_20	(0x2 << 20) /* FSI2 */

#define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */

69 70 71 72 73 74
#define CR_MONO		(0x0 << 4)
#define CR_MONO_D	(0x1 << 4)
#define CR_PCM		(0x2 << 4)
#define CR_I2S		(0x3 << 4)
#define CR_TDM		(0x4 << 4)
#define CR_TDM_D	(0x5 << 4)
75

76 77 78 79 80 81 82 83 84
/* OUT_DMAC */
/* IN_DMAC */
#define VDMD_MASK	(0x3 << 4)
#define VDMD_FRONT	(0x0 << 4) /* Package in front */
#define VDMD_BACK	(0x1 << 4) /* Package in back */
#define VDMD_STREAM	(0x2 << 4) /* Stream mode(16bit * 2) */

#define DMA_ON		(0x1 << 0)

85 86 87 88 89 90 91 92
/* DOFF_CTL */
/* DIFF_CTL */
#define IRQ_HALF	0x00100000
#define FIFO_CLR	0x00000001

/* DOFF_ST */
#define ERR_OVER	0x00000010
#define ERR_UNDER	0x00000001
93
#define ST_ERR		(ERR_OVER | ERR_UNDER)
94

95 96 97
/* CKG1 */
#define ACKMD_MASK	0x00007000
#define BPFMD_MASK	0x00000700
98 99
#define DIMD		(1 << 4)
#define DOMD		(1 << 0)
100

101 102 103 104
/* A/B MST_CTLR */
#define BP	(1 << 4)	/* Fix the signal of Biphase output */
#define SE	(1 << 0)	/* Fix the master clock */

105
/* CLK_RST */
106 107
#define CRB	(1 << 4)
#define CRA	(1 << 0)
108

109 110 111 112 113 114
/* IO SHIFT / MACRO */
#define BI_SHIFT	12
#define BO_SHIFT	8
#define AI_SHIFT	4
#define AO_SHIFT	0
#define AB_IO(param, shift)	(param << shift)
115

116 117 118 119 120 121
/* SOFT_RST */
#define PBSR		(1 << 12) /* Port B Software Reset */
#define PASR		(1 <<  8) /* Port A Software Reset */
#define IR		(1 <<  4) /* Interrupt Reset */
#define FSISR		(1 <<  0) /* Software Reset */

122 123 124 125
/* OUT_SEL (FSI2) */
#define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
				 /*			1: Biphase and serial */

126
/* FIFO_SZ */
127
#define FIFO_SZ_MASK	0x7
128

129 130 131 132
#define FSI_RATES SNDRV_PCM_RATE_8000_96000

#define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)

133
typedef int (*set_rate_func)(struct device *dev, int rate, int enable);
134

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
/*
 * bus options
 *
 * 0x000000BA
 *
 * A : sample widtht 16bit setting
 * B : sample widtht 24bit setting
 */

#define SHIFT_16DATA		0
#define SHIFT_24DATA		4

#define PACKAGE_24BITBUS_BACK		0
#define PACKAGE_24BITBUS_FRONT		1
#define PACKAGE_16BITBUS_STREAM		2

#define BUSOP_SET(s, a)	((a) << SHIFT_ ## s ## DATA)
#define BUSOP_GET(s, a)	(((a) >> SHIFT_ ## s ## DATA) & 0xF)

154 155 156 157
/*
 * FSI driver use below type name for variable
 *
 * xxx_num	: number of data
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
 * xxx_pos	: position of data
 * xxx_capa	: capacity of data
 */

/*
 *	period/frame/sample image
 *
 * ex) PCM (2ch)
 *
 * period pos					   period pos
 *   [n]					     [n + 1]
 *   |<-------------------- period--------------------->|
 * ==|============================================ ... =|==
 *   |							|
 *   ||<-----  frame ----->|<------ frame ----->|  ...	|
 *   |+--------------------+--------------------+- ...	|
 *   ||[ sample ][ sample ]|[ sample ][ sample ]|  ...	|
 *   |+--------------------+--------------------+- ...	|
 * ==|============================================ ... =|==
 */

/*
 *	FSI FIFO image
 *
 *	|	     |
 *	|	     |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *		--> go to codecs
189 190
 */

191 192 193
/*
 *		struct
 */
194

195
struct fsi_stream_handler;
196
struct fsi_stream {
197

198 199 200 201
	/*
	 * these are initialized by fsi_stream_init()
	 */
	struct snd_pcm_substream *substream;
202 203 204 205 206
	int fifo_sample_capa;	/* sample capacity of FSI FIFO */
	int buff_sample_capa;	/* sample capacity of ALSA buffer */
	int buff_sample_pos;	/* sample position of ALSA buffer */
	int period_samples;	/* sample number / 1 period */
	int period_pos;		/* current period position */
207
	int sample_width;	/* sample width */
208 209
	int uerr_num;
	int oerr_num;
210

211 212 213 214 215
	/*
	 * bus options
	 */
	u32 bus_option;

216 217 218 219 220
	/*
	 * thse are initialized by fsi_handler_init()
	 */
	struct fsi_stream_handler *handler;
	struct fsi_priv		*priv;
221 222 223 224 225 226

	/*
	 * these are for DMAEngine
	 */
	struct dma_chan		*chan;
	struct sh_dmae_slave	slave; /* see fsi_handler_init() */
227
	struct work_struct	work;
228
	dma_addr_t		dma;
229 230 231 232 233
};

struct fsi_priv {
	void __iomem *base;
	struct fsi_master *master;
234
	struct sh_fsi_port_info *info;
235 236 237

	struct fsi_stream playback;
	struct fsi_stream capture;
238

239
	u32 fmt;
240

241 242
	int chan_num:16;
	int clk_master:1;
243
	int spdif:1;
244

245
	long rate;
246 247
};

248
struct fsi_stream_handler {
249 250
	int (*init)(struct fsi_priv *fsi, struct fsi_stream *io);
	int (*quit)(struct fsi_priv *fsi, struct fsi_stream *io);
251
	int (*probe)(struct fsi_priv *fsi, struct fsi_stream *io, struct device *dev);
252 253
	int (*transfer)(struct fsi_priv *fsi, struct fsi_stream *io);
	int (*remove)(struct fsi_priv *fsi, struct fsi_stream *io);
254 255
	void (*start_stop)(struct fsi_priv *fsi, struct fsi_stream *io,
			   int enable);
256 257 258 259 260 261
};
#define fsi_stream_handler_call(io, func, args...)	\
	(!(io) ? -ENODEV :				\
	 !((io)->handler->func) ? 0 :			\
	 (io)->handler->func(args))

262 263 264
struct fsi_core {
	int ver;

265 266 267
	u32 int_st;
	u32 iemsk;
	u32 imsk;
268 269
	u32 a_mclk;
	u32 b_mclk;
270 271
};

272 273 274 275 276
struct fsi_master {
	void __iomem *base;
	int irq;
	struct fsi_priv fsia;
	struct fsi_priv fsib;
277
	struct fsi_core *core;
278
	spinlock_t lock;
279 280
};

281 282
static int fsi_stream_is_play(struct fsi_priv *fsi, struct fsi_stream *io);

283 284 285
/*
 *		basic read write function
 */
286

287
static void __fsi_reg_write(u32 __iomem *reg, u32 data)
288 289 290 291
{
	/* valid data area is 24bit */
	data &= 0x00ffffff;

292
	__raw_writel(data, reg);
293 294
}

295
static u32 __fsi_reg_read(u32 __iomem *reg)
296
{
297
	return __raw_readl(reg);
298 299
}

300
static void __fsi_reg_mask_set(u32 __iomem *reg, u32 mask, u32 data)
301 302 303 304 305 306
{
	u32 val = __fsi_reg_read(reg);

	val &= ~mask;
	val |= data & mask;

307
	__fsi_reg_write(reg, val);
308 309
}

310
#define fsi_reg_write(p, r, d)\
311
	__fsi_reg_write((p->base + REG_##r), d)
312

313
#define fsi_reg_read(p, r)\
314
	__fsi_reg_read((p->base + REG_##r))
315

316
#define fsi_reg_mask_set(p, r, m, d)\
317
	__fsi_reg_mask_set((p->base + REG_##r), m, d)
318

319 320 321
#define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
#define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
322
{
323 324 325 326
	u32 ret;
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
327
	ret = __fsi_reg_read(master->base + reg);
328 329 330
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
331 332
}

333 334 335
#define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
#define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
static void _fsi_master_mask_set(struct fsi_master *master,
336
			       u32 reg, u32 mask, u32 data)
337
{
338 339 340
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
341
	__fsi_reg_mask_set(master->base + reg, mask, data);
342
	spin_unlock_irqrestore(&master->lock, flags);
343 344
}

345 346 347
/*
 *		basic function
 */
348 349 350 351
static int fsi_version(struct fsi_master *master)
{
	return master->core->ver;
}
352

353
static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
354
{
355
	return fsi->master;
356 357
}

358 359 360 361 362
static int fsi_is_clk_master(struct fsi_priv *fsi)
{
	return fsi->clk_master;
}

363 364
static int fsi_is_port_a(struct fsi_priv *fsi)
{
365 366
	return fsi->master->base == fsi->base;
}
367

368 369 370 371 372
static int fsi_is_spdif(struct fsi_priv *fsi)
{
	return fsi->spdif;
}

373 374 375 376 377
static int fsi_is_play(struct snd_pcm_substream *substream)
{
	return substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
}

378
static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
379 380
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
381

382
	return  rtd->cpu_dai;
383 384
}

385
static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
386
{
387
	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
388

389 390 391 392
	if (dai->id == 0)
		return &master->fsia;
	else
		return &master->fsib;
393 394
}

395 396 397 398 399
static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
{
	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
}

400
static set_rate_func fsi_get_info_set_rate(struct fsi_priv *fsi)
401
{
402
	if (!fsi->info)
403 404
		return NULL;

405
	return fsi->info->set_rate;
406 407
}

408 409
static u32 fsi_get_info_flags(struct fsi_priv *fsi)
{
410
	if (!fsi->info)
411 412
		return 0;

413
	return fsi->info->flags;
414 415
}

416
static u32 fsi_get_port_shift(struct fsi_priv *fsi, struct fsi_stream *io)
417
{
418
	int is_play = fsi_stream_is_play(fsi, io);
419
	int is_porta = fsi_is_port_a(fsi);
420
	u32 shift;
421 422

	if (is_porta)
423
		shift = is_play ? AO_SHIFT : AI_SHIFT;
424
	else
425
		shift = is_play ? BO_SHIFT : BI_SHIFT;
426

427
	return shift;
428 429
}

430 431 432 433 434 435 436 437 438 439
static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
{
	return frames * fsi->chan_num;
}

static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
{
	return samples / fsi->chan_num;
}

440 441
static int fsi_get_current_fifo_samples(struct fsi_priv *fsi,
					struct fsi_stream *io)
442
{
443
	int is_play = fsi_stream_is_play(fsi, io);
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
	u32 status;
	int frames;

	status = is_play ?
		fsi_reg_read(fsi, DOFF_ST) :
		fsi_reg_read(fsi, DIFF_ST);

	frames = 0x1ff & (status >> 8);

	return fsi_frame2sample(fsi, frames);
}

static void fsi_count_fifo_err(struct fsi_priv *fsi)
{
	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
	u32 istatus = fsi_reg_read(fsi, DIFF_ST);

	if (ostatus & ERR_OVER)
		fsi->playback.oerr_num++;

	if (ostatus & ERR_UNDER)
		fsi->playback.uerr_num++;

	if (istatus & ERR_OVER)
		fsi->capture.oerr_num++;

	if (istatus & ERR_UNDER)
		fsi->capture.uerr_num++;

	fsi_reg_write(fsi, DOFF_ST, 0);
	fsi_reg_write(fsi, DIFF_ST, 0);
}

/*
 *		fsi_stream_xx() function
 */
480 481
static inline int fsi_stream_is_play(struct fsi_priv *fsi,
				     struct fsi_stream *io)
482
{
483
	return &fsi->playback == io;
484 485 486
}

static inline struct fsi_stream *fsi_stream_get(struct fsi_priv *fsi,
487
					struct snd_pcm_substream *substream)
488
{
489
	return fsi_is_play(substream) ? &fsi->playback : &fsi->capture;
490 491
}

492
static int fsi_stream_is_working(struct fsi_priv *fsi,
493
				 struct fsi_stream *io)
494 495 496 497 498 499
{
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&master->lock, flags);
500
	ret = !!(io->substream && io->substream->runtime);
501 502 503 504 505
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
}

506 507 508 509 510
static struct fsi_priv *fsi_stream_to_priv(struct fsi_stream *io)
{
	return io->priv;
}

511
static void fsi_stream_init(struct fsi_priv *fsi,
512
			    struct fsi_stream *io,
513
			    struct snd_pcm_substream *substream)
514
{
515
	struct snd_pcm_runtime *runtime = substream->runtime;
516 517
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
518

519
	spin_lock_irqsave(&master->lock, flags);
520
	io->substream	= substream;
521 522 523 524
	io->buff_sample_capa	= fsi_frame2sample(fsi, runtime->buffer_size);
	io->buff_sample_pos	= 0;
	io->period_samples	= fsi_frame2sample(fsi, runtime->period_size);
	io->period_pos		= 0;
525
	io->sample_width	= samples_to_bytes(runtime, 1);
526
	io->bus_option		= 0;
527 528
	io->oerr_num	= -1; /* ignore 1st err */
	io->uerr_num	= -1; /* ignore 1st err */
529
	fsi_stream_handler_call(io, init, fsi, io);
530
	spin_unlock_irqrestore(&master->lock, flags);
531 532
}

533
static void fsi_stream_quit(struct fsi_priv *fsi, struct fsi_stream *io)
534
{
535
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
536 537
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
538

539
	spin_lock_irqsave(&master->lock, flags);
540 541 542 543 544 545

	if (io->oerr_num > 0)
		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);

	if (io->uerr_num > 0)
		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
546

547
	fsi_stream_handler_call(io, quit, fsi, io);
548
	io->substream	= NULL;
549 550 551 552
	io->buff_sample_capa	= 0;
	io->buff_sample_pos	= 0;
	io->period_samples	= 0;
	io->period_pos		= 0;
553
	io->sample_width	= 0;
554
	io->bus_option		= 0;
555 556
	io->oerr_num	= 0;
	io->uerr_num	= 0;
557
	spin_unlock_irqrestore(&master->lock, flags);
558 559
}

560 561 562 563 564 565 566 567 568
static int fsi_stream_transfer(struct fsi_stream *io)
{
	struct fsi_priv *fsi = fsi_stream_to_priv(io);
	if (!fsi)
		return -EIO;

	return fsi_stream_handler_call(io, transfer, fsi, io);
}

569 570 571 572 573 574
#define fsi_stream_start(fsi, io)\
	fsi_stream_handler_call(io, start_stop, fsi, io, 1)

#define fsi_stream_stop(fsi, io)\
	fsi_stream_handler_call(io, start_stop, fsi, io, 0)

575
static int fsi_stream_probe(struct fsi_priv *fsi, struct device *dev)
576 577 578 579 580
{
	struct fsi_stream *io;
	int ret1, ret2;

	io = &fsi->playback;
581
	ret1 = fsi_stream_handler_call(io, probe, fsi, io, dev);
582 583

	io = &fsi->capture;
584
	ret2 = fsi_stream_handler_call(io, probe, fsi, io, dev);
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612

	if (ret1 < 0)
		return ret1;
	if (ret2 < 0)
		return ret2;

	return 0;
}

static int fsi_stream_remove(struct fsi_priv *fsi)
{
	struct fsi_stream *io;
	int ret1, ret2;

	io = &fsi->playback;
	ret1 = fsi_stream_handler_call(io, remove, fsi, io);

	io = &fsi->capture;
	ret2 = fsi_stream_handler_call(io, remove, fsi, io);

	if (ret1 < 0)
		return ret1;
	if (ret2 < 0)
		return ret2;

	return 0;
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
/*
 *	format/bus/dma setting
 */
static void fsi_format_bus_setup(struct fsi_priv *fsi, struct fsi_stream *io,
				 u32 bus, struct device *dev)
{
	struct fsi_master *master = fsi_get_master(fsi);
	int is_play = fsi_stream_is_play(fsi, io);
	u32 fmt = fsi->fmt;

	if (fsi_version(master) >= 2) {
		u32 dma = 0;

		/*
		 * FSI2 needs DMA/Bus setting
		 */
		switch (bus) {
		case PACKAGE_24BITBUS_FRONT:
			fmt |= CR_BWS_24;
			dma |= VDMD_FRONT;
			dev_dbg(dev, "24bit bus / package in front\n");
			break;
		case PACKAGE_16BITBUS_STREAM:
			fmt |= CR_BWS_16;
			dma |= VDMD_STREAM;
			dev_dbg(dev, "16bit bus / stream mode\n");
			break;
		case PACKAGE_24BITBUS_BACK:
		default:
			fmt |= CR_BWS_24;
			dma |= VDMD_BACK;
			dev_dbg(dev, "24bit bus / package in back\n");
			break;
		}

		if (is_play)
			fsi_reg_write(fsi, OUT_DMAC,	dma);
		else
			fsi_reg_write(fsi, IN_DMAC,	dma);
	}

	if (is_play)
		fsi_reg_write(fsi, DO_FMT, fmt);
	else
		fsi_reg_write(fsi, DI_FMT, fmt);
}

660 661 662
/*
 *		irq function
 */
663

664
static void fsi_irq_enable(struct fsi_priv *fsi, struct fsi_stream *io)
665
{
666
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, io));
667
	struct fsi_master *master = fsi_get_master(fsi);
668

669 670
	fsi_core_mask_set(master, imsk,  data, data);
	fsi_core_mask_set(master, iemsk, data, data);
671 672
}

673
static void fsi_irq_disable(struct fsi_priv *fsi, struct fsi_stream *io)
674
{
675
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, io));
676
	struct fsi_master *master = fsi_get_master(fsi);
677

678 679
	fsi_core_mask_set(master, imsk,  data, 0);
	fsi_core_mask_set(master, iemsk, data, 0);
680 681
}

682 683
static u32 fsi_irq_get_status(struct fsi_master *master)
{
684
	return fsi_core_read(master, int_st);
685 686 687 688 689 690 691
}

static void fsi_irq_clear_status(struct fsi_priv *fsi)
{
	u32 data = 0;
	struct fsi_master *master = fsi_get_master(fsi);

692 693
	data |= AB_IO(1, fsi_get_port_shift(fsi, &fsi->playback));
	data |= AB_IO(1, fsi_get_port_shift(fsi, &fsi->capture));
694 695

	/* clear interrupt factor */
696
	fsi_core_mask_set(master, int_st, data, 0);
697 698
}

699 700 701 702 703
/*
 *		SPDIF master clock function
 *
 * These functions are used later FSI2
 */
704 705 706
static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
707
	u32 mask, val;
708

709 710 711 712
	mask = BP | SE;
	val = enable ? mask : 0;

	fsi_is_port_a(fsi) ?
713 714
		fsi_core_mask_set(master, a_mclk, mask, val) :
		fsi_core_mask_set(master, b_mclk, mask, val);
715 716
}

717
/*
718
 *		clock function
719
 */
720 721 722
static int fsi_set_master_clk(struct device *dev, struct fsi_priv *fsi,
			      long rate, int enable)
{
723
	set_rate_func set_rate = fsi_get_info_set_rate(fsi);
724 725
	int ret;

726 727 728 729
	if (!set_rate)
		return 0;

	ret = set_rate(dev, rate, enable);
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
	if (ret < 0) /* error */
		return ret;

	if (!enable)
		return 0;

	if (ret > 0) {
		u32 data = 0;

		switch (ret & SH_FSI_ACKMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_ACKMD_512:
			data |= (0x0 << 12);
			break;
		case SH_FSI_ACKMD_256:
			data |= (0x1 << 12);
			break;
		case SH_FSI_ACKMD_128:
			data |= (0x2 << 12);
			break;
		case SH_FSI_ACKMD_64:
			data |= (0x3 << 12);
			break;
		case SH_FSI_ACKMD_32:
755
			data |= (0x4 << 12);
756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
			break;
		}

		switch (ret & SH_FSI_BPFMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_BPFMD_32:
			data |= (0x0 << 8);
			break;
		case SH_FSI_BPFMD_64:
			data |= (0x1 << 8);
			break;
		case SH_FSI_BPFMD_128:
			data |= (0x2 << 8);
			break;
		case SH_FSI_BPFMD_256:
			data |= (0x3 << 8);
			break;
		case SH_FSI_BPFMD_512:
			data |= (0x4 << 8);
			break;
		case SH_FSI_BPFMD_16:
778
			data |= (0x7 << 8);
779 780 781 782 783 784 785 786 787 788 789
			break;
		}

		fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
		udelay(10);
		ret = 0;
	}

	return ret;
}

790
/*
791
 *		pio data transfer handler
792
 */
793 794
static void fsi_pio_push16(struct fsi_priv *fsi, u8 *_buf, int samples)
{
795
	u32 enable_stream = fsi_get_info_flags(fsi) & SH_FSI_ENABLE_STREAM_MODE;
796 797
	int i;

798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
	if (enable_stream) {
		/*
		 * stream mode
		 * see
		 *	fsi_pio_push_init()
		 */
		u32 *buf = (u32 *)_buf;

		for (i = 0; i < samples / 2; i++)
			fsi_reg_write(fsi, DODT, buf[i]);
	} else {
		/* normal mode */
		u16 *buf = (u16 *)_buf;

		for (i = 0; i < samples; i++)
			fsi_reg_write(fsi, DODT, ((u32)*(buf + i) << 8));
	}
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
}

static void fsi_pio_pop16(struct fsi_priv *fsi, u8 *_buf, int samples)
{
	u16 *buf = (u16 *)_buf;
	int i;

	for (i = 0; i < samples; i++)
		*(buf + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
}

static void fsi_pio_push32(struct fsi_priv *fsi, u8 *_buf, int samples)
{
	u32 *buf = (u32 *)_buf;
	int i;

	for (i = 0; i < samples; i++)
		fsi_reg_write(fsi, DODT, *(buf + i));
}

static void fsi_pio_pop32(struct fsi_priv *fsi, u8 *_buf, int samples)
{
	u32 *buf = (u32 *)_buf;
	int i;

	for (i = 0; i < samples; i++)
		*(buf + i) = fsi_reg_read(fsi, DIDT);
}

static u8 *fsi_pio_get_area(struct fsi_priv *fsi, struct fsi_stream *io)
{
	struct snd_pcm_runtime *runtime = io->substream->runtime;

	return runtime->dma_area +
		samples_to_bytes(runtime, io->buff_sample_pos);
}

static int fsi_pio_transfer(struct fsi_priv *fsi, struct fsi_stream *io,
853 854 855
		void (*run16)(struct fsi_priv *fsi, u8 *buf, int samples),
		void (*run32)(struct fsi_priv *fsi, u8 *buf, int samples),
		int samples)
856 857
{
	struct snd_pcm_runtime *runtime;
858
	struct snd_pcm_substream *substream;
859
	u8 *buf;
860
	int over_period;
861

862
	if (!fsi_stream_is_working(fsi, io))
863 864
		return -EINVAL;

865
	over_period	= 0;
866
	substream	= io->substream;
867
	runtime		= substream->runtime;
868 869 870 871

	/* FSI FIFO has limit.
	 * So, this driver can not send periods data at a time
	 */
872 873
	if (io->buff_sample_pos >=
	    io->period_samples * (io->period_pos + 1)) {
874

875
		over_period = 1;
876
		io->period_pos = (io->period_pos + 1) % runtime->periods;
877

878 879
		if (0 == io->period_pos)
			io->buff_sample_pos = 0;
880 881
	}

882 883
	buf = fsi_pio_get_area(fsi, io);

884 885
	switch (io->sample_width) {
	case 2:
886
		run16(fsi, buf, samples);
887 888
		break;
	case 4:
889
		run32(fsi, buf, samples);
890 891 892
		break;
	default:
		return -EINVAL;
893
	}
894

895 896
	/* update buff_sample_pos */
	io->buff_sample_pos += samples;
897

898
	if (over_period)
899 900
		snd_pcm_period_elapsed(substream);

901
	return 0;
902 903
}

904
static int fsi_pio_pop(struct fsi_priv *fsi, struct fsi_stream *io)
905
{
906 907 908 909
	int sample_residues;	/* samples in FSI fifo */
	int sample_space;	/* ALSA free samples space */
	int samples;

910
	sample_residues	= fsi_get_current_fifo_samples(fsi, io);
911 912 913 914
	sample_space	= io->buff_sample_capa - io->buff_sample_pos;

	samples = min(sample_residues, sample_space);

915
	return fsi_pio_transfer(fsi, io,
916 917
				  fsi_pio_pop16,
				  fsi_pio_pop32,
918
				  samples);
919
}
920

921
static int fsi_pio_push(struct fsi_priv *fsi, struct fsi_stream *io)
922
{
923 924 925 926 927 928
	int sample_residues;	/* ALSA residue samples */
	int sample_space;	/* FSI fifo free samples space */
	int samples;

	sample_residues	= io->buff_sample_capa - io->buff_sample_pos;
	sample_space	= io->fifo_sample_capa -
929
		fsi_get_current_fifo_samples(fsi, io);
930 931 932

	samples = min(sample_residues, sample_space);

933
	return fsi_pio_transfer(fsi, io,
934 935
				  fsi_pio_push16,
				  fsi_pio_push32,
936
				  samples);
937 938
}

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
static void fsi_pio_start_stop(struct fsi_priv *fsi, struct fsi_stream *io,
			       int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;

	if (enable)
		fsi_irq_enable(fsi, io);
	else
		fsi_irq_disable(fsi, io);

	if (fsi_is_clk_master(fsi))
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
}

954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
static int fsi_pio_push_init(struct fsi_priv *fsi, struct fsi_stream *io)
{
	u32 enable_stream = fsi_get_info_flags(fsi) & SH_FSI_ENABLE_STREAM_MODE;

	/*
	 * we can use 16bit stream mode
	 * when "playback" and "16bit data"
	 * and platform allows "stream mode"
	 * see
	 *	fsi_pio_push16()
	 */
	if (enable_stream)
		io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
				 BUSOP_SET(16, PACKAGE_16BITBUS_STREAM);
	else
		io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
				 BUSOP_SET(16, PACKAGE_24BITBUS_BACK);
	return 0;
}

static int fsi_pio_pop_init(struct fsi_priv *fsi, struct fsi_stream *io)
{
	/*
	 * always 24bit bus, package back when "capture"
	 */
	io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
			 BUSOP_SET(16, PACKAGE_24BITBUS_BACK);
	return 0;
}

984
static struct fsi_stream_handler fsi_pio_push_handler = {
985
	.init		= fsi_pio_push_init,
986
	.transfer	= fsi_pio_push,
987
	.start_stop	= fsi_pio_start_stop,
988 989 990
};

static struct fsi_stream_handler fsi_pio_pop_handler = {
991
	.init		= fsi_pio_pop_init,
992
	.transfer	= fsi_pio_pop,
993
	.start_stop	= fsi_pio_start_stop,
994 995
};

996 997
static irqreturn_t fsi_interrupt(int irq, void *data)
{
998
	struct fsi_master *master = data;
999
	u32 int_st = fsi_irq_get_status(master);
1000 1001

	/* clear irq status */
1002 1003
	fsi_master_mask_set(master, SOFT_RST, IR, 0);
	fsi_master_mask_set(master, SOFT_RST, IR, IR);
1004

1005
	if (int_st & AB_IO(1, AO_SHIFT))
1006
		fsi_stream_transfer(&master->fsia.playback);
1007
	if (int_st & AB_IO(1, BO_SHIFT))
1008
		fsi_stream_transfer(&master->fsib.playback);
1009
	if (int_st & AB_IO(1, AI_SHIFT))
1010
		fsi_stream_transfer(&master->fsia.capture);
1011
	if (int_st & AB_IO(1, BI_SHIFT))
1012
		fsi_stream_transfer(&master->fsib.capture);
1013 1014 1015

	fsi_count_fifo_err(&master->fsia);
	fsi_count_fifo_err(&master->fsib);
1016

1017 1018
	fsi_irq_clear_status(&master->fsia);
	fsi_irq_clear_status(&master->fsib);
1019 1020 1021 1022

	return IRQ_HANDLED;
}

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
/*
 *		dma data transfer handler
 */
static int fsi_dma_init(struct fsi_priv *fsi, struct fsi_stream *io)
{
	struct snd_pcm_runtime *runtime = io->substream->runtime;
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
	enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE;

1033 1034 1035 1036 1037 1038 1039
	/*
	 * 24bit data : 24bit bus / package in back
	 * 16bit data : 16bit bus / stream mode
	 */
	io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
			 BUSOP_SET(16, PACKAGE_16BITBUS_STREAM);

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	io->dma = dma_map_single(dai->dev, runtime->dma_area,
				 snd_pcm_lib_buffer_bytes(io->substream), dir);
	return 0;
}

static int fsi_dma_quit(struct fsi_priv *fsi, struct fsi_stream *io)
{
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
	enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
		DMA_TO_DEVICE : DMA_FROM_DEVICE;

	dma_unmap_single(dai->dev, io->dma,
			 snd_pcm_lib_buffer_bytes(io->substream), dir);
	return 0;
}

1056 1057 1058 1059 1060 1061 1062
static dma_addr_t fsi_dma_get_area(struct fsi_stream *io)
{
	struct snd_pcm_runtime *runtime = io->substream->runtime;

	return io->dma + samples_to_bytes(runtime, io->buff_sample_pos);
}

1063 1064 1065 1066 1067 1068 1069 1070 1071
static void fsi_dma_complete(void *data)
{
	struct fsi_stream *io = (struct fsi_stream *)data;
	struct fsi_priv *fsi = fsi_stream_to_priv(io);
	struct snd_pcm_runtime *runtime = io->substream->runtime;
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
	enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
		DMA_TO_DEVICE : DMA_FROM_DEVICE;

1072
	dma_sync_single_for_cpu(dai->dev, fsi_dma_get_area(io),
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
			samples_to_bytes(runtime, io->period_samples), dir);

	io->buff_sample_pos += io->period_samples;
	io->period_pos++;

	if (io->period_pos >= runtime->periods) {
		io->period_pos = 0;
		io->buff_sample_pos = 0;
	}

	fsi_count_fifo_err(fsi);
	fsi_stream_transfer(io);

	snd_pcm_period_elapsed(io->substream);
}

1089
static void fsi_dma_do_work(struct work_struct *work)
1090
{
1091
	struct fsi_stream *io = container_of(work, struct fsi_stream, work);
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	struct fsi_priv *fsi = fsi_stream_to_priv(io);
	struct snd_soc_dai *dai;
	struct dma_async_tx_descriptor *desc;
	struct snd_pcm_runtime *runtime;
	enum dma_data_direction dir;
	int is_play = fsi_stream_is_play(fsi, io);
	int len;
	dma_addr_t buf;

	if (!fsi_stream_is_working(fsi, io))
		return;

	dai	= fsi_get_dai(io->substream);
	runtime	= io->substream->runtime;
	dir	= is_play ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
	len	= samples_to_bytes(runtime, io->period_samples);
	buf	= fsi_dma_get_area(io);

1110
	dma_sync_single_for_device(dai->dev, buf, len, dir);
1111

1112 1113
	desc = dmaengine_prep_slave_single(io->chan, buf, len, dir,
					   DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1114
	if (!desc) {
1115
		dev_err(dai->dev, "dmaengine_prep_slave_sg() fail\n");
1116 1117 1118 1119 1120 1121
		return;
	}

	desc->callback		= fsi_dma_complete;
	desc->callback_param	= io;

1122
	if (dmaengine_submit(desc) < 0) {
1123 1124 1125 1126
		dev_err(dai->dev, "tx_submit() fail\n");
		return;
	}

1127
	dma_async_issue_pending(io->chan);
1128 1129 1130 1131 1132

	/*
	 * FIXME
	 *
	 * In DMAEngine case, codec and FSI cannot be started simultaneously
1133
	 * since FSI is using the scheduler work queue.
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
	 * Therefore, in capture case, probably FSI FIFO will have got
	 * overflow error in this point.
	 * in that case, DMA cannot start transfer until error was cleared.
	 */
	if (!is_play) {
		if (ERR_OVER & fsi_reg_read(fsi, DIFF_ST)) {
			fsi_reg_mask_set(fsi, DIFF_CTL, FIFO_CLR, FIFO_CLR);
			fsi_reg_write(fsi, DIFF_ST, 0);
		}
	}
}

static bool fsi_dma_filter(struct dma_chan *chan, void *param)
{
	struct sh_dmae_slave *slave = param;

	chan->private = slave;

	return true;
}

static int fsi_dma_transfer(struct fsi_priv *fsi, struct fsi_stream *io)
{
1157
	schedule_work(&io->work);
1158 1159 1160 1161 1162 1163 1164

	return 0;
}

static void fsi_dma_push_start_stop(struct fsi_priv *fsi, struct fsi_stream *io,
				 int start)
{
1165 1166
	struct fsi_master *master = fsi_get_master(fsi);
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
1167
	u32 enable = start ? DMA_ON : 0;
1168

1169
	fsi_reg_mask_set(fsi, OUT_DMAC, DMA_ON, enable);
1170

1171 1172
	dmaengine_terminate_all(io->chan);

1173 1174
	if (fsi_is_clk_master(fsi))
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
1175 1176
}

1177
static int fsi_dma_probe(struct fsi_priv *fsi, struct fsi_stream *io, struct device *dev)
1178 1179 1180 1181 1182 1183 1184
{
	dma_cap_mask_t mask;

	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

	io->chan = dma_request_channel(mask, fsi_dma_filter, &io->slave);
1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	if (!io->chan) {

		/* switch to PIO handler */
		if (fsi_stream_is_play(fsi, io))
			fsi->playback.handler	= &fsi_pio_push_handler;
		else
			fsi->capture.handler	= &fsi_pio_pop_handler;

		dev_info(dev, "switch handler (dma => pio)\n");

		/* probe again */
		return fsi_stream_probe(fsi, dev);
	}
1198

1199
	INIT_WORK(&io->work, fsi_dma_do_work);
1200 1201 1202 1203 1204 1205

	return 0;
}

static int fsi_dma_remove(struct fsi_priv *fsi, struct fsi_stream *io)
{
1206
	cancel_work_sync(&io->work);
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225

	fsi_stream_stop(fsi, io);

	if (io->chan)
		dma_release_channel(io->chan);

	io->chan = NULL;
	return 0;
}

static struct fsi_stream_handler fsi_dma_push_handler = {
	.init		= fsi_dma_init,
	.quit		= fsi_dma_quit,
	.probe		= fsi_dma_probe,
	.transfer	= fsi_dma_transfer,
	.remove		= fsi_dma_remove,
	.start_stop	= fsi_dma_push_start_stop,
};

1226 1227 1228
/*
 *		dai ops
 */
1229
static void fsi_fifo_init(struct fsi_priv *fsi,
1230
			  struct fsi_stream *io,
1231 1232 1233
			  struct device *dev)
{
	struct fsi_master *master = fsi_get_master(fsi);
1234
	int is_play = fsi_stream_is_play(fsi, io);
1235 1236 1237 1238 1239
	u32 shift, i;
	int frame_capa;

	/* get on-chip RAM capacity */
	shift = fsi_master_read(master, FIFO_SZ);
1240
	shift >>= fsi_get_port_shift(fsi, io);
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
	shift &= FIFO_SZ_MASK;
	frame_capa = 256 << shift;
	dev_dbg(dev, "fifo = %d words\n", frame_capa);

	/*
	 * The maximum number of sample data varies depending
	 * on the number of channels selected for the format.
	 *
	 * FIFOs are used in 4-channel units in 3-channel mode
	 * and in 8-channel units in 5- to 7-channel mode
	 * meaning that more FIFOs than the required size of DPRAM
	 * are used.
	 *
	 * ex) if 256 words of DP-RAM is connected
	 * 1 channel:  256 (256 x 1 = 256)
	 * 2 channels: 128 (128 x 2 = 256)
	 * 3 channels:  64 ( 64 x 3 = 192)
	 * 4 channels:  64 ( 64 x 4 = 256)
	 * 5 channels:  32 ( 32 x 5 = 160)
	 * 6 channels:  32 ( 32 x 6 = 192)
	 * 7 channels:  32 ( 32 x 7 = 224)
	 * 8 channels:  32 ( 32 x 8 = 256)
	 */
	for (i = 1; i < fsi->chan_num; i <<= 1)
		frame_capa >>= 1;
	dev_dbg(dev, "%d channel %d store\n",
		fsi->chan_num, frame_capa);

	io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);

	/*
	 * set interrupt generation factor
	 * clear FIFO
	 */
	if (is_play) {
		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
	} else {
		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
	}
}
1283

1284
static int fsi_hw_startup(struct fsi_priv *fsi,
1285
			  struct fsi_stream *io,
1286
			  struct device *dev)
1287
{
1288
	u32 flags = fsi_get_info_flags(fsi);
1289
	u32 data = 0;
1290

1291 1292 1293 1294 1295
	/* clock setting */
	if (fsi_is_clk_master(fsi))
		data = DIMD | DOMD;

	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
1296 1297 1298

	/* clock inversion (CKG2) */
	data = 0;
1299 1300 1301 1302 1303 1304 1305 1306 1307
	if (SH_FSI_LRM_INV & flags)
		data |= 1 << 12;
	if (SH_FSI_BRM_INV & flags)
		data |= 1 << 8;
	if (SH_FSI_LRS_INV & flags)
		data |= 1 << 4;
	if (SH_FSI_BRS_INV & flags)
		data |= 1 << 0;

1308 1309
	fsi_reg_write(fsi, CKG2, data);

1310 1311 1312 1313 1314 1315
	/* spdif ? */
	if (fsi_is_spdif(fsi)) {
		fsi_spdif_clk_ctrl(fsi, 1);
		fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
	}

1316
	/*
1317
	 * get bus settings
1318
	 */
1319 1320 1321 1322 1323 1324 1325 1326
	data = 0;
	switch (io->sample_width) {
	case 2:
		data = BUSOP_GET(16, io->bus_option);
		break;
	case 4:
		data = BUSOP_GET(24, io->bus_option);
		break;
1327
	}
1328
	fsi_format_bus_setup(fsi, io, data, dev);
1329

1330
	/* irq clear */
1331
	fsi_irq_disable(fsi, io);
1332 1333 1334
	fsi_irq_clear_status(fsi);

	/* fifo init */
1335
	fsi_fifo_init(fsi, io, dev);
1336

1337
	return 0;
1338 1339
}

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
static void fsi_hw_shutdown(struct fsi_priv *fsi,
			    struct device *dev)
{
	if (fsi_is_clk_master(fsi))
		fsi_set_master_clk(dev, fsi, fsi->rate, 0);
}

static int fsi_dai_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);

1352 1353 1354
	fsi->rate = 0;

	return 0;
1355 1356
}

1357 1358 1359
static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
1360
	struct fsi_priv *fsi = fsi_get_priv(substream);
1361

1362
	fsi->rate = 0;
1363 1364 1365 1366 1367
}

static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
{
1368
	struct fsi_priv *fsi = fsi_get_priv(substream);
1369
	struct fsi_stream *io = fsi_stream_get(fsi, substream);
1370 1371 1372 1373
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1374
		fsi_stream_init(fsi, io, substream);
1375
		fsi_hw_startup(fsi, io, dai->dev);
1376 1377
		ret = fsi_stream_transfer(io);
		if (0 == ret)
1378
			fsi_stream_start(fsi, io);
1379 1380
		break;
	case SNDRV_PCM_TRIGGER_STOP:
1381
		fsi_hw_shutdown(fsi, dai->dev);
1382
		fsi_stream_stop(fsi, io);
1383
		fsi_stream_quit(fsi, io);
1384 1385 1386 1387 1388 1389
		break;
	}

	return ret;
}

1390 1391 1392 1393
static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
{
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
1394
		fsi->fmt = CR_I2S;
1395 1396 1397
		fsi->chan_num = 2;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
1398
		fsi->fmt = CR_PCM;
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
		fsi->chan_num = 2;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
{
	struct fsi_master *master = fsi_get_master(fsi);

1412
	if (fsi_version(master) < 2)
1413 1414
		return -EINVAL;

1415
	fsi->fmt = CR_DTMD_SPDIF_PCM | CR_PCM;
1416
	fsi->chan_num = 2;
1417
	fsi->spdif = 1;
1418 1419 1420 1421

	return 0;
}

1422 1423 1424
static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
{
	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
1425
	set_rate_func set_rate = fsi_get_info_set_rate(fsi);
1426
	u32 flags = fsi_get_info_flags(fsi);
1427 1428 1429 1430 1431
	int ret;

	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
1432
		fsi->clk_master = 1;
1433 1434 1435 1436
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		break;
	default:
1437
		return -EINVAL;
1438
	}
1439 1440 1441

	if (fsi_is_clk_master(fsi) && !set_rate) {
		dev_err(dai->dev, "platform doesn't have set_rate\n");
1442
		return -EINVAL;
1443 1444
	}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
	/* set format */
	switch (flags & SH_FSI_FMT_MASK) {
	case SH_FSI_FMT_DAI:
		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		break;
	case SH_FSI_FMT_SPDIF:
		ret = fsi_set_fmt_spdif(fsi);
		break;
	default:
		ret = -EINVAL;
	}
1456 1457 1458 1459

	return ret;
}

1460 1461 1462 1463 1464
static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *params,
			     struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
1465
	long rate = params_rate(params);
1466 1467
	int ret;

1468
	if (!fsi_is_clk_master(fsi))
1469 1470
		return 0;

1471 1472
	ret = fsi_set_master_clk(dai->dev, fsi, rate, 1);
	if (ret < 0)
1473
		return ret;
1474

1475
	fsi->rate = rate;
1476 1477 1478 1479

	return ret;
}

1480
static const struct snd_soc_dai_ops fsi_dai_ops = {
1481 1482 1483
	.startup	= fsi_dai_startup,
	.shutdown	= fsi_dai_shutdown,
	.trigger	= fsi_dai_trigger,
1484
	.set_fmt	= fsi_dai_set_fmt,
1485
	.hw_params	= fsi_dai_hw_params,
1486 1487
};

1488 1489 1490
/*
 *		pcm ops
 */
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537

static struct snd_pcm_hardware fsi_pcm_hardware = {
	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
			SNDRV_PCM_INFO_MMAP		|
			SNDRV_PCM_INFO_MMAP_VALID	|
			SNDRV_PCM_INFO_PAUSE,
	.formats		= FSI_FMTS,
	.rates			= FSI_RATES,
	.rate_min		= 8000,
	.rate_max		= 192000,
	.channels_min		= 1,
	.channels_max		= 2,
	.buffer_bytes_max	= 64 * 1024,
	.period_bytes_min	= 32,
	.period_bytes_max	= 8192,
	.periods_min		= 1,
	.periods_max		= 32,
	.fifo_size		= 256,
};

static int fsi_pcm_open(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
	int ret = 0;

	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);

	ret = snd_pcm_hw_constraint_integer(runtime,
					    SNDRV_PCM_HW_PARAM_PERIODS);

	return ret;
}

static int fsi_hw_params(struct snd_pcm_substream *substream,
			 struct snd_pcm_hw_params *hw_params)
{
	return snd_pcm_lib_malloc_pages(substream,
					params_buffer_bytes(hw_params));
}

static int fsi_hw_free(struct snd_pcm_substream *substream)
{
	return snd_pcm_lib_free_pages(substream);
}

static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
{
1538
	struct fsi_priv *fsi = fsi_get_priv(substream);
1539
	struct fsi_stream *io = fsi_stream_get(fsi, substream);
1540

1541
	return fsi_sample2frame(fsi, io->buff_sample_pos);
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
}

static struct snd_pcm_ops fsi_pcm_ops = {
	.open		= fsi_pcm_open,
	.ioctl		= snd_pcm_lib_ioctl,
	.hw_params	= fsi_hw_params,
	.hw_free	= fsi_hw_free,
	.pointer	= fsi_pointer,
};

1552 1553 1554
/*
 *		snd_soc_platform
 */
1555 1556 1557 1558 1559 1560 1561 1562 1563

#define PREALLOC_BUFFER		(32 * 1024)
#define PREALLOC_BUFFER_MAX	(32 * 1024)

static void fsi_pcm_free(struct snd_pcm *pcm)
{
	snd_pcm_lib_preallocate_free_for_all(pcm);
}

1564
static int fsi_pcm_new(struct snd_soc_pcm_runtime *rtd)
1565
{
1566 1567
	struct snd_pcm *pcm = rtd->pcm;

1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	/*
	 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
	 * in MMAP mode (i.e. aplay -M)
	 */
	return snd_pcm_lib_preallocate_pages_for_all(
		pcm,
		SNDRV_DMA_TYPE_CONTINUOUS,
		snd_dma_continuous_data(GFP_KERNEL),
		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
}

1579 1580 1581
/*
 *		alsa struct
 */
1582

1583
static struct snd_soc_dai_driver fsi_soc_dai[] = {
1584
	{
1585
		.name			= "fsia-dai",
1586 1587 1588 1589 1590 1591
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1592 1593 1594 1595 1596 1597
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1598 1599 1600
		.ops = &fsi_dai_ops,
	},
	{
1601
		.name			= "fsib-dai",
1602 1603 1604 1605 1606 1607
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1608 1609 1610 1611 1612 1613
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1614 1615 1616 1617
		.ops = &fsi_dai_ops,
	},
};

1618 1619
static struct snd_soc_platform_driver fsi_soc_platform = {
	.ops		= &fsi_pcm_ops,
1620 1621 1622 1623
	.pcm_new	= fsi_pcm_new,
	.pcm_free	= fsi_pcm_free,
};

1624 1625 1626
/*
 *		platform function
 */
1627 1628 1629 1630 1631 1632
static void fsi_handler_init(struct fsi_priv *fsi)
{
	fsi->playback.handler	= &fsi_pio_push_handler; /* default PIO */
	fsi->playback.priv	= fsi;
	fsi->capture.handler	= &fsi_pio_pop_handler;  /* default PIO */
	fsi->capture.priv	= fsi;
1633 1634

	if (fsi->info->tx_id) {
1635 1636
		fsi->playback.slave.shdma_slave.slave_id = fsi->info->tx_id;
		fsi->playback.handler = &fsi_dma_push_handler;
1637
	}
1638
}
1639 1640 1641

static int fsi_probe(struct platform_device *pdev)
{
1642
	struct fsi_master *master;
1643
	const struct platform_device_id	*id_entry;
1644
	struct sh_fsi_platform_info *info = pdev->dev.platform_data;
1645 1646 1647 1648
	struct resource *res;
	unsigned int irq;
	int ret;

1649 1650 1651 1652 1653 1654
	id_entry = pdev->id_entry;
	if (!id_entry) {
		dev_err(&pdev->dev, "unknown fsi device\n");
		return -ENODEV;
	}

1655 1656
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1657
	if (!res || (int)irq <= 0) {
1658
		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
1659
		return -ENODEV;
1660 1661
	}

1662
	master = devm_kzalloc(&pdev->dev, sizeof(*master), GFP_KERNEL);
1663 1664
	if (!master) {
		dev_err(&pdev->dev, "Could not allocate master\n");
1665
		return -ENOMEM;
1666 1667
	}

1668 1669
	master->base = devm_ioremap_nocache(&pdev->dev,
					    res->start, resource_size(res));
1670 1671
	if (!master->base) {
		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
1672
		return -ENXIO;
1673 1674
	}

1675
	/* master setting */
1676
	master->irq		= irq;
1677 1678 1679 1680
	master->core		= (struct fsi_core *)id_entry->driver_data;
	spin_lock_init(&master->lock);

	/* FSI A setting */
1681
	master->fsia.base	= master->base;
1682
	master->fsia.master	= master;
1683
	master->fsia.info	= &info->port_a;
1684
	fsi_handler_init(&master->fsia);
1685
	ret = fsi_stream_probe(&master->fsia, &pdev->dev);
1686 1687
	if (ret < 0) {
		dev_err(&pdev->dev, "FSIA stream probe failed\n");
1688
		return ret;
1689
	}
1690 1691

	/* FSI B setting */
1692
	master->fsib.base	= master->base + 0x40;
1693
	master->fsib.master	= master;
1694
	master->fsib.info	= &info->port_b;
1695
	fsi_handler_init(&master->fsib);
1696
	ret = fsi_stream_probe(&master->fsib, &pdev->dev);
1697 1698 1699 1700
	if (ret < 0) {
		dev_err(&pdev->dev, "FSIB stream probe failed\n");
		goto exit_fsia;
	}
1701

1702
	pm_runtime_enable(&pdev->dev);
1703
	dev_set_drvdata(&pdev->dev, master);
1704

Y
Yong Zhang 已提交
1705
	ret = request_irq(irq, &fsi_interrupt, 0,
1706
			  id_entry->name, master);
1707 1708
	if (ret) {
		dev_err(&pdev->dev, "irq request err\n");
1709
		goto exit_fsib;
1710 1711
	}

1712
	ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
1713 1714 1715 1716 1717
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd soc register\n");
		goto exit_free_irq;
	}

1718 1719 1720 1721 1722 1723
	ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
				    ARRAY_SIZE(fsi_soc_dai));
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd dai register\n");
		goto exit_snd_soc;
	}
1724

1725 1726 1727 1728
	return ret;

exit_snd_soc:
	snd_soc_unregister_platform(&pdev->dev);
1729 1730
exit_free_irq:
	free_irq(irq, master);
1731
exit_fsib:
1732
	pm_runtime_disable(&pdev->dev);
1733 1734 1735
	fsi_stream_remove(&master->fsib);
exit_fsia:
	fsi_stream_remove(&master->fsia);
1736

1737 1738 1739 1740 1741
	return ret;
}

static int fsi_remove(struct platform_device *pdev)
{
1742 1743
	struct fsi_master *master;

1744
	master = dev_get_drvdata(&pdev->dev);
1745

1746
	free_irq(master->irq, master);
1747
	pm_runtime_disable(&pdev->dev);
1748

1749 1750
	snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
	snd_soc_unregister_platform(&pdev->dev);
1751

1752 1753 1754
	fsi_stream_remove(&master->fsia);
	fsi_stream_remove(&master->fsib);

1755 1756 1757
	return 0;
}

1758
static void __fsi_suspend(struct fsi_priv *fsi,
1759
			  struct fsi_stream *io,
1760
			  struct device *dev)
1761
{
1762
	if (!fsi_stream_is_working(fsi, io))
1763
		return;
1764

1765
	fsi_stream_stop(fsi, io);
1766
	fsi_hw_shutdown(fsi, dev);
1767 1768 1769
}

static void __fsi_resume(struct fsi_priv *fsi,
1770
			 struct fsi_stream *io,
1771
			 struct device *dev)
1772
{
1773
	if (!fsi_stream_is_working(fsi, io))
1774
		return;
1775

1776
	fsi_hw_startup(fsi, io, dev);
1777 1778

	if (fsi_is_clk_master(fsi) && fsi->rate)
1779
		fsi_set_master_clk(dev, fsi, fsi->rate, 1);
1780

1781
	fsi_stream_start(fsi, io);
1782 1783 1784 1785 1786
}

static int fsi_suspend(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
1787 1788
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
1789

1790 1791
	__fsi_suspend(fsia, &fsia->playback, dev);
	__fsi_suspend(fsia, &fsia->capture, dev);
1792

1793 1794
	__fsi_suspend(fsib, &fsib->playback, dev);
	__fsi_suspend(fsib, &fsib->capture, dev);
1795 1796 1797 1798 1799 1800 1801

	return 0;
}

static int fsi_resume(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
1802 1803
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
1804

1805 1806
	__fsi_resume(fsia, &fsia->playback, dev);
	__fsi_resume(fsia, &fsia->capture, dev);
1807

1808 1809
	__fsi_resume(fsib, &fsib->playback, dev);
	__fsi_resume(fsib, &fsib->capture, dev);
1810 1811 1812 1813

	return 0;
}

1814
static struct dev_pm_ops fsi_pm_ops = {
1815 1816
	.suspend		= fsi_suspend,
	.resume			= fsi_resume,
1817 1818
};

1819 1820 1821 1822
static struct fsi_core fsi1_core = {
	.ver	= 1,

	/* Interrupt */
1823 1824 1825 1826 1827
	.int_st	= INT_ST,
	.iemsk	= IEMSK,
	.imsk	= IMSK,
};

1828 1829 1830 1831
static struct fsi_core fsi2_core = {
	.ver	= 2,

	/* Interrupt */
1832 1833 1834
	.int_st	= CPU_INT_ST,
	.iemsk	= CPU_IEMSK,
	.imsk	= CPU_IMSK,
1835 1836
	.a_mclk	= A_MST_CTLR,
	.b_mclk	= B_MST_CTLR,
1837 1838 1839
};

static struct platform_device_id fsi_id_table[] = {
1840 1841
	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
	{ "sh_fsi2",	(kernel_ulong_t)&fsi2_core },
1842
	{},
1843
};
1844
MODULE_DEVICE_TABLE(platform, fsi_id_table);
1845

1846 1847
static struct platform_driver fsi_driver = {
	.driver 	= {
1848
		.name	= "fsi-pcm-audio",
1849
		.pm	= &fsi_pm_ops,
1850 1851 1852
	},
	.probe		= fsi_probe,
	.remove		= fsi_remove,
1853
	.id_table	= fsi_id_table,
1854 1855
};

1856
module_platform_driver(fsi_driver);
1857 1858 1859 1860

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
1861
MODULE_ALIAS("platform:fsi-pcm-audio");