fsi.c 31.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Fifo-attached Serial Interface (FSI) support for SH7724
 *
 * Copyright (C) 2009 Renesas Solutions Corp.
 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
 *
 * Based on ssi.c
 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/delay.h>
16
#include <linux/pm_runtime.h>
17
#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20 21 22
#include <sound/soc.h>
#include <sound/sh_fsi.h>

23 24 25 26 27 28 29 30 31 32 33 34
/* PortA/PortB register */
#define REG_DO_FMT	0x0000
#define REG_DOFF_CTL	0x0004
#define REG_DOFF_ST	0x0008
#define REG_DI_FMT	0x000C
#define REG_DIFF_CTL	0x0010
#define REG_DIFF_ST	0x0014
#define REG_CKG1	0x0018
#define REG_CKG2	0x001C
#define REG_DIDT	0x0020
#define REG_DODT	0x0024
#define REG_MUTE_ST	0x0028
35
#define REG_OUT_DMAC	0x002C
36
#define REG_OUT_SEL	0x0030
37
#define REG_IN_DMAC	0x0038
38

39 40 41 42 43 44
/* master register */
#define MST_CLK_RST	0x0210
#define MST_SOFT_RST	0x0214
#define MST_FIFO_SZ	0x0218

/* core register (depend on FSI version) */
45 46
#define A_MST_CTLR	0x0180
#define B_MST_CTLR	0x01A0
47 48 49
#define CPU_INT_ST	0x01F4
#define CPU_IEMSK	0x01F8
#define CPU_IMSK	0x01FC
50 51 52 53 54 55
#define INT_ST		0x0200
#define IEMSK		0x0204
#define IMSK		0x0208

/* DO_FMT */
/* DI_FMT */
56 57 58 59 60 61 62 63
#define CR_BWS_24	(0x0 << 20) /* FSI2 */
#define CR_BWS_16	(0x1 << 20) /* FSI2 */
#define CR_BWS_20	(0x2 << 20) /* FSI2 */

#define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */

64 65 66 67 68 69
#define CR_MONO		(0x0 << 4)
#define CR_MONO_D	(0x1 << 4)
#define CR_PCM		(0x2 << 4)
#define CR_I2S		(0x3 << 4)
#define CR_TDM		(0x4 << 4)
#define CR_TDM_D	(0x5 << 4)
70 71 72 73 74 75 76 77 78

/* DOFF_CTL */
/* DIFF_CTL */
#define IRQ_HALF	0x00100000
#define FIFO_CLR	0x00000001

/* DOFF_ST */
#define ERR_OVER	0x00000010
#define ERR_UNDER	0x00000001
79
#define ST_ERR		(ERR_OVER | ERR_UNDER)
80

81 82 83
/* CKG1 */
#define ACKMD_MASK	0x00007000
#define BPFMD_MASK	0x00000700
84 85
#define DIMD		(1 << 4)
#define DOMD		(1 << 0)
86

87 88 89 90
/* A/B MST_CTLR */
#define BP	(1 << 4)	/* Fix the signal of Biphase output */
#define SE	(1 << 0)	/* Fix the master clock */

91
/* CLK_RST */
92 93
#define CRB	(1 << 4)
#define CRA	(1 << 0)
94

95 96 97 98 99 100
/* IO SHIFT / MACRO */
#define BI_SHIFT	12
#define BO_SHIFT	8
#define AI_SHIFT	4
#define AO_SHIFT	0
#define AB_IO(param, shift)	(param << shift)
101

102 103 104 105 106 107
/* SOFT_RST */
#define PBSR		(1 << 12) /* Port B Software Reset */
#define PASR		(1 <<  8) /* Port A Software Reset */
#define IR		(1 <<  4) /* Interrupt Reset */
#define FSISR		(1 <<  0) /* Software Reset */

108 109 110 111
/* OUT_SEL (FSI2) */
#define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
				 /*			1: Biphase and serial */

112
/* FIFO_SZ */
113
#define FIFO_SZ_MASK	0x7
114

115 116 117 118
#define FSI_RATES SNDRV_PCM_RATE_8000_96000

#define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)

119 120
typedef int (*set_rate_func)(struct device *dev, int is_porta, int rate, int enable);

121 122 123 124
/*
 * FSI driver use below type name for variable
 *
 * xxx_num	: number of data
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
 * xxx_pos	: position of data
 * xxx_capa	: capacity of data
 */

/*
 *	period/frame/sample image
 *
 * ex) PCM (2ch)
 *
 * period pos					   period pos
 *   [n]					     [n + 1]
 *   |<-------------------- period--------------------->|
 * ==|============================================ ... =|==
 *   |							|
 *   ||<-----  frame ----->|<------ frame ----->|  ...	|
 *   |+--------------------+--------------------+- ...	|
 *   ||[ sample ][ sample ]|[ sample ][ sample ]|  ...	|
 *   |+--------------------+--------------------+- ...	|
 * ==|============================================ ... =|==
 */

/*
 *	FSI FIFO image
 *
 *	|	     |
 *	|	     |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *		--> go to codecs
156 157
 */

158 159 160
/*
 *		struct
 */
161

162
struct fsi_stream {
163 164
	struct snd_pcm_substream *substream;

165 166 167 168 169
	int fifo_sample_capa;	/* sample capacity of FSI FIFO */
	int buff_sample_capa;	/* sample capacity of ALSA buffer */
	int buff_sample_pos;	/* sample position of ALSA buffer */
	int period_samples;	/* sample number / 1 period */
	int period_pos;		/* current period position */
170
	int sample_width;	/* sample width */
171 172 173

	int uerr_num;
	int oerr_num;
174 175 176 177 178 179 180 181
};

struct fsi_priv {
	void __iomem *base;
	struct fsi_master *master;

	struct fsi_stream playback;
	struct fsi_stream capture;
182

183 184 185
	u32 do_fmt;
	u32 di_fmt;

186 187
	int chan_num:16;
	int clk_master:1;
188
	int spdif:1;
189

190
	long rate;
191 192
};

193 194 195
struct fsi_core {
	int ver;

196 197 198
	u32 int_st;
	u32 iemsk;
	u32 imsk;
199 200
	u32 a_mclk;
	u32 b_mclk;
201 202
};

203 204 205 206 207
struct fsi_master {
	void __iomem *base;
	int irq;
	struct fsi_priv fsia;
	struct fsi_priv fsib;
208
	struct fsi_core *core;
209
	struct sh_fsi_platform_info *info;
210
	spinlock_t lock;
211 212
};

213 214 215
/*
 *		basic read write function
 */
216

217
static void __fsi_reg_write(u32 __iomem *reg, u32 data)
218 219 220 221
{
	/* valid data area is 24bit */
	data &= 0x00ffffff;

222
	__raw_writel(data, reg);
223 224
}

225
static u32 __fsi_reg_read(u32 __iomem *reg)
226
{
227
	return __raw_readl(reg);
228 229
}

230
static void __fsi_reg_mask_set(u32 __iomem *reg, u32 mask, u32 data)
231 232 233 234 235 236
{
	u32 val = __fsi_reg_read(reg);

	val &= ~mask;
	val |= data & mask;

237
	__fsi_reg_write(reg, val);
238 239
}

240
#define fsi_reg_write(p, r, d)\
241
	__fsi_reg_write((p->base + REG_##r), d)
242

243
#define fsi_reg_read(p, r)\
244
	__fsi_reg_read((p->base + REG_##r))
245

246
#define fsi_reg_mask_set(p, r, m, d)\
247
	__fsi_reg_mask_set((p->base + REG_##r), m, d)
248

249 250 251
#define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
#define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
252
{
253 254 255 256
	u32 ret;
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
257
	ret = __fsi_reg_read(master->base + reg);
258 259 260
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
261 262
}

263 264 265
#define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
#define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
static void _fsi_master_mask_set(struct fsi_master *master,
266
			       u32 reg, u32 mask, u32 data)
267
{
268 269 270
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
271
	__fsi_reg_mask_set(master->base + reg, mask, data);
272
	spin_unlock_irqrestore(&master->lock, flags);
273 274
}

275 276 277
/*
 *		basic function
 */
278

279
static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
280
{
281
	return fsi->master;
282 283
}

284 285 286 287 288
static int fsi_is_clk_master(struct fsi_priv *fsi)
{
	return fsi->clk_master;
}

289 290
static int fsi_is_port_a(struct fsi_priv *fsi)
{
291 292
	return fsi->master->base == fsi->base;
}
293

294 295 296 297 298
static int fsi_is_spdif(struct fsi_priv *fsi)
{
	return fsi->spdif;
}

299
static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
300 301
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
302

303
	return  rtd->cpu_dai;
304 305
}

306
static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
307
{
308
	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
309

310 311 312 313
	if (dai->id == 0)
		return &master->fsia;
	else
		return &master->fsib;
314 315
}

316 317 318 319 320
static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
{
	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
}

321 322 323 324 325 326 327 328
static set_rate_func fsi_get_info_set_rate(struct fsi_master *master)
{
	if (!master->info)
		return NULL;

	return master->info->set_rate;
}

329 330 331
static u32 fsi_get_info_flags(struct fsi_priv *fsi)
{
	int is_porta = fsi_is_port_a(fsi);
332
	struct fsi_master *master = fsi_get_master(fsi);
333

334 335 336
	if (!master->info)
		return 0;

337 338 339 340
	return is_porta ? master->info->porta_flags :
		master->info->portb_flags;
}

341
static u32 fsi_get_port_shift(struct fsi_priv *fsi, int is_play)
342 343
{
	int is_porta = fsi_is_port_a(fsi);
344
	u32 shift;
345 346

	if (is_porta)
347
		shift = is_play ? AO_SHIFT : AI_SHIFT;
348
	else
349
		shift = is_play ? BO_SHIFT : BI_SHIFT;
350

351
	return shift;
352 353
}

354 355 356 357 358 359 360 361 362 363
static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
{
	return frames * fsi->chan_num;
}

static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
{
	return samples / fsi->chan_num;
}

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static int fsi_get_current_fifo_samples(struct fsi_priv *fsi, int is_play)
{
	u32 status;
	int frames;

	status = is_play ?
		fsi_reg_read(fsi, DOFF_ST) :
		fsi_reg_read(fsi, DIFF_ST);

	frames = 0x1ff & (status >> 8);

	return fsi_frame2sample(fsi, frames);
}

static void fsi_count_fifo_err(struct fsi_priv *fsi)
{
	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
	u32 istatus = fsi_reg_read(fsi, DIFF_ST);

	if (ostatus & ERR_OVER)
		fsi->playback.oerr_num++;

	if (ostatus & ERR_UNDER)
		fsi->playback.uerr_num++;

	if (istatus & ERR_OVER)
		fsi->capture.oerr_num++;

	if (istatus & ERR_UNDER)
		fsi->capture.uerr_num++;

	fsi_reg_write(fsi, DOFF_ST, 0);
	fsi_reg_write(fsi, DIFF_ST, 0);
}

/*
 *		fsi_stream_xx() function
 */
#define fsi_is_play(substream)	fsi_stream_is_play(substream->stream)
static inline int fsi_stream_is_play(int stream)
{
	return stream == SNDRV_PCM_STREAM_PLAYBACK;
}

static inline struct fsi_stream *fsi_stream_get(struct fsi_priv *fsi,
						int is_play)
{
	return is_play ? &fsi->playback : &fsi->capture;
}

414 415 416
static int fsi_stream_is_working(struct fsi_priv *fsi,
				  int is_play)
{
417
	struct fsi_stream *io = fsi_stream_get(fsi, is_play);
418 419 420 421 422 423 424 425 426 427 428
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&master->lock, flags);
	ret = !!io->substream;
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
}

429
static void fsi_stream_push(struct fsi_priv *fsi,
430
			    int is_play,
431
			    struct snd_pcm_substream *substream)
432
{
433
	struct fsi_stream *io = fsi_stream_get(fsi, is_play);
434
	struct snd_pcm_runtime *runtime = substream->runtime;
435 436
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
437

438
	spin_lock_irqsave(&master->lock, flags);
439
	io->substream	= substream;
440 441 442 443
	io->buff_sample_capa	= fsi_frame2sample(fsi, runtime->buffer_size);
	io->buff_sample_pos	= 0;
	io->period_samples	= fsi_frame2sample(fsi, runtime->period_size);
	io->period_pos		= 0;
444
	io->sample_width	= samples_to_bytes(runtime, 1);
445 446
	io->oerr_num	= -1; /* ignore 1st err */
	io->uerr_num	= -1; /* ignore 1st err */
447
	spin_unlock_irqrestore(&master->lock, flags);
448 449
}

450
static void fsi_stream_pop(struct fsi_priv *fsi, int is_play)
451
{
452
	struct fsi_stream *io = fsi_stream_get(fsi, is_play);
453
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
454 455
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
456

457
	spin_lock_irqsave(&master->lock, flags);
458 459 460 461 462 463

	if (io->oerr_num > 0)
		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);

	if (io->uerr_num > 0)
		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
464 465

	io->substream	= NULL;
466 467 468 469
	io->buff_sample_capa	= 0;
	io->buff_sample_pos	= 0;
	io->period_samples	= 0;
	io->period_pos		= 0;
470
	io->sample_width	= 0;
471 472
	io->oerr_num	= 0;
	io->uerr_num	= 0;
473
	spin_unlock_irqrestore(&master->lock, flags);
474 475
}

476 477 478 479
/*
 *		dma function
 */

480
static u8 *fsi_dma_get_area(struct fsi_priv *fsi, int stream)
481
{
482
	int is_play = fsi_stream_is_play(stream);
483
	struct fsi_stream *io = fsi_stream_get(fsi, is_play);
484
	struct snd_pcm_runtime *runtime = io->substream->runtime;
485

486 487
	return runtime->dma_area +
		samples_to_bytes(runtime, io->buff_sample_pos);
488 489
}

490
static void fsi_dma_soft_push16(struct fsi_priv *fsi, int num)
491 492 493 494
{
	u16 *start;
	int i;

495
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
496

497
	for (i = 0; i < num; i++)
498 499 500
		fsi_reg_write(fsi, DODT, ((u32)*(start + i) << 8));
}

501
static void fsi_dma_soft_pop16(struct fsi_priv *fsi, int num)
502 503 504 505
{
	u16 *start;
	int i;

506 507
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);

508

509
	for (i = 0; i < num; i++)
510 511 512
		*(start + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
}

513
static void fsi_dma_soft_push32(struct fsi_priv *fsi, int num)
514 515 516 517
{
	u32 *start;
	int i;

518 519
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);

520

521
	for (i = 0; i < num; i++)
522 523 524
		fsi_reg_write(fsi, DODT, *(start + i));
}

525
static void fsi_dma_soft_pop32(struct fsi_priv *fsi, int num)
526 527 528 529
{
	u32 *start;
	int i;

530
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
531

532
	for (i = 0; i < num; i++)
533 534 535
		*(start + i) = fsi_reg_read(fsi, DIDT);
}

536 537 538
/*
 *		irq function
 */
539 540 541

static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
{
542
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
543
	struct fsi_master *master = fsi_get_master(fsi);
544

545 546
	fsi_core_mask_set(master, imsk,  data, data);
	fsi_core_mask_set(master, iemsk, data, data);
547 548 549 550
}

static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
{
551
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
552
	struct fsi_master *master = fsi_get_master(fsi);
553

554 555
	fsi_core_mask_set(master, imsk,  data, 0);
	fsi_core_mask_set(master, iemsk, data, 0);
556 557
}

558 559
static u32 fsi_irq_get_status(struct fsi_master *master)
{
560
	return fsi_core_read(master, int_st);
561 562 563 564 565 566 567
}

static void fsi_irq_clear_status(struct fsi_priv *fsi)
{
	u32 data = 0;
	struct fsi_master *master = fsi_get_master(fsi);

568 569
	data |= AB_IO(1, fsi_get_port_shift(fsi, 0));
	data |= AB_IO(1, fsi_get_port_shift(fsi, 1));
570 571

	/* clear interrupt factor */
572
	fsi_core_mask_set(master, int_st, data, 0);
573 574
}

575 576 577 578 579
/*
 *		SPDIF master clock function
 *
 * These functions are used later FSI2
 */
580 581 582
static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
583
	u32 mask, val;
584 585 586 587 588 589

	if (master->core->ver < 2) {
		pr_err("fsi: register access err (%s)\n", __func__);
		return;
	}

590 591 592 593
	mask = BP | SE;
	val = enable ? mask : 0;

	fsi_is_port_a(fsi) ?
594 595
		fsi_core_mask_set(master, a_mclk, mask, val) :
		fsi_core_mask_set(master, b_mclk, mask, val);
596 597
}

598
/*
599
 *		clock function
600
 */
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
static int fsi_set_master_clk(struct device *dev, struct fsi_priv *fsi,
			      long rate, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
	int fsi_ver = master->core->ver;
	int ret;

	ret = set_rate(dev, fsi_is_port_a(fsi), rate, enable);
	if (ret < 0) /* error */
		return ret;

	if (!enable)
		return 0;

	if (ret > 0) {
		u32 data = 0;

		switch (ret & SH_FSI_ACKMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_ACKMD_512:
			data |= (0x0 << 12);
			break;
		case SH_FSI_ACKMD_256:
			data |= (0x1 << 12);
			break;
		case SH_FSI_ACKMD_128:
			data |= (0x2 << 12);
			break;
		case SH_FSI_ACKMD_64:
			data |= (0x3 << 12);
			break;
		case SH_FSI_ACKMD_32:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x4 << 12);
			break;
		}

		switch (ret & SH_FSI_BPFMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_BPFMD_32:
			data |= (0x0 << 8);
			break;
		case SH_FSI_BPFMD_64:
			data |= (0x1 << 8);
			break;
		case SH_FSI_BPFMD_128:
			data |= (0x2 << 8);
			break;
		case SH_FSI_BPFMD_256:
			data |= (0x3 << 8);
			break;
		case SH_FSI_BPFMD_512:
			data |= (0x4 << 8);
			break;
		case SH_FSI_BPFMD_16:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x7 << 8);
			break;
		}

		fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
		udelay(10);
		ret = 0;
	}

	return ret;
}

676 677 678
#define fsi_port_start(f, i)	__fsi_port_clk_ctrl(f, i, 1)
#define fsi_port_stop(f, i)	__fsi_port_clk_ctrl(f, i, 0)
static void __fsi_port_clk_ctrl(struct fsi_priv *fsi, int is_play, int enable)
679
{
680
	struct fsi_master *master = fsi_get_master(fsi);
681
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
682

683 684 685 686 687
	if (enable)
		fsi_irq_enable(fsi, is_play);
	else
		fsi_irq_disable(fsi, is_play);

688
	if (fsi_is_clk_master(fsi))
689
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
690 691
}

692 693 694
/*
 *		ctrl function
 */
695 696
static void fsi_fifo_init(struct fsi_priv *fsi,
			  int is_play,
697
			  struct device *dev)
698
{
699
	struct fsi_master *master = fsi_get_master(fsi);
700
	struct fsi_stream *io = fsi_stream_get(fsi, is_play);
701
	u32 shift, i;
702
	int frame_capa;
703

704 705
	/* get on-chip RAM capacity */
	shift = fsi_master_read(master, FIFO_SZ);
706 707
	shift >>= fsi_get_port_shift(fsi, is_play);
	shift &= FIFO_SZ_MASK;
708
	frame_capa = 256 << shift;
709
	dev_dbg(dev, "fifo = %d words\n", frame_capa);
710

711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
	/*
	 * The maximum number of sample data varies depending
	 * on the number of channels selected for the format.
	 *
	 * FIFOs are used in 4-channel units in 3-channel mode
	 * and in 8-channel units in 5- to 7-channel mode
	 * meaning that more FIFOs than the required size of DPRAM
	 * are used.
	 *
	 * ex) if 256 words of DP-RAM is connected
	 * 1 channel:  256 (256 x 1 = 256)
	 * 2 channels: 128 (128 x 2 = 256)
	 * 3 channels:  64 ( 64 x 3 = 192)
	 * 4 channels:  64 ( 64 x 4 = 256)
	 * 5 channels:  32 ( 32 x 5 = 160)
	 * 6 channels:  32 ( 32 x 6 = 192)
	 * 7 channels:  32 ( 32 x 7 = 224)
	 * 8 channels:  32 ( 32 x 8 = 256)
	 */
730
	for (i = 1; i < fsi->chan_num; i <<= 1)
731
		frame_capa >>= 1;
732
	dev_dbg(dev, "%d channel %d store\n",
733 734 735
		fsi->chan_num, frame_capa);

	io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);
736

737 738 739 740 741 742 743 744 745 746 747
	/*
	 * set interrupt generation factor
	 * clear FIFO
	 */
	if (is_play) {
		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
	} else {
		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
	}
748 749
}

750 751 752 753
static int fsi_fifo_data_ctrl(struct fsi_priv *fsi, struct fsi_stream *io,
			      void (*run16)(struct fsi_priv *fsi, int size),
			      void (*run32)(struct fsi_priv *fsi, int size),
			      int samples)
754 755
{
	struct snd_pcm_runtime *runtime;
756
	struct snd_pcm_substream *substream;
757
	int over_period;
758 759

	if (!fsi			||
760 761
	    !io->substream		||
	    !io->substream->runtime)
762 763
		return -EINVAL;

764
	over_period	= 0;
765
	substream	= io->substream;
766
	runtime		= substream->runtime;
767 768 769 770

	/* FSI FIFO has limit.
	 * So, this driver can not send periods data at a time
	 */
771 772
	if (io->buff_sample_pos >=
	    io->period_samples * (io->period_pos + 1)) {
773

774
		over_period = 1;
775
		io->period_pos = (io->period_pos + 1) % runtime->periods;
776

777 778
		if (0 == io->period_pos)
			io->buff_sample_pos = 0;
779 780
	}

781 782 783 784 785 786 787 788 789
	switch (io->sample_width) {
	case 2:
		run16(fsi, samples);
		break;
	case 4:
		run32(fsi, samples);
		break;
	default:
		return -EINVAL;
790
	}
791

792 793
	/* update buff_sample_pos */
	io->buff_sample_pos += samples;
794

795
	if (over_period)
796 797
		snd_pcm_period_elapsed(substream);

798
	return 0;
799 800
}

801
static int fsi_data_pop(struct fsi_priv *fsi)
802
{
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
	int is_play = fsi_stream_is_play(SNDRV_PCM_STREAM_CAPTURE);
	int sample_residues;	/* samples in FSI fifo */
	int sample_space;	/* ALSA free samples space */
	int samples;
	struct fsi_stream *io = fsi_stream_get(fsi, is_play);

	sample_residues	= fsi_get_current_fifo_samples(fsi, is_play);
	sample_space	= io->buff_sample_capa - io->buff_sample_pos;

	samples = min(sample_residues, sample_space);

	return fsi_fifo_data_ctrl(fsi, io,
				  fsi_dma_soft_pop16,
				  fsi_dma_soft_pop32,
				  samples);
818
}
819

820
static int fsi_data_push(struct fsi_priv *fsi)
821
{
822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
	int is_play = fsi_stream_is_play(SNDRV_PCM_STREAM_PLAYBACK);
	int sample_residues;	/* ALSA residue samples */
	int sample_space;	/* FSI fifo free samples space */
	int samples;
	struct fsi_stream *io = fsi_stream_get(fsi, is_play);

	sample_residues	= io->buff_sample_capa - io->buff_sample_pos;
	sample_space	= io->fifo_sample_capa -
		fsi_get_current_fifo_samples(fsi, is_play);

	samples = min(sample_residues, sample_space);

	return fsi_fifo_data_ctrl(fsi, io,
				  fsi_dma_soft_push16,
				  fsi_dma_soft_push32,
				  samples);
838 839
}

840 841
static irqreturn_t fsi_interrupt(int irq, void *data)
{
842
	struct fsi_master *master = data;
843
	u32 int_st = fsi_irq_get_status(master);
844 845

	/* clear irq status */
846 847
	fsi_master_mask_set(master, SOFT_RST, IR, 0);
	fsi_master_mask_set(master, SOFT_RST, IR, IR);
848

849
	if (int_st & AB_IO(1, AO_SHIFT))
850
		fsi_data_push(&master->fsia);
851
	if (int_st & AB_IO(1, BO_SHIFT))
852
		fsi_data_push(&master->fsib);
853
	if (int_st & AB_IO(1, AI_SHIFT))
854
		fsi_data_pop(&master->fsia);
855
	if (int_st & AB_IO(1, BI_SHIFT))
856 857 858 859
		fsi_data_pop(&master->fsib);

	fsi_count_fifo_err(&master->fsia);
	fsi_count_fifo_err(&master->fsib);
860

861 862
	fsi_irq_clear_status(&master->fsia);
	fsi_irq_clear_status(&master->fsib);
863 864 865 866

	return IRQ_HANDLED;
}

867 868 869
/*
 *		dai ops
 */
870

871 872 873
static int fsi_hw_startup(struct fsi_priv *fsi,
			  int is_play,
			  struct device *dev)
874
{
875 876
	struct fsi_master *master = fsi_get_master(fsi);
	int fsi_ver = master->core->ver;
877
	u32 flags = fsi_get_info_flags(fsi);
878
	u32 data = 0;
879

880 881 882 883 884
	/* clock setting */
	if (fsi_is_clk_master(fsi))
		data = DIMD | DOMD;

	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
885 886 887

	/* clock inversion (CKG2) */
	data = 0;
888 889 890 891 892 893 894 895 896
	if (SH_FSI_LRM_INV & flags)
		data |= 1 << 12;
	if (SH_FSI_BRM_INV & flags)
		data |= 1 << 8;
	if (SH_FSI_LRS_INV & flags)
		data |= 1 << 4;
	if (SH_FSI_BRS_INV & flags)
		data |= 1 << 0;

897 898
	fsi_reg_write(fsi, CKG2, data);

899 900 901 902 903 904 905 906 907 908
	/* set format */
	fsi_reg_write(fsi, DO_FMT, fsi->do_fmt);
	fsi_reg_write(fsi, DI_FMT, fsi->di_fmt);

	/* spdif ? */
	if (fsi_is_spdif(fsi)) {
		fsi_spdif_clk_ctrl(fsi, 1);
		fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
	}

909 910 911 912 913 914 915 916 917 918 919
	/*
	 * FIXME
	 *
	 * FSI driver assumed that data package is in-back.
	 * FSI2 chip can select it.
	 */
	if (fsi_ver >= 2) {
		fsi_reg_write(fsi, OUT_DMAC,	(1 << 4));
		fsi_reg_write(fsi, IN_DMAC,	(1 << 4));
	}

920 921 922 923 924
	/* irq clear */
	fsi_irq_disable(fsi, is_play);
	fsi_irq_clear_status(fsi);

	/* fifo init */
925
	fsi_fifo_init(fsi, is_play, dev);
926

927
	return 0;
928 929
}

930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
static void fsi_hw_shutdown(struct fsi_priv *fsi,
			    int is_play,
			    struct device *dev)
{
	if (fsi_is_clk_master(fsi))
		fsi_set_master_clk(dev, fsi, fsi->rate, 0);
}

static int fsi_dai_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
	int is_play = fsi_is_play(substream);

	return fsi_hw_startup(fsi, is_play, dai->dev);
}

947 948 949
static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
950
	struct fsi_priv *fsi = fsi_get_priv(substream);
951
	int is_play = fsi_is_play(substream);
952

953
	fsi_hw_shutdown(fsi, is_play, dai->dev);
954
	fsi->rate = 0;
955 956 957 958 959
}

static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
{
960
	struct fsi_priv *fsi = fsi_get_priv(substream);
K
Kuninori Morimoto 已提交
961
	int is_play = fsi_is_play(substream);
962 963 964 965
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
966
		fsi_stream_push(fsi, is_play, substream);
967
		ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
968
		fsi_port_start(fsi, is_play);
969 970
		break;
	case SNDRV_PCM_TRIGGER_STOP:
971
		fsi_port_stop(fsi, is_play);
972
		fsi_stream_pop(fsi, is_play);
973 974 975 976 977 978
		break;
	}

	return ret;
}

979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
{
	u32 data = 0;

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		data = CR_I2S;
		fsi->chan_num = 2;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		data = CR_PCM;
		fsi->chan_num = 2;
		break;
	default:
		return -EINVAL;
	}

996 997
	fsi->do_fmt = data;
	fsi->di_fmt = data;
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011

	return 0;
}

static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
{
	struct fsi_master *master = fsi_get_master(fsi);
	u32 data = 0;

	if (master->core->ver < 2)
		return -EINVAL;

	data = CR_BWS_16 | CR_DTMD_SPDIF_PCM | CR_PCM;
	fsi->chan_num = 2;
1012
	fsi->spdif = 1;
1013

1014 1015
	fsi->do_fmt = data;
	fsi->di_fmt = data;
1016 1017 1018 1019

	return 0;
}

1020 1021 1022
static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
{
	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
1023 1024
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
1025
	u32 flags = fsi_get_info_flags(fsi);
1026 1027 1028 1029 1030
	int ret;

	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
1031
		fsi->clk_master = 1;
1032 1033 1034 1035
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		break;
	default:
1036
		return -EINVAL;
1037
	}
1038 1039 1040

	if (fsi_is_clk_master(fsi) && !set_rate) {
		dev_err(dai->dev, "platform doesn't have set_rate\n");
1041
		return -EINVAL;
1042 1043
	}

1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	/* set format */
	switch (flags & SH_FSI_FMT_MASK) {
	case SH_FSI_FMT_DAI:
		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		break;
	case SH_FSI_FMT_SPDIF:
		ret = fsi_set_fmt_spdif(fsi);
		break;
	default:
		ret = -EINVAL;
	}
1055 1056 1057 1058

	return ret;
}

1059 1060 1061 1062 1063
static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *params,
			     struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
1064
	long rate = params_rate(params);
1065 1066
	int ret;

1067
	if (!fsi_is_clk_master(fsi))
1068 1069
		return 0;

1070 1071
	ret = fsi_set_master_clk(dai->dev, fsi, rate, 1);
	if (ret < 0)
1072
		return ret;
1073

1074
	fsi->rate = rate;
1075 1076 1077 1078

	return ret;
}

1079
static const struct snd_soc_dai_ops fsi_dai_ops = {
1080 1081 1082
	.startup	= fsi_dai_startup,
	.shutdown	= fsi_dai_shutdown,
	.trigger	= fsi_dai_trigger,
1083
	.set_fmt	= fsi_dai_set_fmt,
1084
	.hw_params	= fsi_dai_hw_params,
1085 1086
};

1087 1088 1089
/*
 *		pcm ops
 */
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136

static struct snd_pcm_hardware fsi_pcm_hardware = {
	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
			SNDRV_PCM_INFO_MMAP		|
			SNDRV_PCM_INFO_MMAP_VALID	|
			SNDRV_PCM_INFO_PAUSE,
	.formats		= FSI_FMTS,
	.rates			= FSI_RATES,
	.rate_min		= 8000,
	.rate_max		= 192000,
	.channels_min		= 1,
	.channels_max		= 2,
	.buffer_bytes_max	= 64 * 1024,
	.period_bytes_min	= 32,
	.period_bytes_max	= 8192,
	.periods_min		= 1,
	.periods_max		= 32,
	.fifo_size		= 256,
};

static int fsi_pcm_open(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
	int ret = 0;

	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);

	ret = snd_pcm_hw_constraint_integer(runtime,
					    SNDRV_PCM_HW_PARAM_PERIODS);

	return ret;
}

static int fsi_hw_params(struct snd_pcm_substream *substream,
			 struct snd_pcm_hw_params *hw_params)
{
	return snd_pcm_lib_malloc_pages(substream,
					params_buffer_bytes(hw_params));
}

static int fsi_hw_free(struct snd_pcm_substream *substream)
{
	return snd_pcm_lib_free_pages(substream);
}

static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
{
1137
	struct fsi_priv *fsi = fsi_get_priv(substream);
1138
	struct fsi_stream *io = fsi_stream_get(fsi, fsi_is_play(substream));
1139
	int samples_pos = io->buff_sample_pos - 1;
1140

1141 1142
	if (samples_pos < 0)
		samples_pos = 0;
1143

1144
	return fsi_sample2frame(fsi, samples_pos);
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
}

static struct snd_pcm_ops fsi_pcm_ops = {
	.open		= fsi_pcm_open,
	.ioctl		= snd_pcm_lib_ioctl,
	.hw_params	= fsi_hw_params,
	.hw_free	= fsi_hw_free,
	.pointer	= fsi_pointer,
};

1155 1156 1157
/*
 *		snd_soc_platform
 */
1158 1159 1160 1161 1162 1163 1164 1165 1166

#define PREALLOC_BUFFER		(32 * 1024)
#define PREALLOC_BUFFER_MAX	(32 * 1024)

static void fsi_pcm_free(struct snd_pcm *pcm)
{
	snd_pcm_lib_preallocate_free_for_all(pcm);
}

1167
static int fsi_pcm_new(struct snd_soc_pcm_runtime *rtd)
1168
{
1169 1170
	struct snd_pcm *pcm = rtd->pcm;

1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
	/*
	 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
	 * in MMAP mode (i.e. aplay -M)
	 */
	return snd_pcm_lib_preallocate_pages_for_all(
		pcm,
		SNDRV_DMA_TYPE_CONTINUOUS,
		snd_dma_continuous_data(GFP_KERNEL),
		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
}

1182 1183 1184
/*
 *		alsa struct
 */
1185

1186
static struct snd_soc_dai_driver fsi_soc_dai[] = {
1187
	{
1188
		.name			= "fsia-dai",
1189 1190 1191 1192 1193 1194
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1195 1196 1197 1198 1199 1200
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1201 1202 1203
		.ops = &fsi_dai_ops,
	},
	{
1204
		.name			= "fsib-dai",
1205 1206 1207 1208 1209 1210
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1211 1212 1213 1214 1215 1216
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1217 1218 1219 1220
		.ops = &fsi_dai_ops,
	},
};

1221 1222
static struct snd_soc_platform_driver fsi_soc_platform = {
	.ops		= &fsi_pcm_ops,
1223 1224 1225 1226
	.pcm_new	= fsi_pcm_new,
	.pcm_free	= fsi_pcm_free,
};

1227 1228 1229
/*
 *		platform function
 */
1230 1231 1232

static int fsi_probe(struct platform_device *pdev)
{
1233
	struct fsi_master *master;
1234
	const struct platform_device_id	*id_entry;
1235 1236 1237 1238
	struct resource *res;
	unsigned int irq;
	int ret;

1239 1240 1241 1242 1243 1244
	id_entry = pdev->id_entry;
	if (!id_entry) {
		dev_err(&pdev->dev, "unknown fsi device\n");
		return -ENODEV;
	}

1245 1246
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1247
	if (!res || (int)irq <= 0) {
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
		ret = -ENODEV;
		goto exit;
	}

	master = kzalloc(sizeof(*master), GFP_KERNEL);
	if (!master) {
		dev_err(&pdev->dev, "Could not allocate master\n");
		ret = -ENOMEM;
		goto exit;
	}

	master->base = ioremap_nocache(res->start, resource_size(res));
	if (!master->base) {
		ret = -ENXIO;
		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
		goto exit_kfree;
	}

1267
	/* master setting */
1268 1269
	master->irq		= irq;
	master->info		= pdev->dev.platform_data;
1270 1271 1272 1273
	master->core		= (struct fsi_core *)id_entry->driver_data;
	spin_lock_init(&master->lock);

	/* FSI A setting */
1274
	master->fsia.base	= master->base;
1275
	master->fsia.master	= master;
1276 1277

	/* FSI B setting */
1278
	master->fsib.base	= master->base + 0x40;
1279
	master->fsib.master	= master;
1280

1281
	pm_runtime_enable(&pdev->dev);
1282
	dev_set_drvdata(&pdev->dev, master);
1283

Y
Yong Zhang 已提交
1284
	ret = request_irq(irq, &fsi_interrupt, 0,
1285
			  id_entry->name, master);
1286 1287
	if (ret) {
		dev_err(&pdev->dev, "irq request err\n");
1288
		goto exit_iounmap;
1289 1290
	}

1291
	ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
1292 1293 1294 1295 1296
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd soc register\n");
		goto exit_free_irq;
	}

1297 1298 1299 1300 1301 1302
	ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
				    ARRAY_SIZE(fsi_soc_dai));
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd dai register\n");
		goto exit_snd_soc;
	}
1303

1304 1305 1306 1307
	return ret;

exit_snd_soc:
	snd_soc_unregister_platform(&pdev->dev);
1308 1309 1310 1311
exit_free_irq:
	free_irq(irq, master);
exit_iounmap:
	iounmap(master->base);
1312
	pm_runtime_disable(&pdev->dev);
1313 1314 1315 1316 1317 1318 1319 1320 1321
exit_kfree:
	kfree(master);
	master = NULL;
exit:
	return ret;
}

static int fsi_remove(struct platform_device *pdev)
{
1322 1323
	struct fsi_master *master;

1324
	master = dev_get_drvdata(&pdev->dev);
1325

1326
	free_irq(master->irq, master);
1327
	pm_runtime_disable(&pdev->dev);
1328

1329 1330
	snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
	snd_soc_unregister_platform(&pdev->dev);
1331 1332 1333

	iounmap(master->base);
	kfree(master);
1334

1335 1336 1337
	return 0;
}

1338
static void __fsi_suspend(struct fsi_priv *fsi,
1339
			  int is_play,
1340
			  struct device *dev)
1341
{
1342 1343
	if (!fsi_stream_is_working(fsi, is_play))
		return;
1344

1345 1346
	fsi_port_stop(fsi, is_play);
	fsi_hw_shutdown(fsi, is_play, dev);
1347 1348 1349
}

static void __fsi_resume(struct fsi_priv *fsi,
1350
			 int is_play,
1351
			 struct device *dev)
1352
{
1353 1354
	if (!fsi_stream_is_working(fsi, is_play))
		return;
1355

1356 1357 1358
	fsi_hw_startup(fsi, is_play, dev);

	if (fsi_is_clk_master(fsi) && fsi->rate)
1359
		fsi_set_master_clk(dev, fsi, fsi->rate, 1);
1360 1361 1362

	fsi_port_start(fsi, is_play);

1363 1364 1365 1366 1367
}

static int fsi_suspend(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
1368 1369
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
1370

1371 1372
	__fsi_suspend(fsia, 1, dev);
	__fsi_suspend(fsia, 0, dev);
1373

1374 1375
	__fsi_suspend(fsib, 1, dev);
	__fsi_suspend(fsib, 0, dev);
1376 1377 1378 1379 1380 1381 1382

	return 0;
}

static int fsi_resume(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
1383 1384
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
1385

1386 1387
	__fsi_resume(fsia, 1, dev);
	__fsi_resume(fsia, 0, dev);
1388

1389 1390
	__fsi_resume(fsib, 1, dev);
	__fsi_resume(fsib, 0, dev);
1391 1392 1393 1394

	return 0;
}

1395
static struct dev_pm_ops fsi_pm_ops = {
1396 1397
	.suspend		= fsi_suspend,
	.resume			= fsi_resume,
1398 1399
};

1400 1401 1402 1403
static struct fsi_core fsi1_core = {
	.ver	= 1,

	/* Interrupt */
1404 1405 1406 1407 1408
	.int_st	= INT_ST,
	.iemsk	= IEMSK,
	.imsk	= IMSK,
};

1409 1410 1411 1412
static struct fsi_core fsi2_core = {
	.ver	= 2,

	/* Interrupt */
1413 1414 1415
	.int_st	= CPU_INT_ST,
	.iemsk	= CPU_IEMSK,
	.imsk	= CPU_IMSK,
1416 1417
	.a_mclk	= A_MST_CTLR,
	.b_mclk	= B_MST_CTLR,
1418 1419 1420
};

static struct platform_device_id fsi_id_table[] = {
1421 1422
	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
	{ "sh_fsi2",	(kernel_ulong_t)&fsi2_core },
1423
	{},
1424
};
1425
MODULE_DEVICE_TABLE(platform, fsi_id_table);
1426

1427 1428
static struct platform_driver fsi_driver = {
	.driver 	= {
1429
		.name	= "fsi-pcm-audio",
1430
		.pm	= &fsi_pm_ops,
1431 1432 1433
	},
	.probe		= fsi_probe,
	.remove		= fsi_remove,
1434
	.id_table	= fsi_id_table,
1435 1436
};

1437
module_platform_driver(fsi_driver);
1438 1439 1440 1441

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
1442
MODULE_ALIAS("platform:fsi-pcm-audio");