fsi.c 31.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Fifo-attached Serial Interface (FSI) support for SH7724
 *
 * Copyright (C) 2009 Renesas Solutions Corp.
 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
 *
 * Based on ssi.c
 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/delay.h>
16
#include <linux/pm_runtime.h>
17
#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20 21 22
#include <sound/soc.h>
#include <sound/sh_fsi.h>

23 24 25 26 27 28 29 30 31 32 33 34
/* PortA/PortB register */
#define REG_DO_FMT	0x0000
#define REG_DOFF_CTL	0x0004
#define REG_DOFF_ST	0x0008
#define REG_DI_FMT	0x000C
#define REG_DIFF_CTL	0x0010
#define REG_DIFF_ST	0x0014
#define REG_CKG1	0x0018
#define REG_CKG2	0x001C
#define REG_DIDT	0x0020
#define REG_DODT	0x0024
#define REG_MUTE_ST	0x0028
35
#define REG_OUT_DMAC	0x002C
36
#define REG_OUT_SEL	0x0030
37
#define REG_IN_DMAC	0x0038
38

39 40 41 42 43 44
/* master register */
#define MST_CLK_RST	0x0210
#define MST_SOFT_RST	0x0214
#define MST_FIFO_SZ	0x0218

/* core register (depend on FSI version) */
45 46
#define A_MST_CTLR	0x0180
#define B_MST_CTLR	0x01A0
47 48 49
#define CPU_INT_ST	0x01F4
#define CPU_IEMSK	0x01F8
#define CPU_IMSK	0x01FC
50 51 52 53 54 55
#define INT_ST		0x0200
#define IEMSK		0x0204
#define IMSK		0x0208

/* DO_FMT */
/* DI_FMT */
56 57 58 59 60 61 62 63
#define CR_BWS_24	(0x0 << 20) /* FSI2 */
#define CR_BWS_16	(0x1 << 20) /* FSI2 */
#define CR_BWS_20	(0x2 << 20) /* FSI2 */

#define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */

64 65 66 67 68 69
#define CR_MONO		(0x0 << 4)
#define CR_MONO_D	(0x1 << 4)
#define CR_PCM		(0x2 << 4)
#define CR_I2S		(0x3 << 4)
#define CR_TDM		(0x4 << 4)
#define CR_TDM_D	(0x5 << 4)
70 71 72 73 74 75 76 77 78

/* DOFF_CTL */
/* DIFF_CTL */
#define IRQ_HALF	0x00100000
#define FIFO_CLR	0x00000001

/* DOFF_ST */
#define ERR_OVER	0x00000010
#define ERR_UNDER	0x00000001
79
#define ST_ERR		(ERR_OVER | ERR_UNDER)
80

81 82 83
/* CKG1 */
#define ACKMD_MASK	0x00007000
#define BPFMD_MASK	0x00000700
84 85
#define DIMD		(1 << 4)
#define DOMD		(1 << 0)
86

87 88 89 90
/* A/B MST_CTLR */
#define BP	(1 << 4)	/* Fix the signal of Biphase output */
#define SE	(1 << 0)	/* Fix the master clock */

91
/* CLK_RST */
92 93
#define CRB	(1 << 4)
#define CRA	(1 << 0)
94

95 96 97 98 99 100
/* IO SHIFT / MACRO */
#define BI_SHIFT	12
#define BO_SHIFT	8
#define AI_SHIFT	4
#define AO_SHIFT	0
#define AB_IO(param, shift)	(param << shift)
101

102 103 104 105 106 107
/* SOFT_RST */
#define PBSR		(1 << 12) /* Port B Software Reset */
#define PASR		(1 <<  8) /* Port A Software Reset */
#define IR		(1 <<  4) /* Interrupt Reset */
#define FSISR		(1 <<  0) /* Software Reset */

108 109 110 111
/* OUT_SEL (FSI2) */
#define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
				 /*			1: Biphase and serial */

112
/* FIFO_SZ */
113
#define FIFO_SZ_MASK	0x7
114

115 116 117 118
#define FSI_RATES SNDRV_PCM_RATE_8000_96000

#define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)

119 120
typedef int (*set_rate_func)(struct device *dev, int is_porta, int rate, int enable);

121 122 123 124
/*
 * FSI driver use below type name for variable
 *
 * xxx_num	: number of data
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
 * xxx_pos	: position of data
 * xxx_capa	: capacity of data
 */

/*
 *	period/frame/sample image
 *
 * ex) PCM (2ch)
 *
 * period pos					   period pos
 *   [n]					     [n + 1]
 *   |<-------------------- period--------------------->|
 * ==|============================================ ... =|==
 *   |							|
 *   ||<-----  frame ----->|<------ frame ----->|  ...	|
 *   |+--------------------+--------------------+- ...	|
 *   ||[ sample ][ sample ]|[ sample ][ sample ]|  ...	|
 *   |+--------------------+--------------------+- ...	|
 * ==|============================================ ... =|==
 */

/*
 *	FSI FIFO image
 *
 *	|	     |
 *	|	     |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *		--> go to codecs
156 157
 */

158 159 160
/*
 *		struct
 */
161

162
struct fsi_stream {
163 164
	struct snd_pcm_substream *substream;

165 166 167 168 169
	int fifo_sample_capa;	/* sample capacity of FSI FIFO */
	int buff_sample_capa;	/* sample capacity of ALSA buffer */
	int buff_sample_pos;	/* sample position of ALSA buffer */
	int period_samples;	/* sample number / 1 period */
	int period_pos;		/* current period position */
170 171 172

	int uerr_num;
	int oerr_num;
173 174 175 176 177 178 179 180
};

struct fsi_priv {
	void __iomem *base;
	struct fsi_master *master;

	struct fsi_stream playback;
	struct fsi_stream capture;
181

182 183 184
	u32 do_fmt;
	u32 di_fmt;

185 186
	int chan_num:16;
	int clk_master:1;
187
	int spdif:1;
188

189
	long rate;
190 191
};

192 193 194
struct fsi_core {
	int ver;

195 196 197
	u32 int_st;
	u32 iemsk;
	u32 imsk;
198 199
	u32 a_mclk;
	u32 b_mclk;
200 201
};

202 203 204 205 206
struct fsi_master {
	void __iomem *base;
	int irq;
	struct fsi_priv fsia;
	struct fsi_priv fsib;
207
	struct fsi_core *core;
208
	struct sh_fsi_platform_info *info;
209
	spinlock_t lock;
210 211
};

212 213 214
/*
 *		basic read write function
 */
215

216
static void __fsi_reg_write(u32 __iomem *reg, u32 data)
217 218 219 220
{
	/* valid data area is 24bit */
	data &= 0x00ffffff;

221
	__raw_writel(data, reg);
222 223
}

224
static u32 __fsi_reg_read(u32 __iomem *reg)
225
{
226
	return __raw_readl(reg);
227 228
}

229
static void __fsi_reg_mask_set(u32 __iomem *reg, u32 mask, u32 data)
230 231 232 233 234 235
{
	u32 val = __fsi_reg_read(reg);

	val &= ~mask;
	val |= data & mask;

236
	__fsi_reg_write(reg, val);
237 238
}

239
#define fsi_reg_write(p, r, d)\
240
	__fsi_reg_write((p->base + REG_##r), d)
241

242
#define fsi_reg_read(p, r)\
243
	__fsi_reg_read((p->base + REG_##r))
244

245
#define fsi_reg_mask_set(p, r, m, d)\
246
	__fsi_reg_mask_set((p->base + REG_##r), m, d)
247

248 249 250
#define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
#define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
251
{
252 253 254 255
	u32 ret;
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
256
	ret = __fsi_reg_read(master->base + reg);
257 258 259
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
260 261
}

262 263 264
#define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
#define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
static void _fsi_master_mask_set(struct fsi_master *master,
265
			       u32 reg, u32 mask, u32 data)
266
{
267 268 269
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
270
	__fsi_reg_mask_set(master->base + reg, mask, data);
271
	spin_unlock_irqrestore(&master->lock, flags);
272 273
}

274 275 276
/*
 *		basic function
 */
277

278
static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
279
{
280
	return fsi->master;
281 282
}

283 284 285 286 287
static int fsi_is_clk_master(struct fsi_priv *fsi)
{
	return fsi->clk_master;
}

288 289
static int fsi_is_port_a(struct fsi_priv *fsi)
{
290 291
	return fsi->master->base == fsi->base;
}
292

293 294 295 296 297
static int fsi_is_spdif(struct fsi_priv *fsi)
{
	return fsi->spdif;
}

298
static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
299 300
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
301

302
	return  rtd->cpu_dai;
303 304
}

305
static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
306
{
307
	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
308

309 310 311 312
	if (dai->id == 0)
		return &master->fsia;
	else
		return &master->fsib;
313 314
}

315 316 317 318 319
static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
{
	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
}

320 321 322 323 324 325 326 327
static set_rate_func fsi_get_info_set_rate(struct fsi_master *master)
{
	if (!master->info)
		return NULL;

	return master->info->set_rate;
}

328 329 330
static u32 fsi_get_info_flags(struct fsi_priv *fsi)
{
	int is_porta = fsi_is_port_a(fsi);
331
	struct fsi_master *master = fsi_get_master(fsi);
332

333 334 335
	if (!master->info)
		return 0;

336 337 338 339
	return is_porta ? master->info->porta_flags :
		master->info->portb_flags;
}

340 341 342 343 344
static inline int fsi_stream_is_play(int stream)
{
	return stream == SNDRV_PCM_STREAM_PLAYBACK;
}

K
Kuninori Morimoto 已提交
345 346
static inline int fsi_is_play(struct snd_pcm_substream *substream)
{
347 348 349 350 351 352 353
	return fsi_stream_is_play(substream->stream);
}

static inline struct fsi_stream *fsi_get_stream(struct fsi_priv *fsi,
						int is_play)
{
	return is_play ? &fsi->playback : &fsi->capture;
K
Kuninori Morimoto 已提交
354 355
}

356
static u32 fsi_get_port_shift(struct fsi_priv *fsi, int is_play)
357 358
{
	int is_porta = fsi_is_port_a(fsi);
359
	u32 shift;
360 361

	if (is_porta)
362
		shift = is_play ? AO_SHIFT : AI_SHIFT;
363
	else
364
		shift = is_play ? BO_SHIFT : BI_SHIFT;
365

366
	return shift;
367 368
}

369 370 371 372 373 374 375 376 377 378
static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
{
	return frames * fsi->chan_num;
}

static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
{
	return samples / fsi->chan_num;
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
static int fsi_stream_is_working(struct fsi_priv *fsi,
				  int is_play)
{
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&master->lock, flags);
	ret = !!io->substream;
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
}

394
static void fsi_stream_push(struct fsi_priv *fsi,
395
			    int is_play,
396
			    struct snd_pcm_substream *substream)
397
{
398
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
399
	struct snd_pcm_runtime *runtime = substream->runtime;
400 401
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
402

403
	spin_lock_irqsave(&master->lock, flags);
404
	io->substream	= substream;
405 406 407 408
	io->buff_sample_capa	= fsi_frame2sample(fsi, runtime->buffer_size);
	io->buff_sample_pos	= 0;
	io->period_samples	= fsi_frame2sample(fsi, runtime->period_size);
	io->period_pos		= 0;
409 410
	io->oerr_num	= -1; /* ignore 1st err */
	io->uerr_num	= -1; /* ignore 1st err */
411
	spin_unlock_irqrestore(&master->lock, flags);
412 413
}

414
static void fsi_stream_pop(struct fsi_priv *fsi, int is_play)
415
{
416
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
417
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
418 419
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
420

421
	spin_lock_irqsave(&master->lock, flags);
422 423 424 425 426 427

	if (io->oerr_num > 0)
		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);

	if (io->uerr_num > 0)
		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
428 429

	io->substream	= NULL;
430 431 432 433
	io->buff_sample_capa	= 0;
	io->buff_sample_pos	= 0;
	io->period_samples	= 0;
	io->period_pos		= 0;
434 435
	io->oerr_num	= 0;
	io->uerr_num	= 0;
436
	spin_unlock_irqrestore(&master->lock, flags);
437 438
}

439
static int fsi_get_current_fifo_samples(struct fsi_priv *fsi, int is_play)
440 441
{
	u32 status;
442
	int frames;
443

444 445 446 447
	status = is_play ?
		fsi_reg_read(fsi, DOFF_ST) :
		fsi_reg_read(fsi, DIFF_ST);

448
	frames = 0x1ff & (status >> 8);
449

450
	return fsi_frame2sample(fsi, frames);
451 452
}

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
static void fsi_count_fifo_err(struct fsi_priv *fsi)
{
	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
	u32 istatus = fsi_reg_read(fsi, DIFF_ST);

	if (ostatus & ERR_OVER)
		fsi->playback.oerr_num++;

	if (ostatus & ERR_UNDER)
		fsi->playback.uerr_num++;

	if (istatus & ERR_OVER)
		fsi->capture.oerr_num++;

	if (istatus & ERR_UNDER)
		fsi->capture.uerr_num++;

	fsi_reg_write(fsi, DOFF_ST, 0);
	fsi_reg_write(fsi, DIFF_ST, 0);
}

474 475 476 477
/*
 *		dma function
 */

478
static u8 *fsi_dma_get_area(struct fsi_priv *fsi, int stream)
479
{
480 481
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
482
	struct snd_pcm_runtime *runtime = io->substream->runtime;
483

484 485
	return runtime->dma_area +
		samples_to_bytes(runtime, io->buff_sample_pos);
486 487
}

488
static void fsi_dma_soft_push16(struct fsi_priv *fsi, int num)
489 490 491 492
{
	u16 *start;
	int i;

493
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
494

495
	for (i = 0; i < num; i++)
496 497 498
		fsi_reg_write(fsi, DODT, ((u32)*(start + i) << 8));
}

499
static void fsi_dma_soft_pop16(struct fsi_priv *fsi, int num)
500 501 502 503
{
	u16 *start;
	int i;

504 505
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);

506

507
	for (i = 0; i < num; i++)
508 509 510
		*(start + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
}

511
static void fsi_dma_soft_push32(struct fsi_priv *fsi, int num)
512 513 514 515
{
	u32 *start;
	int i;

516 517
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);

518

519
	for (i = 0; i < num; i++)
520 521 522
		fsi_reg_write(fsi, DODT, *(start + i));
}

523
static void fsi_dma_soft_pop32(struct fsi_priv *fsi, int num)
524 525 526 527
{
	u32 *start;
	int i;

528
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
529

530
	for (i = 0; i < num; i++)
531 532 533
		*(start + i) = fsi_reg_read(fsi, DIDT);
}

534 535 536
/*
 *		irq function
 */
537 538 539

static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
{
540
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
541
	struct fsi_master *master = fsi_get_master(fsi);
542

543 544
	fsi_core_mask_set(master, imsk,  data, data);
	fsi_core_mask_set(master, iemsk, data, data);
545 546 547 548
}

static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
{
549
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
550
	struct fsi_master *master = fsi_get_master(fsi);
551

552 553
	fsi_core_mask_set(master, imsk,  data, 0);
	fsi_core_mask_set(master, iemsk, data, 0);
554 555
}

556 557
static u32 fsi_irq_get_status(struct fsi_master *master)
{
558
	return fsi_core_read(master, int_st);
559 560 561 562 563 564 565
}

static void fsi_irq_clear_status(struct fsi_priv *fsi)
{
	u32 data = 0;
	struct fsi_master *master = fsi_get_master(fsi);

566 567
	data |= AB_IO(1, fsi_get_port_shift(fsi, 0));
	data |= AB_IO(1, fsi_get_port_shift(fsi, 1));
568 569

	/* clear interrupt factor */
570
	fsi_core_mask_set(master, int_st, data, 0);
571 572
}

573 574 575 576 577
/*
 *		SPDIF master clock function
 *
 * These functions are used later FSI2
 */
578 579 580
static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
581
	u32 mask, val;
582 583 584 585 586 587

	if (master->core->ver < 2) {
		pr_err("fsi: register access err (%s)\n", __func__);
		return;
	}

588 589 590 591
	mask = BP | SE;
	val = enable ? mask : 0;

	fsi_is_port_a(fsi) ?
592 593
		fsi_core_mask_set(master, a_mclk, mask, val) :
		fsi_core_mask_set(master, b_mclk, mask, val);
594 595
}

596
/*
597
 *		clock function
598
 */
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
static int fsi_set_master_clk(struct device *dev, struct fsi_priv *fsi,
			      long rate, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
	int fsi_ver = master->core->ver;
	int ret;

	ret = set_rate(dev, fsi_is_port_a(fsi), rate, enable);
	if (ret < 0) /* error */
		return ret;

	if (!enable)
		return 0;

	if (ret > 0) {
		u32 data = 0;

		switch (ret & SH_FSI_ACKMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_ACKMD_512:
			data |= (0x0 << 12);
			break;
		case SH_FSI_ACKMD_256:
			data |= (0x1 << 12);
			break;
		case SH_FSI_ACKMD_128:
			data |= (0x2 << 12);
			break;
		case SH_FSI_ACKMD_64:
			data |= (0x3 << 12);
			break;
		case SH_FSI_ACKMD_32:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x4 << 12);
			break;
		}

		switch (ret & SH_FSI_BPFMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_BPFMD_32:
			data |= (0x0 << 8);
			break;
		case SH_FSI_BPFMD_64:
			data |= (0x1 << 8);
			break;
		case SH_FSI_BPFMD_128:
			data |= (0x2 << 8);
			break;
		case SH_FSI_BPFMD_256:
			data |= (0x3 << 8);
			break;
		case SH_FSI_BPFMD_512:
			data |= (0x4 << 8);
			break;
		case SH_FSI_BPFMD_16:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x7 << 8);
			break;
		}

		fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
		udelay(10);
		ret = 0;
	}

	return ret;
}

674 675 676
#define fsi_port_start(f, i)	__fsi_port_clk_ctrl(f, i, 1)
#define fsi_port_stop(f, i)	__fsi_port_clk_ctrl(f, i, 0)
static void __fsi_port_clk_ctrl(struct fsi_priv *fsi, int is_play, int enable)
677
{
678
	struct fsi_master *master = fsi_get_master(fsi);
679
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
680

681 682 683 684 685
	if (enable)
		fsi_irq_enable(fsi, is_play);
	else
		fsi_irq_disable(fsi, is_play);

686
	if (fsi_is_clk_master(fsi))
687
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
688 689
}

690 691 692
/*
 *		ctrl function
 */
693 694
static void fsi_fifo_init(struct fsi_priv *fsi,
			  int is_play,
695
			  struct device *dev)
696
{
697
	struct fsi_master *master = fsi_get_master(fsi);
698
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
699
	u32 shift, i;
700
	int frame_capa;
701

702 703
	/* get on-chip RAM capacity */
	shift = fsi_master_read(master, FIFO_SZ);
704 705
	shift >>= fsi_get_port_shift(fsi, is_play);
	shift &= FIFO_SZ_MASK;
706
	frame_capa = 256 << shift;
707
	dev_dbg(dev, "fifo = %d words\n", frame_capa);
708

709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
	/*
	 * The maximum number of sample data varies depending
	 * on the number of channels selected for the format.
	 *
	 * FIFOs are used in 4-channel units in 3-channel mode
	 * and in 8-channel units in 5- to 7-channel mode
	 * meaning that more FIFOs than the required size of DPRAM
	 * are used.
	 *
	 * ex) if 256 words of DP-RAM is connected
	 * 1 channel:  256 (256 x 1 = 256)
	 * 2 channels: 128 (128 x 2 = 256)
	 * 3 channels:  64 ( 64 x 3 = 192)
	 * 4 channels:  64 ( 64 x 4 = 256)
	 * 5 channels:  32 ( 32 x 5 = 160)
	 * 6 channels:  32 ( 32 x 6 = 192)
	 * 7 channels:  32 ( 32 x 7 = 224)
	 * 8 channels:  32 ( 32 x 8 = 256)
	 */
728
	for (i = 1; i < fsi->chan_num; i <<= 1)
729
		frame_capa >>= 1;
730
	dev_dbg(dev, "%d channel %d store\n",
731 732 733
		fsi->chan_num, frame_capa);

	io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);
734

735 736 737 738 739 740 741 742 743 744 745
	/*
	 * set interrupt generation factor
	 * clear FIFO
	 */
	if (is_play) {
		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
	} else {
		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
	}
746 747
}

748
static int fsi_fifo_data_ctrl(struct fsi_priv *fsi, int stream)
749 750 751
{
	struct snd_pcm_runtime *runtime;
	struct snd_pcm_substream *substream = NULL;
752 753
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
754 755 756 757
	int sample_residues;
	int sample_width;
	int samples;
	int samples_max;
758
	int over_period;
759
	void (*fn)(struct fsi_priv *fsi, int size);
760 761

	if (!fsi			||
762 763
	    !io->substream		||
	    !io->substream->runtime)
764 765
		return -EINVAL;

766
	over_period	= 0;
767
	substream	= io->substream;
768
	runtime		= substream->runtime;
769 770 771 772

	/* FSI FIFO has limit.
	 * So, this driver can not send periods data at a time
	 */
773 774
	if (io->buff_sample_pos >=
	    io->period_samples * (io->period_pos + 1)) {
775

776
		over_period = 1;
777
		io->period_pos = (io->period_pos + 1) % runtime->periods;
778

779 780
		if (0 == io->period_pos)
			io->buff_sample_pos = 0;
781 782
	}

783 784
	/* get 1 sample data width */
	sample_width = samples_to_bytes(runtime, 1);
785

786 787
	/* get number of residue samples */
	sample_residues = io->buff_sample_capa - io->buff_sample_pos;
788 789 790 791 792

	if (is_play) {
		/*
		 * for play-back
		 *
793 794
		 * samples_max	: number of FSI fifo free samples space
		 * samples	: number of ALSA residue samples
795
		 */
796 797
		samples_max  = io->fifo_sample_capa;
		samples_max -= fsi_get_current_fifo_samples(fsi, is_play);
798

799
		samples = sample_residues;
800

801
		switch (sample_width) {
802 803 804 805 806 807 808 809 810 811 812 813 814
		case 2:
			fn = fsi_dma_soft_push16;
			break;
		case 4:
			fn = fsi_dma_soft_push32;
			break;
		default:
			return -EINVAL;
		}
	} else {
		/*
		 * for capture
		 *
815 816
		 * samples_max	: number of ALSA free samples space
		 * samples	: number of samples in FSI fifo
817
		 */
818 819
		samples_max = sample_residues;
		samples     = fsi_get_current_fifo_samples(fsi, is_play);
820

821
		switch (sample_width) {
822 823 824 825 826 827 828 829 830 831
		case 2:
			fn = fsi_dma_soft_pop16;
			break;
		case 4:
			fn = fsi_dma_soft_pop32;
			break;
		default:
			return -EINVAL;
		}
	}
832

833
	samples = min(samples, samples_max);
834

835
	fn(fsi, samples);
836

837 838
	/* update buff_sample_pos */
	io->buff_sample_pos += samples;
839

840
	if (over_period)
841 842
		snd_pcm_period_elapsed(substream);

843
	return 0;
844 845
}

846
static int fsi_data_pop(struct fsi_priv *fsi)
847
{
848
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_CAPTURE);
849
}
850

851
static int fsi_data_push(struct fsi_priv *fsi)
852
{
853
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_PLAYBACK);
854 855
}

856 857
static irqreturn_t fsi_interrupt(int irq, void *data)
{
858
	struct fsi_master *master = data;
859
	u32 int_st = fsi_irq_get_status(master);
860 861

	/* clear irq status */
862 863
	fsi_master_mask_set(master, SOFT_RST, IR, 0);
	fsi_master_mask_set(master, SOFT_RST, IR, IR);
864

865
	if (int_st & AB_IO(1, AO_SHIFT))
866
		fsi_data_push(&master->fsia);
867
	if (int_st & AB_IO(1, BO_SHIFT))
868
		fsi_data_push(&master->fsib);
869
	if (int_st & AB_IO(1, AI_SHIFT))
870
		fsi_data_pop(&master->fsia);
871
	if (int_st & AB_IO(1, BI_SHIFT))
872 873 874 875
		fsi_data_pop(&master->fsib);

	fsi_count_fifo_err(&master->fsia);
	fsi_count_fifo_err(&master->fsib);
876

877 878
	fsi_irq_clear_status(&master->fsia);
	fsi_irq_clear_status(&master->fsib);
879 880 881 882

	return IRQ_HANDLED;
}

883 884 885
/*
 *		dai ops
 */
886

887 888 889
static int fsi_hw_startup(struct fsi_priv *fsi,
			  int is_play,
			  struct device *dev)
890
{
891 892
	struct fsi_master *master = fsi_get_master(fsi);
	int fsi_ver = master->core->ver;
893
	u32 flags = fsi_get_info_flags(fsi);
894
	u32 data = 0;
895

896 897 898 899 900
	/* clock setting */
	if (fsi_is_clk_master(fsi))
		data = DIMD | DOMD;

	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
901 902 903

	/* clock inversion (CKG2) */
	data = 0;
904 905 906 907 908 909 910 911 912
	if (SH_FSI_LRM_INV & flags)
		data |= 1 << 12;
	if (SH_FSI_BRM_INV & flags)
		data |= 1 << 8;
	if (SH_FSI_LRS_INV & flags)
		data |= 1 << 4;
	if (SH_FSI_BRS_INV & flags)
		data |= 1 << 0;

913 914
	fsi_reg_write(fsi, CKG2, data);

915 916 917 918 919 920 921 922 923 924
	/* set format */
	fsi_reg_write(fsi, DO_FMT, fsi->do_fmt);
	fsi_reg_write(fsi, DI_FMT, fsi->di_fmt);

	/* spdif ? */
	if (fsi_is_spdif(fsi)) {
		fsi_spdif_clk_ctrl(fsi, 1);
		fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
	}

925 926 927 928 929 930 931 932 933 934 935
	/*
	 * FIXME
	 *
	 * FSI driver assumed that data package is in-back.
	 * FSI2 chip can select it.
	 */
	if (fsi_ver >= 2) {
		fsi_reg_write(fsi, OUT_DMAC,	(1 << 4));
		fsi_reg_write(fsi, IN_DMAC,	(1 << 4));
	}

936 937 938 939 940
	/* irq clear */
	fsi_irq_disable(fsi, is_play);
	fsi_irq_clear_status(fsi);

	/* fifo init */
941
	fsi_fifo_init(fsi, is_play, dev);
942

943
	return 0;
944 945
}

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
static void fsi_hw_shutdown(struct fsi_priv *fsi,
			    int is_play,
			    struct device *dev)
{
	if (fsi_is_clk_master(fsi))
		fsi_set_master_clk(dev, fsi, fsi->rate, 0);
}

static int fsi_dai_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
	int is_play = fsi_is_play(substream);

	return fsi_hw_startup(fsi, is_play, dai->dev);
}

963 964 965
static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
966
	struct fsi_priv *fsi = fsi_get_priv(substream);
967
	int is_play = fsi_is_play(substream);
968

969
	fsi_hw_shutdown(fsi, is_play, dai->dev);
970
	fsi->rate = 0;
971 972 973 974 975
}

static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
{
976
	struct fsi_priv *fsi = fsi_get_priv(substream);
K
Kuninori Morimoto 已提交
977
	int is_play = fsi_is_play(substream);
978 979 980 981
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
982
		fsi_stream_push(fsi, is_play, substream);
983
		ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
984
		fsi_port_start(fsi, is_play);
985 986
		break;
	case SNDRV_PCM_TRIGGER_STOP:
987
		fsi_port_stop(fsi, is_play);
988
		fsi_stream_pop(fsi, is_play);
989 990 991 992 993 994
		break;
	}

	return ret;
}

995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
{
	u32 data = 0;

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		data = CR_I2S;
		fsi->chan_num = 2;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		data = CR_PCM;
		fsi->chan_num = 2;
		break;
	default:
		return -EINVAL;
	}

1012 1013
	fsi->do_fmt = data;
	fsi->di_fmt = data;
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027

	return 0;
}

static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
{
	struct fsi_master *master = fsi_get_master(fsi);
	u32 data = 0;

	if (master->core->ver < 2)
		return -EINVAL;

	data = CR_BWS_16 | CR_DTMD_SPDIF_PCM | CR_PCM;
	fsi->chan_num = 2;
1028
	fsi->spdif = 1;
1029

1030 1031
	fsi->do_fmt = data;
	fsi->di_fmt = data;
1032 1033 1034 1035

	return 0;
}

1036 1037 1038
static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
{
	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
1039 1040
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
1041
	u32 flags = fsi_get_info_flags(fsi);
1042 1043 1044 1045 1046
	int ret;

	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
1047
		fsi->clk_master = 1;
1048 1049 1050 1051
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		break;
	default:
1052
		return -EINVAL;
1053
	}
1054 1055 1056

	if (fsi_is_clk_master(fsi) && !set_rate) {
		dev_err(dai->dev, "platform doesn't have set_rate\n");
1057
		return -EINVAL;
1058 1059
	}

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	/* set format */
	switch (flags & SH_FSI_FMT_MASK) {
	case SH_FSI_FMT_DAI:
		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		break;
	case SH_FSI_FMT_SPDIF:
		ret = fsi_set_fmt_spdif(fsi);
		break;
	default:
		ret = -EINVAL;
	}
1071 1072 1073 1074

	return ret;
}

1075 1076 1077 1078 1079
static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *params,
			     struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
1080
	long rate = params_rate(params);
1081 1082
	int ret;

1083
	if (!fsi_is_clk_master(fsi))
1084 1085
		return 0;

1086 1087
	ret = fsi_set_master_clk(dai->dev, fsi, rate, 1);
	if (ret < 0)
1088
		return ret;
1089

1090
	fsi->rate = rate;
1091 1092 1093 1094

	return ret;
}

1095
static const struct snd_soc_dai_ops fsi_dai_ops = {
1096 1097 1098
	.startup	= fsi_dai_startup,
	.shutdown	= fsi_dai_shutdown,
	.trigger	= fsi_dai_trigger,
1099
	.set_fmt	= fsi_dai_set_fmt,
1100
	.hw_params	= fsi_dai_hw_params,
1101 1102
};

1103 1104 1105
/*
 *		pcm ops
 */
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152

static struct snd_pcm_hardware fsi_pcm_hardware = {
	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
			SNDRV_PCM_INFO_MMAP		|
			SNDRV_PCM_INFO_MMAP_VALID	|
			SNDRV_PCM_INFO_PAUSE,
	.formats		= FSI_FMTS,
	.rates			= FSI_RATES,
	.rate_min		= 8000,
	.rate_max		= 192000,
	.channels_min		= 1,
	.channels_max		= 2,
	.buffer_bytes_max	= 64 * 1024,
	.period_bytes_min	= 32,
	.period_bytes_max	= 8192,
	.periods_min		= 1,
	.periods_max		= 32,
	.fifo_size		= 256,
};

static int fsi_pcm_open(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
	int ret = 0;

	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);

	ret = snd_pcm_hw_constraint_integer(runtime,
					    SNDRV_PCM_HW_PARAM_PERIODS);

	return ret;
}

static int fsi_hw_params(struct snd_pcm_substream *substream,
			 struct snd_pcm_hw_params *hw_params)
{
	return snd_pcm_lib_malloc_pages(substream,
					params_buffer_bytes(hw_params));
}

static int fsi_hw_free(struct snd_pcm_substream *substream)
{
	return snd_pcm_lib_free_pages(substream);
}

static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
{
1153
	struct fsi_priv *fsi = fsi_get_priv(substream);
1154
	struct fsi_stream *io = fsi_get_stream(fsi, fsi_is_play(substream));
1155
	int samples_pos = io->buff_sample_pos - 1;
1156

1157 1158
	if (samples_pos < 0)
		samples_pos = 0;
1159

1160
	return fsi_sample2frame(fsi, samples_pos);
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
}

static struct snd_pcm_ops fsi_pcm_ops = {
	.open		= fsi_pcm_open,
	.ioctl		= snd_pcm_lib_ioctl,
	.hw_params	= fsi_hw_params,
	.hw_free	= fsi_hw_free,
	.pointer	= fsi_pointer,
};

1171 1172 1173
/*
 *		snd_soc_platform
 */
1174 1175 1176 1177 1178 1179 1180 1181 1182

#define PREALLOC_BUFFER		(32 * 1024)
#define PREALLOC_BUFFER_MAX	(32 * 1024)

static void fsi_pcm_free(struct snd_pcm *pcm)
{
	snd_pcm_lib_preallocate_free_for_all(pcm);
}

1183
static int fsi_pcm_new(struct snd_soc_pcm_runtime *rtd)
1184
{
1185 1186
	struct snd_pcm *pcm = rtd->pcm;

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	/*
	 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
	 * in MMAP mode (i.e. aplay -M)
	 */
	return snd_pcm_lib_preallocate_pages_for_all(
		pcm,
		SNDRV_DMA_TYPE_CONTINUOUS,
		snd_dma_continuous_data(GFP_KERNEL),
		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
}

1198 1199 1200
/*
 *		alsa struct
 */
1201

1202
static struct snd_soc_dai_driver fsi_soc_dai[] = {
1203
	{
1204
		.name			= "fsia-dai",
1205 1206 1207 1208 1209 1210
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1211 1212 1213 1214 1215 1216
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1217 1218 1219
		.ops = &fsi_dai_ops,
	},
	{
1220
		.name			= "fsib-dai",
1221 1222 1223 1224 1225 1226
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1227 1228 1229 1230 1231 1232
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1233 1234 1235 1236
		.ops = &fsi_dai_ops,
	},
};

1237 1238
static struct snd_soc_platform_driver fsi_soc_platform = {
	.ops		= &fsi_pcm_ops,
1239 1240 1241 1242
	.pcm_new	= fsi_pcm_new,
	.pcm_free	= fsi_pcm_free,
};

1243 1244 1245
/*
 *		platform function
 */
1246 1247 1248

static int fsi_probe(struct platform_device *pdev)
{
1249
	struct fsi_master *master;
1250
	const struct platform_device_id	*id_entry;
1251 1252 1253 1254
	struct resource *res;
	unsigned int irq;
	int ret;

1255 1256 1257 1258 1259 1260
	id_entry = pdev->id_entry;
	if (!id_entry) {
		dev_err(&pdev->dev, "unknown fsi device\n");
		return -ENODEV;
	}

1261 1262
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1263
	if (!res || (int)irq <= 0) {
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
		ret = -ENODEV;
		goto exit;
	}

	master = kzalloc(sizeof(*master), GFP_KERNEL);
	if (!master) {
		dev_err(&pdev->dev, "Could not allocate master\n");
		ret = -ENOMEM;
		goto exit;
	}

	master->base = ioremap_nocache(res->start, resource_size(res));
	if (!master->base) {
		ret = -ENXIO;
		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
		goto exit_kfree;
	}

1283
	/* master setting */
1284 1285
	master->irq		= irq;
	master->info		= pdev->dev.platform_data;
1286 1287 1288 1289
	master->core		= (struct fsi_core *)id_entry->driver_data;
	spin_lock_init(&master->lock);

	/* FSI A setting */
1290
	master->fsia.base	= master->base;
1291
	master->fsia.master	= master;
1292 1293

	/* FSI B setting */
1294
	master->fsib.base	= master->base + 0x40;
1295
	master->fsib.master	= master;
1296

1297
	pm_runtime_enable(&pdev->dev);
1298
	dev_set_drvdata(&pdev->dev, master);
1299

Y
Yong Zhang 已提交
1300
	ret = request_irq(irq, &fsi_interrupt, 0,
1301
			  id_entry->name, master);
1302 1303
	if (ret) {
		dev_err(&pdev->dev, "irq request err\n");
1304
		goto exit_iounmap;
1305 1306
	}

1307
	ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
1308 1309 1310 1311 1312
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd soc register\n");
		goto exit_free_irq;
	}

1313 1314 1315 1316 1317 1318
	ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
				    ARRAY_SIZE(fsi_soc_dai));
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd dai register\n");
		goto exit_snd_soc;
	}
1319

1320 1321 1322 1323
	return ret;

exit_snd_soc:
	snd_soc_unregister_platform(&pdev->dev);
1324 1325 1326 1327
exit_free_irq:
	free_irq(irq, master);
exit_iounmap:
	iounmap(master->base);
1328
	pm_runtime_disable(&pdev->dev);
1329 1330 1331 1332 1333 1334 1335 1336 1337
exit_kfree:
	kfree(master);
	master = NULL;
exit:
	return ret;
}

static int fsi_remove(struct platform_device *pdev)
{
1338 1339
	struct fsi_master *master;

1340
	master = dev_get_drvdata(&pdev->dev);
1341

1342
	free_irq(master->irq, master);
1343
	pm_runtime_disable(&pdev->dev);
1344

1345 1346
	snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
	snd_soc_unregister_platform(&pdev->dev);
1347 1348 1349

	iounmap(master->base);
	kfree(master);
1350

1351 1352 1353
	return 0;
}

1354
static void __fsi_suspend(struct fsi_priv *fsi,
1355
			  int is_play,
1356
			  struct device *dev)
1357
{
1358 1359
	if (!fsi_stream_is_working(fsi, is_play))
		return;
1360

1361 1362
	fsi_port_stop(fsi, is_play);
	fsi_hw_shutdown(fsi, is_play, dev);
1363 1364 1365
}

static void __fsi_resume(struct fsi_priv *fsi,
1366
			 int is_play,
1367
			 struct device *dev)
1368
{
1369 1370
	if (!fsi_stream_is_working(fsi, is_play))
		return;
1371

1372 1373 1374
	fsi_hw_startup(fsi, is_play, dev);

	if (fsi_is_clk_master(fsi) && fsi->rate)
1375
		fsi_set_master_clk(dev, fsi, fsi->rate, 1);
1376 1377 1378

	fsi_port_start(fsi, is_play);

1379 1380 1381 1382 1383
}

static int fsi_suspend(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
1384 1385
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
1386

1387 1388
	__fsi_suspend(fsia, 1, dev);
	__fsi_suspend(fsia, 0, dev);
1389

1390 1391
	__fsi_suspend(fsib, 1, dev);
	__fsi_suspend(fsib, 0, dev);
1392 1393 1394 1395 1396 1397 1398

	return 0;
}

static int fsi_resume(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
1399 1400
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
1401

1402 1403
	__fsi_resume(fsia, 1, dev);
	__fsi_resume(fsia, 0, dev);
1404

1405 1406
	__fsi_resume(fsib, 1, dev);
	__fsi_resume(fsib, 0, dev);
1407 1408 1409 1410

	return 0;
}

1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
static int fsi_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

static struct dev_pm_ops fsi_pm_ops = {
1424 1425
	.suspend		= fsi_suspend,
	.resume			= fsi_resume,
1426 1427 1428 1429
	.runtime_suspend	= fsi_runtime_nop,
	.runtime_resume		= fsi_runtime_nop,
};

1430 1431 1432 1433
static struct fsi_core fsi1_core = {
	.ver	= 1,

	/* Interrupt */
1434 1435 1436 1437 1438
	.int_st	= INT_ST,
	.iemsk	= IEMSK,
	.imsk	= IMSK,
};

1439 1440 1441 1442
static struct fsi_core fsi2_core = {
	.ver	= 2,

	/* Interrupt */
1443 1444 1445
	.int_st	= CPU_INT_ST,
	.iemsk	= CPU_IEMSK,
	.imsk	= CPU_IMSK,
1446 1447
	.a_mclk	= A_MST_CTLR,
	.b_mclk	= B_MST_CTLR,
1448 1449 1450
};

static struct platform_device_id fsi_id_table[] = {
1451 1452
	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
	{ "sh_fsi2",	(kernel_ulong_t)&fsi2_core },
1453
	{},
1454
};
1455
MODULE_DEVICE_TABLE(platform, fsi_id_table);
1456

1457 1458
static struct platform_driver fsi_driver = {
	.driver 	= {
1459
		.name	= "fsi-pcm-audio",
1460
		.pm	= &fsi_pm_ops,
1461 1462 1463
	},
	.probe		= fsi_probe,
	.remove		= fsi_remove,
1464
	.id_table	= fsi_id_table,
1465 1466
};

1467
module_platform_driver(fsi_driver);
1468 1469 1470 1471

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
1472
MODULE_ALIAS("platform:fsi-pcm-audio");