fsi.c 32.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Fifo-attached Serial Interface (FSI) support for SH7724
 *
 * Copyright (C) 2009 Renesas Solutions Corp.
 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
 *
 * Based on ssi.c
 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/delay.h>
16
#include <linux/pm_runtime.h>
17
#include <linux/io.h>
18
#include <linux/slab.h>
19 20 21
#include <sound/soc.h>
#include <sound/sh_fsi.h>

22 23 24 25 26 27 28 29 30 31 32 33 34
/* PortA/PortB register */
#define REG_DO_FMT	0x0000
#define REG_DOFF_CTL	0x0004
#define REG_DOFF_ST	0x0008
#define REG_DI_FMT	0x000C
#define REG_DIFF_CTL	0x0010
#define REG_DIFF_ST	0x0014
#define REG_CKG1	0x0018
#define REG_CKG2	0x001C
#define REG_DIDT	0x0020
#define REG_DODT	0x0024
#define REG_MUTE_ST	0x0028
#define REG_OUT_SEL	0x0030
35

36 37 38 39 40 41
/* master register */
#define MST_CLK_RST	0x0210
#define MST_SOFT_RST	0x0214
#define MST_FIFO_SZ	0x0218

/* core register (depend on FSI version) */
42 43
#define A_MST_CTLR	0x0180
#define B_MST_CTLR	0x01A0
44 45 46
#define CPU_INT_ST	0x01F4
#define CPU_IEMSK	0x01F8
#define CPU_IMSK	0x01FC
47 48 49 50 51 52
#define INT_ST		0x0200
#define IEMSK		0x0204
#define IMSK		0x0208

/* DO_FMT */
/* DI_FMT */
53 54 55 56 57 58 59 60
#define CR_BWS_24	(0x0 << 20) /* FSI2 */
#define CR_BWS_16	(0x1 << 20) /* FSI2 */
#define CR_BWS_20	(0x2 << 20) /* FSI2 */

#define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */

61 62 63 64 65 66
#define CR_MONO		(0x0 << 4)
#define CR_MONO_D	(0x1 << 4)
#define CR_PCM		(0x2 << 4)
#define CR_I2S		(0x3 << 4)
#define CR_TDM		(0x4 << 4)
#define CR_TDM_D	(0x5 << 4)
67 68 69 70 71 72 73 74 75

/* DOFF_CTL */
/* DIFF_CTL */
#define IRQ_HALF	0x00100000
#define FIFO_CLR	0x00000001

/* DOFF_ST */
#define ERR_OVER	0x00000010
#define ERR_UNDER	0x00000001
76
#define ST_ERR		(ERR_OVER | ERR_UNDER)
77

78 79 80
/* CKG1 */
#define ACKMD_MASK	0x00007000
#define BPFMD_MASK	0x00000700
81 82
#define DIMD		(1 << 4)
#define DOMD		(1 << 0)
83

84 85 86 87
/* A/B MST_CTLR */
#define BP	(1 << 4)	/* Fix the signal of Biphase output */
#define SE	(1 << 0)	/* Fix the master clock */

88
/* CLK_RST */
89 90
#define CRB	(1 << 4)
#define CRA	(1 << 0)
91

92 93 94 95 96 97
/* IO SHIFT / MACRO */
#define BI_SHIFT	12
#define BO_SHIFT	8
#define AI_SHIFT	4
#define AO_SHIFT	0
#define AB_IO(param, shift)	(param << shift)
98

99 100 101 102 103 104
/* SOFT_RST */
#define PBSR		(1 << 12) /* Port B Software Reset */
#define PASR		(1 <<  8) /* Port A Software Reset */
#define IR		(1 <<  4) /* Interrupt Reset */
#define FSISR		(1 <<  0) /* Software Reset */

105 106 107 108
/* OUT_SEL (FSI2) */
#define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
				 /*			1: Biphase and serial */

109
/* FIFO_SZ */
110
#define FIFO_SZ_MASK	0x7
111

112 113 114 115
#define FSI_RATES SNDRV_PCM_RATE_8000_96000

#define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)

116 117
typedef int (*set_rate_func)(struct device *dev, int is_porta, int rate, int enable);

118 119 120 121
/*
 * FSI driver use below type name for variable
 *
 * xxx_num	: number of data
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
 * xxx_pos	: position of data
 * xxx_capa	: capacity of data
 */

/*
 *	period/frame/sample image
 *
 * ex) PCM (2ch)
 *
 * period pos					   period pos
 *   [n]					     [n + 1]
 *   |<-------------------- period--------------------->|
 * ==|============================================ ... =|==
 *   |							|
 *   ||<-----  frame ----->|<------ frame ----->|  ...	|
 *   |+--------------------+--------------------+- ...	|
 *   ||[ sample ][ sample ]|[ sample ][ sample ]|  ...	|
 *   |+--------------------+--------------------+- ...	|
 * ==|============================================ ... =|==
 */

/*
 *	FSI FIFO image
 *
 *	|	     |
 *	|	     |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *		--> go to codecs
153 154
 */

155 156 157
/*
 *		struct
 */
158

159
struct fsi_stream {
160 161
	struct snd_pcm_substream *substream;

162 163 164 165 166
	int fifo_sample_capa;	/* sample capacity of FSI FIFO */
	int buff_sample_capa;	/* sample capacity of ALSA buffer */
	int buff_sample_pos;	/* sample position of ALSA buffer */
	int period_samples;	/* sample number / 1 period */
	int period_pos;		/* current period position */
167 168 169

	int uerr_num;
	int oerr_num;
170 171 172 173 174 175 176 177
};

struct fsi_priv {
	void __iomem *base;
	struct fsi_master *master;

	struct fsi_stream playback;
	struct fsi_stream capture;
178

179 180 181
	u32 do_fmt;
	u32 di_fmt;

182 183
	int chan_num:16;
	int clk_master:1;
184
	int spdif:1;
185

186
	long rate;
187 188 189 190 191 192 193

	/* for suspend/resume */
	u32 saved_do_fmt;
	u32 saved_di_fmt;
	u32 saved_ckg1;
	u32 saved_ckg2;
	u32 saved_out_sel;
194 195
};

196 197 198
struct fsi_core {
	int ver;

199 200 201
	u32 int_st;
	u32 iemsk;
	u32 imsk;
202 203
	u32 a_mclk;
	u32 b_mclk;
204 205
};

206 207 208 209 210
struct fsi_master {
	void __iomem *base;
	int irq;
	struct fsi_priv fsia;
	struct fsi_priv fsib;
211
	struct fsi_core *core;
212
	struct sh_fsi_platform_info *info;
213
	spinlock_t lock;
214 215 216 217 218 219 220

	/* for suspend/resume */
	u32 saved_a_mclk;
	u32 saved_b_mclk;
	u32 saved_iemsk;
	u32 saved_imsk;
	u32 saved_clk_rst;
221
	u32 saved_soft_rst;
222 223
};

224 225 226
/*
 *		basic read write function
 */
227

228
static void __fsi_reg_write(u32 reg, u32 data)
229 230 231 232
{
	/* valid data area is 24bit */
	data &= 0x00ffffff;

233
	__raw_writel(data, reg);
234 235 236 237
}

static u32 __fsi_reg_read(u32 reg)
{
238
	return __raw_readl(reg);
239 240
}

241
static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
242 243 244 245 246 247
{
	u32 val = __fsi_reg_read(reg);

	val &= ~mask;
	val |= data & mask;

248
	__fsi_reg_write(reg, val);
249 250
}

251 252
#define fsi_reg_write(p, r, d)\
	__fsi_reg_write((u32)(p->base + REG_##r), d)
253

254 255
#define fsi_reg_read(p, r)\
	__fsi_reg_read((u32)(p->base + REG_##r))
256

257 258
#define fsi_reg_mask_set(p, r, m, d)\
	__fsi_reg_mask_set((u32)(p->base + REG_##r), m, d)
259

260 261 262
#define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
#define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
263
{
264 265 266 267 268 269 270 271
	u32 ret;
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
	ret = __fsi_reg_read((u32)(master->base + reg));
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
272 273
}

274 275 276
#define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
#define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
static void _fsi_master_mask_set(struct fsi_master *master,
277
			       u32 reg, u32 mask, u32 data)
278
{
279 280 281
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
282
	__fsi_reg_mask_set((u32)(master->base + reg), mask, data);
283
	spin_unlock_irqrestore(&master->lock, flags);
284 285
}

286 287 288
/*
 *		basic function
 */
289

290
static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
291
{
292
	return fsi->master;
293 294
}

295 296 297 298 299
static int fsi_is_clk_master(struct fsi_priv *fsi)
{
	return fsi->clk_master;
}

300 301
static int fsi_is_port_a(struct fsi_priv *fsi)
{
302 303
	return fsi->master->base == fsi->base;
}
304

305 306 307 308 309
static int fsi_is_spdif(struct fsi_priv *fsi)
{
	return fsi->spdif;
}

310
static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
311 312
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
313

314
	return  rtd->cpu_dai;
315 316
}

317
static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
318
{
319
	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
320

321 322 323 324
	if (dai->id == 0)
		return &master->fsia;
	else
		return &master->fsib;
325 326
}

327 328 329 330 331
static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
{
	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
}

332 333 334 335 336 337 338 339
static set_rate_func fsi_get_info_set_rate(struct fsi_master *master)
{
	if (!master->info)
		return NULL;

	return master->info->set_rate;
}

340 341 342
static u32 fsi_get_info_flags(struct fsi_priv *fsi)
{
	int is_porta = fsi_is_port_a(fsi);
343
	struct fsi_master *master = fsi_get_master(fsi);
344

345 346 347
	if (!master->info)
		return 0;

348 349 350 351
	return is_porta ? master->info->porta_flags :
		master->info->portb_flags;
}

352 353 354 355 356
static inline int fsi_stream_is_play(int stream)
{
	return stream == SNDRV_PCM_STREAM_PLAYBACK;
}

K
Kuninori Morimoto 已提交
357 358
static inline int fsi_is_play(struct snd_pcm_substream *substream)
{
359 360 361 362 363 364 365
	return fsi_stream_is_play(substream->stream);
}

static inline struct fsi_stream *fsi_get_stream(struct fsi_priv *fsi,
						int is_play)
{
	return is_play ? &fsi->playback : &fsi->capture;
K
Kuninori Morimoto 已提交
366 367
}

368
static u32 fsi_get_port_shift(struct fsi_priv *fsi, int is_play)
369 370
{
	int is_porta = fsi_is_port_a(fsi);
371
	u32 shift;
372 373

	if (is_porta)
374
		shift = is_play ? AO_SHIFT : AI_SHIFT;
375
	else
376
		shift = is_play ? BO_SHIFT : BI_SHIFT;
377

378
	return shift;
379 380
}

381 382 383 384 385 386 387 388 389 390
static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
{
	return frames * fsi->chan_num;
}

static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
{
	return samples / fsi->chan_num;
}

391
static void fsi_stream_push(struct fsi_priv *fsi,
392
			    int is_play,
393
			    struct snd_pcm_substream *substream)
394
{
395
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
396
	struct snd_pcm_runtime *runtime = substream->runtime;
397 398

	io->substream	= substream;
399 400 401 402
	io->buff_sample_capa	= fsi_frame2sample(fsi, runtime->buffer_size);
	io->buff_sample_pos	= 0;
	io->period_samples	= fsi_frame2sample(fsi, runtime->period_size);
	io->period_pos		= 0;
403 404
	io->oerr_num	= -1; /* ignore 1st err */
	io->uerr_num	= -1; /* ignore 1st err */
405 406
}

407
static void fsi_stream_pop(struct fsi_priv *fsi, int is_play)
408
{
409
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
410 411 412 413 414 415 416 417
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);


	if (io->oerr_num > 0)
		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);

	if (io->uerr_num > 0)
		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
418 419

	io->substream	= NULL;
420 421 422 423
	io->buff_sample_capa	= 0;
	io->buff_sample_pos	= 0;
	io->period_samples	= 0;
	io->period_pos		= 0;
424 425
	io->oerr_num	= 0;
	io->uerr_num	= 0;
426 427
}

428
static int fsi_get_current_fifo_samples(struct fsi_priv *fsi, int is_play)
429 430
{
	u32 status;
431
	int frames;
432

433 434 435 436
	status = is_play ?
		fsi_reg_read(fsi, DOFF_ST) :
		fsi_reg_read(fsi, DIFF_ST);

437
	frames = 0x1ff & (status >> 8);
438

439
	return fsi_frame2sample(fsi, frames);
440 441
}

442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
static void fsi_count_fifo_err(struct fsi_priv *fsi)
{
	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
	u32 istatus = fsi_reg_read(fsi, DIFF_ST);

	if (ostatus & ERR_OVER)
		fsi->playback.oerr_num++;

	if (ostatus & ERR_UNDER)
		fsi->playback.uerr_num++;

	if (istatus & ERR_OVER)
		fsi->capture.oerr_num++;

	if (istatus & ERR_UNDER)
		fsi->capture.uerr_num++;

	fsi_reg_write(fsi, DOFF_ST, 0);
	fsi_reg_write(fsi, DIFF_ST, 0);
}

463 464 465 466
/*
 *		dma function
 */

467
static u8 *fsi_dma_get_area(struct fsi_priv *fsi, int stream)
468
{
469 470
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
471
	struct snd_pcm_runtime *runtime = io->substream->runtime;
472

473 474
	return runtime->dma_area +
		samples_to_bytes(runtime, io->buff_sample_pos);
475 476
}

477
static void fsi_dma_soft_push16(struct fsi_priv *fsi, int num)
478 479 480 481
{
	u16 *start;
	int i;

482
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
483

484
	for (i = 0; i < num; i++)
485 486 487
		fsi_reg_write(fsi, DODT, ((u32)*(start + i) << 8));
}

488
static void fsi_dma_soft_pop16(struct fsi_priv *fsi, int num)
489 490 491 492
{
	u16 *start;
	int i;

493 494
	start  = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);

495

496
	for (i = 0; i < num; i++)
497 498 499
		*(start + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
}

500
static void fsi_dma_soft_push32(struct fsi_priv *fsi, int num)
501 502 503 504
{
	u32 *start;
	int i;

505 506
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);

507

508
	for (i = 0; i < num; i++)
509 510 511
		fsi_reg_write(fsi, DODT, *(start + i));
}

512
static void fsi_dma_soft_pop32(struct fsi_priv *fsi, int num)
513 514 515 516
{
	u32 *start;
	int i;

517
	start  = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
518

519
	for (i = 0; i < num; i++)
520 521 522
		*(start + i) = fsi_reg_read(fsi, DIDT);
}

523 524 525
/*
 *		irq function
 */
526 527 528

static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
{
529
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
530
	struct fsi_master *master = fsi_get_master(fsi);
531

532 533
	fsi_core_mask_set(master, imsk,  data, data);
	fsi_core_mask_set(master, iemsk, data, data);
534 535 536 537
}

static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
{
538
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
539
	struct fsi_master *master = fsi_get_master(fsi);
540

541 542
	fsi_core_mask_set(master, imsk,  data, 0);
	fsi_core_mask_set(master, iemsk, data, 0);
543 544
}

545 546
static u32 fsi_irq_get_status(struct fsi_master *master)
{
547
	return fsi_core_read(master, int_st);
548 549 550 551 552 553 554
}

static void fsi_irq_clear_status(struct fsi_priv *fsi)
{
	u32 data = 0;
	struct fsi_master *master = fsi_get_master(fsi);

555 556
	data |= AB_IO(1, fsi_get_port_shift(fsi, 0));
	data |= AB_IO(1, fsi_get_port_shift(fsi, 1));
557 558

	/* clear interrupt factor */
559
	fsi_core_mask_set(master, int_st, data, 0);
560 561
}

562 563 564 565 566
/*
 *		SPDIF master clock function
 *
 * These functions are used later FSI2
 */
567 568 569
static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
570
	u32 mask, val;
571 572 573 574 575 576

	if (master->core->ver < 2) {
		pr_err("fsi: register access err (%s)\n", __func__);
		return;
	}

577 578 579 580
	mask = BP | SE;
	val = enable ? mask : 0;

	fsi_is_port_a(fsi) ?
581 582
		fsi_core_mask_set(master, a_mclk, mask, val) :
		fsi_core_mask_set(master, b_mclk, mask, val);
583 584
}

585
/*
586
 *		clock function
587
 */
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
static int fsi_set_master_clk(struct device *dev, struct fsi_priv *fsi,
			      long rate, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
	int fsi_ver = master->core->ver;
	int ret;

	ret = set_rate(dev, fsi_is_port_a(fsi), rate, enable);
	if (ret < 0) /* error */
		return ret;

	if (!enable)
		return 0;

	if (ret > 0) {
		u32 data = 0;

		switch (ret & SH_FSI_ACKMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_ACKMD_512:
			data |= (0x0 << 12);
			break;
		case SH_FSI_ACKMD_256:
			data |= (0x1 << 12);
			break;
		case SH_FSI_ACKMD_128:
			data |= (0x2 << 12);
			break;
		case SH_FSI_ACKMD_64:
			data |= (0x3 << 12);
			break;
		case SH_FSI_ACKMD_32:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x4 << 12);
			break;
		}

		switch (ret & SH_FSI_BPFMD_MASK) {
		default:
			/* FALL THROUGH */
		case SH_FSI_BPFMD_32:
			data |= (0x0 << 8);
			break;
		case SH_FSI_BPFMD_64:
			data |= (0x1 << 8);
			break;
		case SH_FSI_BPFMD_128:
			data |= (0x2 << 8);
			break;
		case SH_FSI_BPFMD_256:
			data |= (0x3 << 8);
			break;
		case SH_FSI_BPFMD_512:
			data |= (0x4 << 8);
			break;
		case SH_FSI_BPFMD_16:
			if (fsi_ver < 2)
				dev_err(dev, "unsupported ACKMD\n");
			else
				data |= (0x7 << 8);
			break;
		}

		fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
		udelay(10);
		ret = 0;
	}

	return ret;

}

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
#define fsi_module_init(m, d)	__fsi_module_clk_ctrl(m, d, 1)
#define fsi_module_kill(m, d)	__fsi_module_clk_ctrl(m, d, 0)
static void __fsi_module_clk_ctrl(struct fsi_master *master,
				  struct device *dev,
				  int enable)
{
	pm_runtime_get_sync(dev);

	if (enable) {
		/* enable only SR */
		fsi_master_mask_set(master, SOFT_RST, FSISR, FSISR);
		fsi_master_mask_set(master, SOFT_RST, PASR | PBSR, 0);
	} else {
		/* clear all registers */
		fsi_master_mask_set(master, SOFT_RST, FSISR, 0);
	}

	pm_runtime_put_sync(dev);
}
683

684 685 686
#define fsi_port_start(f, i)	__fsi_port_clk_ctrl(f, i, 1)
#define fsi_port_stop(f, i)	__fsi_port_clk_ctrl(f, i, 0)
static void __fsi_port_clk_ctrl(struct fsi_priv *fsi, int is_play, int enable)
687
{
688
	struct fsi_master *master = fsi_get_master(fsi);
689 690 691
	u32 soft = fsi_is_port_a(fsi) ? PASR : PBSR;
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
	int is_master = fsi_is_clk_master(fsi);
692

693 694 695 696 697
	if (enable)
		fsi_irq_enable(fsi, is_play);
	else
		fsi_irq_disable(fsi, is_play);

698 699 700
	fsi_master_mask_set(master, SOFT_RST, soft, (enable) ? soft : 0);
	if (is_master)
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
701 702
}

703 704 705
/*
 *		ctrl function
 */
706 707 708
static void fsi_fifo_init(struct fsi_priv *fsi,
			  int is_play,
			  struct snd_soc_dai *dai)
709
{
710
	struct fsi_master *master = fsi_get_master(fsi);
711
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
712
	u32 shift, i;
713
	int frame_capa;
714

715 716
	/* get on-chip RAM capacity */
	shift = fsi_master_read(master, FIFO_SZ);
717 718
	shift >>= fsi_get_port_shift(fsi, is_play);
	shift &= FIFO_SZ_MASK;
719 720
	frame_capa = 256 << shift;
	dev_dbg(dai->dev, "fifo = %d words\n", frame_capa);
721

722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
	/*
	 * The maximum number of sample data varies depending
	 * on the number of channels selected for the format.
	 *
	 * FIFOs are used in 4-channel units in 3-channel mode
	 * and in 8-channel units in 5- to 7-channel mode
	 * meaning that more FIFOs than the required size of DPRAM
	 * are used.
	 *
	 * ex) if 256 words of DP-RAM is connected
	 * 1 channel:  256 (256 x 1 = 256)
	 * 2 channels: 128 (128 x 2 = 256)
	 * 3 channels:  64 ( 64 x 3 = 192)
	 * 4 channels:  64 ( 64 x 4 = 256)
	 * 5 channels:  32 ( 32 x 5 = 160)
	 * 6 channels:  32 ( 32 x 6 = 192)
	 * 7 channels:  32 ( 32 x 7 = 224)
	 * 8 channels:  32 ( 32 x 8 = 256)
	 */
741
	for (i = 1; i < fsi->chan_num; i <<= 1)
742
		frame_capa >>= 1;
743
	dev_dbg(dai->dev, "%d channel %d store\n",
744 745 746
		fsi->chan_num, frame_capa);

	io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);
747

748 749 750 751 752 753 754 755 756 757 758
	/*
	 * set interrupt generation factor
	 * clear FIFO
	 */
	if (is_play) {
		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
	} else {
		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
	}
759 760
}

761
static int fsi_fifo_data_ctrl(struct fsi_priv *fsi, int stream)
762 763 764
{
	struct snd_pcm_runtime *runtime;
	struct snd_pcm_substream *substream = NULL;
765 766
	int is_play = fsi_stream_is_play(stream);
	struct fsi_stream *io = fsi_get_stream(fsi, is_play);
767 768 769 770
	int sample_residues;
	int sample_width;
	int samples;
	int samples_max;
771
	int over_period;
772
	void (*fn)(struct fsi_priv *fsi, int size);
773 774

	if (!fsi			||
775 776
	    !io->substream		||
	    !io->substream->runtime)
777 778
		return -EINVAL;

779
	over_period	= 0;
780
	substream	= io->substream;
781
	runtime		= substream->runtime;
782 783 784 785

	/* FSI FIFO has limit.
	 * So, this driver can not send periods data at a time
	 */
786 787
	if (io->buff_sample_pos >=
	    io->period_samples * (io->period_pos + 1)) {
788

789
		over_period = 1;
790
		io->period_pos = (io->period_pos + 1) % runtime->periods;
791

792 793
		if (0 == io->period_pos)
			io->buff_sample_pos = 0;
794 795
	}

796 797
	/* get 1 sample data width */
	sample_width = samples_to_bytes(runtime, 1);
798

799 800
	/* get number of residue samples */
	sample_residues = io->buff_sample_capa - io->buff_sample_pos;
801 802 803 804 805

	if (is_play) {
		/*
		 * for play-back
		 *
806 807
		 * samples_max	: number of FSI fifo free samples space
		 * samples	: number of ALSA residue samples
808
		 */
809 810
		samples_max  = io->fifo_sample_capa;
		samples_max -= fsi_get_current_fifo_samples(fsi, is_play);
811

812
		samples = sample_residues;
813

814
		switch (sample_width) {
815 816 817 818 819 820 821 822 823 824 825 826 827
		case 2:
			fn = fsi_dma_soft_push16;
			break;
		case 4:
			fn = fsi_dma_soft_push32;
			break;
		default:
			return -EINVAL;
		}
	} else {
		/*
		 * for capture
		 *
828 829
		 * samples_max	: number of ALSA free samples space
		 * samples	: number of samples in FSI fifo
830
		 */
831 832
		samples_max = sample_residues;
		samples     = fsi_get_current_fifo_samples(fsi, is_play);
833

834
		switch (sample_width) {
835 836 837 838 839 840 841 842 843 844
		case 2:
			fn = fsi_dma_soft_pop16;
			break;
		case 4:
			fn = fsi_dma_soft_pop32;
			break;
		default:
			return -EINVAL;
		}
	}
845

846
	samples = min(samples, samples_max);
847

848
	fn(fsi, samples);
849

850 851
	/* update buff_sample_pos */
	io->buff_sample_pos += samples;
852

853
	if (over_period)
854 855
		snd_pcm_period_elapsed(substream);

856
	return 0;
857 858
}

859
static int fsi_data_pop(struct fsi_priv *fsi)
860
{
861
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_CAPTURE);
862
}
863

864
static int fsi_data_push(struct fsi_priv *fsi)
865
{
866
	return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_PLAYBACK);
867 868
}

869 870
static irqreturn_t fsi_interrupt(int irq, void *data)
{
871
	struct fsi_master *master = data;
872
	u32 int_st = fsi_irq_get_status(master);
873 874

	/* clear irq status */
875 876
	fsi_master_mask_set(master, SOFT_RST, IR, 0);
	fsi_master_mask_set(master, SOFT_RST, IR, IR);
877

878
	if (int_st & AB_IO(1, AO_SHIFT))
879
		fsi_data_push(&master->fsia);
880
	if (int_st & AB_IO(1, BO_SHIFT))
881
		fsi_data_push(&master->fsib);
882
	if (int_st & AB_IO(1, AI_SHIFT))
883
		fsi_data_pop(&master->fsia);
884
	if (int_st & AB_IO(1, BI_SHIFT))
885 886 887 888
		fsi_data_pop(&master->fsib);

	fsi_count_fifo_err(&master->fsia);
	fsi_count_fifo_err(&master->fsib);
889

890 891
	fsi_irq_clear_status(&master->fsia);
	fsi_irq_clear_status(&master->fsib);
892 893 894 895

	return IRQ_HANDLED;
}

896 897 898
/*
 *		dai ops
 */
899 900 901 902

static int fsi_dai_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
903
	struct fsi_priv *fsi = fsi_get_priv(substream);
904
	u32 flags = fsi_get_info_flags(fsi);
905
	u32 data = 0;
K
Kuninori Morimoto 已提交
906
	int is_play = fsi_is_play(substream);
907

908
	pm_runtime_get_sync(dai->dev);
909

910 911 912 913 914
	/* clock setting */
	if (fsi_is_clk_master(fsi))
		data = DIMD | DOMD;

	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
915 916 917

	/* clock inversion (CKG2) */
	data = 0;
918 919 920 921 922 923 924 925 926
	if (SH_FSI_LRM_INV & flags)
		data |= 1 << 12;
	if (SH_FSI_BRM_INV & flags)
		data |= 1 << 8;
	if (SH_FSI_LRS_INV & flags)
		data |= 1 << 4;
	if (SH_FSI_BRS_INV & flags)
		data |= 1 << 0;

927 928
	fsi_reg_write(fsi, CKG2, data);

929 930 931 932 933 934 935 936 937 938
	/* set format */
	fsi_reg_write(fsi, DO_FMT, fsi->do_fmt);
	fsi_reg_write(fsi, DI_FMT, fsi->di_fmt);

	/* spdif ? */
	if (fsi_is_spdif(fsi)) {
		fsi_spdif_clk_ctrl(fsi, 1);
		fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
	}

939 940 941 942 943
	/* irq clear */
	fsi_irq_disable(fsi, is_play);
	fsi_irq_clear_status(fsi);

	/* fifo init */
944
	fsi_fifo_init(fsi, is_play, dai);
945

946
	return 0;
947 948 949 950 951
}

static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
952
	struct fsi_priv *fsi = fsi_get_priv(substream);
953

954
	if (fsi_is_clk_master(fsi))
955
		fsi_set_master_clk(dai->dev, fsi, fsi->rate, 0);
956

957 958
	fsi->rate = 0;

959
	pm_runtime_put_sync(dai->dev);
960 961 962 963 964
}

static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
{
965
	struct fsi_priv *fsi = fsi_get_priv(substream);
K
Kuninori Morimoto 已提交
966
	int is_play = fsi_is_play(substream);
967 968 969 970
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
971
		fsi_stream_push(fsi, is_play, substream);
972
		ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
973
		fsi_port_start(fsi, is_play);
974 975
		break;
	case SNDRV_PCM_TRIGGER_STOP:
976
		fsi_port_stop(fsi, is_play);
977
		fsi_stream_pop(fsi, is_play);
978 979 980 981 982 983
		break;
	}

	return ret;
}

984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
{
	u32 data = 0;

	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		data = CR_I2S;
		fsi->chan_num = 2;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		data = CR_PCM;
		fsi->chan_num = 2;
		break;
	default:
		return -EINVAL;
	}

1001 1002
	fsi->do_fmt = data;
	fsi->di_fmt = data;
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016

	return 0;
}

static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
{
	struct fsi_master *master = fsi_get_master(fsi);
	u32 data = 0;

	if (master->core->ver < 2)
		return -EINVAL;

	data = CR_BWS_16 | CR_DTMD_SPDIF_PCM | CR_PCM;
	fsi->chan_num = 2;
1017
	fsi->spdif = 1;
1018

1019 1020
	fsi->do_fmt = data;
	fsi->di_fmt = data;
1021 1022 1023 1024

	return 0;
}

1025 1026 1027
static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
{
	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
1028 1029
	struct fsi_master *master = fsi_get_master(fsi);
	set_rate_func set_rate = fsi_get_info_set_rate(master);
1030
	u32 flags = fsi_get_info_flags(fsi);
1031 1032 1033 1034 1035
	int ret;

	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
1036
		fsi->clk_master = 1;
1037 1038 1039 1040
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		break;
	default:
1041
		return -EINVAL;
1042
	}
1043 1044 1045

	if (fsi_is_clk_master(fsi) && !set_rate) {
		dev_err(dai->dev, "platform doesn't have set_rate\n");
1046
		return -EINVAL;
1047 1048
	}

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	/* set format */
	switch (flags & SH_FSI_FMT_MASK) {
	case SH_FSI_FMT_DAI:
		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		break;
	case SH_FSI_FMT_SPDIF:
		ret = fsi_set_fmt_spdif(fsi);
		break;
	default:
		ret = -EINVAL;
	}
1060 1061 1062 1063

	return ret;
}

1064 1065 1066 1067 1068
static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *params,
			     struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);
1069
	long rate = params_rate(params);
1070 1071
	int ret;

1072
	if (!fsi_is_clk_master(fsi))
1073 1074
		return 0;

1075 1076
	ret = fsi_set_master_clk(dai->dev, fsi, rate, 1);
	if (ret < 0)
1077
		return ret;
1078

1079
	fsi->rate = rate;
1080 1081 1082 1083

	return ret;
}

1084 1085 1086 1087
static struct snd_soc_dai_ops fsi_dai_ops = {
	.startup	= fsi_dai_startup,
	.shutdown	= fsi_dai_shutdown,
	.trigger	= fsi_dai_trigger,
1088
	.set_fmt	= fsi_dai_set_fmt,
1089
	.hw_params	= fsi_dai_hw_params,
1090 1091
};

1092 1093 1094
/*
 *		pcm ops
 */
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141

static struct snd_pcm_hardware fsi_pcm_hardware = {
	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
			SNDRV_PCM_INFO_MMAP		|
			SNDRV_PCM_INFO_MMAP_VALID	|
			SNDRV_PCM_INFO_PAUSE,
	.formats		= FSI_FMTS,
	.rates			= FSI_RATES,
	.rate_min		= 8000,
	.rate_max		= 192000,
	.channels_min		= 1,
	.channels_max		= 2,
	.buffer_bytes_max	= 64 * 1024,
	.period_bytes_min	= 32,
	.period_bytes_max	= 8192,
	.periods_min		= 1,
	.periods_max		= 32,
	.fifo_size		= 256,
};

static int fsi_pcm_open(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
	int ret = 0;

	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);

	ret = snd_pcm_hw_constraint_integer(runtime,
					    SNDRV_PCM_HW_PARAM_PERIODS);

	return ret;
}

static int fsi_hw_params(struct snd_pcm_substream *substream,
			 struct snd_pcm_hw_params *hw_params)
{
	return snd_pcm_lib_malloc_pages(substream,
					params_buffer_bytes(hw_params));
}

static int fsi_hw_free(struct snd_pcm_substream *substream)
{
	return snd_pcm_lib_free_pages(substream);
}

static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
{
1142
	struct fsi_priv *fsi = fsi_get_priv(substream);
1143
	struct fsi_stream *io = fsi_get_stream(fsi, fsi_is_play(substream));
1144
	int samples_pos = io->buff_sample_pos - 1;
1145

1146 1147
	if (samples_pos < 0)
		samples_pos = 0;
1148

1149
	return fsi_sample2frame(fsi, samples_pos);
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
}

static struct snd_pcm_ops fsi_pcm_ops = {
	.open		= fsi_pcm_open,
	.ioctl		= snd_pcm_lib_ioctl,
	.hw_params	= fsi_hw_params,
	.hw_free	= fsi_hw_free,
	.pointer	= fsi_pointer,
};

1160 1161 1162
/*
 *		snd_soc_platform
 */
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186

#define PREALLOC_BUFFER		(32 * 1024)
#define PREALLOC_BUFFER_MAX	(32 * 1024)

static void fsi_pcm_free(struct snd_pcm *pcm)
{
	snd_pcm_lib_preallocate_free_for_all(pcm);
}

static int fsi_pcm_new(struct snd_card *card,
		       struct snd_soc_dai *dai,
		       struct snd_pcm *pcm)
{
	/*
	 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
	 * in MMAP mode (i.e. aplay -M)
	 */
	return snd_pcm_lib_preallocate_pages_for_all(
		pcm,
		SNDRV_DMA_TYPE_CONTINUOUS,
		snd_dma_continuous_data(GFP_KERNEL),
		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
}

1187 1188 1189
/*
 *		alsa struct
 */
1190

1191
static struct snd_soc_dai_driver fsi_soc_dai[] = {
1192
	{
1193
		.name			= "fsia-dai",
1194 1195 1196 1197 1198 1199
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1200 1201 1202 1203 1204 1205
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1206 1207 1208
		.ops = &fsi_dai_ops,
	},
	{
1209
		.name			= "fsib-dai",
1210 1211 1212 1213 1214 1215
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1216 1217 1218 1219 1220 1221
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
			.channels_min	= 1,
			.channels_max	= 8,
		},
1222 1223 1224 1225
		.ops = &fsi_dai_ops,
	},
};

1226 1227
static struct snd_soc_platform_driver fsi_soc_platform = {
	.ops		= &fsi_pcm_ops,
1228 1229 1230 1231
	.pcm_new	= fsi_pcm_new,
	.pcm_free	= fsi_pcm_free,
};

1232 1233 1234
/*
 *		platform function
 */
1235 1236 1237

static int fsi_probe(struct platform_device *pdev)
{
1238
	struct fsi_master *master;
1239
	const struct platform_device_id	*id_entry;
1240 1241 1242 1243
	struct resource *res;
	unsigned int irq;
	int ret;

1244 1245 1246 1247 1248 1249
	id_entry = pdev->id_entry;
	if (!id_entry) {
		dev_err(&pdev->dev, "unknown fsi device\n");
		return -ENODEV;
	}

1250 1251
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1252
	if (!res || (int)irq <= 0) {
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
		ret = -ENODEV;
		goto exit;
	}

	master = kzalloc(sizeof(*master), GFP_KERNEL);
	if (!master) {
		dev_err(&pdev->dev, "Could not allocate master\n");
		ret = -ENOMEM;
		goto exit;
	}

	master->base = ioremap_nocache(res->start, resource_size(res));
	if (!master->base) {
		ret = -ENXIO;
		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
		goto exit_kfree;
	}

1272
	/* master setting */
1273 1274
	master->irq		= irq;
	master->info		= pdev->dev.platform_data;
1275 1276 1277 1278
	master->core		= (struct fsi_core *)id_entry->driver_data;
	spin_lock_init(&master->lock);

	/* FSI A setting */
1279
	master->fsia.base	= master->base;
1280
	master->fsia.master	= master;
1281 1282

	/* FSI B setting */
1283
	master->fsib.base	= master->base + 0x40;
1284
	master->fsib.master	= master;
1285

1286
	pm_runtime_enable(&pdev->dev);
1287
	dev_set_drvdata(&pdev->dev, master);
1288

1289
	fsi_module_init(master, &pdev->dev);
1290

1291 1292
	ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED,
			  id_entry->name, master);
1293 1294
	if (ret) {
		dev_err(&pdev->dev, "irq request err\n");
1295
		goto exit_iounmap;
1296 1297
	}

1298
	ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
1299 1300 1301 1302 1303
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd soc register\n");
		goto exit_free_irq;
	}

1304 1305 1306 1307 1308 1309
	ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
				    ARRAY_SIZE(fsi_soc_dai));
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd dai register\n");
		goto exit_snd_soc;
	}
1310

1311 1312 1313 1314
	return ret;

exit_snd_soc:
	snd_soc_unregister_platform(&pdev->dev);
1315 1316 1317 1318
exit_free_irq:
	free_irq(irq, master);
exit_iounmap:
	iounmap(master->base);
1319
	pm_runtime_disable(&pdev->dev);
1320 1321 1322 1323 1324 1325 1326 1327 1328
exit_kfree:
	kfree(master);
	master = NULL;
exit:
	return ret;
}

static int fsi_remove(struct platform_device *pdev)
{
1329 1330
	struct fsi_master *master;

1331
	master = dev_get_drvdata(&pdev->dev);
1332

1333 1334
	fsi_module_kill(master, &pdev->dev);

1335
	free_irq(master->irq, master);
1336
	pm_runtime_disable(&pdev->dev);
1337

1338 1339
	snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
	snd_soc_unregister_platform(&pdev->dev);
1340 1341 1342

	iounmap(master->base);
	kfree(master);
1343

1344 1345 1346
	return 0;
}

1347
static void __fsi_suspend(struct fsi_priv *fsi,
1348
			  struct device *dev)
1349 1350 1351 1352 1353 1354 1355 1356
{
	fsi->saved_do_fmt	= fsi_reg_read(fsi, DO_FMT);
	fsi->saved_di_fmt	= fsi_reg_read(fsi, DI_FMT);
	fsi->saved_ckg1		= fsi_reg_read(fsi, CKG1);
	fsi->saved_ckg2		= fsi_reg_read(fsi, CKG2);
	fsi->saved_out_sel	= fsi_reg_read(fsi, OUT_SEL);

	if (fsi_is_clk_master(fsi))
1357
		fsi_set_master_clk(dev, fsi, fsi->rate, 0);
1358 1359 1360
}

static void __fsi_resume(struct fsi_priv *fsi,
1361
			 struct device *dev)
1362 1363 1364 1365 1366 1367 1368 1369
{
	fsi_reg_write(fsi, DO_FMT,	fsi->saved_do_fmt);
	fsi_reg_write(fsi, DI_FMT,	fsi->saved_di_fmt);
	fsi_reg_write(fsi, CKG1,	fsi->saved_ckg1);
	fsi_reg_write(fsi, CKG2,	fsi->saved_ckg2);
	fsi_reg_write(fsi, OUT_SEL,	fsi->saved_out_sel);

	if (fsi_is_clk_master(fsi))
1370
		fsi_set_master_clk(dev, fsi, fsi->rate, 1);
1371 1372 1373 1374 1375 1376 1377 1378
}

static int fsi_suspend(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);

	pm_runtime_get_sync(dev);

1379 1380
	__fsi_suspend(&master->fsia, dev);
	__fsi_suspend(&master->fsib, dev);
1381 1382 1383 1384 1385 1386

	master->saved_a_mclk	= fsi_core_read(master, a_mclk);
	master->saved_b_mclk	= fsi_core_read(master, b_mclk);
	master->saved_iemsk	= fsi_core_read(master, iemsk);
	master->saved_imsk	= fsi_core_read(master, imsk);
	master->saved_clk_rst	= fsi_master_read(master, CLK_RST);
1387 1388 1389
	master->saved_soft_rst	= fsi_master_read(master, SOFT_RST);

	fsi_module_kill(master, dev);
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401

	pm_runtime_put_sync(dev);

	return 0;
}

static int fsi_resume(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);

	pm_runtime_get_sync(dev);

1402
	fsi_module_init(master, dev);
1403

1404 1405
	fsi_master_mask_set(master, SOFT_RST, 0xffff, master->saved_soft_rst);
	fsi_master_mask_set(master, CLK_RST, 0xffff, master->saved_clk_rst);
1406 1407 1408 1409
	fsi_core_mask_set(master, a_mclk, 0xffff, master->saved_a_mclk);
	fsi_core_mask_set(master, b_mclk, 0xffff, master->saved_b_mclk);
	fsi_core_mask_set(master, iemsk, 0xffff, master->saved_iemsk);
	fsi_core_mask_set(master, imsk, 0xffff, master->saved_imsk);
1410

1411 1412
	__fsi_resume(&master->fsia, dev);
	__fsi_resume(&master->fsib, dev);
1413 1414 1415 1416 1417 1418

	pm_runtime_put_sync(dev);

	return 0;
}

1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
static int fsi_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

static struct dev_pm_ops fsi_pm_ops = {
1432 1433
	.suspend		= fsi_suspend,
	.resume			= fsi_resume,
1434 1435 1436 1437
	.runtime_suspend	= fsi_runtime_nop,
	.runtime_resume		= fsi_runtime_nop,
};

1438 1439 1440 1441
static struct fsi_core fsi1_core = {
	.ver	= 1,

	/* Interrupt */
1442 1443 1444 1445 1446
	.int_st	= INT_ST,
	.iemsk	= IEMSK,
	.imsk	= IMSK,
};

1447 1448 1449 1450
static struct fsi_core fsi2_core = {
	.ver	= 2,

	/* Interrupt */
1451 1452 1453
	.int_st	= CPU_INT_ST,
	.iemsk	= CPU_IEMSK,
	.imsk	= CPU_IMSK,
1454 1455
	.a_mclk	= A_MST_CTLR,
	.b_mclk	= B_MST_CTLR,
1456 1457 1458
};

static struct platform_device_id fsi_id_table[] = {
1459 1460
	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
	{ "sh_fsi2",	(kernel_ulong_t)&fsi2_core },
1461
	{},
1462
};
1463
MODULE_DEVICE_TABLE(platform, fsi_id_table);
1464

1465 1466
static struct platform_driver fsi_driver = {
	.driver 	= {
1467
		.name	= "fsi-pcm-audio",
1468
		.pm	= &fsi_pm_ops,
1469 1470 1471
	},
	.probe		= fsi_probe,
	.remove		= fsi_remove,
1472
	.id_table	= fsi_id_table,
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
};

static int __init fsi_mobile_init(void)
{
	return platform_driver_register(&fsi_driver);
}

static void __exit fsi_mobile_exit(void)
{
	platform_driver_unregister(&fsi_driver);
}
1484

1485 1486 1487 1488 1489 1490
module_init(fsi_mobile_init);
module_exit(fsi_mobile_exit);

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
1491
MODULE_ALIAS("platform:fsi-pcm-audio");