ich8lan.c 122.9 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel PRO/1000 Linux driver
B
Bruce Allan 已提交
4
  Copyright(c) 1999 - 2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  Linux NICS <linux.nics@intel.com>
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

B
Bruce Allan 已提交
29
/* 82562G 10/100 Network Connection
30 31 32 33 34 35 36 37 38 39 40
 * 82562G-2 10/100 Network Connection
 * 82562GT 10/100 Network Connection
 * 82562GT-2 10/100 Network Connection
 * 82562V 10/100 Network Connection
 * 82562V-2 10/100 Network Connection
 * 82566DC-2 Gigabit Network Connection
 * 82566DC Gigabit Network Connection
 * 82566DM-2 Gigabit Network Connection
 * 82566DM Gigabit Network Connection
 * 82566MC Gigabit Network Connection
 * 82566MM Gigabit Network Connection
41 42
 * 82567LM Gigabit Network Connection
 * 82567LF Gigabit Network Connection
43
 * 82567V Gigabit Network Connection
44 45 46
 * 82567LM-2 Gigabit Network Connection
 * 82567LF-2 Gigabit Network Connection
 * 82567V-2 Gigabit Network Connection
47 48
 * 82567LF-3 Gigabit Network Connection
 * 82567LM-3 Gigabit Network Connection
49
 * 82567LM-4 Gigabit Network Connection
50 51 52 53
 * 82577LM Gigabit Network Connection
 * 82577LC Gigabit Network Connection
 * 82578DM Gigabit Network Connection
 * 82578DC Gigabit Network Connection
54 55
 * 82579LM Gigabit Network Connection
 * 82579V Gigabit Network Connection
56 57 58 59 60 61 62 63
 */

#include "e1000.h"

/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
/* Offset 04h HSFSTS */
union ich8_hws_flash_status {
	struct ich8_hsfsts {
64 65 66 67 68 69 70 71 72
		u16 flcdone:1;	/* bit 0 Flash Cycle Done */
		u16 flcerr:1;	/* bit 1 Flash Cycle Error */
		u16 dael:1;	/* bit 2 Direct Access error Log */
		u16 berasesz:2;	/* bit 4:3 Sector Erase Size */
		u16 flcinprog:1;	/* bit 5 flash cycle in Progress */
		u16 reserved1:2;	/* bit 13:6 Reserved */
		u16 reserved2:6;	/* bit 13:6 Reserved */
		u16 fldesvalid:1;	/* bit 14 Flash Descriptor Valid */
		u16 flockdn:1;	/* bit 15 Flash Config Lock-Down */
73 74 75 76 77 78 79 80
	} hsf_status;
	u16 regval;
};

/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
/* Offset 06h FLCTL */
union ich8_hws_flash_ctrl {
	struct ich8_hsflctl {
81 82 83 84 85
		u16 flcgo:1;	/* 0 Flash Cycle Go */
		u16 flcycle:2;	/* 2:1 Flash Cycle */
		u16 reserved:5;	/* 7:3 Reserved  */
		u16 fldbcount:2;	/* 9:8 Flash Data Byte Count */
		u16 flockdn:6;	/* 15:10 Reserved */
86 87 88 89 90 91 92
	} hsf_ctrl;
	u16 regval;
};

/* ICH Flash Region Access Permissions */
union ich8_hws_flash_regacc {
	struct ich8_flracc {
93 94 95 96
		u32 grra:8;	/* 0:7 GbE region Read Access */
		u32 grwa:8;	/* 8:15 GbE region Write Access */
		u32 gmrag:8;	/* 23:16 GbE Master Read Access Grant */
		u32 gmwag:8;	/* 31:24 GbE Master Write Access Grant */
97 98 99 100
	} hsf_flregacc;
	u16 regval;
};

101 102 103 104 105 106 107 108 109 110 111 112 113
/* ICH Flash Protected Region */
union ich8_flash_protected_range {
	struct ich8_pr {
		u32 base:13;     /* 0:12 Protected Range Base */
		u32 reserved1:2; /* 13:14 Reserved */
		u32 rpe:1;       /* 15 Read Protection Enable */
		u32 limit:13;    /* 16:28 Protected Range Limit */
		u32 reserved2:2; /* 29:30 Reserved */
		u32 wpe:1;       /* 31 Write Protection Enable */
	} range;
	u32 regval;
};

114 115 116 117 118
static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
						u32 offset, u8 byte);
119 120
static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 *data);
121 122 123 124 125
static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
					 u16 *data);
static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 size, u16 *data);
static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
126 127 128 129 130 131 132 133
static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
134
static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
135
static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
136
static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
137
static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
138
static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
139 140
static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
141
static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
B
Bruce Allan 已提交
142
static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
143
static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
144
static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167

static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
{
	return readw(hw->flash_address + reg);
}

static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
{
	return readl(hw->flash_address + reg);
}

static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
{
	writew(val, hw->flash_address + reg);
}

static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
{
	writel(val, hw->flash_address + reg);
}

#define er16flash(reg)		__er16flash(hw, (reg))
#define er32flash(reg)		__er32flash(hw, (reg))
168 169
#define ew16flash(reg, val)	__ew16flash(hw, (reg), (val))
#define ew32flash(reg, val)	__ew32flash(hw, (reg), (val))
170

171 172 173 174 175 176 177 178 179 180 181
/**
 *  e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
 *  @hw: pointer to the HW structure
 *
 *  Test access to the PHY registers by reading the PHY ID registers.  If
 *  the PHY ID is already known (e.g. resume path) compare it with known ID,
 *  otherwise assume the read PHY ID is correct if it is valid.
 *
 *  Assumes the sw/fw/hw semaphore is already acquired.
 **/
static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
182
{
183 184 185 186 187 188
	u16 phy_reg = 0;
	u32 phy_id = 0;
	s32 ret_val;
	u16 retry_count;

	for (retry_count = 0; retry_count < 2; retry_count++) {
189
		ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg);
190 191 192 193
		if (ret_val || (phy_reg == 0xFFFF))
			continue;
		phy_id = (u32)(phy_reg << 16);

194
		ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg);
195 196 197 198 199 200 201
		if (ret_val || (phy_reg == 0xFFFF)) {
			phy_id = 0;
			continue;
		}
		phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
		break;
	}
202 203 204 205

	if (hw->phy.id) {
		if (hw->phy.id == phy_id)
			return true;
206 207 208
	} else if (phy_id) {
		hw->phy.id = phy_id;
		hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
209 210 211
		return true;
	}

B
Bruce Allan 已提交
212
	/* In case the PHY needs to be in mdio slow mode,
213 214 215 216 217 218 219 220 221
	 * set slow mode and try to get the PHY id again.
	 */
	hw->phy.ops.release(hw);
	ret_val = e1000_set_mdio_slow_mode_hv(hw);
	if (!ret_val)
		ret_val = e1000e_get_phy_id(hw);
	hw->phy.ops.acquire(hw);

	return !ret_val;
222 223 224 225 226 227 228 229 230 231 232 233 234
}

/**
 *  e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
 *  @hw: pointer to the HW structure
 *
 *  Workarounds/flow necessary for PHY initialization during driver load
 *  and resume paths.
 **/
static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
{
	u32 mac_reg, fwsm = er32(FWSM);
	s32 ret_val;
B
Bruce Allan 已提交
235
	u16 phy_reg;
236

237 238 239 240 241
	/* Gate automatic PHY configuration by hardware on managed and
	 * non-managed 82579 and newer adapters.
	 */
	e1000_gate_hw_phy_config_ich8lan(hw, true);

242 243 244
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val) {
		e_dbg("Failed to initialize PHY flow\n");
245
		goto out;
246 247
	}

B
Bruce Allan 已提交
248
	/* The MAC-PHY interconnect may be in SMBus mode.  If the PHY is
249 250 251 252
	 * inaccessible and resetting the PHY is not blocked, toggle the
	 * LANPHYPC Value bit to force the interconnect to PCIe mode.
	 */
	switch (hw->mac.type) {
B
Bruce Allan 已提交
253 254 255 256
	case e1000_pch_lpt:
		if (e1000_phy_is_accessible_pchlan(hw))
			break;

B
Bruce Allan 已提交
257
		/* Before toggling LANPHYPC, see if PHY is accessible by
B
Bruce Allan 已提交
258 259 260 261 262 263 264
		 * forcing MAC to SMBus mode first.
		 */
		mac_reg = er32(CTRL_EXT);
		mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
		ew32(CTRL_EXT, mac_reg);

		/* fall-through */
265
	case e1000_pch2lan:
B
Bruce Allan 已提交
266 267 268 269 270 271 272 273 274 275 276 277
		if (e1000_phy_is_accessible_pchlan(hw)) {
			if (hw->mac.type == e1000_pch_lpt) {
				/* Unforce SMBus mode in PHY */
				e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
				phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
				e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);

				/* Unforce SMBus mode in MAC */
				mac_reg = er32(CTRL_EXT);
				mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
				ew32(CTRL_EXT, mac_reg);
			}
278
			break;
B
Bruce Allan 已提交
279
		}
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299

		/* fall-through */
	case e1000_pchlan:
		if ((hw->mac.type == e1000_pchlan) &&
		    (fwsm & E1000_ICH_FWSM_FW_VALID))
			break;

		if (hw->phy.ops.check_reset_block(hw)) {
			e_dbg("Required LANPHYPC toggle blocked by ME\n");
			break;
		}

		e_dbg("Toggling LANPHYPC\n");

		/* Set Phy Config Counter to 50msec */
		mac_reg = er32(FEXTNVM3);
		mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
		mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
		ew32(FEXTNVM3, mac_reg);

300 301 302 303 304 305 306 307 308
		if (hw->mac.type == e1000_pch_lpt) {
			/* Toggling LANPHYPC brings the PHY out of SMBus mode
			 * So ensure that the MAC is also out of SMBus mode
			 */
			mac_reg = er32(CTRL_EXT);
			mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
			ew32(CTRL_EXT, mac_reg);
		}

309 310 311 312 313 314 315 316 317 318
		/* Toggle LANPHYPC Value bit */
		mac_reg = er32(CTRL);
		mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
		mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
		ew32(CTRL, mac_reg);
		e1e_flush();
		udelay(10);
		mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
		ew32(CTRL, mac_reg);
		e1e_flush();
B
Bruce Allan 已提交
319 320 321 322 323 324 325 326 327
		if (hw->mac.type < e1000_pch_lpt) {
			msleep(50);
		} else {
			u16 count = 20;
			do {
				usleep_range(5000, 10000);
			} while (!(er32(CTRL_EXT) &
				   E1000_CTRL_EXT_LPCD) && count--);
		}
328 329 330 331 332 333 334
		break;
	default:
		break;
	}

	hw->phy.ops.release(hw);

B
Bruce Allan 已提交
335
	/* Reset the PHY before any access to it.  Doing so, ensures
336 337 338 339 340 341
	 * that the PHY is in a known good state before we read/write
	 * PHY registers.  The generic reset is sufficient here,
	 * because we haven't determined the PHY type yet.
	 */
	ret_val = e1000e_phy_hw_reset_generic(hw);

342
out:
343 344 345 346 347 348 349 350
	/* Ungate automatic PHY configuration on non-managed 82579 */
	if ((hw->mac.type == e1000_pch2lan) &&
	    !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
		usleep_range(10000, 20000);
		e1000_gate_hw_phy_config_ich8lan(hw, false);
	}

	return ret_val;
351 352
}

353 354 355 356 357 358 359 360 361
/**
 *  e1000_init_phy_params_pchlan - Initialize PHY function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific PHY parameters and function pointers.
 **/
static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
362
	s32 ret_val;
363 364 365 366

	phy->addr                     = 1;
	phy->reset_delay_us           = 100;

367
	phy->ops.set_page             = e1000_set_page_igp;
368 369
	phy->ops.read_reg             = e1000_read_phy_reg_hv;
	phy->ops.read_reg_locked      = e1000_read_phy_reg_hv_locked;
370
	phy->ops.read_reg_page        = e1000_read_phy_reg_page_hv;
371 372
	phy->ops.set_d0_lplu_state    = e1000_set_lplu_state_pchlan;
	phy->ops.set_d3_lplu_state    = e1000_set_lplu_state_pchlan;
373 374
	phy->ops.write_reg            = e1000_write_phy_reg_hv;
	phy->ops.write_reg_locked     = e1000_write_phy_reg_hv_locked;
375
	phy->ops.write_reg_page       = e1000_write_phy_reg_page_hv;
376 377
	phy->ops.power_up             = e1000_power_up_phy_copper;
	phy->ops.power_down           = e1000_power_down_phy_copper_ich8lan;
378 379
	phy->autoneg_mask             = AUTONEG_ADVERTISE_SPEED_DEFAULT;

380
	phy->id = e1000_phy_unknown;
381

382 383 384
	ret_val = e1000_init_phy_workarounds_pchlan(hw);
	if (ret_val)
		return ret_val;
385

386 387 388 389 390 391 392 393 394 395
	if (phy->id == e1000_phy_unknown)
		switch (hw->mac.type) {
		default:
			ret_val = e1000e_get_phy_id(hw);
			if (ret_val)
				return ret_val;
			if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
				break;
			/* fall-through */
		case e1000_pch2lan:
B
Bruce Allan 已提交
396
		case e1000_pch_lpt:
B
Bruce Allan 已提交
397
			/* In case the PHY needs to be in mdio slow mode,
398 399 400 401 402 403 404 405
			 * set slow mode and try to get the PHY id again.
			 */
			ret_val = e1000_set_mdio_slow_mode_hv(hw);
			if (ret_val)
				return ret_val;
			ret_val = e1000e_get_phy_id(hw);
			if (ret_val)
				return ret_val;
406
			break;
407
		}
408 409
	phy->type = e1000e_get_phy_type_from_id(phy->id);

410 411
	switch (phy->type) {
	case e1000_phy_82577:
412
	case e1000_phy_82579:
B
Bruce Allan 已提交
413
	case e1000_phy_i217:
414 415
		phy->ops.check_polarity = e1000_check_polarity_82577;
		phy->ops.force_speed_duplex =
416
		    e1000_phy_force_speed_duplex_82577;
417
		phy->ops.get_cable_length = e1000_get_cable_length_82577;
418 419
		phy->ops.get_info = e1000_get_phy_info_82577;
		phy->ops.commit = e1000e_phy_sw_reset;
420
		break;
421 422 423 424 425 426 427 428 429
	case e1000_phy_82578:
		phy->ops.check_polarity = e1000_check_polarity_m88;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
		phy->ops.get_cable_length = e1000e_get_cable_length_m88;
		phy->ops.get_info = e1000e_get_phy_info_m88;
		break;
	default:
		ret_val = -E1000_ERR_PHY;
		break;
430 431 432 433 434
	}

	return ret_val;
}

435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
/**
 *  e1000_init_phy_params_ich8lan - Initialize PHY function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific PHY parameters and function pointers.
 **/
static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	s32 ret_val;
	u16 i = 0;

	phy->addr			= 1;
	phy->reset_delay_us		= 100;

450 451 452
	phy->ops.power_up               = e1000_power_up_phy_copper;
	phy->ops.power_down             = e1000_power_down_phy_copper_ich8lan;

B
Bruce Allan 已提交
453
	/* We may need to do this twice - once for IGP and if that fails,
454 455 456 457
	 * we'll set BM func pointers and try again
	 */
	ret_val = e1000e_determine_phy_address(hw);
	if (ret_val) {
458 459
		phy->ops.write_reg = e1000e_write_phy_reg_bm;
		phy->ops.read_reg  = e1000e_read_phy_reg_bm;
460
		ret_val = e1000e_determine_phy_address(hw);
B
Bruce Allan 已提交
461 462
		if (ret_val) {
			e_dbg("Cannot determine PHY addr. Erroring out\n");
463
			return ret_val;
B
Bruce Allan 已提交
464
		}
465 466
	}

467 468 469
	phy->id = 0;
	while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
	       (i++ < 100)) {
470
		usleep_range(1000, 2000);
471 472 473 474 475 476 477 478 479 480
		ret_val = e1000e_get_phy_id(hw);
		if (ret_val)
			return ret_val;
	}

	/* Verify phy id */
	switch (phy->id) {
	case IGP03E1000_E_PHY_ID:
		phy->type = e1000_phy_igp_3;
		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
481 482
		phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
		phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
483 484 485
		phy->ops.get_info = e1000e_get_phy_info_igp;
		phy->ops.check_polarity = e1000_check_polarity_igp;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
486 487 488 489 490 491
		break;
	case IFE_E_PHY_ID:
	case IFE_PLUS_E_PHY_ID:
	case IFE_C_E_PHY_ID:
		phy->type = e1000_phy_ife;
		phy->autoneg_mask = E1000_ALL_NOT_GIG;
492 493 494
		phy->ops.get_info = e1000_get_phy_info_ife;
		phy->ops.check_polarity = e1000_check_polarity_ife;
		phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
495
		break;
496 497 498
	case BME1000_E_PHY_ID:
		phy->type = e1000_phy_bm;
		phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
499 500 501
		phy->ops.read_reg = e1000e_read_phy_reg_bm;
		phy->ops.write_reg = e1000e_write_phy_reg_bm;
		phy->ops.commit = e1000e_phy_sw_reset;
502 503 504
		phy->ops.get_info = e1000e_get_phy_info_m88;
		phy->ops.check_polarity = e1000_check_polarity_m88;
		phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
505
		break;
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
	default:
		return -E1000_ERR_PHY;
		break;
	}

	return 0;
}

/**
 *  e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific NVM parameters and function
 *  pointers.
 **/
static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
525
	u32 gfpreg, sector_base_addr, sector_end_addr;
526 527
	u16 i;

528
	/* Can't read flash registers if the register set isn't mapped. */
529
	if (!hw->flash_address) {
530
		e_dbg("ERROR: Flash registers not mapped\n");
531 532 533 534 535 536 537
		return -E1000_ERR_CONFIG;
	}

	nvm->type = e1000_nvm_flash_sw;

	gfpreg = er32flash(ICH_FLASH_GFPREG);

B
Bruce Allan 已提交
538
	/* sector_X_addr is a "sector"-aligned address (4096 bytes)
539
	 * Add 1 to sector_end_addr since this sector is included in
540 541
	 * the overall size.
	 */
542 543 544 545 546 547
	sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
	sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;

	/* flash_base_addr is byte-aligned */
	nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;

B
Bruce Allan 已提交
548
	/* find total size of the NVM, then cut in half since the total
549 550
	 * size represents two separate NVM banks.
	 */
551 552
	nvm->flash_bank_size = ((sector_end_addr - sector_base_addr)
				<< FLASH_SECTOR_ADDR_SHIFT);
553 554 555 556 557 558 559 560
	nvm->flash_bank_size /= 2;
	/* Adjust to word count */
	nvm->flash_bank_size /= sizeof(u16);

	nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;

	/* Clear shadow ram */
	for (i = 0; i < nvm->word_size; i++) {
561
		dev_spec->shadow_ram[i].modified = false;
562 563 564 565 566 567 568 569 570 571 572 573 574
		dev_spec->shadow_ram[i].value    = 0xFFFF;
	}

	return 0;
}

/**
 *  e1000_init_mac_params_ich8lan - Initialize MAC function pointers
 *  @hw: pointer to the HW structure
 *
 *  Initialize family-specific MAC parameters and function
 *  pointers.
 **/
575
static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
576 577 578 579
{
	struct e1000_mac_info *mac = &hw->mac;

	/* Set media type function pointer */
580
	hw->phy.media_type = e1000_media_type_copper;
581 582 583 584 585 586 587

	/* Set mta register count */
	mac->mta_reg_count = 32;
	/* Set rar entry count */
	mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
	if (mac->type == e1000_ich8lan)
		mac->rar_entry_count--;
588 589 590 591
	/* FWSM register */
	mac->has_fwsm = true;
	/* ARC subsystem not supported */
	mac->arc_subsystem_valid = false;
592 593
	/* Adaptive IFS supported */
	mac->adaptive_ifs = true;
594

B
Bruce Allan 已提交
595
	/* LED and other operations */
596 597 598 599
	switch (mac->type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
	case e1000_ich10lan:
600 601
		/* check management mode */
		mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
602
		/* ID LED init */
603
		mac->ops.id_led_init = e1000e_id_led_init_generic;
604 605
		/* blink LED */
		mac->ops.blink_led = e1000e_blink_led_generic;
606 607 608 609 610 611 612 613
		/* setup LED */
		mac->ops.setup_led = e1000e_setup_led_generic;
		/* cleanup LED */
		mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
		/* turn on/off LED */
		mac->ops.led_on = e1000_led_on_ich8lan;
		mac->ops.led_off = e1000_led_off_ich8lan;
		break;
614
	case e1000_pch2lan:
615 616 617
		mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
		mac->ops.rar_set = e1000_rar_set_pch2lan;
		/* fall-through */
B
Bruce Allan 已提交
618
	case e1000_pch_lpt:
619
	case e1000_pchlan:
620 621
		/* check management mode */
		mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
622 623 624 625 626 627 628 629 630 631 632 633 634 635
		/* ID LED init */
		mac->ops.id_led_init = e1000_id_led_init_pchlan;
		/* setup LED */
		mac->ops.setup_led = e1000_setup_led_pchlan;
		/* cleanup LED */
		mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
		/* turn on/off LED */
		mac->ops.led_on = e1000_led_on_pchlan;
		mac->ops.led_off = e1000_led_off_pchlan;
		break;
	default:
		break;
	}

B
Bruce Allan 已提交
636 637 638 639 640
	if (mac->type == e1000_pch_lpt) {
		mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
		mac->ops.rar_set = e1000_rar_set_pch_lpt;
	}

641 642
	/* Enable PCS Lock-loss workaround for ICH8 */
	if (mac->type == e1000_ich8lan)
643
		e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
644 645 646 647

	return 0;
}

648 649 650 651 652 653 654 655 656 657 658 659
/**
 *  __e1000_access_emi_reg_locked - Read/write EMI register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: pointer to value to read/write from/to the EMI address
 *  @read: boolean flag to indicate read or write
 *
 *  This helper function assumes the SW/FW/HW Semaphore is already acquired.
 **/
static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
					 u16 *data, bool read)
{
660
	s32 ret_val;
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681

	ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
	if (ret_val)
		return ret_val;

	if (read)
		ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
	else
		ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);

	return ret_val;
}

/**
 *  e1000_read_emi_reg_locked - Read Extended Management Interface register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: value to be read from the EMI address
 *
 *  Assumes the SW/FW/HW Semaphore is already acquired.
 **/
682
s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
{
	return __e1000_access_emi_reg_locked(hw, addr, data, true);
}

/**
 *  e1000_write_emi_reg_locked - Write Extended Management Interface register
 *  @hw: pointer to the HW structure
 *  @addr: EMI address to program
 *  @data: value to be written to the EMI address
 *
 *  Assumes the SW/FW/HW Semaphore is already acquired.
 **/
static s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
{
	return __e1000_access_emi_reg_locked(hw, addr, &data, false);
}

700 701 702 703
/**
 *  e1000_set_eee_pchlan - Enable/disable EEE support
 *  @hw: pointer to the HW structure
 *
704 705 706
 *  Enable/disable EEE based on setting in dev_spec structure, the duplex of
 *  the link and the EEE capabilities of the link partner.  The LPI Control
 *  register bits will remain set only if/when link is up.
707 708 709
 **/
static s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
{
B
Bruce Allan 已提交
710
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
711 712
	s32 ret_val;
	u16 lpi_ctrl;
713

B
Bruce Allan 已提交
714 715
	if ((hw->phy.type != e1000_phy_82579) &&
	    (hw->phy.type != e1000_phy_i217))
716
		return 0;
717

718
	ret_val = hw->phy.ops.acquire(hw);
719
	if (ret_val)
720
		return ret_val;
721

722
	ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
B
Bruce Allan 已提交
723
	if (ret_val)
724 725 726 727 728 729 730 731
		goto release;

	/* Clear bits that enable EEE in various speeds */
	lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;

	/* Enable EEE if not disabled by user */
	if (!dev_spec->eee_disable) {
		u16 lpa, pcs_status, data;
B
Bruce Allan 已提交
732 733

		/* Save off link partner's EEE ability */
734 735 736 737 738 739 740 741 742 743 744 745 746 747
		switch (hw->phy.type) {
		case e1000_phy_82579:
			lpa = I82579_EEE_LP_ABILITY;
			pcs_status = I82579_EEE_PCS_STATUS;
			break;
		case e1000_phy_i217:
			lpa = I217_EEE_LP_ABILITY;
			pcs_status = I217_EEE_PCS_STATUS;
			break;
		default:
			ret_val = -E1000_ERR_PHY;
			goto release;
		}
		ret_val = e1000_read_emi_reg_locked(hw, lpa,
748
						    &dev_spec->eee_lp_ability);
B
Bruce Allan 已提交
749 750 751
		if (ret_val)
			goto release;

752 753
		/* Enable EEE only for speeds in which the link partner is
		 * EEE capable.
B
Bruce Allan 已提交
754
		 */
755 756 757 758
		if (dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
			lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;

		if (dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
759 760
			e1e_rphy_locked(hw, MII_LPA, &data);
			if (data & LPA_100FULL)
761 762 763 764 765 766 767 768 769 770 771 772 773 774
				lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
			else
				/* EEE is not supported in 100Half, so ignore
				 * partner's EEE in 100 ability if full-duplex
				 * is not advertised.
				 */
				dev_spec->eee_lp_ability &=
				    ~I82579_EEE_100_SUPPORTED;
		}

		/* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
		ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
		if (ret_val)
			goto release;
B
Bruce Allan 已提交
775 776
	}

777 778 779 780 781
	ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
release:
	hw->phy.ops.release(hw);

	return ret_val;
782 783
}

784 785 786 787 788 789 790 791 792 793 794 795 796
/**
 *  e1000_check_for_copper_link_ich8lan - Check for link (Copper)
 *  @hw: pointer to the HW structure
 *
 *  Checks to see of the link status of the hardware has changed.  If a
 *  change in link status has been detected, then we read the PHY registers
 *  to get the current speed/duplex if link exists.
 **/
static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	s32 ret_val;
	bool link;
797
	u16 phy_reg;
798

B
Bruce Allan 已提交
799
	/* We only want to go out to the PHY registers to see if Auto-Neg
800 801 802 803
	 * has completed and/or if our link status has changed.  The
	 * get_link_status flag is set upon receiving a Link Status
	 * Change or Rx Sequence Error interrupt.
	 */
804 805
	if (!mac->get_link_status)
		return 0;
806

B
Bruce Allan 已提交
807
	/* First we want to see if the MII Status Register reports
808 809 810 811 812
	 * link.  If so, then we want to get the current speed/duplex
	 * of the PHY.
	 */
	ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
	if (ret_val)
813
		return ret_val;
814

815 816 817
	if (hw->mac.type == e1000_pchlan) {
		ret_val = e1000_k1_gig_workaround_hv(hw, link);
		if (ret_val)
818
			return ret_val;
819 820
	}

B
Bruce Allan 已提交
821 822 823
	/* Clear link partner's EEE ability */
	hw->dev_spec.ich8lan.eee_lp_ability = 0;

824
	if (!link)
825
		return 0; /* No link detected */
826 827 828

	mac->get_link_status = false;

829 830
	switch (hw->mac.type) {
	case e1000_pch2lan:
831 832
		ret_val = e1000_k1_workaround_lv(hw);
		if (ret_val)
833
			return ret_val;
834 835 836 837 838
		/* fall-thru */
	case e1000_pchlan:
		if (hw->phy.type == e1000_phy_82578) {
			ret_val = e1000_link_stall_workaround_hv(hw);
			if (ret_val)
839
				return ret_val;
840 841
		}

B
Bruce Allan 已提交
842
		/* Workaround for PCHx parts in half-duplex:
843 844 845 846 847 848 849 850 851 852 853 854 855 856
		 * Set the number of preambles removed from the packet
		 * when it is passed from the PHY to the MAC to prevent
		 * the MAC from misinterpreting the packet type.
		 */
		e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
		phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;

		if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
			phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);

		e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
		break;
	default:
		break;
857 858
	}

B
Bruce Allan 已提交
859
	/* Check if there was DownShift, must be checked
860 861 862 863
	 * immediately after link-up
	 */
	e1000e_check_downshift(hw);

864 865 866
	/* Enable/Disable EEE after link up */
	ret_val = e1000_set_eee_pchlan(hw);
	if (ret_val)
867
		return ret_val;
868

B
Bruce Allan 已提交
869
	/* If we are forcing speed/duplex, then we simply return since
870 871
	 * we have already determined whether we have link or not.
	 */
872 873
	if (!mac->autoneg)
		return -E1000_ERR_CONFIG;
874

B
Bruce Allan 已提交
875
	/* Auto-Neg is enabled.  Auto Speed Detection takes care
876 877 878
	 * of MAC speed/duplex configuration.  So we only need to
	 * configure Collision Distance in the MAC.
	 */
879
	mac->ops.config_collision_dist(hw);
880

B
Bruce Allan 已提交
881
	/* Configure Flow Control now that Auto-Neg has completed.
882 883 884 885 886 887
	 * First, we need to restore the desired flow control
	 * settings because we may have had to re-autoneg with a
	 * different link partner.
	 */
	ret_val = e1000e_config_fc_after_link_up(hw);
	if (ret_val)
888
		e_dbg("Error configuring flow control\n");
889 890 891 892

	return ret_val;
}

J
Jeff Kirsher 已提交
893
static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
894 895 896 897
{
	struct e1000_hw *hw = &adapter->hw;
	s32 rc;

898
	rc = e1000_init_mac_params_ich8lan(hw);
899 900 901 902 903 904 905
	if (rc)
		return rc;

	rc = e1000_init_nvm_params_ich8lan(hw);
	if (rc)
		return rc;

906 907 908 909
	switch (hw->mac.type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
	case e1000_ich10lan:
910
		rc = e1000_init_phy_params_ich8lan(hw);
911 912 913
		break;
	case e1000_pchlan:
	case e1000_pch2lan:
B
Bruce Allan 已提交
914
	case e1000_pch_lpt:
915 916 917 918 919
		rc = e1000_init_phy_params_pchlan(hw);
		break;
	default:
		break;
	}
920 921 922
	if (rc)
		return rc;

B
Bruce Allan 已提交
923
	/* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
924 925 926 927 928
	 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
	 */
	if ((adapter->hw.phy.type == e1000_phy_ife) ||
	    ((adapter->hw.mac.type >= e1000_pch2lan) &&
	     (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
929 930
		adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
		adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
931 932

		hw->mac.ops.blink_led = NULL;
933 934
	}

935
	if ((adapter->hw.mac.type == e1000_ich8lan) &&
936
	    (adapter->hw.phy.type != e1000_phy_ife))
937 938
		adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;

939 940 941 942 943
	/* Enable workaround for 82579 w/ ME enabled */
	if ((adapter->hw.mac.type == e1000_pch2lan) &&
	    (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
		adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;

944 945 946 947
	/* Disable EEE by default until IEEE802.3az spec is finalized */
	if (adapter->flags2 & FLAG2_HAS_EEE)
		adapter->hw.dev_spec.ich8lan.eee_disable = true;

948 949 950
	return 0;
}

951 952
static DEFINE_MUTEX(nvm_mutex);

953 954 955 956 957 958
/**
 *  e1000_acquire_nvm_ich8lan - Acquire NVM mutex
 *  @hw: pointer to the HW structure
 *
 *  Acquires the mutex for performing NVM operations.
 **/
959
static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw)
960 961 962 963 964 965 966 967 968 969 970 971
{
	mutex_lock(&nvm_mutex);

	return 0;
}

/**
 *  e1000_release_nvm_ich8lan - Release NVM mutex
 *  @hw: pointer to the HW structure
 *
 *  Releases the mutex used while performing NVM operations.
 **/
972
static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw)
973 974 975 976
{
	mutex_unlock(&nvm_mutex);
}

977 978 979 980
/**
 *  e1000_acquire_swflag_ich8lan - Acquire software control flag
 *  @hw: pointer to the HW structure
 *
981 982
 *  Acquires the software control flag for performing PHY and select
 *  MAC CSR accesses.
983 984 985
 **/
static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
{
986 987
	u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
	s32 ret_val = 0;
988

989 990
	if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
			     &hw->adapter->state)) {
991
		e_dbg("contention for Phy access\n");
992 993
		return -E1000_ERR_PHY;
	}
994

995 996
	while (timeout) {
		extcnf_ctrl = er32(EXTCNF_CTRL);
997 998
		if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
			break;
999

1000 1001 1002 1003 1004
		mdelay(1);
		timeout--;
	}

	if (!timeout) {
1005
		e_dbg("SW has already locked the resource.\n");
1006 1007 1008 1009
		ret_val = -E1000_ERR_CONFIG;
		goto out;
	}

1010
	timeout = SW_FLAG_TIMEOUT;
1011 1012 1013 1014 1015 1016 1017 1018

	extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
	ew32(EXTCNF_CTRL, extcnf_ctrl);

	while (timeout) {
		extcnf_ctrl = er32(EXTCNF_CTRL);
		if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
			break;
1019

1020 1021 1022 1023 1024
		mdelay(1);
		timeout--;
	}

	if (!timeout) {
1025
		e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
1026
		      er32(FWSM), extcnf_ctrl);
1027 1028
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
		ew32(EXTCNF_CTRL, extcnf_ctrl);
1029 1030
		ret_val = -E1000_ERR_CONFIG;
		goto out;
1031 1032
	}

1033 1034
out:
	if (ret_val)
1035
		clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
1036 1037

	return ret_val;
1038 1039 1040 1041 1042 1043
}

/**
 *  e1000_release_swflag_ich8lan - Release software control flag
 *  @hw: pointer to the HW structure
 *
1044 1045
 *  Releases the software control flag for performing PHY and select
 *  MAC CSR accesses.
1046 1047 1048 1049 1050 1051
 **/
static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
{
	u32 extcnf_ctrl;

	extcnf_ctrl = er32(EXTCNF_CTRL);
1052 1053 1054 1055 1056 1057 1058

	if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
		ew32(EXTCNF_CTRL, extcnf_ctrl);
	} else {
		e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
	}
1059

1060
	clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
1061 1062
}

1063 1064 1065 1066
/**
 *  e1000_check_mng_mode_ich8lan - Checks management mode
 *  @hw: pointer to the HW structure
 *
1067
 *  This checks if the adapter has any manageability enabled.
1068 1069 1070 1071 1072
 *  This is a function pointer entry point only called by read/write
 *  routines for the PHY and NVM parts.
 **/
static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
{
1073 1074 1075
	u32 fwsm;

	fwsm = er32(FWSM);
1076 1077 1078
	return ((fwsm & E1000_ICH_FWSM_FW_VALID) &&
		((fwsm & E1000_FWSM_MODE_MASK) ==
		 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)));
1079
}
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
/**
 *  e1000_check_mng_mode_pchlan - Checks management mode
 *  @hw: pointer to the HW structure
 *
 *  This checks if the adapter has iAMT enabled.
 *  This is a function pointer entry point only called by read/write
 *  routines for the PHY and NVM parts.
 **/
static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
{
	u32 fwsm;

	fwsm = er32(FWSM);
	return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
1095
	    (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
1096 1097
}

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
/**
 *  e1000_rar_set_pch2lan - Set receive address register
 *  @hw: pointer to the HW structure
 *  @addr: pointer to the receive address
 *  @index: receive address array register
 *
 *  Sets the receive address array register at index to the address passed
 *  in by addr.  For 82579, RAR[0] is the base address register that is to
 *  contain the MAC address but RAR[1-6] are reserved for manageability (ME).
 *  Use SHRA[0-3] in place of those reserved for ME.
 **/
static void e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
{
	u32 rar_low, rar_high;

B
Bruce Allan 已提交
1113
	/* HW expects these in little endian so we reverse the byte order
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32)addr[0] |
		   ((u32)addr[1] << 8) |
		   ((u32)addr[2] << 16) | ((u32)addr[3] << 24));

	rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));

	/* If MAC address zero, no need to set the AV bit */
	if (rar_low || rar_high)
		rar_high |= E1000_RAH_AV;

	if (index == 0) {
		ew32(RAL(index), rar_low);
		e1e_flush();
		ew32(RAH(index), rar_high);
		e1e_flush();
		return;
	}

	if (index < hw->mac.rar_entry_count) {
		s32 ret_val;

		ret_val = e1000_acquire_swflag_ich8lan(hw);
		if (ret_val)
			goto out;

		ew32(SHRAL(index - 1), rar_low);
		e1e_flush();
		ew32(SHRAH(index - 1), rar_high);
		e1e_flush();

		e1000_release_swflag_ich8lan(hw);

		/* verify the register updates */
		if ((er32(SHRAL(index - 1)) == rar_low) &&
		    (er32(SHRAH(index - 1)) == rar_high))
			return;

		e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
		      (index - 1), er32(FWSM));
	}

out:
	e_dbg("Failed to write receive address at index %d\n", index);
}

B
Bruce Allan 已提交
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
/**
 *  e1000_rar_set_pch_lpt - Set receive address registers
 *  @hw: pointer to the HW structure
 *  @addr: pointer to the receive address
 *  @index: receive address array register
 *
 *  Sets the receive address register array at index to the address passed
 *  in by addr. For LPT, RAR[0] is the base address register that is to
 *  contain the MAC address. SHRA[0-10] are the shared receive address
 *  registers that are shared between the Host and manageability engine (ME).
 **/
static void e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
{
	u32 rar_low, rar_high;
	u32 wlock_mac;

B
Bruce Allan 已提交
1177
	/* HW expects these in little endian so we reverse the byte order
B
Bruce Allan 已提交
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
		   ((u32)addr[2] << 16) | ((u32)addr[3] << 24));

	rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));

	/* If MAC address zero, no need to set the AV bit */
	if (rar_low || rar_high)
		rar_high |= E1000_RAH_AV;

	if (index == 0) {
		ew32(RAL(index), rar_low);
		e1e_flush();
		ew32(RAH(index), rar_high);
		e1e_flush();
		return;
	}

B
Bruce Allan 已提交
1197
	/* The manageability engine (ME) can lock certain SHRAR registers that
B
Bruce Allan 已提交
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	 * it is using - those registers are unavailable for use.
	 */
	if (index < hw->mac.rar_entry_count) {
		wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
		wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;

		/* Check if all SHRAR registers are locked */
		if (wlock_mac == 1)
			goto out;

		if ((wlock_mac == 0) || (index <= wlock_mac)) {
			s32 ret_val;

			ret_val = e1000_acquire_swflag_ich8lan(hw);

			if (ret_val)
				goto out;

			ew32(SHRAL_PCH_LPT(index - 1), rar_low);
			e1e_flush();
			ew32(SHRAH_PCH_LPT(index - 1), rar_high);
			e1e_flush();

			e1000_release_swflag_ich8lan(hw);

			/* verify the register updates */
			if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
			    (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
				return;
		}
	}

out:
	e_dbg("Failed to write receive address at index %d\n", index);
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
/**
 *  e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
 *  @hw: pointer to the HW structure
 *
 *  Checks if firmware is blocking the reset of the PHY.
 *  This is a function pointer entry point only called by
 *  reset routines.
 **/
static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
{
	u32 fwsm;

	fwsm = er32(FWSM);

	return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? 0 : E1000_BLK_PHY_RESET;
}

1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
/**
 *  e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
 *  @hw: pointer to the HW structure
 *
 *  Assumes semaphore already acquired.
 *
 **/
static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
{
	u16 phy_data;
	u32 strap = er32(STRAP);
B
Bruce Allan 已提交
1262 1263
	u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
	    E1000_STRAP_SMT_FREQ_SHIFT;
1264
	s32 ret_val;
1265 1266 1267 1268 1269

	strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;

	ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
	if (ret_val)
1270
		return ret_val;
1271 1272 1273 1274 1275

	phy_data &= ~HV_SMB_ADDR_MASK;
	phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
	phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;

B
Bruce Allan 已提交
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	if (hw->phy.type == e1000_phy_i217) {
		/* Restore SMBus frequency */
		if (freq--) {
			phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
			phy_data |= (freq & (1 << 0)) <<
			    HV_SMB_ADDR_FREQ_LOW_SHIFT;
			phy_data |= (freq & (1 << 1)) <<
			    (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
		} else {
			e_dbg("Unsupported SMB frequency in PHY\n");
		}
	}

1289
	return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
1290 1291
}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
/**
 *  e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
 *  @hw:   pointer to the HW structure
 *
 *  SW should configure the LCD from the NVM extended configuration region
 *  as a workaround for certain parts.
 **/
static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
1303
	s32 ret_val = 0;
1304 1305
	u16 word_addr, reg_data, reg_addr, phy_page = 0;

B
Bruce Allan 已提交
1306
	/* Initialize the PHY from the NVM on ICH platforms.  This
1307 1308 1309 1310 1311
	 * is needed due to an issue where the NVM configuration is
	 * not properly autoloaded after power transitions.
	 * Therefore, after each PHY reset, we will load the
	 * configuration data out of the NVM manually.
	 */
1312 1313 1314 1315 1316
	switch (hw->mac.type) {
	case e1000_ich8lan:
		if (phy->type != e1000_phy_igp_3)
			return ret_val;

B
Bruce Allan 已提交
1317 1318
		if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
		    (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
1319 1320 1321 1322 1323
			sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
			break;
		}
		/* Fall-thru */
	case e1000_pchlan:
1324
	case e1000_pch2lan:
B
Bruce Allan 已提交
1325
	case e1000_pch_lpt:
1326
		sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
1327 1328 1329 1330 1331 1332 1333 1334
		break;
	default:
		return ret_val;
	}

	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
		return ret_val;
1335 1336 1337

	data = er32(FEXTNVM);
	if (!(data & sw_cfg_mask))
1338
		goto release;
1339

B
Bruce Allan 已提交
1340
	/* Make sure HW does not configure LCD from PHY
1341 1342 1343
	 * extended configuration before SW configuration
	 */
	data = er32(EXTCNF_CTRL);
B
Bruce Allan 已提交
1344 1345 1346
	if ((hw->mac.type < e1000_pch2lan) &&
	    (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
		goto release;
1347 1348 1349 1350 1351

	cnf_size = er32(EXTCNF_SIZE);
	cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
	cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
	if (!cnf_size)
1352
		goto release;
1353 1354 1355 1356

	cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
	cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;

B
Bruce Allan 已提交
1357 1358 1359
	if (((hw->mac.type == e1000_pchlan) &&
	     !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
	    (hw->mac.type > e1000_pchlan)) {
B
Bruce Allan 已提交
1360
		/* HW configures the SMBus address and LEDs when the
1361 1362 1363
		 * OEM and LCD Write Enable bits are set in the NVM.
		 * When both NVM bits are cleared, SW will configure
		 * them instead.
1364
		 */
1365
		ret_val = e1000_write_smbus_addr(hw);
1366
		if (ret_val)
1367
			goto release;
1368

1369 1370 1371 1372
		data = er32(LEDCTL);
		ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
							(u16)data);
		if (ret_val)
1373
			goto release;
1374
	}
1375

1376 1377 1378 1379 1380 1381
	/* Configure LCD from extended configuration region. */

	/* cnf_base_addr is in DWORD */
	word_addr = (u16)(cnf_base_addr << 1);

	for (i = 0; i < cnf_size; i++) {
1382
		ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1, &reg_data);
1383
		if (ret_val)
1384
			goto release;
1385 1386 1387 1388

		ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
					 1, &reg_addr);
		if (ret_val)
1389
			goto release;
1390 1391 1392 1393 1394

		/* Save off the PHY page for future writes. */
		if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
			phy_page = reg_data;
			continue;
1395
		}
1396 1397 1398 1399

		reg_addr &= PHY_REG_MASK;
		reg_addr |= phy_page;

1400
		ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
1401
		if (ret_val)
1402
			goto release;
1403 1404
	}

1405
release:
1406
	hw->phy.ops.release(hw);
1407 1408 1409
	return ret_val;
}

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
/**
 *  e1000_k1_gig_workaround_hv - K1 Si workaround
 *  @hw:   pointer to the HW structure
 *  @link: link up bool flag
 *
 *  If K1 is enabled for 1Gbps, the MAC might stall when transitioning
 *  from a lower speed.  This workaround disables K1 whenever link is at 1Gig
 *  If link is down, the function will restore the default K1 setting located
 *  in the NVM.
 **/
static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
{
	s32 ret_val = 0;
	u16 status_reg = 0;
	bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;

	if (hw->mac.type != e1000_pchlan)
1427
		return 0;
1428 1429

	/* Wrap the whole flow with the sw flag */
1430
	ret_val = hw->phy.ops.acquire(hw);
1431
	if (ret_val)
1432
		return ret_val;
1433 1434 1435 1436

	/* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
	if (link) {
		if (hw->phy.type == e1000_phy_82578) {
1437 1438
			ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
						  &status_reg);
1439 1440 1441
			if (ret_val)
				goto release;

1442 1443 1444
			status_reg &= (BM_CS_STATUS_LINK_UP |
				       BM_CS_STATUS_RESOLVED |
				       BM_CS_STATUS_SPEED_MASK);
1445 1446

			if (status_reg == (BM_CS_STATUS_LINK_UP |
1447 1448
					   BM_CS_STATUS_RESOLVED |
					   BM_CS_STATUS_SPEED_1000))
1449 1450 1451 1452
				k1_enable = false;
		}

		if (hw->phy.type == e1000_phy_82577) {
1453
			ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
1454 1455 1456
			if (ret_val)
				goto release;

1457 1458 1459
			status_reg &= (HV_M_STATUS_LINK_UP |
				       HV_M_STATUS_AUTONEG_COMPLETE |
				       HV_M_STATUS_SPEED_MASK);
1460 1461

			if (status_reg == (HV_M_STATUS_LINK_UP |
1462 1463
					   HV_M_STATUS_AUTONEG_COMPLETE |
					   HV_M_STATUS_SPEED_1000))
1464 1465 1466 1467
				k1_enable = false;
		}

		/* Link stall fix for link up */
1468
		ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
1469 1470 1471 1472 1473
		if (ret_val)
			goto release;

	} else {
		/* Link stall fix for link down */
1474
		ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
1475 1476 1477 1478 1479 1480 1481
		if (ret_val)
			goto release;
	}

	ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);

release:
1482
	hw->phy.ops.release(hw);
1483

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
	return ret_val;
}

/**
 *  e1000_configure_k1_ich8lan - Configure K1 power state
 *  @hw: pointer to the HW structure
 *  @enable: K1 state to configure
 *
 *  Configure the K1 power state based on the provided parameter.
 *  Assumes semaphore already acquired.
 *
 *  Success returns 0, Failure returns -E1000_ERR_PHY (-2)
 **/
1497
s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
1498
{
1499
	s32 ret_val;
1500 1501 1502 1503 1504
	u32 ctrl_reg = 0;
	u32 ctrl_ext = 0;
	u32 reg = 0;
	u16 kmrn_reg = 0;

1505 1506
	ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
					      &kmrn_reg);
1507
	if (ret_val)
1508
		return ret_val;
1509 1510 1511 1512 1513 1514

	if (k1_enable)
		kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
	else
		kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;

1515 1516
	ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
					       kmrn_reg);
1517
	if (ret_val)
1518
		return ret_val;
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528

	udelay(20);
	ctrl_ext = er32(CTRL_EXT);
	ctrl_reg = er32(CTRL);

	reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
	reg |= E1000_CTRL_FRCSPD;
	ew32(CTRL, reg);

	ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
1529
	e1e_flush();
1530 1531 1532
	udelay(20);
	ew32(CTRL, ctrl_reg);
	ew32(CTRL_EXT, ctrl_ext);
1533
	e1e_flush();
1534 1535
	udelay(20);

1536
	return 0;
1537 1538
}

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
/**
 *  e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
 *  @hw:       pointer to the HW structure
 *  @d0_state: boolean if entering d0 or d3 device state
 *
 *  SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
 *  collectively called OEM bits.  The OEM Write Enable bit and SW Config bit
 *  in NVM determines whether HW should configure LPLU and Gbe Disable.
 **/
static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
{
	s32 ret_val = 0;
	u32 mac_reg;
	u16 oem_reg;

B
Bruce Allan 已提交
1554
	if (hw->mac.type < e1000_pchlan)
1555 1556
		return ret_val;

1557
	ret_val = hw->phy.ops.acquire(hw);
1558 1559 1560
	if (ret_val)
		return ret_val;

B
Bruce Allan 已提交
1561
	if (hw->mac.type == e1000_pchlan) {
1562 1563
		mac_reg = er32(EXTCNF_CTRL);
		if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
1564
			goto release;
1565
	}
1566 1567 1568

	mac_reg = er32(FEXTNVM);
	if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
1569
		goto release;
1570 1571 1572

	mac_reg = er32(PHY_CTRL);

1573
	ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
1574
	if (ret_val)
1575
		goto release;
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585

	oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);

	if (d0_state) {
		if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
			oem_reg |= HV_OEM_BITS_GBE_DIS;

		if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
			oem_reg |= HV_OEM_BITS_LPLU;
	} else {
B
Bruce Allan 已提交
1586 1587
		if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
			       E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
1588 1589
			oem_reg |= HV_OEM_BITS_GBE_DIS;

B
Bruce Allan 已提交
1590 1591
		if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
			       E1000_PHY_CTRL_NOND0A_LPLU))
1592 1593
			oem_reg |= HV_OEM_BITS_LPLU;
	}
B
Bruce Allan 已提交
1594

B
Bruce Allan 已提交
1595 1596 1597 1598 1599
	/* Set Restart auto-neg to activate the bits */
	if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
	    !hw->phy.ops.check_reset_block(hw))
		oem_reg |= HV_OEM_BITS_RESTART_AN;

1600
	ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
1601

1602
release:
1603
	hw->phy.ops.release(hw);
1604 1605 1606 1607

	return ret_val;
}

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
/**
 *  e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
 *  @hw:   pointer to the HW structure
 **/
static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 data;

	ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
	if (ret_val)
		return ret_val;

	data |= HV_KMRN_MDIO_SLOW;

	ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);

	return ret_val;
}

1628 1629 1630 1631 1632 1633 1634
/**
 *  e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
 *  done after every PHY reset.
 **/
static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;
1635
	u16 phy_data;
1636 1637

	if (hw->mac.type != e1000_pchlan)
1638
		return 0;
1639

1640 1641 1642 1643
	/* Set MDIO slow mode before any other MDIO access */
	if (hw->phy.type == e1000_phy_82577) {
		ret_val = e1000_set_mdio_slow_mode_hv(hw);
		if (ret_val)
1644
			return ret_val;
1645 1646
	}

1647 1648 1649 1650 1651 1652 1653 1654 1655
	if (((hw->phy.type == e1000_phy_82577) &&
	     ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
	    ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
		/* Disable generation of early preamble */
		ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
		if (ret_val)
			return ret_val;

		/* Preamble tuning for SSC */
1656
		ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
1657 1658 1659 1660 1661
		if (ret_val)
			return ret_val;
	}

	if (hw->phy.type == e1000_phy_82578) {
B
Bruce Allan 已提交
1662
		/* Return registers to default by doing a soft reset then
1663 1664 1665 1666
		 * writing 0x3140 to the control register.
		 */
		if (hw->phy.revision < 2) {
			e1000e_phy_sw_reset(hw);
1667
			ret_val = e1e_wphy(hw, MII_BMCR, 0x3140);
1668 1669 1670 1671
		}
	}

	/* Select page 0 */
1672
	ret_val = hw->phy.ops.acquire(hw);
1673 1674
	if (ret_val)
		return ret_val;
1675

1676
	hw->phy.addr = 1;
1677
	ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
1678
	hw->phy.ops.release(hw);
1679
	if (ret_val)
1680
		return ret_val;
1681

B
Bruce Allan 已提交
1682
	/* Configure the K1 Si workaround during phy reset assuming there is
1683 1684 1685
	 * link so that it disables K1 if link is in 1Gbps.
	 */
	ret_val = e1000_k1_gig_workaround_hv(hw, true);
1686
	if (ret_val)
1687
		return ret_val;
1688

1689 1690 1691
	/* Workaround for link disconnects on a busy hub in half duplex */
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
1692
		return ret_val;
1693
	ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
1694 1695
	if (ret_val)
		goto release;
1696
	ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
1697 1698 1699 1700 1701
	if (ret_val)
		goto release;

	/* set MSE higher to enable link to stay up when noise is high */
	ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
1702 1703
release:
	hw->phy.ops.release(hw);
1704

1705 1706 1707
	return ret_val;
}

1708 1709 1710 1711 1712 1713 1714
/**
 *  e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
 *  @hw:   pointer to the HW structure
 **/
void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
{
	u32 mac_reg;
1715 1716 1717 1718 1719 1720 1721 1722 1723
	u16 i, phy_reg = 0;
	s32 ret_val;

	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
		return;
	ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
	if (ret_val)
		goto release;
1724 1725 1726 1727

	/* Copy both RAL/H (rar_entry_count) and SHRAL/H (+4) to PHY */
	for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
		mac_reg = er32(RAL(i));
1728 1729 1730 1731 1732
		hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
					   (u16)(mac_reg & 0xFFFF));
		hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
					   (u16)((mac_reg >> 16) & 0xFFFF));

1733
		mac_reg = er32(RAH(i));
1734 1735 1736 1737 1738
		hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
					   (u16)(mac_reg & 0xFFFF));
		hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
					   (u16)((mac_reg & E1000_RAH_AV)
						 >> 16));
1739
	}
1740 1741 1742 1743 1744

	e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);

release:
	hw->phy.ops.release(hw);
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
}

/**
 *  e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
 *  with 82579 PHY
 *  @hw: pointer to the HW structure
 *  @enable: flag to enable/disable workaround when enabling/disabling jumbos
 **/
s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
{
	s32 ret_val = 0;
	u16 phy_reg, data;
	u32 mac_reg;
	u16 i;

B
Bruce Allan 已提交
1760
	if (hw->mac.type < e1000_pch2lan)
1761
		return 0;
1762 1763 1764 1765 1766

	/* disable Rx path while enabling/disabling workaround */
	e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
	ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
	if (ret_val)
1767
		return ret_val;
1768 1769

	if (enable) {
B
Bruce Allan 已提交
1770
		/* Write Rx addresses (rar_entry_count for RAL/H, +4 for
1771 1772 1773
		 * SHRAL/H) and initial CRC values to the MAC
		 */
		for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1774
			u8 mac_addr[ETH_ALEN] = { 0 };
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
			u32 addr_high, addr_low;

			addr_high = er32(RAH(i));
			if (!(addr_high & E1000_RAH_AV))
				continue;
			addr_low = er32(RAL(i));
			mac_addr[0] = (addr_low & 0xFF);
			mac_addr[1] = ((addr_low >> 8) & 0xFF);
			mac_addr[2] = ((addr_low >> 16) & 0xFF);
			mac_addr[3] = ((addr_low >> 24) & 0xFF);
			mac_addr[4] = (addr_high & 0xFF);
			mac_addr[5] = ((addr_high >> 8) & 0xFF);

1788
			ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		}

		/* Write Rx addresses to the PHY */
		e1000_copy_rx_addrs_to_phy_ich8lan(hw);

		/* Enable jumbo frame workaround in the MAC */
		mac_reg = er32(FFLT_DBG);
		mac_reg &= ~(1 << 14);
		mac_reg |= (7 << 15);
		ew32(FFLT_DBG, mac_reg);

		mac_reg = er32(RCTL);
		mac_reg |= E1000_RCTL_SECRC;
		ew32(RCTL, mac_reg);

		ret_val = e1000e_read_kmrn_reg(hw,
1805 1806
					       E1000_KMRNCTRLSTA_CTRL_OFFSET,
					       &data);
1807
		if (ret_val)
1808
			return ret_val;
1809 1810 1811 1812
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_CTRL_OFFSET,
						data | (1 << 0));
		if (ret_val)
1813
			return ret_val;
1814
		ret_val = e1000e_read_kmrn_reg(hw,
1815 1816
					       E1000_KMRNCTRLSTA_HD_CTRL,
					       &data);
1817
		if (ret_val)
1818
			return ret_val;
1819 1820 1821 1822 1823 1824
		data &= ~(0xF << 8);
		data |= (0xB << 8);
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_HD_CTRL,
						data);
		if (ret_val)
1825
			return ret_val;
1826 1827 1828 1829 1830 1831 1832

		/* Enable jumbo frame workaround in the PHY */
		e1e_rphy(hw, PHY_REG(769, 23), &data);
		data &= ~(0x7F << 5);
		data |= (0x37 << 5);
		ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
		if (ret_val)
1833
			return ret_val;
1834 1835 1836 1837
		e1e_rphy(hw, PHY_REG(769, 16), &data);
		data &= ~(1 << 13);
		ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
		if (ret_val)
1838
			return ret_val;
1839 1840 1841 1842 1843
		e1e_rphy(hw, PHY_REG(776, 20), &data);
		data &= ~(0x3FF << 2);
		data |= (0x1A << 2);
		ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
		if (ret_val)
1844
			return ret_val;
1845
		ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
1846
		if (ret_val)
1847
			return ret_val;
1848 1849 1850
		e1e_rphy(hw, HV_PM_CTRL, &data);
		ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
		if (ret_val)
1851
			return ret_val;
1852 1853 1854 1855 1856 1857 1858 1859
	} else {
		/* Write MAC register values back to h/w defaults */
		mac_reg = er32(FFLT_DBG);
		mac_reg &= ~(0xF << 14);
		ew32(FFLT_DBG, mac_reg);

		mac_reg = er32(RCTL);
		mac_reg &= ~E1000_RCTL_SECRC;
1860
		ew32(RCTL, mac_reg);
1861 1862

		ret_val = e1000e_read_kmrn_reg(hw,
1863 1864
					       E1000_KMRNCTRLSTA_CTRL_OFFSET,
					       &data);
1865
		if (ret_val)
1866
			return ret_val;
1867 1868 1869 1870
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_CTRL_OFFSET,
						data & ~(1 << 0));
		if (ret_val)
1871
			return ret_val;
1872
		ret_val = e1000e_read_kmrn_reg(hw,
1873 1874
					       E1000_KMRNCTRLSTA_HD_CTRL,
					       &data);
1875
		if (ret_val)
1876
			return ret_val;
1877 1878 1879 1880 1881 1882
		data &= ~(0xF << 8);
		data |= (0xB << 8);
		ret_val = e1000e_write_kmrn_reg(hw,
						E1000_KMRNCTRLSTA_HD_CTRL,
						data);
		if (ret_val)
1883
			return ret_val;
1884 1885 1886 1887 1888 1889

		/* Write PHY register values back to h/w defaults */
		e1e_rphy(hw, PHY_REG(769, 23), &data);
		data &= ~(0x7F << 5);
		ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
		if (ret_val)
1890
			return ret_val;
1891 1892 1893 1894
		e1e_rphy(hw, PHY_REG(769, 16), &data);
		data |= (1 << 13);
		ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
		if (ret_val)
1895
			return ret_val;
1896 1897 1898 1899 1900
		e1e_rphy(hw, PHY_REG(776, 20), &data);
		data &= ~(0x3FF << 2);
		data |= (0x8 << 2);
		ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
		if (ret_val)
1901
			return ret_val;
1902 1903
		ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
		if (ret_val)
1904
			return ret_val;
1905 1906 1907
		e1e_rphy(hw, HV_PM_CTRL, &data);
		ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
		if (ret_val)
1908
			return ret_val;
1909 1910 1911
	}

	/* re-enable Rx path after enabling/disabling workaround */
1912
	return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
}

/**
 *  e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
 *  done after every PHY reset.
 **/
static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;

	if (hw->mac.type != e1000_pch2lan)
1924
		return 0;
1925 1926 1927

	/* Set MDIO slow mode before any other MDIO access */
	ret_val = e1000_set_mdio_slow_mode_hv(hw);
1928 1929
	if (ret_val)
		return ret_val;
1930

1931 1932
	ret_val = hw->phy.ops.acquire(hw);
	if (ret_val)
1933
		return ret_val;
1934
	/* set MSE higher to enable link to stay up when noise is high */
1935
	ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
1936 1937 1938
	if (ret_val)
		goto release;
	/* drop link after 5 times MSE threshold was reached */
1939
	ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
1940 1941 1942
release:
	hw->phy.ops.release(hw);

1943 1944 1945
	return ret_val;
}

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
/**
 *  e1000_k1_gig_workaround_lv - K1 Si workaround
 *  @hw:   pointer to the HW structure
 *
 *  Workaround to set the K1 beacon duration for 82579 parts
 **/
static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
{
	s32 ret_val = 0;
	u16 status_reg = 0;
	u32 mac_reg;
1957
	u16 phy_reg;
1958 1959

	if (hw->mac.type != e1000_pch2lan)
1960
		return 0;
1961 1962 1963 1964

	/* Set K1 beacon duration based on 1Gbps speed or otherwise */
	ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
	if (ret_val)
1965
		return ret_val;
1966 1967 1968 1969 1970 1971

	if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
	    == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
		mac_reg = er32(FEXTNVM4);
		mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;

1972 1973
		ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
		if (ret_val)
1974
			return ret_val;
1975 1976

		if (status_reg & HV_M_STATUS_SPEED_1000) {
1977 1978
			u16 pm_phy_reg;

1979
			mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1980
			phy_reg &= ~I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
1981 1982 1983 1984 1985 1986 1987 1988
			/* LV 1G Packet drop issue wa  */
			ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
			if (ret_val)
				return ret_val;
			pm_phy_reg &= ~HV_PM_CTRL_PLL_STOP_IN_K1_GIGA;
			ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
			if (ret_val)
				return ret_val;
1989
		} else {
1990
			mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
1991 1992
			phy_reg |= I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
		}
1993
		ew32(FEXTNVM4, mac_reg);
1994
		ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
1995 1996 1997 1998 1999
	}

	return ret_val;
}

2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
/**
 *  e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
 *  @hw:   pointer to the HW structure
 *  @gate: boolean set to true to gate, false to ungate
 *
 *  Gate/ungate the automatic PHY configuration via hardware; perform
 *  the configuration via software instead.
 **/
static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
{
	u32 extcnf_ctrl;

B
Bruce Allan 已提交
2012
	if (hw->mac.type < e1000_pch2lan)
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
		return;

	extcnf_ctrl = er32(EXTCNF_CTRL);

	if (gate)
		extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
	else
		extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;

	ew32(EXTCNF_CTRL, extcnf_ctrl);
}

2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
/**
 *  e1000_lan_init_done_ich8lan - Check for PHY config completion
 *  @hw: pointer to the HW structure
 *
 *  Check the appropriate indication the MAC has finished configuring the
 *  PHY after a software reset.
 **/
static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
{
	u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;

	/* Wait for basic configuration completes before proceeding */
	do {
		data = er32(STATUS);
		data &= E1000_STATUS_LAN_INIT_DONE;
		udelay(100);
	} while ((!data) && --loop);

B
Bruce Allan 已提交
2043
	/* If basic configuration is incomplete before the above loop
2044 2045 2046 2047
	 * count reaches 0, loading the configuration from NVM will
	 * leave the PHY in a bad state possibly resulting in no link.
	 */
	if (loop == 0)
2048
		e_dbg("LAN_INIT_DONE not set, increase timeout\n");
2049 2050 2051 2052 2053 2054 2055

	/* Clear the Init Done bit for the next init event */
	data = er32(STATUS);
	data &= ~E1000_STATUS_LAN_INIT_DONE;
	ew32(STATUS, data);
}

2056
/**
2057
 *  e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
2058 2059
 *  @hw: pointer to the HW structure
 **/
2060
static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
2061
{
2062 2063
	s32 ret_val = 0;
	u16 reg;
2064

2065
	if (hw->phy.ops.check_reset_block(hw))
2066
		return 0;
2067

B
Bruce Allan 已提交
2068
	/* Allow time for h/w to get to quiescent state after reset */
2069
	usleep_range(10000, 20000);
B
Bruce Allan 已提交
2070

2071
	/* Perform any necessary post-reset workarounds */
2072 2073
	switch (hw->mac.type) {
	case e1000_pchlan:
2074 2075
		ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
		if (ret_val)
2076
			return ret_val;
2077
		break;
2078 2079 2080
	case e1000_pch2lan:
		ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
		if (ret_val)
2081
			return ret_val;
2082
		break;
2083 2084
	default:
		break;
2085 2086
	}

2087 2088 2089 2090 2091 2092
	/* Clear the host wakeup bit after lcd reset */
	if (hw->mac.type >= e1000_pchlan) {
		e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
		reg &= ~BM_WUC_HOST_WU_BIT;
		e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
	}
2093

2094 2095 2096
	/* Configure the LCD with the extended configuration region in NVM */
	ret_val = e1000_sw_lcd_config_ich8lan(hw);
	if (ret_val)
2097
		return ret_val;
2098

2099
	/* Configure the LCD with the OEM bits in NVM */
2100
	ret_val = e1000_oem_bits_config_ich8lan(hw, true);
2101

2102 2103 2104
	if (hw->mac.type == e1000_pch2lan) {
		/* Ungate automatic PHY configuration on non-managed 82579 */
		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
2105
			usleep_range(10000, 20000);
2106 2107 2108 2109 2110 2111
			e1000_gate_hw_phy_config_ich8lan(hw, false);
		}

		/* Set EEE LPI Update Timer to 200usec */
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
2112
			return ret_val;
2113 2114 2115
		ret_val = e1000_write_emi_reg_locked(hw,
						     I82579_LPI_UPDATE_TIMER,
						     0x1387);
2116
		hw->phy.ops.release(hw);
2117 2118
	}

2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
	return ret_val;
}

/**
 *  e1000_phy_hw_reset_ich8lan - Performs a PHY reset
 *  @hw: pointer to the HW structure
 *
 *  Resets the PHY
 *  This is a function pointer entry point called by drivers
 *  or other shared routines.
 **/
static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val = 0;

2134 2135 2136 2137 2138
	/* Gate automatic PHY configuration by hardware on non-managed 82579 */
	if ((hw->mac.type == e1000_pch2lan) &&
	    !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
		e1000_gate_hw_phy_config_ich8lan(hw, true);

2139 2140
	ret_val = e1000e_phy_hw_reset_generic(hw);
	if (ret_val)
2141
		return ret_val;
2142

2143
	return e1000_post_phy_reset_ich8lan(hw);
2144 2145
}

2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
/**
 *  e1000_set_lplu_state_pchlan - Set Low Power Link Up state
 *  @hw: pointer to the HW structure
 *  @active: true to enable LPLU, false to disable
 *
 *  Sets the LPLU state according to the active flag.  For PCH, if OEM write
 *  bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
 *  the phy speed. This function will manually set the LPLU bit and restart
 *  auto-neg as hw would do. D3 and D0 LPLU will call the same function
 *  since it configures the same bit.
 **/
static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
{
2159
	s32 ret_val;
2160 2161 2162 2163
	u16 oem_reg;

	ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
	if (ret_val)
2164
		return ret_val;
2165 2166 2167 2168 2169 2170

	if (active)
		oem_reg |= HV_OEM_BITS_LPLU;
	else
		oem_reg &= ~HV_OEM_BITS_LPLU;

2171
	if (!hw->phy.ops.check_reset_block(hw))
2172 2173
		oem_reg |= HV_OEM_BITS_RESTART_AN;

2174
	return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
2175 2176
}

2177 2178 2179
/**
 *  e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
 *  @hw: pointer to the HW structure
2180
 *  @active: true to enable LPLU, false to disable
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
 *
 *  Sets the LPLU D0 state according to the active flag.  When
 *  activating LPLU this function also disables smart speed
 *  and vice versa.  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 phy_ctrl;
	s32 ret_val = 0;
	u16 data;

2197
	if (phy->type == e1000_phy_ife)
B
Bruce Allan 已提交
2198
		return 0;
2199 2200 2201 2202 2203 2204 2205

	phy_ctrl = er32(PHY_CTRL);

	if (active) {
		phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2206 2207 2208
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2209
		/* Call gig speed drop workaround on LPLU before accessing
2210 2211
		 * any PHY registers
		 */
2212
		if (hw->mac.type == e1000_ich8lan)
2213 2214 2215 2216
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* When LPLU is enabled, we should disable SmartSpeed */
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2217 2218
		if (ret_val)
			return ret_val;
2219 2220 2221 2222 2223 2224 2225 2226
		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
		if (ret_val)
			return ret_val;
	} else {
		phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2227 2228 2229
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2230
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
2231 2232
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
2233 2234
		 * SmartSpeed, so performance is maintained.
		 */
2235 2236
		if (phy->smart_speed == e1000_smart_speed_on) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2237
					   &data);
2238 2239 2240 2241 2242
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2243
					   data);
2244 2245 2246 2247
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2248
					   &data);
2249 2250 2251 2252 2253
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2254
					   data);
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
			if (ret_val)
				return ret_val;
		}
	}

	return 0;
}

/**
 *  e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
 *  @hw: pointer to the HW structure
2266
 *  @active: true to enable LPLU, false to disable
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
 *
 *  Sets the LPLU D3 state according to the active flag.  When
 *  activating LPLU this function also disables smart speed
 *  and vice versa.  LPLU will not be activated unless the
 *  device autonegotiation advertisement meets standards of
 *  either 10 or 10/100 or 10/100/1000 at all duplexes.
 *  This is a function pointer entry point only called by
 *  PHY setup routines.
 **/
static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
{
	struct e1000_phy_info *phy = &hw->phy;
	u32 phy_ctrl;
2280
	s32 ret_val = 0;
2281 2282 2283 2284 2285 2286 2287
	u16 data;

	phy_ctrl = er32(PHY_CTRL);

	if (!active) {
		phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);
2288 2289 2290 2291

		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2292
		/* LPLU and SmartSpeed are mutually exclusive.  LPLU is used
2293 2294
		 * during Dx states where the power conservation is most
		 * important.  During driver activity we should enable
2295 2296
		 * SmartSpeed, so performance is maintained.
		 */
2297
		if (phy->smart_speed == e1000_smart_speed_on) {
2298 2299
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   &data);
2300 2301 2302 2303
			if (ret_val)
				return ret_val;

			data |= IGP01E1000_PSCFR_SMART_SPEED;
2304 2305
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   data);
2306 2307 2308
			if (ret_val)
				return ret_val;
		} else if (phy->smart_speed == e1000_smart_speed_off) {
2309 2310
			ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   &data);
2311 2312 2313 2314
			if (ret_val)
				return ret_val;

			data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2315 2316
			ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
					   data);
2317 2318 2319 2320 2321 2322 2323 2324 2325
			if (ret_val)
				return ret_val;
		}
	} else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
		   (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
		   (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
		phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
		ew32(PHY_CTRL, phy_ctrl);

2326 2327 2328
		if (phy->type != e1000_phy_igp_3)
			return 0;

B
Bruce Allan 已提交
2329
		/* Call gig speed drop workaround on LPLU before accessing
2330 2331
		 * any PHY registers
		 */
2332
		if (hw->mac.type == e1000_ich8lan)
2333 2334 2335
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* When LPLU is enabled, we should disable SmartSpeed */
2336
		ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
2337 2338 2339 2340
		if (ret_val)
			return ret_val;

		data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2341
		ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2342 2343
	}

2344
	return ret_val;
2345 2346
}

2347 2348 2349 2350 2351 2352
/**
 *  e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
 *  @hw: pointer to the HW structure
 *  @bank:  pointer to the variable that returns the active bank
 *
 *  Reads signature byte from the NVM using the flash access registers.
2353
 *  Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
2354 2355 2356
 **/
static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
{
2357
	u32 eecd;
2358 2359 2360
	struct e1000_nvm_info *nvm = &hw->nvm;
	u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
	u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
2361
	u8 sig_byte = 0;
2362
	s32 ret_val;
2363

2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	switch (hw->mac.type) {
	case e1000_ich8lan:
	case e1000_ich9lan:
		eecd = er32(EECD);
		if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
		    E1000_EECD_SEC1VAL_VALID_MASK) {
			if (eecd & E1000_EECD_SEC1VAL)
				*bank = 1;
			else
				*bank = 0;

			return 0;
		}
2377
		e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
2378 2379 2380 2381 2382 2383 2384
		/* fall-thru */
	default:
		/* set bank to 0 in case flash read fails */
		*bank = 0;

		/* Check bank 0 */
		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
2385
							&sig_byte);
2386 2387 2388 2389
		if (ret_val)
			return ret_val;
		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
		    E1000_ICH_NVM_SIG_VALUE) {
2390
			*bank = 0;
2391 2392
			return 0;
		}
2393

2394 2395
		/* Check bank 1 */
		ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
2396 2397
							bank1_offset,
							&sig_byte);
2398 2399 2400 2401 2402 2403
		if (ret_val)
			return ret_val;
		if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
		    E1000_ICH_NVM_SIG_VALUE) {
			*bank = 1;
			return 0;
2404
		}
2405

2406
		e_dbg("ERROR: No valid NVM bank present\n");
2407
		return -E1000_ERR_NVM;
2408 2409 2410
	}
}

2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
/**
 *  e1000_read_nvm_ich8lan - Read word(s) from the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the word(s) to read.
 *  @words: Size of data to read in words
 *  @data: Pointer to the word(s) to read at offset.
 *
 *  Reads a word(s) from the NVM using the flash access registers.
 **/
static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
				  u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u32 act_offset;
2426
	s32 ret_val = 0;
2427
	u32 bank = 0;
2428 2429 2430 2431
	u16 i, word;

	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
	    (words == 0)) {
2432
		e_dbg("nvm parameter(s) out of bounds\n");
2433 2434
		ret_val = -E1000_ERR_NVM;
		goto out;
2435 2436
	}

2437
	nvm->ops.acquire(hw);
2438

2439
	ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
2440
	if (ret_val) {
2441
		e_dbg("Could not detect valid bank, assuming bank 0\n");
2442 2443
		bank = 0;
	}
2444 2445

	act_offset = (bank) ? nvm->flash_bank_size : 0;
2446 2447
	act_offset += offset;

2448
	ret_val = 0;
2449
	for (i = 0; i < words; i++) {
2450 2451
		if (dev_spec->shadow_ram[offset + i].modified) {
			data[i] = dev_spec->shadow_ram[offset + i].value;
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
		} else {
			ret_val = e1000_read_flash_word_ich8lan(hw,
								act_offset + i,
								&word);
			if (ret_val)
				break;
			data[i] = word;
		}
	}

2462
	nvm->ops.release(hw);
2463

2464 2465
out:
	if (ret_val)
2466
		e_dbg("NVM read error: %d\n", ret_val);
2467

2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
	return ret_val;
}

/**
 *  e1000_flash_cycle_init_ich8lan - Initialize flash
 *  @hw: pointer to the HW structure
 *
 *  This function does initial flash setup so that a new read/write/erase cycle
 *  can be started.
 **/
static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
{
	union ich8_hws_flash_status hsfsts;
	s32 ret_val = -E1000_ERR_NVM;

	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);

	/* Check if the flash descriptor is valid */
B
Bruce Allan 已提交
2486
	if (!hsfsts.hsf_status.fldesvalid) {
2487
		e_dbg("Flash descriptor invalid.  SW Sequencing must be used.\n");
2488 2489 2490 2491 2492 2493 2494 2495 2496
		return -E1000_ERR_NVM;
	}

	/* Clear FCERR and DAEL in hw status by writing 1 */
	hsfsts.hsf_status.flcerr = 1;
	hsfsts.hsf_status.dael = 1;

	ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);

B
Bruce Allan 已提交
2497
	/* Either we should have a hardware SPI cycle in progress
2498 2499
	 * bit to check against, in order to start a new cycle or
	 * FDONE bit should be changed in the hardware so that it
2500
	 * is 1 after hardware reset, which can then be used as an
2501 2502 2503 2504
	 * indication whether a cycle is in progress or has been
	 * completed.
	 */

B
Bruce Allan 已提交
2505
	if (!hsfsts.hsf_status.flcinprog) {
B
Bruce Allan 已提交
2506
		/* There is no cycle running at present,
B
Bruce Allan 已提交
2507
		 * so we can start a cycle.
2508 2509
		 * Begin by setting Flash Cycle Done.
		 */
2510 2511 2512 2513
		hsfsts.hsf_status.flcdone = 1;
		ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
		ret_val = 0;
	} else {
2514
		s32 i;
2515

B
Bruce Allan 已提交
2516
		/* Otherwise poll for sometime so the current
2517 2518
		 * cycle has a chance to end before giving up.
		 */
2519
		for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
2520
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2521
			if (!hsfsts.hsf_status.flcinprog) {
2522 2523 2524 2525 2526
				ret_val = 0;
				break;
			}
			udelay(1);
		}
2527
		if (!ret_val) {
B
Bruce Allan 已提交
2528
			/* Successful in waiting for previous cycle to timeout,
2529 2530
			 * now set the Flash Cycle Done.
			 */
2531 2532 2533
			hsfsts.hsf_status.flcdone = 1;
			ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
		} else {
J
Joe Perches 已提交
2534
			e_dbg("Flash controller busy, cannot get access\n");
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
		}
	}

	return ret_val;
}

/**
 *  e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
 *  @hw: pointer to the HW structure
 *  @timeout: maximum time to wait for completion
 *
 *  This function starts a flash cycle and waits for its completion.
 **/
static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
{
	union ich8_hws_flash_ctrl hsflctl;
	union ich8_hws_flash_status hsfsts;
	u32 i = 0;

	/* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
	hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
	hsflctl.hsf_ctrl.flcgo = 1;
	ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

	/* wait till FDONE bit is set to 1 */
	do {
		hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2562
		if (hsfsts.hsf_status.flcdone)
2563 2564 2565 2566
			break;
		udelay(1);
	} while (i++ < timeout);

B
Bruce Allan 已提交
2567
	if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
2568 2569
		return 0;

2570
	return -E1000_ERR_NVM;
2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
}

/**
 *  e1000_read_flash_word_ich8lan - Read word from flash
 *  @hw: pointer to the HW structure
 *  @offset: offset to data location
 *  @data: pointer to the location for storing the data
 *
 *  Reads the flash word at offset into data.  Offset is converted
 *  to bytes before read.
 **/
static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
					 u16 *data)
{
	/* Must convert offset into bytes. */
	offset <<= 1;

	return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
}

2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
/**
 *  e1000_read_flash_byte_ich8lan - Read byte from flash
 *  @hw: pointer to the HW structure
 *  @offset: The offset of the byte to read.
 *  @data: Pointer to a byte to store the value read.
 *
 *  Reads a single byte from the NVM using the flash access registers.
 **/
static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 *data)
{
	s32 ret_val;
	u16 word = 0;

	ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
	if (ret_val)
		return ret_val;

	*data = (u8)word;

	return 0;
}

2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
/**
 *  e1000_read_flash_data_ich8lan - Read byte or word from NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the byte or word to read.
 *  @size: Size of data to read, 1=byte 2=word
 *  @data: Pointer to the word to store the value read.
 *
 *  Reads a byte or word from the NVM using the flash access registers.
 **/
static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					 u8 size, u16 *data)
{
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	u32 flash_data = 0;
	s32 ret_val = -E1000_ERR_NVM;
	u8 count = 0;

	if (size < 1  || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
		return -E1000_ERR_NVM;

2636 2637
	flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
			     hw->nvm.flash_base_addr);
2638 2639 2640 2641 2642

	do {
		udelay(1);
		/* Steps */
		ret_val = e1000_flash_cycle_init_ich8lan(hw);
2643
		if (ret_val)
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
			break;

		hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
		hsflctl.hsf_ctrl.fldbcount = size - 1;
		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
		ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

		ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

2654 2655 2656
		ret_val =
		    e1000_flash_cycle_ich8lan(hw,
					      ICH_FLASH_READ_COMMAND_TIMEOUT);
2657

B
Bruce Allan 已提交
2658
		/* Check if FCERR is set to 1, if set to 1, clear it
2659 2660
		 * and try the whole sequence a few more times, else
		 * read in (shift in) the Flash Data0, the order is
2661 2662
		 * least significant byte first msb to lsb
		 */
2663
		if (!ret_val) {
2664
			flash_data = er32flash(ICH_FLASH_FDATA0);
B
Bruce Allan 已提交
2665
			if (size == 1)
2666
				*data = (u8)(flash_data & 0x000000FF);
B
Bruce Allan 已提交
2667
			else if (size == 2)
2668 2669 2670
				*data = (u16)(flash_data & 0x0000FFFF);
			break;
		} else {
B
Bruce Allan 已提交
2671
			/* If we've gotten here, then things are probably
2672 2673 2674 2675 2676
			 * completely hosed, but if the error condition is
			 * detected, it won't hurt to give it another try...
			 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
			 */
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
2677
			if (hsfsts.hsf_status.flcerr) {
2678 2679
				/* Repeat for some time before giving up. */
				continue;
B
Bruce Allan 已提交
2680
			} else if (!hsfsts.hsf_status.flcdone) {
2681
				e_dbg("Timeout error - flash cycle did not complete.\n");
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
				break;
			}
		}
	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);

	return ret_val;
}

/**
 *  e1000_write_nvm_ich8lan - Write word(s) to the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the word(s) to write.
 *  @words: Size of data to write in words
 *  @data: Pointer to the word(s) to write at offset.
 *
 *  Writes a byte or word to the NVM using the flash access registers.
 **/
static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
				   u16 *data)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u16 i;

	if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
	    (words == 0)) {
2708
		e_dbg("nvm parameter(s) out of bounds\n");
2709 2710 2711
		return -E1000_ERR_NVM;
	}

2712
	nvm->ops.acquire(hw);
2713

2714
	for (i = 0; i < words; i++) {
2715 2716
		dev_spec->shadow_ram[offset + i].modified = true;
		dev_spec->shadow_ram[offset + i].value = data[i];
2717 2718
	}

2719
	nvm->ops.release(hw);
2720

2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
	return 0;
}

/**
 *  e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
 *  @hw: pointer to the HW structure
 *
 *  The NVM checksum is updated by calling the generic update_nvm_checksum,
 *  which writes the checksum to the shadow ram.  The changes in the shadow
 *  ram are then committed to the EEPROM by processing each bank at a time
 *  checking for the modified bit and writing only the pending changes.
2732
 *  After a successful commit, the shadow ram is cleared and is ready for
2733 2734 2735 2736 2737 2738
 *  future writes.
 **/
static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
2739
	u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
2740 2741 2742 2743 2744
	s32 ret_val;
	u16 data;

	ret_val = e1000e_update_nvm_checksum_generic(hw);
	if (ret_val)
2745
		goto out;
2746 2747

	if (nvm->type != e1000_nvm_flash_sw)
2748
		goto out;
2749

2750
	nvm->ops.acquire(hw);
2751

B
Bruce Allan 已提交
2752
	/* We're writing to the opposite bank so if we're on bank 1,
2753
	 * write to bank 0 etc.  We also need to erase the segment that
2754 2755
	 * is going to be written
	 */
2756
	ret_val =  e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
2757
	if (ret_val) {
2758
		e_dbg("Could not detect valid bank, assuming bank 0\n");
2759
		bank = 0;
2760
	}
2761 2762

	if (bank == 0) {
2763 2764
		new_bank_offset = nvm->flash_bank_size;
		old_bank_offset = 0;
2765
		ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
2766 2767
		if (ret_val)
			goto release;
2768 2769 2770
	} else {
		old_bank_offset = nvm->flash_bank_size;
		new_bank_offset = 0;
2771
		ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
2772 2773
		if (ret_val)
			goto release;
2774 2775 2776
	}

	for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
B
Bruce Allan 已提交
2777
		/* Determine whether to write the value stored
2778
		 * in the other NVM bank or a modified value stored
2779 2780
		 * in the shadow RAM
		 */
2781 2782 2783
		if (dev_spec->shadow_ram[i].modified) {
			data = dev_spec->shadow_ram[i].value;
		} else {
2784
			ret_val = e1000_read_flash_word_ich8lan(hw, i +
2785 2786
								old_bank_offset,
								&data);
2787 2788
			if (ret_val)
				break;
2789 2790
		}

B
Bruce Allan 已提交
2791
		/* If the word is 0x13, then make sure the signature bits
2792 2793 2794 2795
		 * (15:14) are 11b until the commit has completed.
		 * This will allow us to write 10b which indicates the
		 * signature is valid.  We want to do this after the write
		 * has completed so that we don't mark the segment valid
2796 2797
		 * while the write is still in progress
		 */
2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
		if (i == E1000_ICH_NVM_SIG_WORD)
			data |= E1000_ICH_NVM_SIG_MASK;

		/* Convert offset to bytes. */
		act_offset = (i + new_bank_offset) << 1;

		udelay(100);
		/* Write the bytes to the new bank. */
		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
							       act_offset,
							       (u8)data);
		if (ret_val)
			break;

		udelay(100);
		ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2814 2815
							       act_offset + 1,
							       (u8)(data >> 8));
2816 2817 2818 2819
		if (ret_val)
			break;
	}

B
Bruce Allan 已提交
2820
	/* Don't bother writing the segment valid bits if sector
2821 2822
	 * programming failed.
	 */
2823
	if (ret_val) {
2824
		/* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
2825
		e_dbg("Flash commit failed.\n");
2826
		goto release;
2827 2828
	}

B
Bruce Allan 已提交
2829
	/* Finally validate the new segment by setting bit 15:14
2830 2831
	 * to 10b in word 0x13 , this can be done without an
	 * erase as well since these bits are 11 to start with
2832 2833
	 * and we need to change bit 14 to 0b
	 */
2834
	act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
2835
	ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
2836 2837 2838
	if (ret_val)
		goto release;

2839 2840 2841 2842
	data &= 0xBFFF;
	ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
						       act_offset * 2 + 1,
						       (u8)(data >> 8));
2843 2844
	if (ret_val)
		goto release;
2845

B
Bruce Allan 已提交
2846
	/* And invalidate the previously valid segment by setting
2847 2848
	 * its signature word (0x13) high_byte to 0b. This can be
	 * done without an erase because flash erase sets all bits
2849 2850
	 * to 1's. We can write 1's to 0's without an erase
	 */
2851 2852
	act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
	ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
2853 2854
	if (ret_val)
		goto release;
2855 2856 2857

	/* Great!  Everything worked, we can now clear the cached entries. */
	for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
2858
		dev_spec->shadow_ram[i].modified = false;
2859 2860 2861
		dev_spec->shadow_ram[i].value = 0xFFFF;
	}

2862
release:
2863
	nvm->ops.release(hw);
2864

B
Bruce Allan 已提交
2865
	/* Reload the EEPROM, or else modifications will not appear
2866 2867
	 * until after the next adapter reset.
	 */
2868
	if (!ret_val) {
2869
		nvm->ops.reload(hw);
2870
		usleep_range(10000, 20000);
2871
	}
2872

2873 2874
out:
	if (ret_val)
2875
		e_dbg("NVM update error: %d\n", ret_val);
2876

2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
	return ret_val;
}

/**
 *  e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
 *  @hw: pointer to the HW structure
 *
 *  Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
 *  If the bit is 0, that the EEPROM had been modified, but the checksum was not
 *  calculated, in which case we need to calculate the checksum and set bit 6.
 **/
static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 data;
2892 2893
	u16 word;
	u16 valid_csum_mask;
2894

2895 2896 2897 2898
	/* Read NVM and check Invalid Image CSUM bit.  If this bit is 0,
	 * the checksum needs to be fixed.  This bit is an indication that
	 * the NVM was prepared by OEM software and did not calculate
	 * the checksum...a likely scenario.
2899
	 */
2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911
	switch (hw->mac.type) {
	case e1000_pch_lpt:
		word = NVM_COMPAT;
		valid_csum_mask = NVM_COMPAT_VALID_CSUM;
		break;
	default:
		word = NVM_FUTURE_INIT_WORD1;
		valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
		break;
	}

	ret_val = e1000_read_nvm(hw, word, 1, &data);
2912 2913 2914
	if (ret_val)
		return ret_val;

2915 2916 2917
	if (!(data & valid_csum_mask)) {
		data |= valid_csum_mask;
		ret_val = e1000_write_nvm(hw, word, 1, &data);
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
		if (ret_val)
			return ret_val;
		ret_val = e1000e_update_nvm_checksum(hw);
		if (ret_val)
			return ret_val;
	}

	return e1000e_validate_nvm_checksum_generic(hw);
}

2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
/**
 *  e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
 *  @hw: pointer to the HW structure
 *
 *  To prevent malicious write/erase of the NVM, set it to be read-only
 *  so that the hardware ignores all write/erase cycles of the NVM via
 *  the flash control registers.  The shadow-ram copy of the NVM will
 *  still be updated, however any updates to this copy will not stick
 *  across driver reloads.
 **/
void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
{
2940
	struct e1000_nvm_info *nvm = &hw->nvm;
2941 2942 2943 2944
	union ich8_flash_protected_range pr0;
	union ich8_hws_flash_status hsfsts;
	u32 gfpreg;

2945
	nvm->ops.acquire(hw);
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955

	gfpreg = er32flash(ICH_FLASH_GFPREG);

	/* Write-protect GbE Sector of NVM */
	pr0.regval = er32flash(ICH_FLASH_PR0);
	pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
	pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
	pr0.range.wpe = true;
	ew32flash(ICH_FLASH_PR0, pr0.regval);

B
Bruce Allan 已提交
2956
	/* Lock down a subset of GbE Flash Control Registers, e.g.
2957 2958 2959 2960 2961 2962 2963 2964
	 * PR0 to prevent the write-protection from being lifted.
	 * Once FLOCKDN is set, the registers protected by it cannot
	 * be written until FLOCKDN is cleared by a hardware reset.
	 */
	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
	hsfsts.hsf_status.flockdn = true;
	ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);

2965
	nvm->ops.release(hw);
2966 2967
}

2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990
/**
 *  e1000_write_flash_data_ich8lan - Writes bytes to the NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset (in bytes) of the byte/word to read.
 *  @size: Size of data to read, 1=byte 2=word
 *  @data: The byte(s) to write to the NVM.
 *
 *  Writes one/two bytes to the NVM using the flash access registers.
 **/
static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
					  u8 size, u16 data)
{
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	u32 flash_data = 0;
	s32 ret_val;
	u8 count = 0;

	if (size < 1 || size > 2 || data > size * 0xff ||
	    offset > ICH_FLASH_LINEAR_ADDR_MASK)
		return -E1000_ERR_NVM;

2991 2992
	flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
			     hw->nvm.flash_base_addr);
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002

	do {
		udelay(1);
		/* Steps */
		ret_val = e1000_flash_cycle_init_ich8lan(hw);
		if (ret_val)
			break;

		hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
		/* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3003
		hsflctl.hsf_ctrl.fldbcount = size - 1;
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
		hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
		ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

		ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

		if (size == 1)
			flash_data = (u32)data & 0x00FF;
		else
			flash_data = (u32)data;

		ew32flash(ICH_FLASH_FDATA0, flash_data);

B
Bruce Allan 已提交
3016
		/* check if FCERR is set to 1 , if set to 1, clear it
3017 3018
		 * and try the whole sequence a few more times else done
		 */
3019 3020 3021
		ret_val =
		    e1000_flash_cycle_ich8lan(hw,
					      ICH_FLASH_WRITE_COMMAND_TIMEOUT);
3022 3023 3024
		if (!ret_val)
			break;

B
Bruce Allan 已提交
3025
		/* If we're here, then things are most likely
3026 3027 3028 3029 3030
		 * completely hosed, but if the error condition
		 * is detected, it won't hurt to give it another
		 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
		 */
		hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
3031
		if (hsfsts.hsf_status.flcerr)
3032 3033
			/* Repeat for some time before giving up. */
			continue;
B
Bruce Allan 已提交
3034
		if (!hsfsts.hsf_status.flcdone) {
3035
			e_dbg("Timeout error - flash cycle did not complete.\n");
3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078
			break;
		}
	} while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);

	return ret_val;
}

/**
 *  e1000_write_flash_byte_ich8lan - Write a single byte to NVM
 *  @hw: pointer to the HW structure
 *  @offset: The index of the byte to read.
 *  @data: The byte to write to the NVM.
 *
 *  Writes a single byte to the NVM using the flash access registers.
 **/
static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
					  u8 data)
{
	u16 word = (u16)data;

	return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
}

/**
 *  e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
 *  @hw: pointer to the HW structure
 *  @offset: The offset of the byte to write.
 *  @byte: The byte to write to the NVM.
 *
 *  Writes a single byte to the NVM using the flash access registers.
 *  Goes through a retry algorithm before giving up.
 **/
static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
						u32 offset, u8 byte)
{
	s32 ret_val;
	u16 program_retries;

	ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
	if (!ret_val)
		return ret_val;

	for (program_retries = 0; program_retries < 100; program_retries++) {
3079
		e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
		udelay(100);
		ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
		if (!ret_val)
			break;
	}
	if (program_retries == 100)
		return -E1000_ERR_NVM;

	return 0;
}

/**
 *  e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
 *  @hw: pointer to the HW structure
 *  @bank: 0 for first bank, 1 for second bank, etc.
 *
 *  Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
 *  bank N is 4096 * N + flash_reg_addr.
 **/
static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
{
	struct e1000_nvm_info *nvm = &hw->nvm;
	union ich8_hws_flash_status hsfsts;
	union ich8_hws_flash_ctrl hsflctl;
	u32 flash_linear_addr;
	/* bank size is in 16bit words - adjust to bytes */
	u32 flash_bank_size = nvm->flash_bank_size * 2;
	s32 ret_val;
	s32 count = 0;
3109
	s32 j, iteration, sector_size;
3110 3111 3112

	hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);

B
Bruce Allan 已提交
3113
	/* Determine HW Sector size: Read BERASE bits of hw flash status
3114 3115
	 * register
	 * 00: The Hw sector is 256 bytes, hence we need to erase 16
3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
	 *     consecutive sectors.  The start index for the nth Hw sector
	 *     can be calculated as = bank * 4096 + n * 256
	 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
	 *     The start index for the nth Hw sector can be calculated
	 *     as = bank * 4096
	 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
	 *     (ich9 only, otherwise error condition)
	 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
	 */
	switch (hsfsts.hsf_status.berasesz) {
	case 0:
		/* Hw sector size 256 */
		sector_size = ICH_FLASH_SEG_SIZE_256;
		iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
		break;
	case 1:
		sector_size = ICH_FLASH_SEG_SIZE_4K;
3133
		iteration = 1;
3134 3135
		break;
	case 2:
3136 3137
		sector_size = ICH_FLASH_SEG_SIZE_8K;
		iteration = 1;
3138 3139 3140
		break;
	case 3:
		sector_size = ICH_FLASH_SEG_SIZE_64K;
3141
		iteration = 1;
3142 3143 3144 3145 3146 3147 3148
		break;
	default:
		return -E1000_ERR_NVM;
	}

	/* Start with the base address, then add the sector offset. */
	flash_linear_addr = hw->nvm.flash_base_addr;
3149
	flash_linear_addr += (bank) ? flash_bank_size : 0;
3150

3151
	for (j = 0; j < iteration; j++) {
3152
		do {
3153 3154
			u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT;

3155 3156 3157 3158 3159
			/* Steps */
			ret_val = e1000_flash_cycle_init_ich8lan(hw);
			if (ret_val)
				return ret_val;

B
Bruce Allan 已提交
3160
			/* Write a value 11 (block Erase) in Flash
3161 3162
			 * Cycle field in hw flash control
			 */
3163 3164 3165 3166
			hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
			hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
			ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);

B
Bruce Allan 已提交
3167
			/* Write the last 24 bits of an index within the
3168 3169 3170 3171 3172 3173
			 * block into Flash Linear address field in Flash
			 * Address.
			 */
			flash_linear_addr += (j * sector_size);
			ew32flash(ICH_FLASH_FADDR, flash_linear_addr);

3174
			ret_val = e1000_flash_cycle_ich8lan(hw, timeout);
3175
			if (!ret_val)
3176 3177
				break;

B
Bruce Allan 已提交
3178
			/* Check if FCERR is set to 1.  If 1,
3179
			 * clear it and try the whole sequence
3180 3181
			 * a few more times else Done
			 */
3182
			hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
B
Bruce Allan 已提交
3183
			if (hsfsts.hsf_status.flcerr)
3184
				/* repeat for some time before giving up */
3185
				continue;
B
Bruce Allan 已提交
3186
			else if (!hsfsts.hsf_status.flcdone)
3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
				return ret_val;
		} while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
	}

	return 0;
}

/**
 *  e1000_valid_led_default_ich8lan - Set the default LED settings
 *  @hw: pointer to the HW structure
 *  @data: Pointer to the LED settings
 *
 *  Reads the LED default settings from the NVM to data.  If the NVM LED
 *  settings is all 0's or F's, set the LED default to a valid LED default
 *  setting.
 **/
static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
{
	s32 ret_val;

	ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
	if (ret_val) {
3209
		e_dbg("NVM Read Error\n");
3210 3211 3212
		return ret_val;
	}

3213
	if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF)
3214 3215 3216 3217 3218
		*data = ID_LED_DEFAULT_ICH8LAN;

	return 0;
}

3219 3220 3221 3222 3223 3224 3225 3226 3227
/**
 *  e1000_id_led_init_pchlan - store LED configurations
 *  @hw: pointer to the HW structure
 *
 *  PCH does not control LEDs via the LEDCTL register, rather it uses
 *  the PHY LED configuration register.
 *
 *  PCH also does not have an "always on" or "always off" mode which
 *  complicates the ID feature.  Instead of using the "on" mode to indicate
3228
 *  in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
 *  use "link_up" mode.  The LEDs will still ID on request if there is no
 *  link based on logic in e1000_led_[on|off]_pchlan().
 **/
static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	s32 ret_val;
	const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
	const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
	u16 data, i, temp, shift;

	/* Get default ID LED modes */
	ret_val = hw->nvm.ops.valid_led_default(hw, &data);
	if (ret_val)
3243
		return ret_val;
3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287

	mac->ledctl_default = er32(LEDCTL);
	mac->ledctl_mode1 = mac->ledctl_default;
	mac->ledctl_mode2 = mac->ledctl_default;

	for (i = 0; i < 4; i++) {
		temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
		shift = (i * 5);
		switch (temp) {
		case ID_LED_ON1_DEF2:
		case ID_LED_ON1_ON2:
		case ID_LED_ON1_OFF2:
			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode1 |= (ledctl_on << shift);
			break;
		case ID_LED_OFF1_DEF2:
		case ID_LED_OFF1_ON2:
		case ID_LED_OFF1_OFF2:
			mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode1 |= (ledctl_off << shift);
			break;
		default:
			/* Do nothing */
			break;
		}
		switch (temp) {
		case ID_LED_DEF1_ON2:
		case ID_LED_ON1_ON2:
		case ID_LED_OFF1_ON2:
			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode2 |= (ledctl_on << shift);
			break;
		case ID_LED_DEF1_OFF2:
		case ID_LED_ON1_OFF2:
		case ID_LED_OFF1_OFF2:
			mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
			mac->ledctl_mode2 |= (ledctl_off << shift);
			break;
		default:
			/* Do nothing */
			break;
		}
	}

3288
	return 0;
3289 3290
}

3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
/**
 *  e1000_get_bus_info_ich8lan - Get/Set the bus type and width
 *  @hw: pointer to the HW structure
 *
 *  ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
 *  register, so the the bus width is hard coded.
 **/
static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
{
	struct e1000_bus_info *bus = &hw->bus;
	s32 ret_val;

	ret_val = e1000e_get_bus_info_pcie(hw);

B
Bruce Allan 已提交
3305
	/* ICH devices are "PCI Express"-ish.  They have
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
	 * a configuration space, but do not contain
	 * PCI Express Capability registers, so bus width
	 * must be hardcoded.
	 */
	if (bus->width == e1000_bus_width_unknown)
		bus->width = e1000_bus_width_pcie_x1;

	return ret_val;
}

/**
 *  e1000_reset_hw_ich8lan - Reset the hardware
 *  @hw: pointer to the HW structure
 *
 *  Does a full reset of the hardware which includes a reset of the PHY and
 *  MAC.
 **/
static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
{
3325
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3326 3327
	u16 kum_cfg;
	u32 ctrl, reg;
3328 3329
	s32 ret_val;

B
Bruce Allan 已提交
3330
	/* Prevent the PCI-E bus from sticking if there is no TLP connection
3331 3332 3333
	 * on the last TLP read/write transaction when MAC is reset.
	 */
	ret_val = e1000e_disable_pcie_master(hw);
3334
	if (ret_val)
3335
		e_dbg("PCI-E Master disable polling has failed.\n");
3336

3337
	e_dbg("Masking off all interrupts\n");
3338 3339
	ew32(IMC, 0xffffffff);

B
Bruce Allan 已提交
3340
	/* Disable the Transmit and Receive units.  Then delay to allow
3341 3342 3343 3344 3345 3346 3347
	 * any pending transactions to complete before we hit the MAC
	 * with the global reset.
	 */
	ew32(RCTL, 0);
	ew32(TCTL, E1000_TCTL_PSP);
	e1e_flush();

3348
	usleep_range(10000, 20000);
3349 3350 3351 3352 3353 3354 3355 3356 3357

	/* Workaround for ICH8 bit corruption issue in FIFO memory */
	if (hw->mac.type == e1000_ich8lan) {
		/* Set Tx and Rx buffer allocation to 8k apiece. */
		ew32(PBA, E1000_PBA_8K);
		/* Set Packet Buffer Size to 16k. */
		ew32(PBS, E1000_PBS_16K);
	}

3358
	if (hw->mac.type == e1000_pchlan) {
3359 3360
		/* Save the NVM K1 bit setting */
		ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
3361 3362 3363
		if (ret_val)
			return ret_val;

3364
		if (kum_cfg & E1000_NVM_K1_ENABLE)
3365 3366 3367 3368 3369
			dev_spec->nvm_k1_enabled = true;
		else
			dev_spec->nvm_k1_enabled = false;
	}

3370 3371
	ctrl = er32(CTRL);

3372
	if (!hw->phy.ops.check_reset_block(hw)) {
B
Bruce Allan 已提交
3373
		/* Full-chip reset requires MAC and PHY reset at the same
3374 3375 3376 3377
		 * time to make sure the interface between MAC and the
		 * external PHY is reset.
		 */
		ctrl |= E1000_CTRL_PHY_RST;
3378

B
Bruce Allan 已提交
3379
		/* Gate automatic PHY configuration by hardware on
3380 3381 3382 3383 3384
		 * non-managed 82579
		 */
		if ((hw->mac.type == e1000_pch2lan) &&
		    !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
			e1000_gate_hw_phy_config_ich8lan(hw, true);
3385 3386
	}
	ret_val = e1000_acquire_swflag_ich8lan(hw);
3387
	e_dbg("Issuing a global reset to ich8lan\n");
3388
	ew32(CTRL, (ctrl | E1000_CTRL_RST));
3389
	/* cannot issue a flush here because it hangs the hardware */
3390 3391
	msleep(20);

3392 3393 3394 3395 3396 3397 3398 3399
	/* Set Phy Config Counter to 50msec */
	if (hw->mac.type == e1000_pch2lan) {
		reg = er32(FEXTNVM3);
		reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
		reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
		ew32(FEXTNVM3, reg);
	}

3400
	if (!ret_val)
3401
		clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
3402

3403
	if (ctrl & E1000_CTRL_PHY_RST) {
3404
		ret_val = hw->phy.ops.get_cfg_done(hw);
3405
		if (ret_val)
3406
			return ret_val;
3407

3408
		ret_val = e1000_post_phy_reset_ich8lan(hw);
3409
		if (ret_val)
3410
			return ret_val;
3411
	}
3412

B
Bruce Allan 已提交
3413
	/* For PCH, this write will make sure that any noise
3414 3415 3416 3417 3418 3419
	 * will be detected as a CRC error and be dropped rather than show up
	 * as a bad packet to the DMA engine.
	 */
	if (hw->mac.type == e1000_pchlan)
		ew32(CRC_OFFSET, 0x65656565);

3420
	ew32(IMC, 0xffffffff);
3421
	er32(ICR);
3422

3423 3424 3425
	reg = er32(KABGTXD);
	reg |= E1000_KABGTXD_BGSQLBIAS;
	ew32(KABGTXD, reg);
3426

3427
	return 0;
3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
}

/**
 *  e1000_init_hw_ich8lan - Initialize the hardware
 *  @hw: pointer to the HW structure
 *
 *  Prepares the hardware for transmit and receive by doing the following:
 *   - initialize hardware bits
 *   - initialize LED identification
 *   - setup receive address registers
 *   - setup flow control
3439
 *   - setup transmit descriptors
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
 *   - clear statistics
 **/
static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
{
	struct e1000_mac_info *mac = &hw->mac;
	u32 ctrl_ext, txdctl, snoop;
	s32 ret_val;
	u16 i;

	e1000_initialize_hw_bits_ich8lan(hw);

	/* Initialize identification LED */
3452
	ret_val = mac->ops.id_led_init(hw);
3453
	/* An error is not fatal and we should not stop init due to this */
3454
	if (ret_val)
3455
		e_dbg("Error initializing identification LED\n");
3456 3457 3458 3459 3460

	/* Setup the receive address. */
	e1000e_init_rx_addrs(hw, mac->rar_entry_count);

	/* Zero out the Multicast HASH table */
3461
	e_dbg("Zeroing the MTA\n");
3462 3463 3464
	for (i = 0; i < mac->mta_reg_count; i++)
		E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);

B
Bruce Allan 已提交
3465
	/* The 82578 Rx buffer will stall if wakeup is enabled in host and
3466
	 * the ME.  Disable wakeup by clearing the host wakeup bit.
3467 3468 3469
	 * Reset the phy after disabling host wakeup to reset the Rx buffer.
	 */
	if (hw->phy.type == e1000_phy_82578) {
3470 3471 3472
		e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
		i &= ~BM_WUC_HOST_WU_BIT;
		e1e_wphy(hw, BM_PORT_GEN_CFG, i);
3473 3474 3475 3476 3477
		ret_val = e1000_phy_hw_reset_ich8lan(hw);
		if (ret_val)
			return ret_val;
	}

3478
	/* Setup link and flow control */
3479
	ret_val = mac->ops.setup_link(hw);
3480 3481

	/* Set the transmit descriptor write-back policy for both queues */
3482
	txdctl = er32(TXDCTL(0));
3483 3484 3485 3486
	txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
		  E1000_TXDCTL_FULL_TX_DESC_WB);
	txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
		  E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
3487 3488
	ew32(TXDCTL(0), txdctl);
	txdctl = er32(TXDCTL(1));
3489 3490 3491 3492
	txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
		  E1000_TXDCTL_FULL_TX_DESC_WB);
	txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
		  E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
3493
	ew32(TXDCTL(1), txdctl);
3494

B
Bruce Allan 已提交
3495
	/* ICH8 has opposite polarity of no_snoop bits.
3496 3497
	 * By default, we should use snoop behavior.
	 */
3498 3499 3500
	if (mac->type == e1000_ich8lan)
		snoop = PCIE_ICH8_SNOOP_ALL;
	else
3501
		snoop = (u32)~(PCIE_NO_SNOOP_ALL);
3502 3503 3504 3505 3506 3507
	e1000e_set_pcie_no_snoop(hw, snoop);

	ctrl_ext = er32(CTRL_EXT);
	ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
	ew32(CTRL_EXT, ctrl_ext);

B
Bruce Allan 已提交
3508
	/* Clear all of the statistics registers (clear on read).  It is
3509 3510 3511 3512 3513 3514
	 * important that we do this after we have tried to establish link
	 * because the symbol error count will increment wildly if there
	 * is no link.
	 */
	e1000_clear_hw_cntrs_ich8lan(hw);

3515
	return ret_val;
3516
}
3517

3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
/**
 *  e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
 *  @hw: pointer to the HW structure
 *
 *  Sets/Clears required hardware bits necessary for correctly setting up the
 *  hardware for transmit and receive.
 **/
static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
{
	u32 reg;

	/* Extended Device Control */
	reg = er32(CTRL_EXT);
	reg |= (1 << 22);
3532 3533 3534
	/* Enable PHY low-power state when MAC is at D3 w/o WoL */
	if (hw->mac.type >= e1000_pchlan)
		reg |= E1000_CTRL_EXT_PHYPDEN;
3535 3536 3537
	ew32(CTRL_EXT, reg);

	/* Transmit Descriptor Control 0 */
3538
	reg = er32(TXDCTL(0));
3539
	reg |= (1 << 22);
3540
	ew32(TXDCTL(0), reg);
3541 3542

	/* Transmit Descriptor Control 1 */
3543
	reg = er32(TXDCTL(1));
3544
	reg |= (1 << 22);
3545
	ew32(TXDCTL(1), reg);
3546 3547

	/* Transmit Arbitration Control 0 */
3548
	reg = er32(TARC(0));
3549 3550 3551
	if (hw->mac.type == e1000_ich8lan)
		reg |= (1 << 28) | (1 << 29);
	reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
3552
	ew32(TARC(0), reg);
3553 3554

	/* Transmit Arbitration Control 1 */
3555
	reg = er32(TARC(1));
3556 3557 3558 3559 3560
	if (er32(TCTL) & E1000_TCTL_MULR)
		reg &= ~(1 << 28);
	else
		reg |= (1 << 28);
	reg |= (1 << 24) | (1 << 26) | (1 << 30);
3561
	ew32(TARC(1), reg);
3562 3563 3564 3565 3566 3567 3568

	/* Device Status */
	if (hw->mac.type == e1000_ich8lan) {
		reg = er32(STATUS);
		reg &= ~(1 << 31);
		ew32(STATUS, reg);
	}
3569

B
Bruce Allan 已提交
3570
	/* work-around descriptor data corruption issue during nfs v2 udp
3571 3572 3573 3574
	 * traffic, just disable the nfs filtering capability
	 */
	reg = er32(RFCTL);
	reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
3575

B
Bruce Allan 已提交
3576
	/* Disable IPv6 extension header parsing because some malformed
3577 3578 3579 3580
	 * IPv6 headers can hang the Rx.
	 */
	if (hw->mac.type == e1000_ich8lan)
		reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
3581
	ew32(RFCTL, reg);
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592

	/* Enable ECC on Lynxpoint */
	if (hw->mac.type == e1000_pch_lpt) {
		reg = er32(PBECCSTS);
		reg |= E1000_PBECCSTS_ECC_ENABLE;
		ew32(PBECCSTS, reg);

		reg = er32(CTRL);
		reg |= E1000_CTRL_MEHE;
		ew32(CTRL, reg);
	}
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
}

/**
 *  e1000_setup_link_ich8lan - Setup flow control and link settings
 *  @hw: pointer to the HW structure
 *
 *  Determines which flow control settings to use, then configures flow
 *  control.  Calls the appropriate media-specific link configuration
 *  function.  Assuming the adapter has a valid link partner, a valid link
 *  should be established.  Assumes the hardware has previously been reset
 *  and the transmitter and receiver are not enabled.
 **/
static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;

3609
	if (hw->phy.ops.check_reset_block(hw))
3610 3611
		return 0;

B
Bruce Allan 已提交
3612
	/* ICH parts do not have a word in the NVM to determine
3613 3614 3615
	 * the default flow control setting, so we explicitly
	 * set it to full.
	 */
3616 3617 3618 3619 3620 3621 3622
	if (hw->fc.requested_mode == e1000_fc_default) {
		/* Workaround h/w hang when Tx flow control enabled */
		if (hw->mac.type == e1000_pchlan)
			hw->fc.requested_mode = e1000_fc_rx_pause;
		else
			hw->fc.requested_mode = e1000_fc_full;
	}
3623

B
Bruce Allan 已提交
3624
	/* Save off the requested flow control mode for use later.  Depending
3625 3626 3627
	 * on the link partner's capabilities, we may or may not use this mode.
	 */
	hw->fc.current_mode = hw->fc.requested_mode;
3628

3629
	e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
3630 3631

	/* Continue to configure the copper link. */
3632
	ret_val = hw->mac.ops.setup_physical_interface(hw);
3633 3634 3635
	if (ret_val)
		return ret_val;

3636
	ew32(FCTTV, hw->fc.pause_time);
3637
	if ((hw->phy.type == e1000_phy_82578) ||
3638
	    (hw->phy.type == e1000_phy_82579) ||
B
Bruce Allan 已提交
3639
	    (hw->phy.type == e1000_phy_i217) ||
3640
	    (hw->phy.type == e1000_phy_82577)) {
3641 3642
		ew32(FCRTV_PCH, hw->fc.refresh_time);

3643 3644
		ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
				   hw->fc.pause_time);
3645 3646 3647
		if (ret_val)
			return ret_val;
	}
3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670

	return e1000e_set_fc_watermarks(hw);
}

/**
 *  e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
 *  @hw: pointer to the HW structure
 *
 *  Configures the kumeran interface to the PHY to wait the appropriate time
 *  when polling the PHY, then call the generic setup_copper_link to finish
 *  configuring the copper link.
 **/
static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
{
	u32 ctrl;
	s32 ret_val;
	u16 reg_data;

	ctrl = er32(CTRL);
	ctrl |= E1000_CTRL_SLU;
	ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
	ew32(CTRL, ctrl);

B
Bruce Allan 已提交
3671
	/* Set the mac to wait the maximum time between each iteration
3672
	 * and increase the max iterations when polling the phy;
3673 3674
	 * this fixes erroneous timeouts at 10Mbps.
	 */
3675
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
3676 3677
	if (ret_val)
		return ret_val;
3678
	ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3679
				       &reg_data);
3680 3681 3682
	if (ret_val)
		return ret_val;
	reg_data |= 0x3F;
3683
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3684
					reg_data);
3685 3686 3687
	if (ret_val)
		return ret_val;

3688 3689
	switch (hw->phy.type) {
	case e1000_phy_igp_3:
3690 3691 3692
		ret_val = e1000e_copper_link_setup_igp(hw);
		if (ret_val)
			return ret_val;
3693 3694 3695
		break;
	case e1000_phy_bm:
	case e1000_phy_82578:
3696 3697 3698
		ret_val = e1000e_copper_link_setup_m88(hw);
		if (ret_val)
			return ret_val;
3699 3700
		break;
	case e1000_phy_82577:
3701
	case e1000_phy_82579:
B
Bruce Allan 已提交
3702
	case e1000_phy_i217:
3703 3704 3705 3706 3707
		ret_val = e1000_copper_link_setup_82577(hw);
		if (ret_val)
			return ret_val;
		break;
	case e1000_phy_ife:
3708
		ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725
		if (ret_val)
			return ret_val;

		reg_data &= ~IFE_PMC_AUTO_MDIX;

		switch (hw->phy.mdix) {
		case 1:
			reg_data &= ~IFE_PMC_FORCE_MDIX;
			break;
		case 2:
			reg_data |= IFE_PMC_FORCE_MDIX;
			break;
		case 0:
		default:
			reg_data |= IFE_PMC_AUTO_MDIX;
			break;
		}
3726
		ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
3727 3728
		if (ret_val)
			return ret_val;
3729 3730 3731
		break;
	default:
		break;
3732
	}
3733

3734 3735 3736 3737 3738 3739 3740 3741 3742
	return e1000e_setup_copper_link(hw);
}

/**
 *  e1000_get_link_up_info_ich8lan - Get current link speed and duplex
 *  @hw: pointer to the HW structure
 *  @speed: pointer to store current link speed
 *  @duplex: pointer to store the current link duplex
 *
3743
 *  Calls the generic get_speed_and_duplex to retrieve the current link
3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756
 *  information and then calls the Kumeran lock loss workaround for links at
 *  gigabit speeds.
 **/
static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
					  u16 *duplex)
{
	s32 ret_val;

	ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
	if (ret_val)
		return ret_val;

	if ((hw->mac.type == e1000_ich8lan) &&
3757
	    (hw->phy.type == e1000_phy_igp_3) && (*speed == SPEED_1000)) {
3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
		ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
	}

	return ret_val;
}

/**
 *  e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
 *  @hw: pointer to the HW structure
 *
 *  Work-around for 82566 Kumeran PCS lock loss:
 *  On link status change (i.e. PCI reset, speed change) and link is up and
 *  speed is gigabit-
 *    0) if workaround is optionally disabled do nothing
 *    1) wait 1ms for Kumeran link to come up
 *    2) check Kumeran Diagnostic register PCS lock loss bit
 *    3) if not set the link is locked (all is good), otherwise...
 *    4) reset the PHY
 *    5) repeat up to 10 times
 *  Note: this is only called for IGP3 copper when speed is 1gb.
 **/
static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
{
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
	u32 phy_ctrl;
	s32 ret_val;
	u16 i, data;
	bool link;

	if (!dev_spec->kmrn_lock_loss_workaround_enabled)
		return 0;

B
Bruce Allan 已提交
3790
	/* Make sure link is up before proceeding.  If not just return.
3791
	 * Attempting this while link is negotiating fouled up link
3792 3793
	 * stability
	 */
3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821
	ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
	if (!link)
		return 0;

	for (i = 0; i < 10; i++) {
		/* read once to clear */
		ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
		if (ret_val)
			return ret_val;
		/* and again to get new status */
		ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
		if (ret_val)
			return ret_val;

		/* check for PCS lock */
		if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
			return 0;

		/* Issue PHY reset */
		e1000_phy_hw_reset(hw);
		mdelay(5);
	}
	/* Disable GigE link negotiation */
	phy_ctrl = er32(PHY_CTRL);
	phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
		     E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
	ew32(PHY_CTRL, phy_ctrl);

B
Bruce Allan 已提交
3822
	/* Call gig speed drop workaround on Gig disable before accessing
3823 3824
	 * any PHY registers
	 */
3825 3826 3827 3828 3829 3830 3831
	e1000e_gig_downshift_workaround_ich8lan(hw);

	/* unable to acquire PCS lock */
	return -E1000_ERR_PHY;
}

/**
3832
 *  e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
3833
 *  @hw: pointer to the HW structure
3834
 *  @state: boolean value used to set the current Kumeran workaround state
3835
 *
3836 3837
 *  If ICH8, set the current Kumeran workaround state (enabled - true
 *  /disabled - false).
3838 3839
 **/
void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
3840
						  bool state)
3841 3842 3843 3844
{
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;

	if (hw->mac.type != e1000_ich8lan) {
3845
		e_dbg("Workaround applies to ICH8 only.\n");
3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
		return;
	}

	dev_spec->kmrn_lock_loss_workaround_enabled = state;
}

/**
 *  e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
 *  @hw: pointer to the HW structure
 *
 *  Workaround for 82566 power-down on D3 entry:
 *    1) disable gigabit link
 *    2) write VR power-down enable
 *    3) read it back
 *  Continue if successful, else issue LCD reset and repeat
 **/
void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
{
	u32 reg;
	u16 data;
	u8  retry = 0;

	if (hw->phy.type != e1000_phy_igp_3)
		return;

	/* Try the workaround twice (if needed) */
	do {
		/* Disable link */
		reg = er32(PHY_CTRL);
		reg |= (E1000_PHY_CTRL_GBE_DISABLE |
			E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
		ew32(PHY_CTRL, reg);

B
Bruce Allan 已提交
3879
		/* Call gig speed drop workaround on Gig disable before
3880 3881
		 * accessing any PHY registers
		 */
3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
		if (hw->mac.type == e1000_ich8lan)
			e1000e_gig_downshift_workaround_ich8lan(hw);

		/* Write VR power-down enable */
		e1e_rphy(hw, IGP3_VR_CTRL, &data);
		data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
		e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);

		/* Read it back and test */
		e1e_rphy(hw, IGP3_VR_CTRL, &data);
		data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
		if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
			break;

		/* Issue PHY reset and repeat at most one more time */
		reg = er32(CTRL);
		ew32(CTRL, reg | E1000_CTRL_PHY_RST);
		retry++;
	} while (retry);
}

/**
 *  e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
 *  @hw: pointer to the HW structure
 *
 *  Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
3908
 *  LPLU, Gig disable, MDIC PHY reset):
3909 3910
 *    1) Set Kumeran Near-end loopback
 *    2) Clear Kumeran Near-end loopback
3911
 *  Should only be called for ICH8[m] devices with any 1G Phy.
3912 3913 3914 3915 3916 3917
 **/
void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
{
	s32 ret_val;
	u16 reg_data;

3918
	if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
3919 3920 3921
		return;

	ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3922
				       &reg_data);
3923 3924 3925 3926
	if (ret_val)
		return;
	reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
	ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3927
					reg_data);
3928 3929 3930
	if (ret_val)
		return;
	reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
3931
	e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data);
3932 3933
}

3934
/**
3935
 *  e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
3936 3937 3938 3939
 *  @hw: pointer to the HW structure
 *
 *  During S0 to Sx transition, it is possible the link remains at gig
 *  instead of negotiating to a lower speed.  Before going to Sx, set
3940 3941 3942 3943
 *  'Gig Disable' to force link speed negotiation to a lower speed based on
 *  the LPLU setting in the NVM or custom setting.  For PCH and newer parts,
 *  the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
 *  needs to be written.
B
Bruce Allan 已提交
3944 3945 3946
 *  Parts that support (and are linked to a partner which support) EEE in
 *  100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
 *  than 10Mbps w/o EEE.
3947
 **/
3948
void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
3949
{
B
Bruce Allan 已提交
3950
	struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3951
	u32 phy_ctrl;
3952
	s32 ret_val;
3953

3954
	phy_ctrl = er32(PHY_CTRL);
3955
	phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
B
Bruce Allan 已提交
3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
	if (hw->phy.type == e1000_phy_i217) {
		u16 phy_reg;

		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			goto out;

		if (!dev_spec->eee_disable) {
			u16 eee_advert;

3966 3967 3968 3969
			ret_val =
			    e1000_read_emi_reg_locked(hw,
						      I217_EEE_ADVERTISEMENT,
						      &eee_advert);
B
Bruce Allan 已提交
3970 3971 3972
			if (ret_val)
				goto release;

B
Bruce Allan 已提交
3973
			/* Disable LPLU if both link partners support 100BaseT
B
Bruce Allan 已提交
3974 3975 3976
			 * EEE and 100Full is advertised on both ends of the
			 * link.
			 */
3977
			if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
B
Bruce Allan 已提交
3978
			    (dev_spec->eee_lp_ability &
3979
			     I82579_EEE_100_SUPPORTED) &&
B
Bruce Allan 已提交
3980 3981 3982 3983 3984
			    (hw->phy.autoneg_advertised & ADVERTISE_100_FULL))
				phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
					      E1000_PHY_CTRL_NOND0A_LPLU);
		}

B
Bruce Allan 已提交
3985
		/* For i217 Intel Rapid Start Technology support,
B
Bruce Allan 已提交
3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997
		 * when the system is going into Sx and no manageability engine
		 * is present, the driver must configure proxy to reset only on
		 * power good.  LPI (Low Power Idle) state must also reset only
		 * on power good, as well as the MTA (Multicast table array).
		 * The SMBus release must also be disabled on LCD reset.
		 */
		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
			/* Enable proxy to reset only on power good. */
			e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
			phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
			e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);

B
Bruce Allan 已提交
3998
			/* Set bit enable LPI (EEE) to reset only on
B
Bruce Allan 已提交
3999 4000 4001
			 * power good.
			 */
			e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
4002
			phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
B
Bruce Allan 已提交
4003 4004 4005 4006
			e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);

			/* Disable the SMB release on LCD reset. */
			e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
4007
			phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
B
Bruce Allan 已提交
4008 4009 4010
			e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
		}

B
Bruce Allan 已提交
4011
		/* Enable MTA to reset for Intel Rapid Start Technology
B
Bruce Allan 已提交
4012 4013 4014
		 * Support
		 */
		e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
4015
		phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
B
Bruce Allan 已提交
4016 4017 4018 4019 4020 4021
		e1e_wphy_locked(hw, I217_CGFREG, phy_reg);

release:
		hw->phy.ops.release(hw);
	}
out:
4022
	ew32(PHY_CTRL, phy_ctrl);
4023

4024 4025 4026
	if (hw->mac.type == e1000_ich8lan)
		e1000e_gig_downshift_workaround_ich8lan(hw);

4027
	if (hw->mac.type >= e1000_pchlan) {
4028
		e1000_oem_bits_config_ich8lan(hw, false);
B
Bruce Allan 已提交
4029 4030 4031 4032 4033

		/* Reset PHY to activate OEM bits on 82577/8 */
		if (hw->mac.type == e1000_pchlan)
			e1000e_phy_hw_reset_generic(hw);

4034 4035 4036 4037 4038 4039
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return;
		e1000_write_smbus_addr(hw);
		hw->phy.ops.release(hw);
	}
4040 4041
}

4042 4043 4044 4045 4046 4047 4048 4049
/**
 *  e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
 *  @hw: pointer to the HW structure
 *
 *  During Sx to S0 transitions on non-managed devices or managed devices
 *  on which PHY resets are not blocked, if the PHY registers cannot be
 *  accessed properly by the s/w toggle the LANPHYPC value to power cycle
 *  the PHY.
B
Bruce Allan 已提交
4050
 *  On i217, setup Intel Rapid Start Technology.
4051 4052 4053
 **/
void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
{
4054
	s32 ret_val;
4055

4056
	if (hw->mac.type < e1000_pch2lan)
4057 4058
		return;

4059
	ret_val = e1000_init_phy_workarounds_pchlan(hw);
4060
	if (ret_val) {
4061
		e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
4062 4063
		return;
	}
B
Bruce Allan 已提交
4064

B
Bruce Allan 已提交
4065
	/* For i217 Intel Rapid Start Technology support when the system
B
Bruce Allan 已提交
4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079
	 * is transitioning from Sx and no manageability engine is present
	 * configure SMBus to restore on reset, disable proxy, and enable
	 * the reset on MTA (Multicast table array).
	 */
	if (hw->phy.type == e1000_phy_i217) {
		u16 phy_reg;

		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val) {
			e_dbg("Failed to setup iRST\n");
			return;
		}

		if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
B
Bruce Allan 已提交
4080
			/* Restore clear on SMB if no manageability engine
B
Bruce Allan 已提交
4081 4082 4083 4084 4085
			 * is present
			 */
			ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
			if (ret_val)
				goto release;
4086
			phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
B
Bruce Allan 已提交
4087 4088 4089 4090 4091 4092 4093 4094 4095
			e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);

			/* Disable Proxy */
			e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
		}
		/* Enable reset on MTA */
		ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
		if (ret_val)
			goto release;
4096
		phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
B
Bruce Allan 已提交
4097 4098 4099 4100 4101 4102
		e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
release:
		if (ret_val)
			e_dbg("Error %d in resume workarounds\n", ret_val);
		hw->phy.ops.release(hw);
	}
4103 4104
}

4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
/**
 *  e1000_cleanup_led_ich8lan - Restore the default LED operation
 *  @hw: pointer to the HW structure
 *
 *  Return the LED back to the default configuration.
 **/
static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);

	ew32(LEDCTL, hw->mac.ledctl_default);
	return 0;
}

/**
4121
 *  e1000_led_on_ich8lan - Turn LEDs on
4122 4123
 *  @hw: pointer to the HW structure
 *
4124
 *  Turn on the LEDs.
4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136
 **/
static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
				(IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));

	ew32(LEDCTL, hw->mac.ledctl_mode2);
	return 0;
}

/**
4137
 *  e1000_led_off_ich8lan - Turn LEDs off
4138 4139
 *  @hw: pointer to the HW structure
 *
4140
 *  Turn off the LEDs.
4141 4142 4143 4144 4145
 **/
static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
{
	if (hw->phy.type == e1000_phy_ife)
		return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
4146 4147
				(IFE_PSCL_PROBE_MODE |
				 IFE_PSCL_PROBE_LEDS_OFF));
4148 4149 4150 4151 4152

	ew32(LEDCTL, hw->mac.ledctl_mode1);
	return 0;
}

4153 4154 4155 4156 4157 4158 4159 4160
/**
 *  e1000_setup_led_pchlan - Configures SW controllable LED
 *  @hw: pointer to the HW structure
 *
 *  This prepares the SW controllable LED for use.
 **/
static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
{
4161
	return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
4162 4163 4164 4165 4166 4167 4168 4169 4170 4171
}

/**
 *  e1000_cleanup_led_pchlan - Restore the default LED operation
 *  @hw: pointer to the HW structure
 *
 *  Return the LED back to the default configuration.
 **/
static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
{
4172
	return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185
}

/**
 *  e1000_led_on_pchlan - Turn LEDs on
 *  @hw: pointer to the HW structure
 *
 *  Turn on the LEDs.
 **/
static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
{
	u16 data = (u16)hw->mac.ledctl_mode2;
	u32 i, led;

B
Bruce Allan 已提交
4186
	/* If no link, then turn LED on by setting the invert bit
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201
	 * for each LED that's mode is "link_up" in ledctl_mode2.
	 */
	if (!(er32(STATUS) & E1000_STATUS_LU)) {
		for (i = 0; i < 3; i++) {
			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
			if ((led & E1000_PHY_LED0_MODE_MASK) !=
			    E1000_LEDCTL_MODE_LINK_UP)
				continue;
			if (led & E1000_PHY_LED0_IVRT)
				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
			else
				data |= (E1000_PHY_LED0_IVRT << (i * 5));
		}
	}

4202
	return e1e_wphy(hw, HV_LED_CONFIG, data);
4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215
}

/**
 *  e1000_led_off_pchlan - Turn LEDs off
 *  @hw: pointer to the HW structure
 *
 *  Turn off the LEDs.
 **/
static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
{
	u16 data = (u16)hw->mac.ledctl_mode1;
	u32 i, led;

B
Bruce Allan 已提交
4216
	/* If no link, then turn LED off by clearing the invert bit
4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231
	 * for each LED that's mode is "link_up" in ledctl_mode1.
	 */
	if (!(er32(STATUS) & E1000_STATUS_LU)) {
		for (i = 0; i < 3; i++) {
			led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
			if ((led & E1000_PHY_LED0_MODE_MASK) !=
			    E1000_LEDCTL_MODE_LINK_UP)
				continue;
			if (led & E1000_PHY_LED0_IVRT)
				data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
			else
				data |= (E1000_PHY_LED0_IVRT << (i * 5));
		}
	}

4232
	return e1e_wphy(hw, HV_LED_CONFIG, data);
4233 4234
}

4235
/**
4236
 *  e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
4237 4238
 *  @hw: pointer to the HW structure
 *
4239 4240 4241 4242 4243 4244 4245
 *  Read appropriate register for the config done bit for completion status
 *  and configure the PHY through s/w for EEPROM-less parts.
 *
 *  NOTE: some silicon which is EEPROM-less will fail trying to read the
 *  config done bit, so only an error is logged and continues.  If we were
 *  to return with error, EEPROM-less silicon would not be able to be reset
 *  or change link.
4246 4247 4248
 **/
static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
{
4249
	s32 ret_val = 0;
4250
	u32 bank = 0;
4251
	u32 status;
4252

4253
	e1000e_get_cfg_done_generic(hw);
4254

4255 4256 4257 4258 4259 4260
	/* Wait for indication from h/w that it has completed basic config */
	if (hw->mac.type >= e1000_ich10lan) {
		e1000_lan_init_done_ich8lan(hw);
	} else {
		ret_val = e1000e_get_auto_rd_done(hw);
		if (ret_val) {
B
Bruce Allan 已提交
4261
			/* When auto config read does not complete, do not
4262 4263 4264 4265 4266 4267
			 * return with an error. This can happen in situations
			 * where there is no eeprom and prevents getting link.
			 */
			e_dbg("Auto Read Done did not complete\n");
			ret_val = 0;
		}
4268 4269
	}

4270 4271 4272 4273 4274 4275
	/* Clear PHY Reset Asserted bit */
	status = er32(STATUS);
	if (status & E1000_STATUS_PHYRA)
		ew32(STATUS, status & ~E1000_STATUS_PHYRA);
	else
		e_dbg("PHY Reset Asserted not set - needs delay\n");
4276 4277

	/* If EEPROM is not marked present, init the IGP 3 PHY manually */
4278
	if (hw->mac.type <= e1000_ich9lan) {
B
Bruce Allan 已提交
4279
		if (!(er32(EECD) & E1000_EECD_PRES) &&
4280 4281 4282 4283 4284 4285
		    (hw->phy.type == e1000_phy_igp_3)) {
			e1000e_phy_init_script_igp3(hw);
		}
	} else {
		if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
			/* Maybe we should do a basic PHY config */
4286
			e_dbg("EEPROM not present\n");
4287
			ret_val = -E1000_ERR_CONFIG;
4288 4289 4290
		}
	}

4291
	return ret_val;
4292 4293
}

4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
/**
 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
 * @hw: pointer to the HW structure
 *
 * In the case of a PHY power down to save power, or to turn off link during a
 * driver unload, or wake on lan is not enabled, remove the link.
 **/
static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
{
	/* If the management interface is not enabled, then power down */
	if (!(hw->mac.ops.check_mng_mode(hw) ||
	      hw->phy.ops.check_reset_block(hw)))
		e1000_power_down_phy_copper(hw);
}

4309 4310 4311 4312 4313 4314 4315 4316 4317
/**
 *  e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
 *  @hw: pointer to the HW structure
 *
 *  Clears hardware counters specific to the silicon family and calls
 *  clear_hw_cntrs_generic to clear all general purpose counters.
 **/
static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
{
4318
	u16 phy_data;
4319
	s32 ret_val;
4320 4321 4322

	e1000e_clear_hw_cntrs_base(hw);

4323 4324 4325 4326 4327 4328
	er32(ALGNERRC);
	er32(RXERRC);
	er32(TNCRS);
	er32(CEXTERR);
	er32(TSCTC);
	er32(TSCTFC);
4329

4330 4331 4332
	er32(MGTPRC);
	er32(MGTPDC);
	er32(MGTPTC);
4333

4334 4335
	er32(IAC);
	er32(ICRXOC);
4336

4337 4338
	/* Clear PHY statistics registers */
	if ((hw->phy.type == e1000_phy_82578) ||
4339
	    (hw->phy.type == e1000_phy_82579) ||
B
Bruce Allan 已提交
4340
	    (hw->phy.type == e1000_phy_i217) ||
4341
	    (hw->phy.type == e1000_phy_82577)) {
4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
		ret_val = hw->phy.ops.acquire(hw);
		if (ret_val)
			return;
		ret_val = hw->phy.ops.set_page(hw,
					       HV_STATS_PAGE << IGP_PAGE_SHIFT);
		if (ret_val)
			goto release;
		hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
		hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
release:
		hw->phy.ops.release(hw);
4365
	}
4366 4367
}

J
Jeff Kirsher 已提交
4368
static const struct e1000_mac_operations ich8_mac_ops = {
4369
	/* check_mng_mode dependent on mac type */
4370
	.check_for_link		= e1000_check_for_copper_link_ich8lan,
4371
	/* cleanup_led dependent on mac type */
4372 4373
	.clear_hw_cntrs		= e1000_clear_hw_cntrs_ich8lan,
	.get_bus_info		= e1000_get_bus_info_ich8lan,
4374
	.set_lan_id		= e1000_set_lan_id_single_port,
4375
	.get_link_up_info	= e1000_get_link_up_info_ich8lan,
4376 4377
	/* led_on dependent on mac type */
	/* led_off dependent on mac type */
4378
	.update_mc_addr_list	= e1000e_update_mc_addr_list_generic,
4379 4380 4381
	.reset_hw		= e1000_reset_hw_ich8lan,
	.init_hw		= e1000_init_hw_ich8lan,
	.setup_link		= e1000_setup_link_ich8lan,
4382
	.setup_physical_interface = e1000_setup_copper_link_ich8lan,
4383
	/* id_led_init dependent on mac type */
4384
	.config_collision_dist	= e1000e_config_collision_dist_generic,
4385
	.rar_set		= e1000e_rar_set_generic,
4386 4387
};

J
Jeff Kirsher 已提交
4388
static const struct e1000_phy_operations ich8_phy_ops = {
4389
	.acquire		= e1000_acquire_swflag_ich8lan,
4390
	.check_reset_block	= e1000_check_reset_block_ich8lan,
4391
	.commit			= NULL,
4392
	.get_cfg_done		= e1000_get_cfg_done_ich8lan,
4393
	.get_cable_length	= e1000e_get_cable_length_igp_2,
4394 4395 4396
	.read_reg		= e1000e_read_phy_reg_igp,
	.release		= e1000_release_swflag_ich8lan,
	.reset			= e1000_phy_hw_reset_ich8lan,
4397 4398
	.set_d0_lplu_state	= e1000_set_d0_lplu_state_ich8lan,
	.set_d3_lplu_state	= e1000_set_d3_lplu_state_ich8lan,
4399
	.write_reg		= e1000e_write_phy_reg_igp,
4400 4401
};

J
Jeff Kirsher 已提交
4402
static const struct e1000_nvm_operations ich8_nvm_ops = {
4403
	.acquire		= e1000_acquire_nvm_ich8lan,
4404
	.read			= e1000_read_nvm_ich8lan,
4405
	.release		= e1000_release_nvm_ich8lan,
4406
	.reload			= e1000e_reload_nvm_generic,
4407
	.update			= e1000_update_nvm_checksum_ich8lan,
4408
	.valid_led_default	= e1000_valid_led_default_ich8lan,
4409 4410
	.validate		= e1000_validate_nvm_checksum_ich8lan,
	.write			= e1000_write_nvm_ich8lan,
4411 4412
};

J
Jeff Kirsher 已提交
4413
const struct e1000_info e1000_ich8_info = {
4414 4415
	.mac			= e1000_ich8lan,
	.flags			= FLAG_HAS_WOL
4416
				  | FLAG_IS_ICH
4417 4418 4419 4420 4421
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
	.pba			= 8,
4422
	.max_hw_frame_size	= ETH_FRAME_LEN + ETH_FCS_LEN,
J
Jeff Kirsher 已提交
4423
	.get_variants		= e1000_get_variants_ich8lan,
4424 4425 4426 4427 4428
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};

J
Jeff Kirsher 已提交
4429
const struct e1000_info e1000_ich9_info = {
4430 4431
	.mac			= e1000_ich9lan,
	.flags			= FLAG_HAS_JUMBO_FRAMES
4432
				  | FLAG_IS_ICH
4433 4434 4435 4436 4437
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
4438
	.pba			= 18,
4439
	.max_hw_frame_size	= DEFAULT_JUMBO,
J
Jeff Kirsher 已提交
4440
	.get_variants		= e1000_get_variants_ich8lan,
4441 4442 4443 4444 4445
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};

J
Jeff Kirsher 已提交
4446
const struct e1000_info e1000_ich10_info = {
4447 4448 4449 4450 4451 4452 4453 4454
	.mac			= e1000_ich10lan,
	.flags			= FLAG_HAS_JUMBO_FRAMES
				  | FLAG_IS_ICH
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_APME_IN_WUC,
4455
	.pba			= 18,
4456
	.max_hw_frame_size	= DEFAULT_JUMBO,
4457 4458 4459 4460 4461
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
4462

J
Jeff Kirsher 已提交
4463
const struct e1000_info e1000_pch_info = {
4464 4465 4466 4467 4468 4469 4470
	.mac			= e1000_pchlan,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
4471
				  | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
4472
				  | FLAG_APME_IN_WUC,
4473
	.flags2			= FLAG2_HAS_PHY_STATS,
4474 4475 4476 4477 4478 4479 4480
	.pba			= 26,
	.max_hw_frame_size	= 4096,
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
4481

J
Jeff Kirsher 已提交
4482
const struct e1000_info e1000_pch2_info = {
4483 4484 4485
	.mac			= e1000_pch2lan,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
4486
				  | FLAG_HAS_HW_TIMESTAMP
4487 4488 4489 4490 4491
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_APME_IN_WUC,
4492 4493
	.flags2			= FLAG2_HAS_PHY_STATS
				  | FLAG2_HAS_EEE,
4494
	.pba			= 26,
4495
	.max_hw_frame_size	= 9018,
4496 4497 4498 4499 4500
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};
B
Bruce Allan 已提交
4501 4502 4503 4504 4505

const struct e1000_info e1000_pch_lpt_info = {
	.mac			= e1000_pch_lpt,
	.flags			= FLAG_IS_ICH
				  | FLAG_HAS_WOL
4506
				  | FLAG_HAS_HW_TIMESTAMP
B
Bruce Allan 已提交
4507 4508 4509 4510 4511 4512 4513 4514
				  | FLAG_HAS_CTRLEXT_ON_LOAD
				  | FLAG_HAS_AMT
				  | FLAG_HAS_FLASH
				  | FLAG_HAS_JUMBO_FRAMES
				  | FLAG_APME_IN_WUC,
	.flags2			= FLAG2_HAS_PHY_STATS
				  | FLAG2_HAS_EEE,
	.pba			= 26,
4515
	.max_hw_frame_size	= 9018,
B
Bruce Allan 已提交
4516 4517 4518 4519 4520
	.get_variants		= e1000_get_variants_ich8lan,
	.mac_ops		= &ich8_mac_ops,
	.phy_ops		= &ich8_phy_ops,
	.nvm_ops		= &ich8_nvm_ops,
};