head.S 35.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/boot/compressed/head.S
 *
 *  Copyright (C) 1996-2002 Russell King
5
 *  Copyright (C) 2004 Hyok S. Choi (MPU support)
L
Linus Torvalds 已提交
6 7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/linkage.h>
12
#include <asm/assembler.h>
13 14
#include <asm/v7m.h>

R
Roy Franz 已提交
15 16
#include "efi-header.S"

17 18
 AR_CLASS(	.arch	armv7-a	)
 M_CLASS(	.arch	armv7-m	)
L
Linus Torvalds 已提交
19 20 21 22 23 24 25 26 27

/*
 * Debugging stuff
 *
 * Note that these macros must not contain any code which is not
 * 100% relocatable.  Any attempt to do so will result in a crash.
 * Please select one of the following when turning on debugging.
 */
#ifdef DEBUG
28 29

#if defined(CONFIG_DEBUG_ICEDCC)
30

31
#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
32
		.macro	loadsp, rb, tmp1, tmp2
33 34 35 36
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c0, c5, 0
		.endm
37
#elif defined(CONFIG_CPU_XSCALE)
38
		.macro	loadsp, rb, tmp1, tmp2
39 40 41 42
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c8, c0, 0
		.endm
43
#else
44
		.macro	loadsp, rb, tmp1, tmp2
L
Linus Torvalds 已提交
45
		.endm
46
		.macro	writeb, ch, rb
47
		mcr	p14, 0, \ch, c1, c0, 0
L
Linus Torvalds 已提交
48
		.endm
49 50
#endif

51
#else
52

53
#include CONFIG_DEBUG_LL_INCLUDE
54

55 56
		.macro	writeb,	ch, rb
		senduart \ch, \rb
L
Linus Torvalds 已提交
57
		.endm
58

59
#if defined(CONFIG_ARCH_SA1100)
60
		.macro	loadsp, rb, tmp1, tmp2
L
Linus Torvalds 已提交
61
		mov	\rb, #0x80000000	@ physical base address
62
#ifdef CONFIG_DEBUG_LL_SER3
L
Linus Torvalds 已提交
63
		add	\rb, \rb, #0x00050000	@ Ser3
64
#else
L
Linus Torvalds 已提交
65
		add	\rb, \rb, #0x00010000	@ Ser1
66
#endif
L
Linus Torvalds 已提交
67 68
		.endm
#else
69 70
		.macro	loadsp,	rb, tmp1, tmp2
		addruart \rb, \tmp1, \tmp2
71
		.endm
L
Linus Torvalds 已提交
72
#endif
73
#endif
L
Linus Torvalds 已提交
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
#endif

		.macro	kputc,val
		mov	r0, \val
		bl	putc
		.endm

		.macro	kphex,val,len
		mov	r0, \val
		mov	r1, #\len
		bl	phex
		.endm

		.macro	debug_reloc_start
#ifdef DEBUG
		kputc	#'\n'
		kphex	r6, 8		/* processor id */
		kputc	#':'
		kphex	r7, 8		/* architecture id */
93
#ifdef CONFIG_CPU_CP15
L
Linus Torvalds 已提交
94 95 96
		kputc	#':'
		mrc	p15, 0, r0, c1, c0
		kphex	r0, 8		/* control reg */
97
#endif
L
Linus Torvalds 已提交
98 99 100
		kputc	#'\n'
		kphex	r5, 8		/* decompressed kernel start */
		kputc	#'-'
101
		kphex	r9, 8		/* decompressed kernel end  */
L
Linus Torvalds 已提交
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
		kputc	#'>'
		kphex	r4, 8		/* kernel execution address */
		kputc	#'\n'
#endif
		.endm

		.macro	debug_reloc_end
#ifdef DEBUG
		kphex	r5, 8		/* end of kernel */
		kputc	#'\n'
		mov	r0, r4
		bl	memdump		/* dump 256 bytes at start of kernel */
#endif
		.endm

		.section ".start", #alloc, #execinstr
/*
 * sort out different calling conventions
 */
		.align
122 123 124 125 126 127
		/*
		 * Always enter in ARM state for CPUs that support the ARM ISA.
		 * As of today (2014) that's exactly the members of the A and R
		 * classes.
		 */
 AR_CLASS(	.arm	)
L
Linus Torvalds 已提交
128 129
start:
		.type	start,#function
130
		.rept	7
R
Roy Franz 已提交
131
		__nop
L
Linus Torvalds 已提交
132
		.endr
133 134 135 136 137 138 139 140
#ifndef CONFIG_THUMB2_KERNEL
		mov	r0, r0
#else
 AR_CLASS(	sub	pc, pc, #3	)	@ A/R: switch to Thumb2 mode
  M_CLASS(	nop.w			)	@ M: already in Thumb2 mode
		.thumb
#endif
		W(b)	1f
L
Linus Torvalds 已提交
141

142 143 144
		.word	_magic_sig	@ Magic numbers to help the loader
		.word	_magic_start	@ absolute load/run zImage address
		.word	_magic_end	@ zImage end address
145
		.word	0x04030201	@ endianness flag
146 147
		.word	0x45454545	@ another magic number to indicate
		.word	_magic_table	@ additional data table
148

149 150
		__EFI_HEADER
1:
151 152
 ARM_BE8(	setend	be		)	@ go BE8 if compiled for BE8
 AR_CLASS(	mrs	r9, cpsr	)
153 154 155 156
#ifdef CONFIG_ARM_VIRT_EXT
		bl	__hyp_stub_install	@ get into SVC mode, reversibly
#endif
		mov	r7, r1			@ save architecture ID
157
		mov	r8, r2			@ save atags pointer
L
Linus Torvalds 已提交
158

159
#ifndef CONFIG_CPU_V7M
L
Linus Torvalds 已提交
160 161 162 163 164 165 166 167 168
		/*
		 * Booting from Angel - need to enter SVC mode and disable
		 * FIQs/IRQs (numeric definitions from angel arm.h source).
		 * We only do this if we were in user mode on entry.
		 */
		mrs	r2, cpsr		@ get current mode
		tst	r2, #3			@ not user?
		bne	not_angel
		mov	r0, #0x17		@ angel_SWIreason_EnterSVC
169 170
 ARM(		swi	0x123456	)	@ angel_SWI_ARM
 THUMB(		svc	0xab		)	@ angel_SWI_THUMB
L
Linus Torvalds 已提交
171
not_angel:
172 173 174
		safe_svcmode_maskall r0
		msr	spsr_cxsf, r9		@ Save the CPU boot mode in
						@ SPSR
175
#endif
L
Linus Torvalds 已提交
176 177 178 179 180 181 182
		/*
		 * Note that some cache flushing and other stuff may
		 * be needed here - is there an Angel SWI call for this?
		 */

		/*
		 * some architecture specific code can be inserted
183
		 * by the linker here, but it should preserve r7, r8, and r9.
L
Linus Torvalds 已提交
184 185 186
		 */

		.text
187

188
#ifdef CONFIG_AUTO_ZRELADDR
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
		/*
		 * Find the start of physical memory.  As we are executing
		 * without the MMU on, we are in the physical address space.
		 * We just need to get rid of any offset by aligning the
		 * address.
		 *
		 * This alignment is a balance between the requirements of
		 * different platforms - we have chosen 128MB to allow
		 * platforms which align the start of their physical memory
		 * to 128MB to use this feature, while allowing the zImage
		 * to be placed within the first 128MB of memory on other
		 * platforms.  Increasing the alignment means we place
		 * stricter alignment requirements on the start of physical
		 * memory, but relaxing it means that we break people who
		 * are already placing their zImage in (eg) the top 64MB
		 * of this range.
		 */
206 207
		mov	r4, pc
		and	r4, r4, #0xf8000000
208
		/* Determine final kernel image address. */
209 210
		add	r4, r4, #TEXT_OFFSET
#else
211
		ldr	r4, =zreladdr
212
#endif
L
Linus Torvalds 已提交
213

214 215
		/*
		 * Set up a page table only if it won't overwrite ourself.
216
		 * That means r4 < pc || r4 - 16k page directory > &_end.
217 218 219 220 221 222 223 224 225 226
		 * Given that r4 > &_end is most unfrequent, we add a rough
		 * additional 1MB of room for a possible appended DTB.
		 */
		mov	r0, pc
		cmp	r0, r4
		ldrcc	r0, LC0+32
		addcc	r0, r0, pc
		cmpcc	r4, r0
		orrcc	r4, r4, #1		@ remember we skipped cache_on
		blcs	cache_on
227 228

restart:	adr	r0, LC0
229
		ldmia	r0, {r1, r2, r3, r6, r10, r11, r12}
230
		ldr	sp, [r0, #28]
231 232 233 234 235 236 237

		/*
		 * We might be running at a different address.  We need
		 * to fix up various pointers.
		 */
		sub	r0, r0, r1		@ calculate the delta offset
		add	r6, r6, r0		@ _edata
238 239 240 241 242 243 244 245 246 247 248 249 250 251
		add	r10, r10, r0		@ inflated kernel size location

		/*
		 * The kernel build system appends the size of the
		 * decompressed kernel at the end of the compressed data
		 * in little-endian form.
		 */
		ldrb	r9, [r10, #0]
		ldrb	lr, [r10, #1]
		orr	r9, r9, lr, lsl #8
		ldrb	lr, [r10, #2]
		ldrb	r10, [r10, #3]
		orr	r9, r9, lr, lsl #16
		orr	r9, r9, r10, lsl #24
L
Linus Torvalds 已提交
252

253 254 255 256 257
#ifndef CONFIG_ZBOOT_ROM
		/* malloc space is above the relocated stack (64k max) */
		add	sp, sp, r0
		add	r10, sp, #0x10000
#else
L
Linus Torvalds 已提交
258
		/*
259 260 261
		 * With ZBOOT_ROM the bss/stack is non relocatable,
		 * but someone could still run this code from RAM,
		 * in which case our reference is _edata.
L
Linus Torvalds 已提交
262
		 */
263 264 265
		mov	r10, r6
#endif

266 267 268 269 270 271
		mov	r5, #0			@ init dtb size to 0
#ifdef CONFIG_ARM_APPENDED_DTB
/*
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
272
 *   r4  = final kernel address (possibly with LSB set)
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
 *   r5  = appended dtb size (still unknown)
 *   r6  = _edata
 *   r7  = architecture ID
 *   r8  = atags/device tree pointer
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 *
 * if there are device trees (dtb) appended to zImage, advance r10 so that the
 * dtb data will get relocated along with the kernel if necessary.
 */

		ldr	lr, [r6, #0]
#ifndef __ARMEB__
		ldr	r1, =0xedfe0dd0		@ sig is 0xd00dfeed big endian
#else
		ldr	r1, =0xd00dfeed
#endif
		cmp	lr, r1
		bne	dtb_check_done		@ not found

296 297 298 299 300
#ifdef CONFIG_ARM_ATAG_DTB_COMPAT
		/*
		 * OK... Let's do some funky business here.
		 * If we do have a DTB appended to zImage, and we do have
		 * an ATAG list around, we want the later to be translated
301 302 303
		 * and folded into the former here. No GOT fixup has occurred
		 * yet, but none of the code we're about to call uses any
		 * global variable.
304
		*/
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327

		/* Get the initial DTB size */
		ldr	r5, [r6, #4]
#ifndef __ARMEB__
		/* convert to little endian */
		eor	r1, r5, r5, ror #16
		bic	r1, r1, #0x00ff0000
		mov	r5, r5, ror #8
		eor	r5, r5, r1, lsr #8
#endif
		/* 50% DTB growth should be good enough */
		add	r5, r5, r5, lsr #1
		/* preserve 64-bit alignment */
		add	r5, r5, #7
		bic	r5, r5, #7
		/* clamp to 32KB min and 1MB max */
		cmp	r5, #(1 << 15)
		movlo	r5, #(1 << 15)
		cmp	r5, #(1 << 20)
		movhi	r5, #(1 << 20)
		/* temporarily relocate the stack past the DTB work space */
		add	sp, sp, r5

328 329 330
		stmfd	sp!, {r0-r3, ip, lr}
		mov	r0, r8
		mov	r1, r6
331
		mov	r2, r5
332 333 334 335 336 337 338 339
		bl	atags_to_fdt

		/*
		 * If returned value is 1, there is no ATAG at the location
		 * pointed by r8.  Try the typical 0x100 offset from start
		 * of RAM and hope for the best.
		 */
		cmp	r0, #1
340
		sub	r0, r4, #TEXT_OFFSET
341
		bic	r0, r0, #1
342
		add	r0, r0, #0x100
343
		mov	r1, r6
344
		mov	r2, r5
345
		bleq	atags_to_fdt
346 347

		ldmfd	sp!, {r0-r3, ip, lr}
348
		sub	sp, sp, r5
349 350
#endif

351 352
		mov	r8, r6			@ use the appended device tree

353 354 355 356 357 358 359 360 361 362 363 364
		/*
		 * Make sure that the DTB doesn't end up in the final
		 * kernel's .bss area. To do so, we adjust the decompressed
		 * kernel size to compensate if that .bss size is larger
		 * than the relocated code.
		 */
		ldr	r5, =_kernel_bss_size
		adr	r1, wont_overwrite
		sub	r1, r6, r1
		subs	r1, r5, r1
		addhi	r9, r9, r1

365
		/* Get the current DTB size */
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
		ldr	r5, [r6, #4]
#ifndef __ARMEB__
		/* convert r5 (dtb size) to little endian */
		eor	r1, r5, r5, ror #16
		bic	r1, r1, #0x00ff0000
		mov	r5, r5, ror #8
		eor	r5, r5, r1, lsr #8
#endif

		/* preserve 64-bit alignment */
		add	r5, r5, #7
		bic	r5, r5, #7

		/* relocate some pointers past the appended dtb */
		add	r6, r6, r5
		add	r10, r10, r5
		add	sp, sp, r5
dtb_check_done:
#endif

386 387
/*
 * Check to see if we will overwrite ourselves.
388
 *   r4  = final kernel address (possibly with LSB set)
389 390 391
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 * We basically want:
392
 *   r4 - 16k page directory >= r10 -> OK
393
 *   r4 + image length <= address of wont_overwrite -> OK
394
 * Note: the possible LSB in r4 is harmless here.
395
 */
396
		add	r10, r10, #16384
397 398 399
		cmp	r4, r10
		bhs	wont_overwrite
		add	r10, r4, r9
400 401
		adr	r9, wont_overwrite
		cmp	r10, r9
402 403 404 405 406 407 408 409 410
		bls	wont_overwrite

/*
 * Relocate ourselves past the end of the decompressed kernel.
 *   r6  = _edata
 *   r10 = end of the decompressed kernel
 * Because we always copy ahead, we need to do it from the end and go
 * backward in case the source and destination overlap.
 */
411 412 413 414 415 416
		/*
		 * Bump to the next 256-byte boundary with the size of
		 * the relocation code added. This avoids overwriting
		 * ourself when the offset is small.
		 */
		add	r10, r10, #((reloc_code_end - restart + 256) & ~255)
417 418
		bic	r10, r10, #255

419 420 421 422
		/* Get start of code we want to copy and align it down. */
		adr	r5, restart
		bic	r5, r5, #31

423 424 425 426 427 428 429
/* Relocate the hyp vector base if necessary */
#ifdef CONFIG_ARM_VIRT_EXT
		mrs	r0, spsr
		and	r0, r0, #MODE_MASK
		cmp	r0, #HYP_MODE
		bne	1f

430 431 432 433 434 435 436 437 438 439 440
		/*
		 * Compute the address of the hyp vectors after relocation.
		 * This requires some arithmetic since we cannot directly
		 * reference __hyp_stub_vectors in a PC-relative way.
		 * Call __hyp_set_vectors with the new address so that we
		 * can HVC again after the copy.
		 */
0:		adr	r0, 0b
		movw	r1, #:lower16:__hyp_stub_vectors - 0b
		movt	r1, #:upper16:__hyp_stub_vectors - 0b
		add	r0, r0, r1
441 442 443 444 445 446
		sub	r0, r0, r5
		add	r0, r0, r10
		bl	__hyp_set_vectors
1:
#endif

447 448 449 450 451 452 453 454 455 456 457 458 459 460
		sub	r9, r6, r5		@ size to copy
		add	r9, r9, #31		@ rounded up to a multiple
		bic	r9, r9, #31		@ ... of 32 bytes
		add	r6, r9, r5
		add	r9, r9, r10

1:		ldmdb	r6!, {r0 - r3, r10 - r12, lr}
		cmp	r6, r5
		stmdb	r9!, {r0 - r3, r10 - r12, lr}
		bhi	1b

		/* Preserve offset to relocated code. */
		sub	r6, r9, r6

461 462 463 464 465
#ifndef CONFIG_ZBOOT_ROM
		/* cache_clean_flush may use the stack, so relocate it */
		add	sp, sp, r6
#endif

466
		bl	cache_clean_flush
467

468
		badr	r0, restart
469 470 471 472 473 474 475 476 477
		add	r0, r0, r6
		mov	pc, r0

wont_overwrite:
/*
 * If delta is zero, we are running at the address we were linked at.
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
478
 *   r4  = kernel execution address (possibly with LSB set)
479
 *   r5  = appended dtb size (0 if not present)
480 481 482 483 484 485
 *   r7  = architecture ID
 *   r8  = atags pointer
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 */
486
		orrs	r1, r0, r5
487
		beq	not_relocated
488

489
		add	r11, r11, r0
490
		add	r12, r12, r0
L
Linus Torvalds 已提交
491 492 493 494 495

#ifndef CONFIG_ZBOOT_ROM
		/*
		 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
		 * we need to fix up pointers into the BSS region.
496
		 * Note that the stack pointer has already been fixed up.
L
Linus Torvalds 已提交
497 498 499 500 501 502
		 */
		add	r2, r2, r0
		add	r3, r3, r0

		/*
		 * Relocate all entries in the GOT table.
503
		 * Bump bss entries to _edata + dtb size
L
Linus Torvalds 已提交
504
		 */
505
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
506 507 508 509 510
		add	r1, r1, r0		@ This fixes up C references
		cmp	r1, r2			@ if entry >= bss_start &&
		cmphs	r3, r1			@       bss_end > entry
		addhi	r1, r1, r5		@    entry += dtb size
		str	r1, [r11], #4		@ next entry
511
		cmp	r11, r12
L
Linus Torvalds 已提交
512
		blo	1b
513 514 515 516 517

		/* bump our bss pointers too */
		add	r2, r2, r5
		add	r3, r3, r5

L
Linus Torvalds 已提交
518 519 520 521 522 523
#else

		/*
		 * Relocate entries in the GOT table.  We only relocate
		 * the entries that are outside the (relocated) BSS region.
		 */
524
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
L
Linus Torvalds 已提交
525 526 527
		cmp	r1, r2			@ entry < bss_start ||
		cmphs	r3, r1			@ _end < entry
		addlo	r1, r1, r0		@ table.  This fixes up the
528
		str	r1, [r11], #4		@ C references.
529
		cmp	r11, r12
L
Linus Torvalds 已提交
530 531 532 533 534 535 536 537 538 539 540
		blo	1b
#endif

not_relocated:	mov	r0, #0
1:		str	r0, [r2], #4		@ clear bss
		str	r0, [r2], #4
		str	r0, [r2], #4
		str	r0, [r2], #4
		cmp	r2, r3
		blo	1b

541 542 543 544 545 546 547 548 549
		/*
		 * Did we skip the cache setup earlier?
		 * That is indicated by the LSB in r4.
		 * Do it now if so.
		 */
		tst	r4, #1
		bic	r4, r4, #1
		blne	cache_on

L
Linus Torvalds 已提交
550
/*
551 552 553 554 555
 * The C runtime environment should now be setup sufficiently.
 * Set up some pointers, and start decompressing.
 *   r4  = kernel execution address
 *   r7  = architecture ID
 *   r8  = atags pointer
L
Linus Torvalds 已提交
556
 */
557 558 559
		mov	r0, r4
		mov	r1, sp			@ malloc space above stack
		add	r2, sp, #0x10000	@ 64k max
L
Linus Torvalds 已提交
560 561 562
		mov	r3, r7
		bl	decompress_kernel
		bl	cache_clean_flush
563 564 565
		bl	cache_off
		mov	r1, r7			@ restore architecture number
		mov	r2, r8			@ restore atags pointer
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586

#ifdef CONFIG_ARM_VIRT_EXT
		mrs	r0, spsr		@ Get saved CPU boot mode
		and	r0, r0, #MODE_MASK
		cmp	r0, #HYP_MODE		@ if not booted in HYP mode...
		bne	__enter_kernel		@ boot kernel directly

		adr	r12, .L__hyp_reentry_vectors_offset
		ldr	r0, [r12]
		add	r0, r0, r12

		bl	__hyp_set_vectors
		__HVC(0)			@ otherwise bounce to hyp mode

		b	.			@ should never be reached

		.align	2
.L__hyp_reentry_vectors_offset:	.long	__hyp_reentry_vectors - .
#else
		b	__enter_kernel
#endif
L
Linus Torvalds 已提交
587

588
		.align	2
L
Linus Torvalds 已提交
589 590 591 592
		.type	LC0, #object
LC0:		.word	LC0			@ r1
		.word	__bss_start		@ r2
		.word	_end			@ r3
593
		.word	_edata			@ r6
594
		.word	input_data_end - 4	@ r10 (inflated size location)
595
		.word	_got_start		@ r11
L
Linus Torvalds 已提交
596
		.word	_got_end		@ ip
597
		.word	.L_user_stack_end	@ sp
598
		.word	_end - restart + 16384 + 1024*1024
L
Linus Torvalds 已提交
599 600 601 602
		.size	LC0, . - LC0

#ifdef CONFIG_ARCH_RPC
		.globl	params
603
params:		ldr	r0, =0x10000100		@ params_phys for RPC
L
Linus Torvalds 已提交
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
		mov	pc, lr
		.ltorg
		.align
#endif

/*
 * Turn on the cache.  We need to setup some page tables so that we
 * can have both the I and D caches on.
 *
 * We place the page tables 16k down from the kernel execution address,
 * and we hope that nothing else is using it.  If we're using it, we
 * will go pop!
 *
 * On entry,
 *  r4 = kernel execution address
 *  r7 = architecture number
620
 *  r8 = atags pointer
L
Linus Torvalds 已提交
621
 * On exit,
622
 *  r0, r1, r2, r3, r9, r10, r12 corrupted
L
Linus Torvalds 已提交
623
 * This routine must preserve:
624
 *  r4, r7, r8
L
Linus Torvalds 已提交
625 626 627 628 629
 */
		.align	5
cache_on:	mov	r3, #8			@ cache_on function
		b	call_cache_fn

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
/*
 * Initialize the highest priority protection region, PR7
 * to cover all 32bit address and cacheable and bufferable.
 */
__armv4_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting
		mcr 	p15, 0, r0, c6, c7, 1

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ D-cache on
		mcr	p15, 0, r0, c2, c0, 1	@ I-cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 1	@ I-access permission
		mcr	p15, 0, r0, c5, c0, 0	@ D-access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ ...I .... ..D. WC.M
		orr	r0, r0, #0x002d		@ .... .... ..1. 11.1
		orr	r0, r0, #0x1000		@ ...1 .... .... ....

		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mov	pc, lr

__armv3_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 0	@ access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
677 678 679 680
		/*
		 * ?? ARMv3 MMU does not allow reading the control register,
		 * does this really work on ARMv3 MPU?
		 */
681 682 683
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ .... .... .... WC.M
		orr	r0, r0, #0x000d		@ .... .... .... 11.1
684
		/* ?? this overwrites the value constructed above? */
685 686 687
		mov	r0, #0
		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

688
		/* ?? invalidate for the second time? */
689 690 691
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

692 693 694 695 696 697
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
#define CB_BITS 0x08
#else
#define CB_BITS 0x0c
#endif

L
Linus Torvalds 已提交
698 699 700 701 702 703 704 705
__setup_mmu:	sub	r3, r4, #16384		@ Page directory size
		bic	r3, r3, #0xff		@ Align the pointer
		bic	r3, r3, #0x3f00
/*
 * Initialise the page tables, turning on the cacheable and bufferable
 * bits for the RAM area only.
 */
		mov	r0, r3
706 707 708
		mov	r9, r0, lsr #18
		mov	r9, r9, lsl #18		@ start of RAM
		add	r10, r9, #0x10000000	@ a reasonable RAM size
709 710
		mov	r1, #0x12		@ XN|U + section mapping
		orr	r1, r1, #3 << 10	@ AP=11
L
Linus Torvalds 已提交
711
		add	r2, r3, #16384
712
1:		cmp	r1, r9			@ if virt > start of RAM
713 714 715 716
		cmphs	r10, r1			@   && end of RAM > virt
		bic	r1, r1, #0x1c		@ clear XN|U + C + B
		orrlo	r1, r1, #0x10		@ Set XN|U for non-RAM
		orrhs	r1, r1, r6		@ set RAM section settings
L
Linus Torvalds 已提交
717 718 719 720 721 722 723 724 725 726
		str	r1, [r0], #4		@ 1:1 mapping
		add	r1, r1, #1048576
		teq	r0, r2
		bne	1b
/*
 * If ever we are running from Flash, then we surely want the cache
 * to be enabled also for our execution instance...  We map 2MB of it
 * so there is no map overlap problem for up to 1 MB compressed kernel.
 * If the execution is in RAM then we would only be duplicating the above.
 */
727
		orr	r1, r6, #0x04		@ ensure B is set for this
L
Linus Torvalds 已提交
728
		orr	r1, r1, #3 << 10
729 730
		mov	r2, pc
		mov	r2, r2, lsr #20
L
Linus Torvalds 已提交
731 732 733 734 735 736
		orr	r1, r1, r2, lsl #20
		add	r0, r3, r2, lsl #2
		str	r1, [r0], #4
		add	r1, r1, #1048576
		str	r1, [r0]
		mov	pc, lr
737
ENDPROC(__setup_mmu)
L
Linus Torvalds 已提交
738

739 740 741 742 743 744 745 746 747
@ Enable unaligned access on v6, to allow better code generation
@ for the decompressor C code:
__armv6_mmu_cache_on:
		mrc	p15, 0, r0, c1, c0, 0	@ read SCTLR
		bic	r0, r0, #2		@ A (no unaligned access fault)
		orr	r0, r0, #1 << 22	@ U (v6 unaligned access model)
		mcr	p15, 0, r0, c1, c0, 0	@ write SCTLR
		b	__armv4_mmu_cache_on

748 749 750 751 752 753
__arm926ejs_mmu_cache_on:
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
		mov	r0, #4			@ put dcache in WT mode
		mcr	p15, 7, r0, c15, c0, 0
#endif

754
__armv4_mmu_cache_on:
L
Linus Torvalds 已提交
755
		mov	r12, lr
756
#ifdef CONFIG_MMU
757
		mov	r6, #CB_BITS | 0x12	@ U
L
Linus Torvalds 已提交
758 759 760 761 762 763 764
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x0030
765
 ARM_BE8(	orr	r0, r0, #1 << 25 )	@ big-endian page tables
766
		bl	__common_mmu_cache_on
L
Linus Torvalds 已提交
767 768
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
769
#endif
L
Linus Torvalds 已提交
770 771
		mov	pc, r12

772 773
__armv7_mmu_cache_on:
		mov	r12, lr
774
#ifdef CONFIG_MMU
775 776
		mrc	p15, 0, r11, c0, c1, 4	@ read ID_MMFR0
		tst	r11, #0xf		@ VMSA
777
		movne	r6, #CB_BITS | 0x02	@ !XN
778 779 780 781 782
		blne	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		tst	r11, #0xf		@ VMSA
		mcrne	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
783
#endif
784
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
785
		bic	r0, r0, #1 << 28	@ clear SCTLR.TRE
786 787
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x003c		@ write buffer
788 789 790
		bic	r0, r0, #2		@ A (no unaligned access fault)
		orr	r0, r0, #1 << 22	@ U (v6 unaligned access model)
						@ (needed for ARM1176)
791
#ifdef CONFIG_MMU
792
 ARM_BE8(	orr	r0, r0, #1 << 25 )	@ big-endian page tables
793
		mrcne   p15, 0, r6, c2, c0, 2   @ read ttb control reg
794
		orrne	r0, r0, #1		@ MMU enabled
795
		movne	r1, #0xfffffffd		@ domain 0 = client
796
		bic     r6, r6, #1 << 31        @ 32-bit translation system
797
		bic     r6, r6, #(7 << 0) | (1 << 4)	@ use only ttbr0
798 799
		mcrne	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcrne	p15, 0, r1, c3, c0, 0	@ load domain access control
800
		mcrne   p15, 0, r6, c2, c0, 2   @ load ttb control
801
#endif
802
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
803 804 805 806 807 808
		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back
		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
		mov	pc, r12

P
Paulius Zaleckas 已提交
809 810
__fa526_cache_on:
		mov	r12, lr
811
		mov	r6, #CB_BITS | 0x12	@ U
P
Paulius Zaleckas 已提交
812 813 814 815 816 817 818 819 820 821 822 823
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7, 0	@ Invalidate whole cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x1000		@ I-cache enable
		bl	__common_mmu_cache_on
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mov	pc, r12

824
__common_mmu_cache_on:
825
#ifndef CONFIG_THUMB2_KERNEL
L
Linus Torvalds 已提交
826 827 828 829 830 831
#ifndef DEBUG
		orr	r0, r0, #0x000d		@ Write buffer, mmu
#endif
		mov	r1, #-1
		mcr	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcr	p15, 0, r1, c3, c0, 0	@ load domain access control
832 833 834 835 836
		b	1f
		.align	5			@ cache line aligned
1:		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back to
		sub	pc, lr, r0, lsr #32	@ properly flush pipeline
837
#endif
L
Linus Torvalds 已提交
838

839 840
#define PROC_ENTRY_SIZE (4*5)

L
Linus Torvalds 已提交
841 842 843 844 845 846 847 848 849 850
/*
 * Here follow the relocatable cache support functions for the
 * various processors.  This is a generic hook for locating an
 * entry and jumping to an instruction at the specified offset
 * from the start of the block.  Please note this is all position
 * independent code.
 *
 *  r1  = corrupted
 *  r2  = corrupted
 *  r3  = block offset
851
 *  r9  = corrupted
L
Linus Torvalds 已提交
852 853 854 855
 *  r12 = corrupted
 */

call_cache_fn:	adr	r12, proc_types
856
#ifdef CONFIG_CPU_CP15
857
		mrc	p15, 0, r9, c0, c0	@ get processor ID
858 859 860 861 862 863 864 865 866 867
#elif defined(CONFIG_CPU_V7M)
		/*
		 * On v7-M the processor id is located in the V7M_SCB_CPUID
		 * register, but as cache handling is IMPLEMENTATION DEFINED on
		 * v7-M (if existant at all) we just return early here.
		 * If V7M_SCB_CPUID were used the cpu ID functions (i.e.
		 * __armv7_mmu_cache_{on,off,flush}) would be selected which
		 * use cp15 registers that are not implemented on v7-M.
		 */
		bx	lr
868
#else
869
		ldr	r9, =CONFIG_PROCESSOR_ID
870
#endif
L
Linus Torvalds 已提交
871 872
1:		ldr	r1, [r12, #0]		@ get value
		ldr	r2, [r12, #4]		@ get mask
873
		eor	r1, r1, r9		@ (real ^ match)
L
Linus Torvalds 已提交
874
		tst	r1, r2			@       & mask
875 876 877
 ARM(		addeq	pc, r12, r3		) @ call cache function
 THUMB(		addeq	r12, r3			)
 THUMB(		moveq	pc, r12			) @ call cache function
878
		add	r12, r12, #PROC_ENTRY_SIZE
L
Linus Torvalds 已提交
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
		b	1b

/*
 * Table for cache operations.  This is basically:
 *   - CPU ID match
 *   - CPU ID mask
 *   - 'cache on' method instruction
 *   - 'cache off' method instruction
 *   - 'cache flush' method instruction
 *
 * We match an entry using: ((real_id ^ match) & mask) == 0
 *
 * Writethrough caches generally only need 'on' and 'off'
 * methods.  Writeback caches _must_ have the flush method
 * defined.
 */
895
		.align	2
L
Linus Torvalds 已提交
896 897
		.type	proc_types,#object
proc_types:
898 899
		.word	0x41000000		@ old ARM ID
		.word	0xff00f000
L
Linus Torvalds 已提交
900
		mov	pc, lr
901
 THUMB(		nop				)
L
Linus Torvalds 已提交
902
		mov	pc, lr
903
 THUMB(		nop				)
L
Linus Torvalds 已提交
904
		mov	pc, lr
905
 THUMB(		nop				)
L
Linus Torvalds 已提交
906 907 908

		.word	0x41007000		@ ARM7/710
		.word	0xfff8fe00
909 910 911 912
		mov	pc, lr
 THUMB(		nop				)
		mov	pc, lr
 THUMB(		nop				)
L
Linus Torvalds 已提交
913
		mov	pc, lr
914
 THUMB(		nop				)
L
Linus Torvalds 已提交
915 916 917

		.word	0x41807200		@ ARM720T (writethrough)
		.word	0xffffff00
918 919
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
L
Linus Torvalds 已提交
920
		mov	pc, lr
921
 THUMB(		nop				)
L
Linus Torvalds 已提交
922

923 924
		.word	0x41007400		@ ARM74x
		.word	0xff00ff00
925 926 927
		W(b)	__armv3_mpu_cache_on
		W(b)	__armv3_mpu_cache_off
		W(b)	__armv3_mpu_cache_flush
928 929 930
		
		.word	0x41009400		@ ARM94x
		.word	0xff00ff00
931 932 933
		W(b)	__armv4_mpu_cache_on
		W(b)	__armv4_mpu_cache_off
		W(b)	__armv4_mpu_cache_flush
934

935 936
		.word	0x41069260		@ ARM926EJ-S (v5TEJ)
		.word	0xff0ffff0
937 938 939
		W(b)	__arm926ejs_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
940

L
Linus Torvalds 已提交
941 942 943
		.word	0x00007000		@ ARM7 IDs
		.word	0x0000f000
		mov	pc, lr
944
 THUMB(		nop				)
L
Linus Torvalds 已提交
945
		mov	pc, lr
946
 THUMB(		nop				)
L
Linus Torvalds 已提交
947
		mov	pc, lr
948
 THUMB(		nop				)
L
Linus Torvalds 已提交
949 950 951 952 953

		@ Everything from here on will be the new ID system.

		.word	0x4401a100		@ sa110 / sa1100
		.word	0xffffffe0
954 955 956
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
957 958 959

		.word	0x6901b110		@ sa1110
		.word	0xfffffff0
960 961 962
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
963

964 965
		.word	0x56056900
		.word	0xffffff00		@ PXA9xx
966 967 968
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
969 970 971

		.word	0x56158000		@ PXA168
		.word	0xfffff000
972 973 974
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
975

976 977
		.word	0x56050000		@ Feroceon
		.word	0xff0f0000
978 979 980
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
981

982 983 984 985 986 987 988 989 990
#ifdef CONFIG_CPU_FEROCEON_OLD_ID
		/* this conflicts with the standard ARMv5TE entry */
		.long	0x41009260		@ Old Feroceon
		.long	0xff00fff0
		b	__armv4_mmu_cache_on
		b	__armv4_mmu_cache_off
		b	__armv5tej_mmu_cache_flush
#endif

P
Paulius Zaleckas 已提交
991 992
		.word	0x66015261		@ FA526
		.word	0xff01fff1
993 994 995
		W(b)	__fa526_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__fa526_cache_flush
P
Paulius Zaleckas 已提交
996

L
Linus Torvalds 已提交
997 998 999 1000
		@ These match on the architecture ID

		.word	0x00020000		@ ARMv4T
		.word	0x000f0000
1001 1002 1003
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
1004 1005 1006

		.word	0x00050000		@ ARMv5TE
		.word	0x000f0000
1007 1008 1009
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
1010 1011 1012

		.word	0x00060000		@ ARMv5TEJ
		.word	0x000f0000
1013 1014
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
1015
		W(b)	__armv5tej_mmu_cache_flush
L
Linus Torvalds 已提交
1016

1017
		.word	0x0007b000		@ ARMv6
1018
		.word	0x000ff000
1019
		W(b)	__armv6_mmu_cache_on
1020 1021
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv6_mmu_cache_flush
L
Linus Torvalds 已提交
1022

1023 1024
		.word	0x000f0000		@ new CPU Id
		.word	0x000f0000
1025 1026 1027
		W(b)	__armv7_mmu_cache_on
		W(b)	__armv7_mmu_cache_off
		W(b)	__armv7_mmu_cache_flush
1028

L
Linus Torvalds 已提交
1029 1030 1031
		.word	0			@ unrecognised type
		.word	0
		mov	pc, lr
1032
 THUMB(		nop				)
L
Linus Torvalds 已提交
1033
		mov	pc, lr
1034
 THUMB(		nop				)
L
Linus Torvalds 已提交
1035
		mov	pc, lr
1036
 THUMB(		nop				)
L
Linus Torvalds 已提交
1037 1038 1039

		.size	proc_types, . - proc_types

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
		/*
		 * If you get a "non-constant expression in ".if" statement"
		 * error from the assembler on this line, check that you have
		 * not accidentally written a "b" instruction where you should
		 * have written W(b).
		 */
		.if (. - proc_types) % PROC_ENTRY_SIZE != 0
		.error "The size of one or more proc_types entries is wrong."
		.endif

L
Linus Torvalds 已提交
1050 1051 1052 1053
/*
 * Turn off the Cache and MMU.  ARMv3 does not support
 * reading the control register, but ARMv4 does.
 *
1054 1055 1056
 * On exit,
 *  r0, r1, r2, r3, r9, r12 corrupted
 * This routine must preserve:
1057
 *  r4, r7, r8
L
Linus Torvalds 已提交
1058 1059 1060 1061 1062
 */
		.align	5
cache_off:	mov	r3, #12			@ cache_off function
		b	call_cache_fn

1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
__armv4_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c6, 0	@ flush D-Cache
		mcr	p15, 0, r0, c7, c5, 0	@ flush I-Cache
		mov	pc, lr

__armv3_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0, 0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

1081
__armv4_mmu_cache_off:
1082
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
1083 1084 1085 1086 1087 1088
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7	@ invalidate whole cache v4
		mcr	p15, 0, r0, c8, c7	@ invalidate whole TLB v4
1089
#endif
L
Linus Torvalds 已提交
1090 1091
		mov	pc, lr

1092 1093
__armv7_mmu_cache_off:
		mrc	p15, 0, r0, c1, c0
1094
#ifdef CONFIG_MMU
1095
		bic	r0, r0, #0x000d
1096 1097 1098
#else
		bic	r0, r0, #0x000c
#endif
1099 1100 1101 1102
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r12, lr
		bl	__armv7_mmu_cache_flush
		mov	r0, #0
1103
#ifdef CONFIG_MMU
1104
		mcr	p15, 0, r0, c8, c7, 0	@ invalidate whole TLB
1105
#endif
1106 1107 1108
		mcr	p15, 0, r0, c7, c5, 6	@ invalidate BTC
		mcr	p15, 0, r0, c7, c10, 4	@ DSB
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
1109 1110
		mov	pc, r12

L
Linus Torvalds 已提交
1111 1112 1113 1114
/*
 * Clean and flush the cache to maintain consistency.
 *
 * On exit,
1115
 *  r1, r2, r3, r9, r10, r11, r12 corrupted
L
Linus Torvalds 已提交
1116
 * This routine must preserve:
1117
 *  r4, r6, r7, r8
L
Linus Torvalds 已提交
1118 1119 1120 1121 1122 1123
 */
		.align	5
cache_clean_flush:
		mov	r3, #16
		b	call_cache_fn

1124
__armv4_mpu_cache_flush:
1125 1126
		tst	r4, #1
		movne	pc, lr
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
		mov	r2, #1
		mov	r3, #0
		mcr	p15, 0, ip, c7, c6, 0	@ invalidate D cache
		mov	r1, #7 << 5		@ 8 segments
1:		orr	r3, r1, #63 << 26	@ 64 entries
2:		mcr	p15, 0, r3, c7, c14, 2	@ clean & invalidate D index
		subs	r3, r3, #1 << 26
		bcs	2b			@ entries 63 to 0
		subs 	r1, r1, #1 << 5
		bcs	1b			@ segments 7 to 0

		teq	r2, #0
		mcrne	p15, 0, ip, c7, c5, 0	@ invalidate I cache
		mcr	p15, 0, ip, c7, c10, 4	@ drain WB
		mov	pc, lr
		
P
Paulius Zaleckas 已提交
1143
__fa526_cache_flush:
1144 1145
		tst	r4, #1
		movne	pc, lr
P
Paulius Zaleckas 已提交
1146 1147 1148 1149 1150
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean and invalidate D cache
		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr
1151

1152
__armv6_mmu_cache_flush:
L
Linus Torvalds 已提交
1153
		mov	r1, #0
1154 1155
		tst	r4, #1
		mcreq	p15, 0, r1, c7, c14, 0	@ clean+invalidate D
L
Linus Torvalds 已提交
1156
		mcr	p15, 0, r1, c7, c5, 0	@ invalidate I+BTB
1157
		mcreq	p15, 0, r1, c7, c15, 0	@ clean+invalidate unified
L
Linus Torvalds 已提交
1158 1159 1160
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1161
__armv7_mmu_cache_flush:
1162 1163
		tst	r4, #1
		bne	iflush
1164 1165 1166
		mrc	p15, 0, r10, c0, c1, 5	@ read ID_MMFR1
		tst	r10, #0xf << 16		@ hierarchical cache (ARMv7)
		mov	r10, #0
1167
		beq	hierarchical
1168 1169 1170
		mcr	p15, 0, r10, c7, c14, 0	@ clean+invalidate D
		b	iflush
hierarchical:
1171
		mcr	p15, 0, r10, c7, c10, 5	@ DMB
1172
		stmfd	sp!, {r0-r7, r9-r11}
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
		mrc	p15, 1, r0, c0, c0, 1	@ read clidr
		ands	r3, r0, #0x7000000	@ extract loc from clidr
		mov	r3, r3, lsr #23		@ left align loc bit field
		beq	finished		@ if loc is 0, then no need to clean
		mov	r10, #0			@ start clean at cache level 0
loop1:
		add	r2, r10, r10, lsr #1	@ work out 3x current cache level
		mov	r1, r0, lsr r2		@ extract cache type bits from clidr
		and	r1, r1, #7		@ mask of the bits for current cache only
		cmp	r1, #2			@ see what cache we have at this level
		blt	skip			@ skip if no cache, or just i-cache
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
		mcr	p15, 0, r10, c7, c5, 4	@ isb to sych the new cssr&csidr
		mrc	p15, 1, r1, c0, c0, 0	@ read the new csidr
		and	r2, r1, #7		@ extract the length of the cache lines
		add	r2, r2, #4		@ add 4 (line length offset)
		ldr	r4, =0x3ff
		ands	r4, r4, r1, lsr #3	@ find maximum number on the way size
1191
		clz	r5, r4			@ find bit position of way size increment
1192 1193 1194 1195 1196
		ldr	r7, =0x7fff
		ands	r7, r7, r1, lsr #13	@ extract max number of the index size
loop2:
		mov	r9, r4			@ create working copy of max way size
loop3:
1197 1198 1199 1200 1201 1202
 ARM(		orr	r11, r10, r9, lsl r5	) @ factor way and cache number into r11
 ARM(		orr	r11, r11, r7, lsl r2	) @ factor index number into r11
 THUMB(		lsl	r6, r9, r5		)
 THUMB(		orr	r11, r10, r6		) @ factor way and cache number into r11
 THUMB(		lsl	r6, r7, r2		)
 THUMB(		orr	r11, r11, r6		) @ factor index number into r11
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
		mcr	p15, 0, r11, c7, c14, 2	@ clean & invalidate by set/way
		subs	r9, r9, #1		@ decrement the way
		bge	loop3
		subs	r7, r7, #1		@ decrement the index
		bge	loop2
skip:
		add	r10, r10, #2		@ increment cache number
		cmp	r3, r10
		bgt	loop1
finished:
1213
		ldmfd	sp!, {r0-r7, r9-r11}
1214
		mov	r10, #0			@ switch back to cache level 0
1215 1216
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
iflush:
1217
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
1218
		mcr	p15, 0, r10, c7, c5, 0	@ invalidate I+BTB
1219 1220
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
		mcr	p15, 0, r10, c7, c5, 4	@ ISB
1221 1222
		mov	pc, lr

1223
__armv5tej_mmu_cache_flush:
1224 1225
		tst	r4, #1
		movne	pc, lr
1226 1227 1228 1229 1230 1231
1:		mrc	p15, 0, r15, c7, c14, 3	@ test,clean,invalidate D cache
		bne	1b
		mcr	p15, 0, r0, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain WB
		mov	pc, lr

1232
__armv4_mmu_cache_flush:
1233 1234
		tst	r4, #1
		movne	pc, lr
L
Linus Torvalds 已提交
1235 1236 1237
		mov	r2, #64*1024		@ default: 32K dcache size (*2)
		mov	r11, #32		@ default: 32 byte line size
		mrc	p15, 0, r3, c0, c0, 1	@ read cache type
1238
		teq	r3, r9			@ cache ID register present?
L
Linus Torvalds 已提交
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		beq	no_cache_id
		mov	r1, r3, lsr #18
		and	r1, r1, #7
		mov	r2, #1024
		mov	r2, r2, lsl r1		@ base dcache size *2
		tst	r3, #1 << 14		@ test M bit
		addne	r2, r2, r2, lsr #1	@ +1/2 size if M == 1
		mov	r3, r3, lsr #12
		and	r3, r3, #3
		mov	r11, #8
		mov	r11, r11, lsl r3	@ cache line size in bytes
no_cache_id:
1251 1252
		mov	r1, pc
		bic	r1, r1, #63		@ align to longest cache line
L
Linus Torvalds 已提交
1253
		add	r2, r1, r2
1254 1255 1256 1257
1:
 ARM(		ldr	r3, [r1], r11		) @ s/w flush D cache
 THUMB(		ldr     r3, [r1]		) @ s/w flush D cache
 THUMB(		add     r1, r1, r11		)
L
Linus Torvalds 已提交
1258 1259 1260 1261 1262 1263 1264 1265
		teq	r1, r2
		bne	1b

		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c6, 0	@ flush D cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1266
__armv3_mmu_cache_flush:
1267
__armv3_mpu_cache_flush:
1268 1269
		tst	r4, #1
		movne	pc, lr
L
Linus Torvalds 已提交
1270
		mov	r1, #0
1271
		mcr	p15, 0, r1, c7, c0, 0	@ invalidate whole cache v3
L
Linus Torvalds 已提交
1272 1273 1274 1275 1276 1277 1278
		mov	pc, lr

/*
 * Various debugging routines for printing hex characters and
 * memory, which again must be relocatable.
 */
#ifdef DEBUG
1279
		.align	2
L
Linus Torvalds 已提交
1280 1281 1282 1283
		.type	phexbuf,#object
phexbuf:	.space	12
		.size	phexbuf, . - phexbuf

1284
@ phex corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
phex:		adr	r3, phexbuf
		mov	r2, #0
		strb	r2, [r3, r1]
1:		subs	r1, r1, #1
		movmi	r0, r3
		bmi	puts
		and	r2, r0, #15
		mov	r0, r0, lsr #4
		cmp	r2, #10
		addge	r2, r2, #7
		add	r2, r2, #'0'
		strb	r2, [r3, r1]
		b	1b

1299
@ puts corrupts {r0, r1, r2, r3}
1300
puts:		loadsp	r3, r2, r1
L
Linus Torvalds 已提交
1301 1302 1303
1:		ldrb	r2, [r0], #1
		teq	r2, #0
		moveq	pc, lr
1304
2:		writeb	r2, r3
L
Linus Torvalds 已提交
1305 1306 1307 1308 1309 1310 1311 1312 1313
		mov	r1, #0x00020000
3:		subs	r1, r1, #1
		bne	3b
		teq	r2, #'\n'
		moveq	r2, #'\r'
		beq	2b
		teq	r0, #0
		bne	1b
		mov	pc, lr
1314
@ putc corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1315 1316
putc:
		mov	r2, r0
1317
		loadsp	r3, r1, r0
L
Linus Torvalds 已提交
1318 1319 1320
		mov	r0, #0
		b	2b

1321
@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
L
Linus Torvalds 已提交
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
memdump:	mov	r12, r0
		mov	r10, lr
		mov	r11, #0
2:		mov	r0, r11, lsl #2
		add	r0, r0, r12
		mov	r1, #8
		bl	phex
		mov	r0, #':'
		bl	putc
1:		mov	r0, #' '
		bl	putc
		ldr	r0, [r12, r11, lsl #2]
		mov	r1, #8
		bl	phex
		and	r0, r11, #7
		teq	r0, #3
		moveq	r0, #' '
		bleq	putc
		and	r0, r11, #7
		add	r11, r11, #1
		teq	r0, #7
		bne	1b
		mov	r0, #'\n'
		bl	putc
		cmp	r11, #64
		blt	2b
		mov	pc, r10
#endif

1351
		.ltorg
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367

#ifdef CONFIG_ARM_VIRT_EXT
.align 5
__hyp_reentry_vectors:
		W(b)	.			@ reset
		W(b)	.			@ undef
		W(b)	.			@ svc
		W(b)	.			@ pabort
		W(b)	.			@ dabort
		W(b)	__enter_kernel		@ hyp
		W(b)	.			@ irq
		W(b)	.			@ fiq
#endif /* CONFIG_ARM_VIRT_EXT */

__enter_kernel:
		mov	r0, #0			@ must be 0
1368 1369 1370
 ARM(		mov	pc, r4		)	@ call kernel
 M_CLASS(	add	r4, r4, #1	)	@ enter in Thumb mode for M class
 THUMB(		bx	r4		)	@ entry point is always ARM for A/R classes
1371

1372
reloc_code_end:
L
Linus Torvalds 已提交
1373

R
Roy Franz 已提交
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
#ifdef CONFIG_EFI_STUB
		.align	2
_start:		.long	start - .

ENTRY(efi_stub_entry)
		@ allocate space on stack for passing current zImage address
		@ and for the EFI stub to return of new entry point of
		@ zImage, as EFI stub may copy the kernel. Pointer address
		@ is passed in r2. r0 and r1 are passed through from the
		@ EFI firmware to efi_entry
		adr	ip, _start
		ldr	r3, [ip]
		add	r3, r3, ip
		stmfd	sp!, {r3, lr}
		mov	r2, sp			@ pass zImage address in r2
		bl	efi_entry

		@ Check for error return from EFI stub. r0 has FDT address
		@ or error code.
		cmn	r0, #1
		beq	efi_load_fail

		@ Preserve return value of efi_entry() in r4
		mov	r4, r0
		bl	cache_clean_flush
		bl	cache_off

		@ Set parameters for booting zImage according to boot protocol
		@ put FDT address in r2, it was returned by efi_entry()
		@ r1 is the machine type, and r0 needs to be 0
		mov	r0, #0
		mov	r1, #0xFFFFFFFF
		mov	r2, r4

		@ Branch to (possibly) relocated zImage that is in [sp]
		ldr	lr, [sp]
		ldr	ip, =start_offset
		add	lr, lr, ip
		mov	pc, lr				@ no mode switch

efi_load_fail:
		@ Return EFI_LOAD_ERROR to EFI firmware on error.
		ldr	r0, =0x80000001
		ldmfd	sp!, {ip, pc}
ENDPROC(efi_stub_entry)
#endif

L
Linus Torvalds 已提交
1421
		.align
1422
		.section ".stack", "aw", %nobits
1423 1424
.L_user_stack:	.space	4096
.L_user_stack_end: