head.S 26.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/boot/compressed/head.S
 *
 *  Copyright (C) 1996-2002 Russell King
5
 *  Copyright (C) 2004 Hyok S. Choi (MPU support)
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/linkage.h>

/*
 * Debugging stuff
 *
 * Note that these macros must not contain any code which is not
 * 100% relocatable.  Any attempt to do so will result in a crash.
 * Please select one of the following when turning on debugging.
 */
#ifdef DEBUG
21 22

#if defined(CONFIG_DEBUG_ICEDCC)
23

24
#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K)
25
		.macro	loadsp, rb, tmp
26 27 28 29
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c0, c5, 0
		.endm
30
#elif defined(CONFIG_CPU_V7)
31
		.macro	loadsp, rb, tmp
32 33 34 35 36 37
		.endm
		.macro	writeb, ch, rb
wait:		mrc	p14, 0, pc, c0, c1, 0
		bcs	wait
		mcr	p14, 0, \ch, c0, c5, 0
		.endm
38
#elif defined(CONFIG_CPU_XSCALE)
39
		.macro	loadsp, rb, tmp
40 41 42 43
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c8, c0, 0
		.endm
44
#else
45
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
46
		.endm
47
		.macro	writeb, ch, rb
48
		mcr	p14, 0, \ch, c1, c0, 0
L
Linus Torvalds 已提交
49
		.endm
50 51
#endif

52
#else
53

54
#include <mach/debug-macro.S>
55

56 57
		.macro	writeb,	ch, rb
		senduart \ch, \rb
L
Linus Torvalds 已提交
58
		.endm
59

60
#if defined(CONFIG_ARCH_SA1100)
61
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
62
		mov	\rb, #0x80000000	@ physical base address
63
#ifdef CONFIG_DEBUG_LL_SER3
L
Linus Torvalds 已提交
64
		add	\rb, \rb, #0x00050000	@ Ser3
65
#else
L
Linus Torvalds 已提交
66
		add	\rb, \rb, #0x00010000	@ Ser1
67
#endif
L
Linus Torvalds 已提交
68 69
		.endm
#elif defined(CONFIG_ARCH_S3C2410)
70
		.macro loadsp, rb, tmp
L
Linus Torvalds 已提交
71
		mov	\rb, #0x50000000
72
		add	\rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT
L
Linus Torvalds 已提交
73 74
		.endm
#else
75 76
		.macro	loadsp,	rb, tmp
		addruart \rb, \tmp
77
		.endm
L
Linus Torvalds 已提交
78
#endif
79
#endif
L
Linus Torvalds 已提交
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
#endif

		.macro	kputc,val
		mov	r0, \val
		bl	putc
		.endm

		.macro	kphex,val,len
		mov	r0, \val
		mov	r1, #\len
		bl	phex
		.endm

		.macro	debug_reloc_start
#ifdef DEBUG
		kputc	#'\n'
		kphex	r6, 8		/* processor id */
		kputc	#':'
		kphex	r7, 8		/* architecture id */
99
#ifdef CONFIG_CPU_CP15
L
Linus Torvalds 已提交
100 101 102
		kputc	#':'
		mrc	p15, 0, r0, c1, c0
		kphex	r0, 8		/* control reg */
103
#endif
L
Linus Torvalds 已提交
104 105 106
		kputc	#'\n'
		kphex	r5, 8		/* decompressed kernel start */
		kputc	#'-'
107
		kphex	r9, 8		/* decompressed kernel end  */
L
Linus Torvalds 已提交
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
		kputc	#'>'
		kphex	r4, 8		/* kernel execution address */
		kputc	#'\n'
#endif
		.endm

		.macro	debug_reloc_end
#ifdef DEBUG
		kphex	r5, 8		/* end of kernel */
		kputc	#'\n'
		mov	r0, r4
		bl	memdump		/* dump 256 bytes at start of kernel */
#endif
		.endm

		.section ".start", #alloc, #execinstr
/*
 * sort out different calling conventions
 */
		.align
128
		.arm				@ Always enter in ARM state
L
Linus Torvalds 已提交
129 130
start:
		.type	start,#function
131
		.rept	7
L
Linus Torvalds 已提交
132 133
		mov	r0, r0
		.endr
134 135 136 137
   ARM(		mov	r0, r0		)
   ARM(		b	1f		)
 THUMB(		adr	r12, BSYM(1f)	)
 THUMB(		bx	r12		)
L
Linus Torvalds 已提交
138 139 140 141

		.word	0x016f2818		@ Magic numbers to help the loader
		.word	start			@ absolute load/run zImage address
		.word	_edata			@ zImage end address
142
 THUMB(		.thumb			)
L
Linus Torvalds 已提交
143
1:		mov	r7, r1			@ save architecture ID
144
		mov	r8, r2			@ save atags pointer
L
Linus Torvalds 已提交
145 146 147 148 149 150 151 152 153 154 155

#ifndef __ARM_ARCH_2__
		/*
		 * Booting from Angel - need to enter SVC mode and disable
		 * FIQs/IRQs (numeric definitions from angel arm.h source).
		 * We only do this if we were in user mode on entry.
		 */
		mrs	r2, cpsr		@ get current mode
		tst	r2, #3			@ not user?
		bne	not_angel
		mov	r0, #0x17		@ angel_SWIreason_EnterSVC
156 157
 ARM(		swi	0x123456	)	@ angel_SWI_ARM
 THUMB(		svc	0xab		)	@ angel_SWI_THUMB
L
Linus Torvalds 已提交
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
not_angel:
		mrs	r2, cpsr		@ turn off interrupts to
		orr	r2, r2, #0xc0		@ prevent angel from running
		msr	cpsr_c, r2
#else
		teqp	pc, #0x0c000003		@ turn off interrupts
#endif

		/*
		 * Note that some cache flushing and other stuff may
		 * be needed here - is there an Angel SWI call for this?
		 */

		/*
		 * some architecture specific code can be inserted
173
		 * by the linker here, but it should preserve r7, r8, and r9.
L
Linus Torvalds 已提交
174 175 176
		 */

		.text
177

178 179
#ifdef CONFIG_AUTO_ZRELADDR
		@ determine final kernel image address
180 181
		mov	r4, pc
		and	r4, r4, #0xf8000000
182 183
		add	r4, r4, #TEXT_OFFSET
#else
184
		ldr	r4, =zreladdr
185
#endif
L
Linus Torvalds 已提交
186

187 188 189 190 191 192 193 194 195 196 197 198 199
		bl	cache_on

restart:	adr	r0, LC0
		ldmia	r0, {r1, r2, r3, r5, r6, r9, r11, r12}
		ldr	sp, [r0, #32]

		/*
		 * We might be running at a different address.  We need
		 * to fix up various pointers.
		 */
		sub	r0, r0, r1		@ calculate the delta offset
		add	r5, r5, r0		@ _start
		add	r6, r6, r0		@ _edata
L
Linus Torvalds 已提交
200

201 202 203 204 205
#ifndef CONFIG_ZBOOT_ROM
		/* malloc space is above the relocated stack (64k max) */
		add	sp, sp, r0
		add	r10, sp, #0x10000
#else
L
Linus Torvalds 已提交
206
		/*
207 208 209
		 * With ZBOOT_ROM the bss/stack is non relocatable,
		 * but someone could still run this code from RAM,
		 * in which case our reference is _edata.
L
Linus Torvalds 已提交
210
		 */
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
		mov	r10, r6
#endif

/*
 * Check to see if we will overwrite ourselves.
 *   r4  = final kernel address
 *   r5  = start of this image
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 * We basically want:
 *   r4 >= r10 -> OK
 *   r4 + image length <= r5 -> OK
 */
		cmp	r4, r10
		bhs	wont_overwrite
		add	r10, r4, r9
		cmp	r10, r5
		bls	wont_overwrite

/*
 * Relocate ourselves past the end of the decompressed kernel.
 *   r5  = start of this image
 *   r6  = _edata
 *   r10 = end of the decompressed kernel
 * Because we always copy ahead, we need to do it from the end and go
 * backward in case the source and destination overlap.
 */
		/* Round up to next 256-byte boundary. */
		add	r10, r10, #256
		bic	r10, r10, #255

		sub	r9, r6, r5		@ size to copy
		add	r9, r9, #31		@ rounded up to a multiple
		bic	r9, r9, #31		@ ... of 32 bytes
		add	r6, r9, r5
		add	r9, r9, r10

1:		ldmdb	r6!, {r0 - r3, r10 - r12, lr}
		cmp	r6, r5
		stmdb	r9!, {r0 - r3, r10 - r12, lr}
		bhi	1b

		/* Preserve offset to relocated code. */
		sub	r6, r9, r6

		bl	cache_clean_flush

		adr	r0, BSYM(restart)
		add	r0, r0, r6
		mov	pc, r0

wont_overwrite:
/*
 * If delta is zero, we are running at the address we were linked at.
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
 *   r4  = kernel execution address
 *   r7  = architecture ID
 *   r8  = atags pointer
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 */
		teq	r0, #0
		beq	not_relocated
277
		add	r11, r11, r0
278
		add	r12, r12, r0
L
Linus Torvalds 已提交
279 280 281 282 283

#ifndef CONFIG_ZBOOT_ROM
		/*
		 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
		 * we need to fix up pointers into the BSS region.
284
		 * Note that the stack pointer has already been fixed up.
L
Linus Torvalds 已提交
285 286 287 288 289 290 291
		 */
		add	r2, r2, r0
		add	r3, r3, r0

		/*
		 * Relocate all entries in the GOT table.
		 */
292
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
L
Linus Torvalds 已提交
293
		add	r1, r1, r0		@ table.  This fixes up the
294
		str	r1, [r11], #4		@ C references.
295
		cmp	r11, r12
L
Linus Torvalds 已提交
296 297 298 299 300 301 302
		blo	1b
#else

		/*
		 * Relocate entries in the GOT table.  We only relocate
		 * the entries that are outside the (relocated) BSS region.
		 */
303
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
L
Linus Torvalds 已提交
304 305 306
		cmp	r1, r2			@ entry < bss_start ||
		cmphs	r3, r1			@ _end < entry
		addlo	r1, r1, r0		@ table.  This fixes up the
307
		str	r1, [r11], #4		@ C references.
308
		cmp	r11, r12
L
Linus Torvalds 已提交
309 310 311 312 313 314 315 316 317 318 319 320
		blo	1b
#endif

not_relocated:	mov	r0, #0
1:		str	r0, [r2], #4		@ clear bss
		str	r0, [r2], #4
		str	r0, [r2], #4
		str	r0, [r2], #4
		cmp	r2, r3
		blo	1b

/*
321 322 323 324 325
 * The C runtime environment should now be setup sufficiently.
 * Set up some pointers, and start decompressing.
 *   r4  = kernel execution address
 *   r7  = architecture ID
 *   r8  = atags pointer
L
Linus Torvalds 已提交
326
 */
327 328 329
		mov	r0, r4
		mov	r1, sp			@ malloc space above stack
		add	r2, sp, #0x10000	@ 64k max
L
Linus Torvalds 已提交
330 331 332
		mov	r3, r7
		bl	decompress_kernel
		bl	cache_clean_flush
333 334 335 336 337
		bl	cache_off
		mov	r0, #0			@ must be zero
		mov	r1, r7			@ restore architecture number
		mov	r2, r8			@ restore atags pointer
		mov	pc, r4			@ call kernel
L
Linus Torvalds 已提交
338

339
		.align	2
L
Linus Torvalds 已提交
340 341 342 343 344
		.type	LC0, #object
LC0:		.word	LC0			@ r1
		.word	__bss_start		@ r2
		.word	_end			@ r3
		.word	_start			@ r5
345 346
		.word	_edata			@ r6
		.word	_image_size		@ r9
347
		.word	_got_start		@ r11
L
Linus Torvalds 已提交
348
		.word	_got_end		@ ip
349
		.word	user_stack_end		@ sp
L
Linus Torvalds 已提交
350 351 352 353
		.size	LC0, . - LC0

#ifdef CONFIG_ARCH_RPC
		.globl	params
354
params:		ldr	r0, =0x10000100		@ params_phys for RPC
L
Linus Torvalds 已提交
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
		mov	pc, lr
		.ltorg
		.align
#endif

/*
 * Turn on the cache.  We need to setup some page tables so that we
 * can have both the I and D caches on.
 *
 * We place the page tables 16k down from the kernel execution address,
 * and we hope that nothing else is using it.  If we're using it, we
 * will go pop!
 *
 * On entry,
 *  r4 = kernel execution address
 *  r7 = architecture number
371
 *  r8 = atags pointer
L
Linus Torvalds 已提交
372
 * On exit,
373
 *  r0, r1, r2, r3, r9, r10, r12 corrupted
L
Linus Torvalds 已提交
374
 * This routine must preserve:
375
 *  r4, r7, r8
L
Linus Torvalds 已提交
376 377 378 379 380
 */
		.align	5
cache_on:	mov	r3, #8			@ cache_on function
		b	call_cache_fn

381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
/*
 * Initialize the highest priority protection region, PR7
 * to cover all 32bit address and cacheable and bufferable.
 */
__armv4_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting
		mcr 	p15, 0, r0, c6, c7, 1

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ D-cache on
		mcr	p15, 0, r0, c2, c0, 1	@ I-cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 1	@ I-access permission
		mcr	p15, 0, r0, c5, c0, 0	@ D-access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ ...I .... ..D. WC.M
		orr	r0, r0, #0x002d		@ .... .... ..1. 11.1
		orr	r0, r0, #0x1000		@ ...1 .... .... ....

		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mov	pc, lr

__armv3_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 0	@ access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
428 429 430 431
		/*
		 * ?? ARMv3 MMU does not allow reading the control register,
		 * does this really work on ARMv3 MPU?
		 */
432 433 434
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ .... .... .... WC.M
		orr	r0, r0, #0x000d		@ .... .... .... 11.1
435
		/* ?? this overwrites the value constructed above? */
436 437 438
		mov	r0, #0
		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

439
		/* ?? invalidate for the second time? */
440 441 442
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

L
Linus Torvalds 已提交
443 444 445 446 447 448 449 450
__setup_mmu:	sub	r3, r4, #16384		@ Page directory size
		bic	r3, r3, #0xff		@ Align the pointer
		bic	r3, r3, #0x3f00
/*
 * Initialise the page tables, turning on the cacheable and bufferable
 * bits for the RAM area only.
 */
		mov	r0, r3
451 452 453
		mov	r9, r0, lsr #18
		mov	r9, r9, lsl #18		@ start of RAM
		add	r10, r9, #0x10000000	@ a reasonable RAM size
L
Linus Torvalds 已提交
454 455 456
		mov	r1, #0x12
		orr	r1, r1, #3 << 10
		add	r2, r3, #16384
457
1:		cmp	r1, r9			@ if virt > start of RAM
L
Linus Torvalds 已提交
458
		orrhs	r1, r1, #0x0c		@ set cacheable, bufferable
459
		cmp	r1, r10			@ if virt > end of RAM
L
Linus Torvalds 已提交
460 461 462 463 464 465 466 467 468 469 470 471 472
		bichs	r1, r1, #0x0c		@ clear cacheable, bufferable
		str	r1, [r0], #4		@ 1:1 mapping
		add	r1, r1, #1048576
		teq	r0, r2
		bne	1b
/*
 * If ever we are running from Flash, then we surely want the cache
 * to be enabled also for our execution instance...  We map 2MB of it
 * so there is no map overlap problem for up to 1 MB compressed kernel.
 * If the execution is in RAM then we would only be duplicating the above.
 */
		mov	r1, #0x1e
		orr	r1, r1, #3 << 10
473 474
		mov	r2, pc
		mov	r2, r2, lsr #20
L
Linus Torvalds 已提交
475 476 477 478 479 480
		orr	r1, r1, r2, lsl #20
		add	r0, r3, r2, lsl #2
		str	r1, [r0], #4
		add	r1, r1, #1048576
		str	r1, [r0]
		mov	pc, lr
481
ENDPROC(__setup_mmu)
L
Linus Torvalds 已提交
482

483
__armv4_mmu_cache_on:
L
Linus Torvalds 已提交
484
		mov	r12, lr
485
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
486 487 488 489 490 491 492
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x0030
493 494 495
#ifdef CONFIG_CPU_ENDIAN_BE8
		orr	r0, r0, #1 << 25	@ big-endian page tables
#endif
496
		bl	__common_mmu_cache_on
L
Linus Torvalds 已提交
497 498
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
499
#endif
L
Linus Torvalds 已提交
500 501
		mov	pc, r12

502 503
__armv7_mmu_cache_on:
		mov	r12, lr
504
#ifdef CONFIG_MMU
505 506 507 508 509 510 511
		mrc	p15, 0, r11, c0, c1, 4	@ read ID_MMFR0
		tst	r11, #0xf		@ VMSA
		blne	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		tst	r11, #0xf		@ VMSA
		mcrne	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
512
#endif
513 514 515
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x003c		@ write buffer
516
#ifdef CONFIG_MMU
517 518 519
#ifdef CONFIG_CPU_ENDIAN_BE8
		orr	r0, r0, #1 << 25	@ big-endian page tables
#endif
520 521 522 523
		orrne	r0, r0, #1		@ MMU enabled
		movne	r1, #-1
		mcrne	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcrne	p15, 0, r1, c3, c0, 0	@ load domain access control
524
#endif
525 526 527 528 529 530
		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back
		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
		mov	pc, r12

P
Paulius Zaleckas 已提交
531 532 533 534 535 536 537 538 539 540 541 542 543 544
__fa526_cache_on:
		mov	r12, lr
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7, 0	@ Invalidate whole cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x1000		@ I-cache enable
		bl	__common_mmu_cache_on
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mov	pc, r12

545
__arm6_mmu_cache_on:
L
Linus Torvalds 已提交
546 547 548 549 550 551
		mov	r12, lr
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mcr	p15, 0, r0, c5, c0, 0	@ invalidate whole TLB v3
		mov	r0, #0x30
552
		bl	__common_mmu_cache_on
L
Linus Torvalds 已提交
553 554 555 556
		mov	r0, #0
		mcr	p15, 0, r0, c5, c0, 0	@ invalidate whole TLB v3
		mov	pc, r12

557
__common_mmu_cache_on:
558
#ifndef CONFIG_THUMB2_KERNEL
L
Linus Torvalds 已提交
559 560 561 562 563 564
#ifndef DEBUG
		orr	r0, r0, #0x000d		@ Write buffer, mmu
#endif
		mov	r1, #-1
		mcr	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcr	p15, 0, r1, c3, c0, 0	@ load domain access control
565 566 567 568 569
		b	1f
		.align	5			@ cache line aligned
1:		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back to
		sub	pc, lr, r0, lsr #32	@ properly flush pipeline
570
#endif
L
Linus Torvalds 已提交
571 572 573 574 575 576 577 578 579 580 581

/*
 * Here follow the relocatable cache support functions for the
 * various processors.  This is a generic hook for locating an
 * entry and jumping to an instruction at the specified offset
 * from the start of the block.  Please note this is all position
 * independent code.
 *
 *  r1  = corrupted
 *  r2  = corrupted
 *  r3  = block offset
582
 *  r9  = corrupted
L
Linus Torvalds 已提交
583 584 585 586
 *  r12 = corrupted
 */

call_cache_fn:	adr	r12, proc_types
587
#ifdef CONFIG_CPU_CP15
588
		mrc	p15, 0, r9, c0, c0	@ get processor ID
589
#else
590
		ldr	r9, =CONFIG_PROCESSOR_ID
591
#endif
L
Linus Torvalds 已提交
592 593
1:		ldr	r1, [r12, #0]		@ get value
		ldr	r2, [r12, #4]		@ get mask
594
		eor	r1, r1, r9		@ (real ^ match)
L
Linus Torvalds 已提交
595
		tst	r1, r2			@       & mask
596 597 598
 ARM(		addeq	pc, r12, r3		) @ call cache function
 THUMB(		addeq	r12, r3			)
 THUMB(		moveq	pc, r12			) @ call cache function
L
Linus Torvalds 已提交
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
		add	r12, r12, #4*5
		b	1b

/*
 * Table for cache operations.  This is basically:
 *   - CPU ID match
 *   - CPU ID mask
 *   - 'cache on' method instruction
 *   - 'cache off' method instruction
 *   - 'cache flush' method instruction
 *
 * We match an entry using: ((real_id ^ match) & mask) == 0
 *
 * Writethrough caches generally only need 'on' and 'off'
 * methods.  Writeback caches _must_ have the flush method
 * defined.
 */
616
		.align	2
L
Linus Torvalds 已提交
617 618 619 620
		.type	proc_types,#object
proc_types:
		.word	0x41560600		@ ARM6/610
		.word	0xffffffe0
621 622
		W(b)	__arm6_mmu_cache_off	@ works, but slow
		W(b)	__arm6_mmu_cache_off
L
Linus Torvalds 已提交
623
		mov	pc, lr
624
 THUMB(		nop				)
625 626 627
@		b	__arm6_mmu_cache_on		@ untested
@		b	__arm6_mmu_cache_off
@		b	__armv3_mmu_cache_flush
L
Linus Torvalds 已提交
628 629 630 631

		.word	0x00000000		@ old ARM ID
		.word	0x0000f000
		mov	pc, lr
632
 THUMB(		nop				)
L
Linus Torvalds 已提交
633
		mov	pc, lr
634
 THUMB(		nop				)
L
Linus Torvalds 已提交
635
		mov	pc, lr
636
 THUMB(		nop				)
L
Linus Torvalds 已提交
637 638 639

		.word	0x41007000		@ ARM7/710
		.word	0xfff8fe00
640 641
		W(b)	__arm7_mmu_cache_off
		W(b)	__arm7_mmu_cache_off
L
Linus Torvalds 已提交
642
		mov	pc, lr
643
 THUMB(		nop				)
L
Linus Torvalds 已提交
644 645 646

		.word	0x41807200		@ ARM720T (writethrough)
		.word	0xffffff00
647 648
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
L
Linus Torvalds 已提交
649
		mov	pc, lr
650
 THUMB(		nop				)
L
Linus Torvalds 已提交
651

652 653
		.word	0x41007400		@ ARM74x
		.word	0xff00ff00
654 655 656
		W(b)	__armv3_mpu_cache_on
		W(b)	__armv3_mpu_cache_off
		W(b)	__armv3_mpu_cache_flush
657 658 659
		
		.word	0x41009400		@ ARM94x
		.word	0xff00ff00
660 661 662
		W(b)	__armv4_mpu_cache_on
		W(b)	__armv4_mpu_cache_off
		W(b)	__armv4_mpu_cache_flush
663

L
Linus Torvalds 已提交
664 665 666
		.word	0x00007000		@ ARM7 IDs
		.word	0x0000f000
		mov	pc, lr
667
 THUMB(		nop				)
L
Linus Torvalds 已提交
668
		mov	pc, lr
669
 THUMB(		nop				)
L
Linus Torvalds 已提交
670
		mov	pc, lr
671
 THUMB(		nop				)
L
Linus Torvalds 已提交
672 673 674 675 676

		@ Everything from here on will be the new ID system.

		.word	0x4401a100		@ sa110 / sa1100
		.word	0xffffffe0
677 678 679
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
680 681 682

		.word	0x6901b110		@ sa1110
		.word	0xfffffff0
683 684 685
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
686

687 688
		.word	0x56056900
		.word	0xffffff00		@ PXA9xx
689 690 691
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
692 693 694

		.word	0x56158000		@ PXA168
		.word	0xfffff000
695 696 697
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
698

699 700
		.word	0x56050000		@ Feroceon
		.word	0xff0f0000
701 702 703
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
704

705 706 707 708 709 710 711 712 713
#ifdef CONFIG_CPU_FEROCEON_OLD_ID
		/* this conflicts with the standard ARMv5TE entry */
		.long	0x41009260		@ Old Feroceon
		.long	0xff00fff0
		b	__armv4_mmu_cache_on
		b	__armv4_mmu_cache_off
		b	__armv5tej_mmu_cache_flush
#endif

P
Paulius Zaleckas 已提交
714 715
		.word	0x66015261		@ FA526
		.word	0xff01fff1
716 717 718
		W(b)	__fa526_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__fa526_cache_flush
P
Paulius Zaleckas 已提交
719

L
Linus Torvalds 已提交
720 721 722 723
		@ These match on the architecture ID

		.word	0x00020000		@ ARMv4T
		.word	0x000f0000
724 725 726
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
727 728 729

		.word	0x00050000		@ ARMv5TE
		.word	0x000f0000
730 731 732
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
733 734 735

		.word	0x00060000		@ ARMv5TEJ
		.word	0x000f0000
736 737
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
738
		W(b)	__armv5tej_mmu_cache_flush
L
Linus Torvalds 已提交
739

740
		.word	0x0007b000		@ ARMv6
741
		.word	0x000ff000
742 743 744
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv6_mmu_cache_flush
L
Linus Torvalds 已提交
745

746 747 748 749 750 751
		.word	0x560f5810		@ Marvell PJ4 ARMv6
		.word	0xff0ffff0
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv6_mmu_cache_flush

752 753
		.word	0x000f0000		@ new CPU Id
		.word	0x000f0000
754 755 756
		W(b)	__armv7_mmu_cache_on
		W(b)	__armv7_mmu_cache_off
		W(b)	__armv7_mmu_cache_flush
757

L
Linus Torvalds 已提交
758 759 760
		.word	0			@ unrecognised type
		.word	0
		mov	pc, lr
761
 THUMB(		nop				)
L
Linus Torvalds 已提交
762
		mov	pc, lr
763
 THUMB(		nop				)
L
Linus Torvalds 已提交
764
		mov	pc, lr
765
 THUMB(		nop				)
L
Linus Torvalds 已提交
766 767 768 769 770 771 772

		.size	proc_types, . - proc_types

/*
 * Turn off the Cache and MMU.  ARMv3 does not support
 * reading the control register, but ARMv4 does.
 *
773 774 775
 * On exit,
 *  r0, r1, r2, r3, r9, r12 corrupted
 * This routine must preserve:
776
 *  r4, r7, r8
L
Linus Torvalds 已提交
777 778 779 780 781
 */
		.align	5
cache_off:	mov	r3, #12			@ cache_off function
		b	call_cache_fn

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
__armv4_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c6, 0	@ flush D-Cache
		mcr	p15, 0, r0, c7, c5, 0	@ flush I-Cache
		mov	pc, lr

__armv3_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0, 0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

800
__armv4_mmu_cache_off:
801
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
802 803 804 805 806 807
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7	@ invalidate whole cache v4
		mcr	p15, 0, r0, c8, c7	@ invalidate whole TLB v4
808
#endif
L
Linus Torvalds 已提交
809 810
		mov	pc, lr

811 812
__armv7_mmu_cache_off:
		mrc	p15, 0, r0, c1, c0
813
#ifdef CONFIG_MMU
814
		bic	r0, r0, #0x000d
815 816 817
#else
		bic	r0, r0, #0x000c
#endif
818 819 820 821
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r12, lr
		bl	__armv7_mmu_cache_flush
		mov	r0, #0
822
#ifdef CONFIG_MMU
823
		mcr	p15, 0, r0, c8, c7, 0	@ invalidate whole TLB
824
#endif
825 826 827
		mcr	p15, 0, r0, c7, c5, 6	@ invalidate BTC
		mcr	p15, 0, r0, c7, c10, 4	@ DSB
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
828 829
		mov	pc, r12

830
__arm6_mmu_cache_off:
L
Linus Torvalds 已提交
831
		mov	r0, #0x00000030		@ ARM6 control reg.
832
		b	__armv3_mmu_cache_off
L
Linus Torvalds 已提交
833

834
__arm7_mmu_cache_off:
L
Linus Torvalds 已提交
835
		mov	r0, #0x00000070		@ ARM7 control reg.
836
		b	__armv3_mmu_cache_off
L
Linus Torvalds 已提交
837

838
__armv3_mmu_cache_off:
L
Linus Torvalds 已提交
839 840 841 842 843 844 845 846 847 848
		mcr	p15, 0, r0, c1, c0, 0	@ turn MMU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mcr	p15, 0, r0, c5, c0, 0	@ invalidate whole TLB v3
		mov	pc, lr

/*
 * Clean and flush the cache to maintain consistency.
 *
 * On exit,
849
 *  r1, r2, r3, r9, r10, r11, r12 corrupted
L
Linus Torvalds 已提交
850
 * This routine must preserve:
851
 *  r4, r6, r7, r8
L
Linus Torvalds 已提交
852 853 854 855 856 857
 */
		.align	5
cache_clean_flush:
		mov	r3, #16
		b	call_cache_fn

858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
__armv4_mpu_cache_flush:
		mov	r2, #1
		mov	r3, #0
		mcr	p15, 0, ip, c7, c6, 0	@ invalidate D cache
		mov	r1, #7 << 5		@ 8 segments
1:		orr	r3, r1, #63 << 26	@ 64 entries
2:		mcr	p15, 0, r3, c7, c14, 2	@ clean & invalidate D index
		subs	r3, r3, #1 << 26
		bcs	2b			@ entries 63 to 0
		subs 	r1, r1, #1 << 5
		bcs	1b			@ segments 7 to 0

		teq	r2, #0
		mcrne	p15, 0, ip, c7, c5, 0	@ invalidate I cache
		mcr	p15, 0, ip, c7, c10, 4	@ drain WB
		mov	pc, lr
		
P
Paulius Zaleckas 已提交
875 876 877 878 879 880
__fa526_cache_flush:
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean and invalidate D cache
		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr
881

882
__armv6_mmu_cache_flush:
L
Linus Torvalds 已提交
883 884 885 886 887 888 889
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean+invalidate D
		mcr	p15, 0, r1, c7, c5, 0	@ invalidate I+BTB
		mcr	p15, 0, r1, c7, c15, 0	@ clean+invalidate unified
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

890 891 892 893
__armv7_mmu_cache_flush:
		mrc	p15, 0, r10, c0, c1, 5	@ read ID_MMFR1
		tst	r10, #0xf << 16		@ hierarchical cache (ARMv7)
		mov	r10, #0
894
		beq	hierarchical
895 896 897
		mcr	p15, 0, r10, c7, c14, 0	@ clean+invalidate D
		b	iflush
hierarchical:
898
		mcr	p15, 0, r10, c7, c10, 5	@ DMB
899
		stmfd	sp!, {r0-r7, r9-r11}
900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
		mrc	p15, 1, r0, c0, c0, 1	@ read clidr
		ands	r3, r0, #0x7000000	@ extract loc from clidr
		mov	r3, r3, lsr #23		@ left align loc bit field
		beq	finished		@ if loc is 0, then no need to clean
		mov	r10, #0			@ start clean at cache level 0
loop1:
		add	r2, r10, r10, lsr #1	@ work out 3x current cache level
		mov	r1, r0, lsr r2		@ extract cache type bits from clidr
		and	r1, r1, #7		@ mask of the bits for current cache only
		cmp	r1, #2			@ see what cache we have at this level
		blt	skip			@ skip if no cache, or just i-cache
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
		mcr	p15, 0, r10, c7, c5, 4	@ isb to sych the new cssr&csidr
		mrc	p15, 1, r1, c0, c0, 0	@ read the new csidr
		and	r2, r1, #7		@ extract the length of the cache lines
		add	r2, r2, #4		@ add 4 (line length offset)
		ldr	r4, =0x3ff
		ands	r4, r4, r1, lsr #3	@ find maximum number on the way size
918
		clz	r5, r4			@ find bit position of way size increment
919 920 921 922 923
		ldr	r7, =0x7fff
		ands	r7, r7, r1, lsr #13	@ extract max number of the index size
loop2:
		mov	r9, r4			@ create working copy of max way size
loop3:
924 925 926 927 928 929
 ARM(		orr	r11, r10, r9, lsl r5	) @ factor way and cache number into r11
 ARM(		orr	r11, r11, r7, lsl r2	) @ factor index number into r11
 THUMB(		lsl	r6, r9, r5		)
 THUMB(		orr	r11, r10, r6		) @ factor way and cache number into r11
 THUMB(		lsl	r6, r7, r2		)
 THUMB(		orr	r11, r11, r6		) @ factor index number into r11
930 931 932 933 934 935 936 937 938 939
		mcr	p15, 0, r11, c7, c14, 2	@ clean & invalidate by set/way
		subs	r9, r9, #1		@ decrement the way
		bge	loop3
		subs	r7, r7, #1		@ decrement the index
		bge	loop2
skip:
		add	r10, r10, #2		@ increment cache number
		cmp	r3, r10
		bgt	loop1
finished:
940
		ldmfd	sp!, {r0-r7, r9-r11}
941 942 943
		mov	r10, #0			@ swith back to cache level 0
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
iflush:
944
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
945
		mcr	p15, 0, r10, c7, c5, 0	@ invalidate I+BTB
946 947
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
		mcr	p15, 0, r10, c7, c5, 4	@ ISB
948 949
		mov	pc, lr

950 951 952 953 954 955 956
__armv5tej_mmu_cache_flush:
1:		mrc	p15, 0, r15, c7, c14, 3	@ test,clean,invalidate D cache
		bne	1b
		mcr	p15, 0, r0, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain WB
		mov	pc, lr

957
__armv4_mmu_cache_flush:
L
Linus Torvalds 已提交
958 959 960
		mov	r2, #64*1024		@ default: 32K dcache size (*2)
		mov	r11, #32		@ default: 32 byte line size
		mrc	p15, 0, r3, c0, c0, 1	@ read cache type
961
		teq	r3, r9			@ cache ID register present?
L
Linus Torvalds 已提交
962 963 964 965 966 967 968 969 970 971 972 973
		beq	no_cache_id
		mov	r1, r3, lsr #18
		and	r1, r1, #7
		mov	r2, #1024
		mov	r2, r2, lsl r1		@ base dcache size *2
		tst	r3, #1 << 14		@ test M bit
		addne	r2, r2, r2, lsr #1	@ +1/2 size if M == 1
		mov	r3, r3, lsr #12
		and	r3, r3, #3
		mov	r11, #8
		mov	r11, r11, lsl r3	@ cache line size in bytes
no_cache_id:
974 975
		mov	r1, pc
		bic	r1, r1, #63		@ align to longest cache line
L
Linus Torvalds 已提交
976
		add	r2, r1, r2
977 978 979 980
1:
 ARM(		ldr	r3, [r1], r11		) @ s/w flush D cache
 THUMB(		ldr     r3, [r1]		) @ s/w flush D cache
 THUMB(		add     r1, r1, r11		)
L
Linus Torvalds 已提交
981 982 983 984 985 986 987 988
		teq	r1, r2
		bne	1b

		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c6, 0	@ flush D cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

989
__armv3_mmu_cache_flush:
990
__armv3_mpu_cache_flush:
L
Linus Torvalds 已提交
991
		mov	r1, #0
992
		mcr	p15, 0, r1, c7, c0, 0	@ invalidate whole cache v3
L
Linus Torvalds 已提交
993 994 995 996 997 998 999
		mov	pc, lr

/*
 * Various debugging routines for printing hex characters and
 * memory, which again must be relocatable.
 */
#ifdef DEBUG
1000
		.align	2
L
Linus Torvalds 已提交
1001 1002 1003 1004
		.type	phexbuf,#object
phexbuf:	.space	12
		.size	phexbuf, . - phexbuf

1005
@ phex corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
phex:		adr	r3, phexbuf
		mov	r2, #0
		strb	r2, [r3, r1]
1:		subs	r1, r1, #1
		movmi	r0, r3
		bmi	puts
		and	r2, r0, #15
		mov	r0, r0, lsr #4
		cmp	r2, #10
		addge	r2, r2, #7
		add	r2, r2, #'0'
		strb	r2, [r3, r1]
		b	1b

1020
@ puts corrupts {r0, r1, r2, r3}
1021
puts:		loadsp	r3, r1
L
Linus Torvalds 已提交
1022 1023 1024
1:		ldrb	r2, [r0], #1
		teq	r2, #0
		moveq	pc, lr
1025
2:		writeb	r2, r3
L
Linus Torvalds 已提交
1026 1027 1028 1029 1030 1031 1032 1033 1034
		mov	r1, #0x00020000
3:		subs	r1, r1, #1
		bne	3b
		teq	r2, #'\n'
		moveq	r2, #'\r'
		beq	2b
		teq	r0, #0
		bne	1b
		mov	pc, lr
1035
@ putc corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1036 1037 1038
putc:
		mov	r2, r0
		mov	r0, #0
1039
		loadsp	r3, r1
L
Linus Torvalds 已提交
1040 1041
		b	2b

1042
@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
L
Linus Torvalds 已提交
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
memdump:	mov	r12, r0
		mov	r10, lr
		mov	r11, #0
2:		mov	r0, r11, lsl #2
		add	r0, r0, r12
		mov	r1, #8
		bl	phex
		mov	r0, #':'
		bl	putc
1:		mov	r0, #' '
		bl	putc
		ldr	r0, [r12, r11, lsl #2]
		mov	r1, #8
		bl	phex
		and	r0, r11, #7
		teq	r0, #3
		moveq	r0, #' '
		bleq	putc
		and	r0, r11, #7
		add	r11, r11, #1
		teq	r0, #7
		bne	1b
		mov	r0, #'\n'
		bl	putc
		cmp	r11, #64
		blt	2b
		mov	pc, r10
#endif

1072
		.ltorg
L
Linus Torvalds 已提交
1073 1074

		.align
1075
		.section ".stack", "aw", %nobits
L
Linus Torvalds 已提交
1076
user_stack:	.space	4096
1077
user_stack_end: