head.S 31.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/boot/compressed/head.S
 *
 *  Copyright (C) 1996-2002 Russell King
5
 *  Copyright (C) 2004 Hyok S. Choi (MPU support)
L
Linus Torvalds 已提交
6 7 8 9 10 11
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/linkage.h>
12
#include <asm/assembler.h>
L
Linus Torvalds 已提交
13

14
	.arch	armv7-a
L
Linus Torvalds 已提交
15 16 17 18 19 20 21 22
/*
 * Debugging stuff
 *
 * Note that these macros must not contain any code which is not
 * 100% relocatable.  Any attempt to do so will result in a crash.
 * Please select one of the following when turning on debugging.
 */
#ifdef DEBUG
23 24

#if defined(CONFIG_DEBUG_ICEDCC)
25

26
#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
27
		.macro	loadsp, rb, tmp
28 29 30 31
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c0, c5, 0
		.endm
32
#elif defined(CONFIG_CPU_XSCALE)
33
		.macro	loadsp, rb, tmp
34 35 36 37
		.endm
		.macro	writeb, ch, rb
		mcr	p14, 0, \ch, c8, c0, 0
		.endm
38
#else
39
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
40
		.endm
41
		.macro	writeb, ch, rb
42
		mcr	p14, 0, \ch, c1, c0, 0
L
Linus Torvalds 已提交
43
		.endm
44 45
#endif

46
#else
47

48
#include CONFIG_DEBUG_LL_INCLUDE
49

50 51
		.macro	writeb,	ch, rb
		senduart \ch, \rb
L
Linus Torvalds 已提交
52
		.endm
53

54
#if defined(CONFIG_ARCH_SA1100)
55
		.macro	loadsp, rb, tmp
L
Linus Torvalds 已提交
56
		mov	\rb, #0x80000000	@ physical base address
57
#ifdef CONFIG_DEBUG_LL_SER3
L
Linus Torvalds 已提交
58
		add	\rb, \rb, #0x00050000	@ Ser3
59
#else
L
Linus Torvalds 已提交
60
		add	\rb, \rb, #0x00010000	@ Ser1
61
#endif
L
Linus Torvalds 已提交
62 63
		.endm
#else
64 65
		.macro	loadsp,	rb, tmp
		addruart \rb, \tmp
66
		.endm
L
Linus Torvalds 已提交
67
#endif
68
#endif
L
Linus Torvalds 已提交
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
#endif

		.macro	kputc,val
		mov	r0, \val
		bl	putc
		.endm

		.macro	kphex,val,len
		mov	r0, \val
		mov	r1, #\len
		bl	phex
		.endm

		.macro	debug_reloc_start
#ifdef DEBUG
		kputc	#'\n'
		kphex	r6, 8		/* processor id */
		kputc	#':'
		kphex	r7, 8		/* architecture id */
88
#ifdef CONFIG_CPU_CP15
L
Linus Torvalds 已提交
89 90 91
		kputc	#':'
		mrc	p15, 0, r0, c1, c0
		kphex	r0, 8		/* control reg */
92
#endif
L
Linus Torvalds 已提交
93 94 95
		kputc	#'\n'
		kphex	r5, 8		/* decompressed kernel start */
		kputc	#'-'
96
		kphex	r9, 8		/* decompressed kernel end  */
L
Linus Torvalds 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
		kputc	#'>'
		kphex	r4, 8		/* kernel execution address */
		kputc	#'\n'
#endif
		.endm

		.macro	debug_reloc_end
#ifdef DEBUG
		kphex	r5, 8		/* end of kernel */
		kputc	#'\n'
		mov	r0, r4
		bl	memdump		/* dump 256 bytes at start of kernel */
#endif
		.endm

		.section ".start", #alloc, #execinstr
/*
 * sort out different calling conventions
 */
		.align
117
		.arm				@ Always enter in ARM state
L
Linus Torvalds 已提交
118 119
start:
		.type	start,#function
120
		.rept	7
L
Linus Torvalds 已提交
121 122
		mov	r0, r0
		.endr
123 124 125 126
   ARM(		mov	r0, r0		)
   ARM(		b	1f		)
 THUMB(		adr	r12, BSYM(1f)	)
 THUMB(		bx	r12		)
L
Linus Torvalds 已提交
127

128 129 130
		.word	_magic_sig	@ Magic numbers to help the loader
		.word	_magic_start	@ absolute load/run zImage address
		.word	_magic_end	@ zImage end address
131
		.word	0x04030201	@ endianness flag
132

133
 THUMB(		.thumb			)
134
1:
B
Ben Dooks 已提交
135
 ARM_BE8(	setend	be )			@ go BE8 if compiled for BE8
136 137 138 139 140
		mrs	r9, cpsr
#ifdef CONFIG_ARM_VIRT_EXT
		bl	__hyp_stub_install	@ get into SVC mode, reversibly
#endif
		mov	r7, r1			@ save architecture ID
141
		mov	r8, r2			@ save atags pointer
L
Linus Torvalds 已提交
142 143 144 145 146 147 148 149 150 151

		/*
		 * Booting from Angel - need to enter SVC mode and disable
		 * FIQs/IRQs (numeric definitions from angel arm.h source).
		 * We only do this if we were in user mode on entry.
		 */
		mrs	r2, cpsr		@ get current mode
		tst	r2, #3			@ not user?
		bne	not_angel
		mov	r0, #0x17		@ angel_SWIreason_EnterSVC
152 153
 ARM(		swi	0x123456	)	@ angel_SWI_ARM
 THUMB(		svc	0xab		)	@ angel_SWI_THUMB
L
Linus Torvalds 已提交
154
not_angel:
155 156 157
		safe_svcmode_maskall r0
		msr	spsr_cxsf, r9		@ Save the CPU boot mode in
						@ SPSR
L
Linus Torvalds 已提交
158 159 160 161 162 163 164
		/*
		 * Note that some cache flushing and other stuff may
		 * be needed here - is there an Angel SWI call for this?
		 */

		/*
		 * some architecture specific code can be inserted
165
		 * by the linker here, but it should preserve r7, r8, and r9.
L
Linus Torvalds 已提交
166 167 168
		 */

		.text
169

170 171
#ifdef CONFIG_AUTO_ZRELADDR
		@ determine final kernel image address
172 173
		mov	r4, pc
		and	r4, r4, #0xf8000000
174 175
		add	r4, r4, #TEXT_OFFSET
#else
176
		ldr	r4, =zreladdr
177
#endif
L
Linus Torvalds 已提交
178

179 180 181 182 183 184 185 186 187 188 189 190 191
		/*
		 * Set up a page table only if it won't overwrite ourself.
		 * That means r4 < pc && r4 - 16k page directory > &_end.
		 * Given that r4 > &_end is most unfrequent, we add a rough
		 * additional 1MB of room for a possible appended DTB.
		 */
		mov	r0, pc
		cmp	r0, r4
		ldrcc	r0, LC0+32
		addcc	r0, r0, pc
		cmpcc	r4, r0
		orrcc	r4, r4, #1		@ remember we skipped cache_on
		blcs	cache_on
192 193

restart:	adr	r0, LC0
194
		ldmia	r0, {r1, r2, r3, r6, r10, r11, r12}
195
		ldr	sp, [r0, #28]
196 197 198 199 200 201 202

		/*
		 * We might be running at a different address.  We need
		 * to fix up various pointers.
		 */
		sub	r0, r0, r1		@ calculate the delta offset
		add	r6, r6, r0		@ _edata
203 204 205 206 207 208 209 210 211 212 213 214 215 216
		add	r10, r10, r0		@ inflated kernel size location

		/*
		 * The kernel build system appends the size of the
		 * decompressed kernel at the end of the compressed data
		 * in little-endian form.
		 */
		ldrb	r9, [r10, #0]
		ldrb	lr, [r10, #1]
		orr	r9, r9, lr, lsl #8
		ldrb	lr, [r10, #2]
		ldrb	r10, [r10, #3]
		orr	r9, r9, lr, lsl #16
		orr	r9, r9, r10, lsl #24
L
Linus Torvalds 已提交
217

218 219 220 221 222
#ifndef CONFIG_ZBOOT_ROM
		/* malloc space is above the relocated stack (64k max) */
		add	sp, sp, r0
		add	r10, sp, #0x10000
#else
L
Linus Torvalds 已提交
223
		/*
224 225 226
		 * With ZBOOT_ROM the bss/stack is non relocatable,
		 * but someone could still run this code from RAM,
		 * in which case our reference is _edata.
L
Linus Torvalds 已提交
227
		 */
228 229 230
		mov	r10, r6
#endif

231 232 233 234 235 236
		mov	r5, #0			@ init dtb size to 0
#ifdef CONFIG_ARM_APPENDED_DTB
/*
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
237
 *   r4  = final kernel address (possibly with LSB set)
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
 *   r5  = appended dtb size (still unknown)
 *   r6  = _edata
 *   r7  = architecture ID
 *   r8  = atags/device tree pointer
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 *
 * if there are device trees (dtb) appended to zImage, advance r10 so that the
 * dtb data will get relocated along with the kernel if necessary.
 */

		ldr	lr, [r6, #0]
#ifndef __ARMEB__
		ldr	r1, =0xedfe0dd0		@ sig is 0xd00dfeed big endian
#else
		ldr	r1, =0xd00dfeed
#endif
		cmp	lr, r1
		bne	dtb_check_done		@ not found

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
#ifdef CONFIG_ARM_ATAG_DTB_COMPAT
		/*
		 * OK... Let's do some funky business here.
		 * If we do have a DTB appended to zImage, and we do have
		 * an ATAG list around, we want the later to be translated
		 * and folded into the former here.  To be on the safe side,
		 * let's temporarily move  the stack away into the malloc
		 * area.  No GOT fixup has occurred yet, but none of the
		 * code we're about to call uses any global variable.
		*/
		add	sp, sp, #0x10000
		stmfd	sp!, {r0-r3, ip, lr}
		mov	r0, r8
		mov	r1, r6
		sub	r2, sp, r6
		bl	atags_to_fdt

		/*
		 * If returned value is 1, there is no ATAG at the location
		 * pointed by r8.  Try the typical 0x100 offset from start
		 * of RAM and hope for the best.
		 */
		cmp	r0, #1
284
		sub	r0, r4, #TEXT_OFFSET
285
		bic	r0, r0, #1
286
		add	r0, r0, #0x100
287 288
		mov	r1, r6
		sub	r2, sp, r6
289
		bleq	atags_to_fdt
290 291 292 293 294

		ldmfd	sp!, {r0-r3, ip, lr}
		sub	sp, sp, #0x10000
#endif

295 296
		mov	r8, r6			@ use the appended device tree

297 298 299 300 301 302 303 304 305 306 307 308
		/*
		 * Make sure that the DTB doesn't end up in the final
		 * kernel's .bss area. To do so, we adjust the decompressed
		 * kernel size to compensate if that .bss size is larger
		 * than the relocated code.
		 */
		ldr	r5, =_kernel_bss_size
		adr	r1, wont_overwrite
		sub	r1, r6, r1
		subs	r1, r5, r1
		addhi	r9, r9, r1

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
		/* Get the dtb's size */
		ldr	r5, [r6, #4]
#ifndef __ARMEB__
		/* convert r5 (dtb size) to little endian */
		eor	r1, r5, r5, ror #16
		bic	r1, r1, #0x00ff0000
		mov	r5, r5, ror #8
		eor	r5, r5, r1, lsr #8
#endif

		/* preserve 64-bit alignment */
		add	r5, r5, #7
		bic	r5, r5, #7

		/* relocate some pointers past the appended dtb */
		add	r6, r6, r5
		add	r10, r10, r5
		add	sp, sp, r5
dtb_check_done:
#endif

330 331
/*
 * Check to see if we will overwrite ourselves.
332
 *   r4  = final kernel address (possibly with LSB set)
333 334 335
 *   r9  = size of decompressed image
 *   r10 = end of this image, including  bss/stack/malloc space if non XIP
 * We basically want:
336
 *   r4 - 16k page directory >= r10 -> OK
337
 *   r4 + image length <= address of wont_overwrite -> OK
338
 * Note: the possible LSB in r4 is harmless here.
339
 */
340
		add	r10, r10, #16384
341 342 343
		cmp	r4, r10
		bhs	wont_overwrite
		add	r10, r4, r9
344 345
		adr	r9, wont_overwrite
		cmp	r10, r9
346 347 348 349 350 351 352 353 354
		bls	wont_overwrite

/*
 * Relocate ourselves past the end of the decompressed kernel.
 *   r6  = _edata
 *   r10 = end of the decompressed kernel
 * Because we always copy ahead, we need to do it from the end and go
 * backward in case the source and destination overlap.
 */
355 356 357 358 359 360
		/*
		 * Bump to the next 256-byte boundary with the size of
		 * the relocation code added. This avoids overwriting
		 * ourself when the offset is small.
		 */
		add	r10, r10, #((reloc_code_end - restart + 256) & ~255)
361 362
		bic	r10, r10, #255

363 364 365 366
		/* Get start of code we want to copy and align it down. */
		adr	r5, restart
		bic	r5, r5, #31

367 368 369 370 371 372 373 374 375 376 377 378 379 380
/* Relocate the hyp vector base if necessary */
#ifdef CONFIG_ARM_VIRT_EXT
		mrs	r0, spsr
		and	r0, r0, #MODE_MASK
		cmp	r0, #HYP_MODE
		bne	1f

		bl	__hyp_get_vectors
		sub	r0, r0, r5
		add	r0, r0, r10
		bl	__hyp_set_vectors
1:
#endif

381 382 383 384 385 386 387 388 389 390 391 392 393 394
		sub	r9, r6, r5		@ size to copy
		add	r9, r9, #31		@ rounded up to a multiple
		bic	r9, r9, #31		@ ... of 32 bytes
		add	r6, r9, r5
		add	r9, r9, r10

1:		ldmdb	r6!, {r0 - r3, r10 - r12, lr}
		cmp	r6, r5
		stmdb	r9!, {r0 - r3, r10 - r12, lr}
		bhi	1b

		/* Preserve offset to relocated code. */
		sub	r6, r9, r6

395 396 397 398 399
#ifndef CONFIG_ZBOOT_ROM
		/* cache_clean_flush may use the stack, so relocate it */
		add	sp, sp, r6
#endif

400 401
		tst	r4, #1
		bleq	cache_clean_flush
402 403 404 405 406 407 408 409 410 411 412

		adr	r0, BSYM(restart)
		add	r0, r0, r6
		mov	pc, r0

wont_overwrite:
/*
 * If delta is zero, we are running at the address we were linked at.
 *   r0  = delta
 *   r2  = BSS start
 *   r3  = BSS end
413
 *   r4  = kernel execution address (possibly with LSB set)
414
 *   r5  = appended dtb size (0 if not present)
415 416 417 418 419 420
 *   r7  = architecture ID
 *   r8  = atags pointer
 *   r11 = GOT start
 *   r12 = GOT end
 *   sp  = stack pointer
 */
421
		orrs	r1, r0, r5
422
		beq	not_relocated
423

424
		add	r11, r11, r0
425
		add	r12, r12, r0
L
Linus Torvalds 已提交
426 427 428 429 430

#ifndef CONFIG_ZBOOT_ROM
		/*
		 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
		 * we need to fix up pointers into the BSS region.
431
		 * Note that the stack pointer has already been fixed up.
L
Linus Torvalds 已提交
432 433 434 435 436 437
		 */
		add	r2, r2, r0
		add	r3, r3, r0

		/*
		 * Relocate all entries in the GOT table.
438
		 * Bump bss entries to _edata + dtb size
L
Linus Torvalds 已提交
439
		 */
440
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
441 442 443 444 445
		add	r1, r1, r0		@ This fixes up C references
		cmp	r1, r2			@ if entry >= bss_start &&
		cmphs	r3, r1			@       bss_end > entry
		addhi	r1, r1, r5		@    entry += dtb size
		str	r1, [r11], #4		@ next entry
446
		cmp	r11, r12
L
Linus Torvalds 已提交
447
		blo	1b
448 449 450 451 452

		/* bump our bss pointers too */
		add	r2, r2, r5
		add	r3, r3, r5

L
Linus Torvalds 已提交
453 454 455 456 457 458
#else

		/*
		 * Relocate entries in the GOT table.  We only relocate
		 * the entries that are outside the (relocated) BSS region.
		 */
459
1:		ldr	r1, [r11, #0]		@ relocate entries in the GOT
L
Linus Torvalds 已提交
460 461 462
		cmp	r1, r2			@ entry < bss_start ||
		cmphs	r3, r1			@ _end < entry
		addlo	r1, r1, r0		@ table.  This fixes up the
463
		str	r1, [r11], #4		@ C references.
464
		cmp	r11, r12
L
Linus Torvalds 已提交
465 466 467 468 469 470 471 472 473 474 475
		blo	1b
#endif

not_relocated:	mov	r0, #0
1:		str	r0, [r2], #4		@ clear bss
		str	r0, [r2], #4
		str	r0, [r2], #4
		str	r0, [r2], #4
		cmp	r2, r3
		blo	1b

476 477 478 479 480 481 482 483 484
		/*
		 * Did we skip the cache setup earlier?
		 * That is indicated by the LSB in r4.
		 * Do it now if so.
		 */
		tst	r4, #1
		bic	r4, r4, #1
		blne	cache_on

L
Linus Torvalds 已提交
485
/*
486 487 488 489 490
 * The C runtime environment should now be setup sufficiently.
 * Set up some pointers, and start decompressing.
 *   r4  = kernel execution address
 *   r7  = architecture ID
 *   r8  = atags pointer
L
Linus Torvalds 已提交
491
 */
492 493 494
		mov	r0, r4
		mov	r1, sp			@ malloc space above stack
		add	r2, sp, #0x10000	@ 64k max
L
Linus Torvalds 已提交
495 496 497
		mov	r3, r7
		bl	decompress_kernel
		bl	cache_clean_flush
498 499 500
		bl	cache_off
		mov	r1, r7			@ restore architecture number
		mov	r2, r8			@ restore atags pointer
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521

#ifdef CONFIG_ARM_VIRT_EXT
		mrs	r0, spsr		@ Get saved CPU boot mode
		and	r0, r0, #MODE_MASK
		cmp	r0, #HYP_MODE		@ if not booted in HYP mode...
		bne	__enter_kernel		@ boot kernel directly

		adr	r12, .L__hyp_reentry_vectors_offset
		ldr	r0, [r12]
		add	r0, r0, r12

		bl	__hyp_set_vectors
		__HVC(0)			@ otherwise bounce to hyp mode

		b	.			@ should never be reached

		.align	2
.L__hyp_reentry_vectors_offset:	.long	__hyp_reentry_vectors - .
#else
		b	__enter_kernel
#endif
L
Linus Torvalds 已提交
522

523
		.align	2
L
Linus Torvalds 已提交
524 525 526 527
		.type	LC0, #object
LC0:		.word	LC0			@ r1
		.word	__bss_start		@ r2
		.word	_end			@ r3
528
		.word	_edata			@ r6
529
		.word	input_data_end - 4	@ r10 (inflated size location)
530
		.word	_got_start		@ r11
L
Linus Torvalds 已提交
531
		.word	_got_end		@ ip
532
		.word	.L_user_stack_end	@ sp
533
		.word	_end - restart + 16384 + 1024*1024
L
Linus Torvalds 已提交
534 535 536 537
		.size	LC0, . - LC0

#ifdef CONFIG_ARCH_RPC
		.globl	params
538
params:		ldr	r0, =0x10000100		@ params_phys for RPC
L
Linus Torvalds 已提交
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
		mov	pc, lr
		.ltorg
		.align
#endif

/*
 * Turn on the cache.  We need to setup some page tables so that we
 * can have both the I and D caches on.
 *
 * We place the page tables 16k down from the kernel execution address,
 * and we hope that nothing else is using it.  If we're using it, we
 * will go pop!
 *
 * On entry,
 *  r4 = kernel execution address
 *  r7 = architecture number
555
 *  r8 = atags pointer
L
Linus Torvalds 已提交
556
 * On exit,
557
 *  r0, r1, r2, r3, r9, r10, r12 corrupted
L
Linus Torvalds 已提交
558
 * This routine must preserve:
559
 *  r4, r7, r8
L
Linus Torvalds 已提交
560 561 562 563 564
 */
		.align	5
cache_on:	mov	r3, #8			@ cache_on function
		b	call_cache_fn

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
/*
 * Initialize the highest priority protection region, PR7
 * to cover all 32bit address and cacheable and bufferable.
 */
__armv4_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting
		mcr 	p15, 0, r0, c6, c7, 1

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ D-cache on
		mcr	p15, 0, r0, c2, c0, 1	@ I-cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 1	@ I-access permission
		mcr	p15, 0, r0, c5, c0, 0	@ D-access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ ...I .... ..D. WC.M
		orr	r0, r0, #0x002d		@ .... .... ..1. 11.1
		orr	r0, r0, #0x1000		@ ...1 .... .... ....

		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 0	@ flush(inval) I-Cache
		mcr	p15, 0, r0, c7, c6, 0	@ flush(inval) D-Cache
		mov	pc, lr

__armv3_mpu_cache_on:
		mov	r0, #0x3f		@ 4G, the whole
		mcr	p15, 0, r0, c6, c7, 0	@ PR7 Area Setting

		mov	r0, #0x80		@ PR7
		mcr	p15, 0, r0, c2, c0, 0	@ cache on
		mcr	p15, 0, r0, c3, c0, 0	@ write-buffer on

		mov	r0, #0xc000
		mcr	p15, 0, r0, c5, c0, 0	@ access permission

		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
612 613 614 615
		/*
		 * ?? ARMv3 MMU does not allow reading the control register,
		 * does this really work on ARMv3 MPU?
		 */
616 617 618
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
						@ .... .... .... WC.M
		orr	r0, r0, #0x000d		@ .... .... .... 11.1
619
		/* ?? this overwrites the value constructed above? */
620 621 622
		mov	r0, #0
		mcr	p15, 0, r0, c1, c0, 0	@ write control reg

623
		/* ?? invalidate for the second time? */
624 625 626
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

627 628 629 630 631 632
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
#define CB_BITS 0x08
#else
#define CB_BITS 0x0c
#endif

L
Linus Torvalds 已提交
633 634 635 636 637 638 639 640
__setup_mmu:	sub	r3, r4, #16384		@ Page directory size
		bic	r3, r3, #0xff		@ Align the pointer
		bic	r3, r3, #0x3f00
/*
 * Initialise the page tables, turning on the cacheable and bufferable
 * bits for the RAM area only.
 */
		mov	r0, r3
641 642 643
		mov	r9, r0, lsr #18
		mov	r9, r9, lsl #18		@ start of RAM
		add	r10, r9, #0x10000000	@ a reasonable RAM size
644 645
		mov	r1, #0x12		@ XN|U + section mapping
		orr	r1, r1, #3 << 10	@ AP=11
L
Linus Torvalds 已提交
646
		add	r2, r3, #16384
647
1:		cmp	r1, r9			@ if virt > start of RAM
648 649 650 651
		cmphs	r10, r1			@   && end of RAM > virt
		bic	r1, r1, #0x1c		@ clear XN|U + C + B
		orrlo	r1, r1, #0x10		@ Set XN|U for non-RAM
		orrhs	r1, r1, r6		@ set RAM section settings
L
Linus Torvalds 已提交
652 653 654 655 656 657 658 659 660 661
		str	r1, [r0], #4		@ 1:1 mapping
		add	r1, r1, #1048576
		teq	r0, r2
		bne	1b
/*
 * If ever we are running from Flash, then we surely want the cache
 * to be enabled also for our execution instance...  We map 2MB of it
 * so there is no map overlap problem for up to 1 MB compressed kernel.
 * If the execution is in RAM then we would only be duplicating the above.
 */
662
		orr	r1, r6, #0x04		@ ensure B is set for this
L
Linus Torvalds 已提交
663
		orr	r1, r1, #3 << 10
664 665
		mov	r2, pc
		mov	r2, r2, lsr #20
L
Linus Torvalds 已提交
666 667 668 669 670 671
		orr	r1, r1, r2, lsl #20
		add	r0, r3, r2, lsl #2
		str	r1, [r0], #4
		add	r1, r1, #1048576
		str	r1, [r0]
		mov	pc, lr
672
ENDPROC(__setup_mmu)
L
Linus Torvalds 已提交
673

674 675 676 677 678 679 680 681 682
@ Enable unaligned access on v6, to allow better code generation
@ for the decompressor C code:
__armv6_mmu_cache_on:
		mrc	p15, 0, r0, c1, c0, 0	@ read SCTLR
		bic	r0, r0, #2		@ A (no unaligned access fault)
		orr	r0, r0, #1 << 22	@ U (v6 unaligned access model)
		mcr	p15, 0, r0, c1, c0, 0	@ write SCTLR
		b	__armv4_mmu_cache_on

683 684 685 686 687 688
__arm926ejs_mmu_cache_on:
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
		mov	r0, #4			@ put dcache in WT mode
		mcr	p15, 7, r0, c15, c0, 0
#endif

689
__armv4_mmu_cache_on:
L
Linus Torvalds 已提交
690
		mov	r12, lr
691
#ifdef CONFIG_MMU
692
		mov	r6, #CB_BITS | 0x12	@ U
L
Linus Torvalds 已提交
693 694 695 696 697 698 699
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x0030
700
 ARM_BE8(	orr	r0, r0, #1 << 25 )	@ big-endian page tables
701
		bl	__common_mmu_cache_on
L
Linus Torvalds 已提交
702 703
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
704
#endif
L
Linus Torvalds 已提交
705 706
		mov	pc, r12

707 708
__armv7_mmu_cache_on:
		mov	r12, lr
709
#ifdef CONFIG_MMU
710 711
		mrc	p15, 0, r11, c0, c1, 4	@ read ID_MMFR0
		tst	r11, #0xf		@ VMSA
712
		movne	r6, #CB_BITS | 0x02	@ !XN
713 714 715 716 717
		blne	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		tst	r11, #0xf		@ VMSA
		mcrne	p15, 0, r0, c8, c7, 0	@ flush I,D TLBs
718
#endif
719
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
720
		bic	r0, r0, #1 << 28	@ clear SCTLR.TRE
721 722
		orr	r0, r0, #0x5000		@ I-cache enable, RR cache replacement
		orr	r0, r0, #0x003c		@ write buffer
723 724 725
		bic	r0, r0, #2		@ A (no unaligned access fault)
		orr	r0, r0, #1 << 22	@ U (v6 unaligned access model)
						@ (needed for ARM1176)
726
#ifdef CONFIG_MMU
727
 ARM_BE8(	orr	r0, r0, #1 << 25 )	@ big-endian page tables
728
		mrcne   p15, 0, r6, c2, c0, 2   @ read ttb control reg
729
		orrne	r0, r0, #1		@ MMU enabled
730
		movne	r1, #0xfffffffd		@ domain 0 = client
731 732
		bic     r6, r6, #1 << 31        @ 32-bit translation system
		bic     r6, r6, #3 << 0         @ use only ttbr0
733 734
		mcrne	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcrne	p15, 0, r1, c3, c0, 0	@ load domain access control
735
		mcrne   p15, 0, r6, c2, c0, 2   @ load ttb control
736
#endif
737
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
738 739 740 741 742 743
		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back
		mov	r0, #0
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
		mov	pc, r12

P
Paulius Zaleckas 已提交
744 745
__fa526_cache_on:
		mov	r12, lr
746
		mov	r6, #CB_BITS | 0x12	@ U
P
Paulius Zaleckas 已提交
747 748 749 750 751 752 753 754 755 756 757 758
		bl	__setup_mmu
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7, 0	@ Invalidate whole cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mrc	p15, 0, r0, c1, c0, 0	@ read control reg
		orr	r0, r0, #0x1000		@ I-cache enable
		bl	__common_mmu_cache_on
		mov	r0, #0
		mcr	p15, 0, r0, c8, c7, 0	@ flush UTLB
		mov	pc, r12

759
__common_mmu_cache_on:
760
#ifndef CONFIG_THUMB2_KERNEL
L
Linus Torvalds 已提交
761 762 763 764 765 766
#ifndef DEBUG
		orr	r0, r0, #0x000d		@ Write buffer, mmu
#endif
		mov	r1, #-1
		mcr	p15, 0, r3, c2, c0, 0	@ load page table pointer
		mcr	p15, 0, r1, c3, c0, 0	@ load domain access control
767 768 769 770 771
		b	1f
		.align	5			@ cache line aligned
1:		mcr	p15, 0, r0, c1, c0, 0	@ load control register
		mrc	p15, 0, r0, c1, c0, 0	@ and read it back to
		sub	pc, lr, r0, lsr #32	@ properly flush pipeline
772
#endif
L
Linus Torvalds 已提交
773

774 775
#define PROC_ENTRY_SIZE (4*5)

L
Linus Torvalds 已提交
776 777 778 779 780 781 782 783 784 785
/*
 * Here follow the relocatable cache support functions for the
 * various processors.  This is a generic hook for locating an
 * entry and jumping to an instruction at the specified offset
 * from the start of the block.  Please note this is all position
 * independent code.
 *
 *  r1  = corrupted
 *  r2  = corrupted
 *  r3  = block offset
786
 *  r9  = corrupted
L
Linus Torvalds 已提交
787 788 789 790
 *  r12 = corrupted
 */

call_cache_fn:	adr	r12, proc_types
791
#ifdef CONFIG_CPU_CP15
792
		mrc	p15, 0, r9, c0, c0	@ get processor ID
793
#else
794
		ldr	r9, =CONFIG_PROCESSOR_ID
795
#endif
L
Linus Torvalds 已提交
796 797
1:		ldr	r1, [r12, #0]		@ get value
		ldr	r2, [r12, #4]		@ get mask
798
		eor	r1, r1, r9		@ (real ^ match)
L
Linus Torvalds 已提交
799
		tst	r1, r2			@       & mask
800 801 802
 ARM(		addeq	pc, r12, r3		) @ call cache function
 THUMB(		addeq	r12, r3			)
 THUMB(		moveq	pc, r12			) @ call cache function
803
		add	r12, r12, #PROC_ENTRY_SIZE
L
Linus Torvalds 已提交
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
		b	1b

/*
 * Table for cache operations.  This is basically:
 *   - CPU ID match
 *   - CPU ID mask
 *   - 'cache on' method instruction
 *   - 'cache off' method instruction
 *   - 'cache flush' method instruction
 *
 * We match an entry using: ((real_id ^ match) & mask) == 0
 *
 * Writethrough caches generally only need 'on' and 'off'
 * methods.  Writeback caches _must_ have the flush method
 * defined.
 */
820
		.align	2
L
Linus Torvalds 已提交
821 822
		.type	proc_types,#object
proc_types:
823 824
		.word	0x41000000		@ old ARM ID
		.word	0xff00f000
L
Linus Torvalds 已提交
825
		mov	pc, lr
826
 THUMB(		nop				)
L
Linus Torvalds 已提交
827
		mov	pc, lr
828
 THUMB(		nop				)
L
Linus Torvalds 已提交
829
		mov	pc, lr
830
 THUMB(		nop				)
L
Linus Torvalds 已提交
831 832 833

		.word	0x41007000		@ ARM7/710
		.word	0xfff8fe00
834 835 836 837
		mov	pc, lr
 THUMB(		nop				)
		mov	pc, lr
 THUMB(		nop				)
L
Linus Torvalds 已提交
838
		mov	pc, lr
839
 THUMB(		nop				)
L
Linus Torvalds 已提交
840 841 842

		.word	0x41807200		@ ARM720T (writethrough)
		.word	0xffffff00
843 844
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
L
Linus Torvalds 已提交
845
		mov	pc, lr
846
 THUMB(		nop				)
L
Linus Torvalds 已提交
847

848 849
		.word	0x41007400		@ ARM74x
		.word	0xff00ff00
850 851 852
		W(b)	__armv3_mpu_cache_on
		W(b)	__armv3_mpu_cache_off
		W(b)	__armv3_mpu_cache_flush
853 854 855
		
		.word	0x41009400		@ ARM94x
		.word	0xff00ff00
856 857 858
		W(b)	__armv4_mpu_cache_on
		W(b)	__armv4_mpu_cache_off
		W(b)	__armv4_mpu_cache_flush
859

860 861
		.word	0x41069260		@ ARM926EJ-S (v5TEJ)
		.word	0xff0ffff0
862 863 864
		W(b)	__arm926ejs_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
865

L
Linus Torvalds 已提交
866 867 868
		.word	0x00007000		@ ARM7 IDs
		.word	0x0000f000
		mov	pc, lr
869
 THUMB(		nop				)
L
Linus Torvalds 已提交
870
		mov	pc, lr
871
 THUMB(		nop				)
L
Linus Torvalds 已提交
872
		mov	pc, lr
873
 THUMB(		nop				)
L
Linus Torvalds 已提交
874 875 876 877 878

		@ Everything from here on will be the new ID system.

		.word	0x4401a100		@ sa110 / sa1100
		.word	0xffffffe0
879 880 881
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
882 883 884

		.word	0x6901b110		@ sa1110
		.word	0xfffffff0
885 886 887
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
888

889 890
		.word	0x56056900
		.word	0xffffff00		@ PXA9xx
891 892 893
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
894 895 896

		.word	0x56158000		@ PXA168
		.word	0xfffff000
897 898 899
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
900

901 902
		.word	0x56050000		@ Feroceon
		.word	0xff0f0000
903 904 905
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv5tej_mmu_cache_flush
906

907 908 909 910 911 912 913 914 915
#ifdef CONFIG_CPU_FEROCEON_OLD_ID
		/* this conflicts with the standard ARMv5TE entry */
		.long	0x41009260		@ Old Feroceon
		.long	0xff00fff0
		b	__armv4_mmu_cache_on
		b	__armv4_mmu_cache_off
		b	__armv5tej_mmu_cache_flush
#endif

P
Paulius Zaleckas 已提交
916 917
		.word	0x66015261		@ FA526
		.word	0xff01fff1
918 919 920
		W(b)	__fa526_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__fa526_cache_flush
P
Paulius Zaleckas 已提交
921

L
Linus Torvalds 已提交
922 923 924 925
		@ These match on the architecture ID

		.word	0x00020000		@ ARMv4T
		.word	0x000f0000
926 927 928
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
929 930 931

		.word	0x00050000		@ ARMv5TE
		.word	0x000f0000
932 933 934
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv4_mmu_cache_flush
L
Linus Torvalds 已提交
935 936 937

		.word	0x00060000		@ ARMv5TEJ
		.word	0x000f0000
938 939
		W(b)	__armv4_mmu_cache_on
		W(b)	__armv4_mmu_cache_off
940
		W(b)	__armv5tej_mmu_cache_flush
L
Linus Torvalds 已提交
941

942
		.word	0x0007b000		@ ARMv6
943
		.word	0x000ff000
944
		W(b)	__armv6_mmu_cache_on
945 946
		W(b)	__armv4_mmu_cache_off
		W(b)	__armv6_mmu_cache_flush
L
Linus Torvalds 已提交
947

948 949
		.word	0x000f0000		@ new CPU Id
		.word	0x000f0000
950 951 952
		W(b)	__armv7_mmu_cache_on
		W(b)	__armv7_mmu_cache_off
		W(b)	__armv7_mmu_cache_flush
953

L
Linus Torvalds 已提交
954 955 956
		.word	0			@ unrecognised type
		.word	0
		mov	pc, lr
957
 THUMB(		nop				)
L
Linus Torvalds 已提交
958
		mov	pc, lr
959
 THUMB(		nop				)
L
Linus Torvalds 已提交
960
		mov	pc, lr
961
 THUMB(		nop				)
L
Linus Torvalds 已提交
962 963 964

		.size	proc_types, . - proc_types

965 966 967 968 969 970 971 972 973 974
		/*
		 * If you get a "non-constant expression in ".if" statement"
		 * error from the assembler on this line, check that you have
		 * not accidentally written a "b" instruction where you should
		 * have written W(b).
		 */
		.if (. - proc_types) % PROC_ENTRY_SIZE != 0
		.error "The size of one or more proc_types entries is wrong."
		.endif

L
Linus Torvalds 已提交
975 976 977 978
/*
 * Turn off the Cache and MMU.  ARMv3 does not support
 * reading the control register, but ARMv4 does.
 *
979 980 981
 * On exit,
 *  r0, r1, r2, r3, r9, r12 corrupted
 * This routine must preserve:
982
 *  r4, r7, r8
L
Linus Torvalds 已提交
983 984 985 986 987
 */
		.align	5
cache_off:	mov	r3, #12			@ cache_off function
		b	call_cache_fn

988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
__armv4_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c10, 4	@ drain write buffer
		mcr	p15, 0, r0, c7, c6, 0	@ flush D-Cache
		mcr	p15, 0, r0, c7, c5, 0	@ flush I-Cache
		mov	pc, lr

__armv3_mpu_cache_off:
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0, 0	@ turn MPU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c0, 0	@ invalidate whole cache v3
		mov	pc, lr

1006
__armv4_mmu_cache_off:
1007
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
1008 1009 1010 1011 1012 1013
		mrc	p15, 0, r0, c1, c0
		bic	r0, r0, #0x000d
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r0, #0
		mcr	p15, 0, r0, c7, c7	@ invalidate whole cache v4
		mcr	p15, 0, r0, c8, c7	@ invalidate whole TLB v4
1014
#endif
L
Linus Torvalds 已提交
1015 1016
		mov	pc, lr

1017 1018
__armv7_mmu_cache_off:
		mrc	p15, 0, r0, c1, c0
1019
#ifdef CONFIG_MMU
1020
		bic	r0, r0, #0x000d
1021 1022 1023
#else
		bic	r0, r0, #0x000c
#endif
1024 1025 1026 1027
		mcr	p15, 0, r0, c1, c0	@ turn MMU and cache off
		mov	r12, lr
		bl	__armv7_mmu_cache_flush
		mov	r0, #0
1028
#ifdef CONFIG_MMU
1029
		mcr	p15, 0, r0, c8, c7, 0	@ invalidate whole TLB
1030
#endif
1031 1032 1033
		mcr	p15, 0, r0, c7, c5, 6	@ invalidate BTC
		mcr	p15, 0, r0, c7, c10, 4	@ DSB
		mcr	p15, 0, r0, c7, c5, 4	@ ISB
1034 1035
		mov	pc, r12

L
Linus Torvalds 已提交
1036 1037 1038 1039
/*
 * Clean and flush the cache to maintain consistency.
 *
 * On exit,
1040
 *  r1, r2, r3, r9, r10, r11, r12 corrupted
L
Linus Torvalds 已提交
1041
 * This routine must preserve:
1042
 *  r4, r6, r7, r8
L
Linus Torvalds 已提交
1043 1044 1045 1046 1047 1048
 */
		.align	5
cache_clean_flush:
		mov	r3, #16
		b	call_cache_fn

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
__armv4_mpu_cache_flush:
		mov	r2, #1
		mov	r3, #0
		mcr	p15, 0, ip, c7, c6, 0	@ invalidate D cache
		mov	r1, #7 << 5		@ 8 segments
1:		orr	r3, r1, #63 << 26	@ 64 entries
2:		mcr	p15, 0, r3, c7, c14, 2	@ clean & invalidate D index
		subs	r3, r3, #1 << 26
		bcs	2b			@ entries 63 to 0
		subs 	r1, r1, #1 << 5
		bcs	1b			@ segments 7 to 0

		teq	r2, #0
		mcrne	p15, 0, ip, c7, c5, 0	@ invalidate I cache
		mcr	p15, 0, ip, c7, c10, 4	@ drain WB
		mov	pc, lr
		
P
Paulius Zaleckas 已提交
1066 1067 1068 1069 1070 1071
__fa526_cache_flush:
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean and invalidate D cache
		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr
1072

1073
__armv6_mmu_cache_flush:
L
Linus Torvalds 已提交
1074 1075 1076 1077 1078 1079 1080
		mov	r1, #0
		mcr	p15, 0, r1, c7, c14, 0	@ clean+invalidate D
		mcr	p15, 0, r1, c7, c5, 0	@ invalidate I+BTB
		mcr	p15, 0, r1, c7, c15, 0	@ clean+invalidate unified
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1081 1082 1083 1084
__armv7_mmu_cache_flush:
		mrc	p15, 0, r10, c0, c1, 5	@ read ID_MMFR1
		tst	r10, #0xf << 16		@ hierarchical cache (ARMv7)
		mov	r10, #0
1085
		beq	hierarchical
1086 1087 1088
		mcr	p15, 0, r10, c7, c14, 0	@ clean+invalidate D
		b	iflush
hierarchical:
1089
		mcr	p15, 0, r10, c7, c10, 5	@ DMB
1090
		stmfd	sp!, {r0-r7, r9-r11}
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
		mrc	p15, 1, r0, c0, c0, 1	@ read clidr
		ands	r3, r0, #0x7000000	@ extract loc from clidr
		mov	r3, r3, lsr #23		@ left align loc bit field
		beq	finished		@ if loc is 0, then no need to clean
		mov	r10, #0			@ start clean at cache level 0
loop1:
		add	r2, r10, r10, lsr #1	@ work out 3x current cache level
		mov	r1, r0, lsr r2		@ extract cache type bits from clidr
		and	r1, r1, #7		@ mask of the bits for current cache only
		cmp	r1, #2			@ see what cache we have at this level
		blt	skip			@ skip if no cache, or just i-cache
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
		mcr	p15, 0, r10, c7, c5, 4	@ isb to sych the new cssr&csidr
		mrc	p15, 1, r1, c0, c0, 0	@ read the new csidr
		and	r2, r1, #7		@ extract the length of the cache lines
		add	r2, r2, #4		@ add 4 (line length offset)
		ldr	r4, =0x3ff
		ands	r4, r4, r1, lsr #3	@ find maximum number on the way size
1109
		clz	r5, r4			@ find bit position of way size increment
1110 1111 1112 1113 1114
		ldr	r7, =0x7fff
		ands	r7, r7, r1, lsr #13	@ extract max number of the index size
loop2:
		mov	r9, r4			@ create working copy of max way size
loop3:
1115 1116 1117 1118 1119 1120
 ARM(		orr	r11, r10, r9, lsl r5	) @ factor way and cache number into r11
 ARM(		orr	r11, r11, r7, lsl r2	) @ factor index number into r11
 THUMB(		lsl	r6, r9, r5		)
 THUMB(		orr	r11, r10, r6		) @ factor way and cache number into r11
 THUMB(		lsl	r6, r7, r2		)
 THUMB(		orr	r11, r11, r6		) @ factor index number into r11
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
		mcr	p15, 0, r11, c7, c14, 2	@ clean & invalidate by set/way
		subs	r9, r9, #1		@ decrement the way
		bge	loop3
		subs	r7, r7, #1		@ decrement the index
		bge	loop2
skip:
		add	r10, r10, #2		@ increment cache number
		cmp	r3, r10
		bgt	loop1
finished:
1131
		ldmfd	sp!, {r0-r7, r9-r11}
1132 1133 1134
		mov	r10, #0			@ swith back to cache level 0
		mcr	p15, 2, r10, c0, c0, 0	@ select current cache level in cssr
iflush:
1135
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
1136
		mcr	p15, 0, r10, c7, c5, 0	@ invalidate I+BTB
1137 1138
		mcr	p15, 0, r10, c7, c10, 4	@ DSB
		mcr	p15, 0, r10, c7, c5, 4	@ ISB
1139 1140
		mov	pc, lr

1141 1142 1143 1144 1145 1146 1147
__armv5tej_mmu_cache_flush:
1:		mrc	p15, 0, r15, c7, c14, 3	@ test,clean,invalidate D cache
		bne	1b
		mcr	p15, 0, r0, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r0, c7, c10, 4	@ drain WB
		mov	pc, lr

1148
__armv4_mmu_cache_flush:
L
Linus Torvalds 已提交
1149 1150 1151
		mov	r2, #64*1024		@ default: 32K dcache size (*2)
		mov	r11, #32		@ default: 32 byte line size
		mrc	p15, 0, r3, c0, c0, 1	@ read cache type
1152
		teq	r3, r9			@ cache ID register present?
L
Linus Torvalds 已提交
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
		beq	no_cache_id
		mov	r1, r3, lsr #18
		and	r1, r1, #7
		mov	r2, #1024
		mov	r2, r2, lsl r1		@ base dcache size *2
		tst	r3, #1 << 14		@ test M bit
		addne	r2, r2, r2, lsr #1	@ +1/2 size if M == 1
		mov	r3, r3, lsr #12
		and	r3, r3, #3
		mov	r11, #8
		mov	r11, r11, lsl r3	@ cache line size in bytes
no_cache_id:
1165 1166
		mov	r1, pc
		bic	r1, r1, #63		@ align to longest cache line
L
Linus Torvalds 已提交
1167
		add	r2, r1, r2
1168 1169 1170 1171
1:
 ARM(		ldr	r3, [r1], r11		) @ s/w flush D cache
 THUMB(		ldr     r3, [r1]		) @ s/w flush D cache
 THUMB(		add     r1, r1, r11		)
L
Linus Torvalds 已提交
1172 1173 1174 1175 1176 1177 1178 1179
		teq	r1, r2
		bne	1b

		mcr	p15, 0, r1, c7, c5, 0	@ flush I cache
		mcr	p15, 0, r1, c7, c6, 0	@ flush D cache
		mcr	p15, 0, r1, c7, c10, 4	@ drain WB
		mov	pc, lr

1180
__armv3_mmu_cache_flush:
1181
__armv3_mpu_cache_flush:
L
Linus Torvalds 已提交
1182
		mov	r1, #0
1183
		mcr	p15, 0, r1, c7, c0, 0	@ invalidate whole cache v3
L
Linus Torvalds 已提交
1184 1185 1186 1187 1188 1189 1190
		mov	pc, lr

/*
 * Various debugging routines for printing hex characters and
 * memory, which again must be relocatable.
 */
#ifdef DEBUG
1191
		.align	2
L
Linus Torvalds 已提交
1192 1193 1194 1195
		.type	phexbuf,#object
phexbuf:	.space	12
		.size	phexbuf, . - phexbuf

1196
@ phex corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
phex:		adr	r3, phexbuf
		mov	r2, #0
		strb	r2, [r3, r1]
1:		subs	r1, r1, #1
		movmi	r0, r3
		bmi	puts
		and	r2, r0, #15
		mov	r0, r0, lsr #4
		cmp	r2, #10
		addge	r2, r2, #7
		add	r2, r2, #'0'
		strb	r2, [r3, r1]
		b	1b

1211
@ puts corrupts {r0, r1, r2, r3}
1212
puts:		loadsp	r3, r1
L
Linus Torvalds 已提交
1213 1214 1215
1:		ldrb	r2, [r0], #1
		teq	r2, #0
		moveq	pc, lr
1216
2:		writeb	r2, r3
L
Linus Torvalds 已提交
1217 1218 1219 1220 1221 1222 1223 1224 1225
		mov	r1, #0x00020000
3:		subs	r1, r1, #1
		bne	3b
		teq	r2, #'\n'
		moveq	r2, #'\r'
		beq	2b
		teq	r0, #0
		bne	1b
		mov	pc, lr
1226
@ putc corrupts {r0, r1, r2, r3}
L
Linus Torvalds 已提交
1227 1228 1229
putc:
		mov	r2, r0
		mov	r0, #0
1230
		loadsp	r3, r1
L
Linus Torvalds 已提交
1231 1232
		b	2b

1233
@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
L
Linus Torvalds 已提交
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
memdump:	mov	r12, r0
		mov	r10, lr
		mov	r11, #0
2:		mov	r0, r11, lsl #2
		add	r0, r0, r12
		mov	r1, #8
		bl	phex
		mov	r0, #':'
		bl	putc
1:		mov	r0, #' '
		bl	putc
		ldr	r0, [r12, r11, lsl #2]
		mov	r1, #8
		bl	phex
		and	r0, r11, #7
		teq	r0, #3
		moveq	r0, #' '
		bleq	putc
		and	r0, r11, #7
		add	r11, r11, #1
		teq	r0, #7
		bne	1b
		mov	r0, #'\n'
		bl	putc
		cmp	r11, #64
		blt	2b
		mov	pc, r10
#endif

1263
		.ltorg
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282

#ifdef CONFIG_ARM_VIRT_EXT
.align 5
__hyp_reentry_vectors:
		W(b)	.			@ reset
		W(b)	.			@ undef
		W(b)	.			@ svc
		W(b)	.			@ pabort
		W(b)	.			@ dabort
		W(b)	__enter_kernel		@ hyp
		W(b)	.			@ irq
		W(b)	.			@ fiq
#endif /* CONFIG_ARM_VIRT_EXT */

__enter_kernel:
		mov	r0, #0			@ must be 0
 ARM(		mov	pc, r4	)		@ call kernel
 THUMB(		bx	r4	)		@ entry point is always ARM

1283
reloc_code_end:
L
Linus Torvalds 已提交
1284 1285

		.align
1286
		.section ".stack", "aw", %nobits
1287 1288
.L_user_stack:	.space	4096
.L_user_stack_end: