i915_gem_execbuffer.c 39.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <drm/drmP.h>
#include <drm/i915_drm.h>
31 32 33
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
34
#include <linux/dma_remapping.h>
35

36 37 38
#define  __EXEC_OBJECT_HAS_PIN (1<<31)
#define  __EXEC_OBJECT_HAS_FENCE (1<<30)

39 40
struct eb_vmas {
	struct list_head vmas;
41
	int and;
42
	union {
43
		struct i915_vma *lut[0];
44 45
		struct hlist_head buckets[0];
	};
46 47
};

48
static struct eb_vmas *
B
Ben Widawsky 已提交
49
eb_create(struct drm_i915_gem_execbuffer2 *args)
50
{
51
	struct eb_vmas *eb = NULL;
52 53

	if (args->flags & I915_EXEC_HANDLE_LUT) {
54
		unsigned size = args->buffer_count;
55 56
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
57 58 59 60
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
61 62
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
63
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
64 65 66
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
67
			     sizeof(struct eb_vmas),
68 69 70 71 72 73 74 75
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

76
	INIT_LIST_HEAD(&eb->vmas);
77 78 79 80
	return eb;
}

static void
81
eb_reset(struct eb_vmas *eb)
82
{
83 84
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
85 86
}

87
static int
88 89 90 91 92
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
93
{
94
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
95 96
	struct drm_i915_gem_object *obj;
	struct list_head objects;
97
	int i, ret;
98

99
	INIT_LIST_HEAD(&objects);
100
	spin_lock(&file->table_lock);
101 102
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
103
	for (i = 0; i < args->buffer_count; i++) {
104 105 106 107 108
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
109
			ret = -ENOENT;
110
			goto err;
111 112
		}

113
		if (!list_empty(&obj->obj_exec_link)) {
114 115 116
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
117
			ret = -EINVAL;
118
			goto err;
119 120 121
		}

		drm_gem_object_reference(&obj->base);
122 123 124
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
125

126
	i = 0;
127
	while (!list_empty(&objects)) {
128
		struct i915_vma *vma;
129 130
		struct i915_address_space *bind_vm = vm;

131 132 133
		if (exec[i].flags & EXEC_OBJECT_NEEDS_GTT &&
		    USES_FULL_PPGTT(vm->dev)) {
			ret = -EINVAL;
134
			goto err;
135 136
		}

137 138 139
		/* If we have secure dispatch, or the userspace assures us that
		 * they know what they're doing, use the GGTT VM.
		 */
140
		if (((args->flags & I915_EXEC_SECURE) &&
141 142
		    (i == (args->buffer_count - 1))))
			bind_vm = &dev_priv->gtt.base;
143

144 145 146 147
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

148 149 150 151 152 153 154 155
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
156
		vma = i915_gem_obj_lookup_or_create_vma(obj, bind_vm);
157 158 159
		if (IS_ERR(vma)) {
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
160
			goto err;
161 162
		}

163
		/* Transfer ownership from the objects list to the vmas list. */
164
		list_add_tail(&vma->exec_list, &eb->vmas);
165
		list_del_init(&obj->obj_exec_link);
166 167

		vma->exec_entry = &exec[i];
168
		if (eb->and < 0) {
169
			eb->lut[i] = vma;
170 171
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
172 173
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
174 175
				       &eb->buckets[handle & eb->and]);
		}
176
		++i;
177 178
	}

179
	return 0;
180 181


182
err:
183 184 185 186 187
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
188
		drm_gem_object_unreference(&obj->base);
189
	}
190 191 192 193 194
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

195
	return ret;
196 197
}

198
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
199
{
200 201 202 203 204 205 206
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
		struct hlist_node *node;
207

208 209
		head = &eb->buckets[handle & eb->and];
		hlist_for_each(node, head) {
210
			struct i915_vma *vma;
211

212 213 214
			vma = hlist_entry(node, struct i915_vma, exec_node);
			if (vma->exec_handle == handle)
				return vma;
215 216 217
		}
		return NULL;
	}
218 219
}

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;
	struct drm_i915_gem_object *obj = vma->obj;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
		i915_gem_object_unpin_fence(obj);

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
235
		vma->pin_count--;
236 237 238 239 240 241

	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
}

static void eb_destroy(struct eb_vmas *eb)
{
242 243
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
244

245 246
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
247
				       exec_list);
248
		list_del_init(&vma->exec_list);
249
		i915_gem_execbuffer_unreserve_vma(vma);
250
		drm_gem_object_unreference(&vma->obj->base);
251
	}
252 253 254
	kfree(eb);
}

255 256
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
257 258
	return (HAS_LLC(obj->base.dev) ||
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
259
		!obj->map_and_fenceable ||
260 261 262
		obj->cache_level != I915_CACHE_NONE);
}

263 264
static int
relocate_entry_cpu(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
265 266
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
267
{
268
	struct drm_device *dev = obj->base.dev;
269
	uint32_t page_offset = offset_in_page(reloc->offset);
B
Ben Widawsky 已提交
270
	uint64_t delta = reloc->delta + target_offset;
271
	char *vaddr;
272
	int ret;
273

274
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
275 276 277 278 279
	if (ret)
		return ret;

	vaddr = kmap_atomic(i915_gem_object_get_page(obj,
				reloc->offset >> PAGE_SHIFT));
B
Ben Widawsky 已提交
280
	*(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
281 282 283 284 285 286 287 288 289 290

	if (INTEL_INFO(dev)->gen >= 8) {
		page_offset = offset_in_page(page_offset + sizeof(uint32_t));

		if (page_offset == 0) {
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic(i915_gem_object_get_page(obj,
			    (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
		}

B
Ben Widawsky 已提交
291
		*(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
292 293
	}

294 295 296 297 298 299 300
	kunmap_atomic(vaddr);

	return 0;
}

static int
relocate_entry_gtt(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
301 302
		   struct drm_i915_gem_relocation_entry *reloc,
		   uint64_t target_offset)
303 304 305
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
306
	uint64_t delta = reloc->delta + target_offset;
307 308
	uint32_t __iomem *reloc_entry;
	void __iomem *reloc_page;
309
	int ret;
310 311 312 313 314 315 316 317 318 319 320 321 322 323 324

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		return ret;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		return ret;

	/* Map the page containing the relocation we're going to perform.  */
	reloc->offset += i915_gem_obj_ggtt_offset(obj);
	reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
			reloc->offset & PAGE_MASK);
	reloc_entry = (uint32_t __iomem *)
		(reloc_page + offset_in_page(reloc->offset));
B
Ben Widawsky 已提交
325
	iowrite32(lower_32_bits(delta), reloc_entry);
326 327 328 329 330 331 332 333 334 335 336 337

	if (INTEL_INFO(dev)->gen >= 8) {
		reloc_entry += 1;

		if (offset_in_page(reloc->offset + sizeof(uint32_t)) == 0) {
			io_mapping_unmap_atomic(reloc_page);
			reloc_page = io_mapping_map_atomic_wc(
					dev_priv->gtt.mappable,
					reloc->offset + sizeof(uint32_t));
			reloc_entry = reloc_page;
		}

B
Ben Widawsky 已提交
338
		iowrite32(upper_32_bits(delta), reloc_entry);
339 340
	}

341 342 343 344 345
	io_mapping_unmap_atomic(reloc_page);

	return 0;
}

346 347
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
348
				   struct eb_vmas *eb,
349
				   struct drm_i915_gem_relocation_entry *reloc)
350 351 352
{
	struct drm_device *dev = obj->base.dev;
	struct drm_gem_object *target_obj;
353
	struct drm_i915_gem_object *target_i915_obj;
354
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
355
	uint64_t target_offset;
356
	int ret;
357

358
	/* we've already hold a reference to all valid objects */
359 360
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
361
		return -ENOENT;
362 363
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
364

365
	target_offset = target_vma->node.start;
366

367 368 369 370 371 372
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
	if (unlikely(IS_GEN6(dev) &&
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
	    !target_i915_obj->has_global_gtt_mapping)) {
373 374 375
		struct i915_vma *vma =
			list_first_entry(&target_i915_obj->vma_list,
					 typeof(*vma), vma_link);
376
		vma->bind_vma(vma, target_i915_obj->cache_level, GLOBAL_BIND);
377 378
	}

379
	/* Validate that the target is in a valid r/w GPU domain */
380
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
381
		DRM_DEBUG("reloc with multiple write domains: "
382 383 384 385 386 387
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
388
		return -EINVAL;
389
	}
390 391
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
392
		DRM_DEBUG("reloc with read/write non-GPU domains: "
393 394 395 396 397 398
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
399
		return -EINVAL;
400 401 402 403 404 405 406 407 408
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
409
		return 0;
410 411

	/* Check that the relocation address is valid... */
412 413
	if (unlikely(reloc->offset >
		obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
414
		DRM_DEBUG("Relocation beyond object bounds: "
415 416 417 418
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
419
		return -EINVAL;
420
	}
421
	if (unlikely(reloc->offset & 3)) {
422
		DRM_DEBUG("Relocation not 4-byte aligned: "
423 424 425
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
426
		return -EINVAL;
427 428
	}

429 430 431 432
	/* We can't wait for rendering with pagefaults disabled */
	if (obj->active && in_atomic())
		return -EFAULT;

433
	if (use_cpu_reloc(obj))
B
Ben Widawsky 已提交
434
		ret = relocate_entry_cpu(obj, reloc, target_offset);
435
	else
B
Ben Widawsky 已提交
436
		ret = relocate_entry_gtt(obj, reloc, target_offset);
437

438 439 440
	if (ret)
		return ret;

441 442 443
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;

444
	return 0;
445 446 447
}

static int
448 449
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
450
{
451 452
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
453
	struct drm_i915_gem_relocation_entry __user *user_relocs;
454
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
455
	int remain, ret;
456

V
Ville Syrjälä 已提交
457
	user_relocs = to_user_ptr(entry->relocs_ptr);
458

459 460 461 462 463 464 465 466 467
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
		int count = remain;
		if (count > ARRAY_SIZE(stack_reloc))
			count = ARRAY_SIZE(stack_reloc);
		remain -= count;

		if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
468 469
			return -EFAULT;

470 471
		do {
			u64 offset = r->presumed_offset;
472

473
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
474 475 476 477 478 479 480 481 482 483 484 485 486
			if (ret)
				return ret;

			if (r->presumed_offset != offset &&
			    __copy_to_user_inatomic(&user_relocs->presumed_offset,
						    &r->presumed_offset,
						    sizeof(r->presumed_offset))) {
				return -EFAULT;
			}

			user_relocs++;
			r++;
		} while (--count);
487 488 489
	}

	return 0;
490
#undef N_RELOC
491 492 493
}

static int
494 495 496
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
497
{
498
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
499 500 501
	int i, ret;

	for (i = 0; i < entry->relocation_count; i++) {
502
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
503 504 505 506 507 508 509 510
		if (ret)
			return ret;
	}

	return 0;
}

static int
B
Ben Widawsky 已提交
511
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
512
{
513
	struct i915_vma *vma;
514 515 516 517 518 519 520 521 522 523
	int ret = 0;

	/* This is the fast path and we cannot handle a pagefault whilst
	 * holding the struct mutex lest the user pass in the relocations
	 * contained within a mmaped bo. For in such a case we, the page
	 * fault handler would call i915_gem_fault() and we would try to
	 * acquire the struct mutex again. Obviously this is bad and so
	 * lockdep complains vehemently.
	 */
	pagefault_disable();
524 525
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
526
		if (ret)
527
			break;
528
	}
529
	pagefault_enable();
530

531
	return ret;
532 533
}

534
static int
535
need_reloc_mappable(struct i915_vma *vma)
536
{
537 538 539
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
	return entry->relocation_count && !use_cpu_reloc(vma->obj) &&
		i915_is_ggtt(vma->vm);
540 541
}

542
static int
543 544 545
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
				struct intel_ring_buffer *ring,
				bool *need_reloc)
546
{
547
	struct drm_i915_gem_object *obj = vma->obj;
548
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
549
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
550 551
	bool need_fence;
	unsigned flags;
552 553
	int ret;

554 555
	flags = 0;

556 557 558 559
	need_fence =
		has_fenced_gpu_access &&
		entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
		obj->tiling_mode != I915_TILING_NONE;
560 561
	if (need_fence || need_reloc_mappable(vma))
		flags |= PIN_MAPPABLE;
562

563
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
564
		flags |= PIN_GLOBAL;
565 566

	ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
567 568 569
	if (ret)
		return ret;

570 571
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

572 573
	if (has_fenced_gpu_access) {
		if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
574
			ret = i915_gem_object_get_fence(obj);
575
			if (ret)
576
				return ret;
577

578
			if (i915_gem_object_pin_fence(obj))
579
				entry->flags |= __EXEC_OBJECT_HAS_FENCE;
580

581
			obj->pending_fenced_gpu_access = true;
582 583 584
		}
	}

585 586
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
587 588 589 590 591 592 593 594
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

595
	return 0;
596
}
597

598
static int
599
i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
600
			    struct list_head *vmas,
601
			    bool *need_relocs)
602
{
603
	struct drm_i915_gem_object *obj;
604
	struct i915_vma *vma;
605
	struct i915_address_space *vm;
606
	struct list_head ordered_vmas;
607 608
	bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
	int retry;
609

610 611 612 613 614
	if (list_empty(vmas))
		return 0;

	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

615 616
	INIT_LIST_HEAD(&ordered_vmas);
	while (!list_empty(vmas)) {
617 618 619
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

620 621 622
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
623 624 625 626 627

		need_fence =
			has_fenced_gpu_access &&
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
			obj->tiling_mode != I915_TILING_NONE;
628
		need_mappable = need_fence || need_reloc_mappable(vma);
629 630

		if (need_mappable)
631
			list_move(&vma->exec_list, &ordered_vmas);
632
		else
633
			list_move_tail(&vma->exec_list, &ordered_vmas);
634

635
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
636
		obj->base.pending_write_domain = 0;
637
		obj->pending_fenced_gpu_access = false;
638
	}
639
	list_splice(&ordered_vmas, vmas);
640 641 642 643 644 645 646 647 648 649

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
650
	 * This avoid unnecessary unbinding of later objects in order to make
651 652 653 654
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
655
		int ret = 0;
656 657

		/* Unbind any ill-fitting objects or pin. */
658 659
		list_for_each_entry(vma, vmas, exec_list) {
			struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
660
			bool need_fence, need_mappable;
661

662 663 664
			obj = vma->obj;

			if (!drm_mm_node_allocated(&vma->node))
665 666 667
				continue;

			need_fence =
668
				has_fenced_gpu_access &&
669 670
				entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
				obj->tiling_mode != I915_TILING_NONE;
671
			need_mappable = need_fence || need_reloc_mappable(vma);
672

673
			WARN_ON((need_mappable || need_fence) &&
674
			       !i915_is_ggtt(vma->vm));
675

676
			if ((entry->alignment &&
677
			     vma->node.start & (entry->alignment - 1)) ||
678
			    (need_mappable && !obj->map_and_fenceable))
679
				ret = i915_vma_unbind(vma);
680
			else
681
				ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
682
			if (ret)
683 684 685 686
				goto err;
		}

		/* Bind fresh objects */
687 688
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
689
				continue;
690

691
			ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
692 693
			if (ret)
				goto err;
694 695
		}

696
err:
C
Chris Wilson 已提交
697
		if (ret != -ENOSPC || retry++)
698 699
			return ret;

700 701 702 703
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

704
		ret = i915_gem_evict_vm(vm, true);
705 706 707 708 709 710 711
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
712
				  struct drm_i915_gem_execbuffer2 *args,
713
				  struct drm_file *file,
714
				  struct intel_ring_buffer *ring,
715 716
				  struct eb_vmas *eb,
				  struct drm_i915_gem_exec_object2 *exec)
717 718
{
	struct drm_i915_gem_relocation_entry *reloc;
719 720
	struct i915_address_space *vm;
	struct i915_vma *vma;
721
	bool need_relocs;
722
	int *reloc_offset;
723
	int i, total, ret;
724
	unsigned count = args->buffer_count;
725

726 727 728 729 730
	if (WARN_ON(list_empty(&eb->vmas)))
		return 0;

	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

731
	/* We may process another execbuffer during the unlock... */
732 733 734
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
735
		i915_gem_execbuffer_unreserve_vma(vma);
736
		drm_gem_object_unreference(&vma->obj->base);
737 738
	}

739 740 741 742
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
743
		total += exec[i].relocation_count;
744

745
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
746
	reloc = drm_malloc_ab(total, sizeof(*reloc));
747 748 749
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
750 751 752 753 754 755 756
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
757 758
		u64 invalid_offset = (u64)-1;
		int j;
759

V
Ville Syrjälä 已提交
760
		user_relocs = to_user_ptr(exec[i].relocs_ptr);
761 762

		if (copy_from_user(reloc+total, user_relocs,
763
				   exec[i].relocation_count * sizeof(*reloc))) {
764 765 766 767 768
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
			if (copy_to_user(&user_relocs[j].presumed_offset,
					 &invalid_offset,
					 sizeof(invalid_offset))) {
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

788
		reloc_offset[i] = total;
789
		total += exec[i].relocation_count;
790 791 792 793 794 795 796 797
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

798 799
	/* reacquire the objects */
	eb_reset(eb);
800
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
801 802
	if (ret)
		goto err;
803

804
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
805
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
806 807 808
	if (ret)
		goto err;

809 810 811 812
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
813 814 815 816 817 818 819 820 821 822 823 824
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
825
	drm_free_large(reloc_offset);
826 827 828 829
	return ret;
}

static int
830
i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
831
				struct list_head *vmas)
832
{
833
	struct i915_vma *vma;
834
	uint32_t flush_domains = 0;
835
	bool flush_chipset = false;
836
	int ret;
837

838 839
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
840
		ret = i915_gem_object_sync(obj, ring);
841 842
		if (ret)
			return ret;
843 844

		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
845
			flush_chipset |= i915_gem_clflush_object(obj, false);
846 847

		flush_domains |= obj->base.write_domain;
848 849
	}

850
	if (flush_chipset)
851
		i915_gem_chipset_flush(ring->dev);
852 853 854 855

	if (flush_domains & I915_GEM_DOMAIN_GTT)
		wmb();

856 857 858
	/* Unconditionally invalidate gpu caches and ensure that we do flush
	 * any residual writes from the previous batch.
	 */
859
	return intel_ring_invalidate_all_caches(ring);
860 861
}

862 863
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
864
{
865 866 867
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

868
	return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
869 870 871 872 873 874 875
}

static int
validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
		   int count)
{
	int i;
876 877
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
878 879

	for (i = 0; i < count; i++) {
V
Ville Syrjälä 已提交
880
		char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
881 882
		int length; /* limited by fault_in_pages_readable() */

883 884 885
		if (exec[i].flags & __EXEC_OBJECT_UNKNOWN_FLAGS)
			return -EINVAL;

886 887 888 889 890
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
891
			return -EINVAL;
892
		relocs_total += exec[i].relocation_count;
893 894 895

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
896 897 898 899 900
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
901 902 903
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

904
		if (likely(!i915.prefault_disable)) {
905 906 907
			if (fault_in_multipages_readable(ptr, length))
				return -EFAULT;
		}
908 909 910 911 912
	}

	return 0;
}

913
static struct i915_hw_context *
914
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
915
			  struct intel_ring_buffer *ring, const u32 ctx_id)
916
{
917
	struct i915_hw_context *ctx = NULL;
918 919
	struct i915_ctx_hang_stats *hs;

920 921 922
	if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_ID)
		return ERR_PTR(-EINVAL);

923
	ctx = i915_gem_context_get(file->driver_priv, ctx_id);
924
	if (IS_ERR(ctx))
925
		return ctx;
926

927
	hs = &ctx->hang_stats;
928 929
	if (hs->banned) {
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
930
		return ERR_PTR(-EIO);
931 932
	}

933
	return ctx;
934 935
}

936
static void
937
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
938
				   struct intel_ring_buffer *ring)
939
{
940
	struct i915_vma *vma;
941

942 943
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
944 945
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
946

947
		obj->base.write_domain = obj->base.pending_write_domain;
948 949 950
		if (obj->base.write_domain == 0)
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
951 952
		obj->fenced_gpu_access = obj->pending_fenced_gpu_access;

B
Ben Widawsky 已提交
953
		i915_vma_move_to_active(vma, ring);
954 955
		if (obj->base.write_domain) {
			obj->dirty = 1;
956
			obj->last_write_seqno = intel_ring_get_seqno(ring);
B
Ben Widawsky 已提交
957 958 959
			/* check for potential scanout */
			if (i915_gem_obj_ggtt_bound(obj) &&
			    i915_gem_obj_to_ggtt(obj)->pin_count)
960
				intel_mark_fb_busy(obj, ring);
961 962 963

			/* update for the implicit flush after a batch */
			obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
964 965
		}

C
Chris Wilson 已提交
966
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
967 968 969
	}
}

970 971
static void
i915_gem_execbuffer_retire_commands(struct drm_device *dev,
972
				    struct drm_file *file,
973 974
				    struct intel_ring_buffer *ring,
				    struct drm_i915_gem_object *obj)
975
{
976 977
	/* Unconditionally force add_request to emit a full flush. */
	ring->gpu_caches_dirty = true;
978

979
	/* Add a breadcrumb for the completion of the batch buffer */
980
	(void)__i915_add_request(ring, file, obj, NULL);
981
}
982

983 984 985 986
static int
i915_reset_gen7_sol_offsets(struct drm_device *dev,
			    struct intel_ring_buffer *ring)
{
987
	struct drm_i915_private *dev_priv = dev->dev_private;
988 989
	int ret, i;

990 991 992 993
	if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009

	ret = intel_ring_begin(ring, 4 * 3);
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
	}

	intel_ring_advance(ring);

	return 0;
}

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
 * The Ring ID is returned.
 */
static int gen8_dispatch_bsd_ring(struct drm_device *dev,
				  struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;

	/* Check whether the file_priv is using one ring */
	if (file_priv->bsd_ring)
		return file_priv->bsd_ring->id;
	else {
		/* If no, use the ping-pong mechanism to select one ring */
		int ring_id;

		mutex_lock(&dev->struct_mutex);
		if (dev_priv->ring_index == 0) {
			ring_id = VCS;
			dev_priv->ring_index = 1;
		} else {
			ring_id = VCS2;
			dev_priv->ring_index = 0;
		}
		file_priv->bsd_ring = &dev_priv->ring[ring_id];
		mutex_unlock(&dev->struct_mutex);
		return ring_id;
	}
}

1041 1042 1043 1044
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1045
		       struct drm_i915_gem_exec_object2 *exec)
1046
{
1047
	struct drm_i915_private *dev_priv = dev->dev_private;
1048
	struct eb_vmas *eb;
1049 1050 1051
	struct drm_i915_gem_object *batch_obj;
	struct drm_clip_rect *cliprects = NULL;
	struct intel_ring_buffer *ring;
1052 1053
	struct i915_hw_context *ctx;
	struct i915_address_space *vm;
1054
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
B
Ben Widawsky 已提交
1055
	u64 exec_start = args->batch_start_offset, exec_len;
1056
	u32 mask, flags;
1057
	int ret, mode, i;
1058
	bool need_relocs;
1059

1060
	if (!i915_gem_check_execbuffer(args))
1061 1062 1063
		return -EINVAL;

	ret = validate_exec_list(exec, args->buffer_count);
1064 1065 1066
	if (ret)
		return ret;

1067 1068 1069 1070 1071 1072 1073
	flags = 0;
	if (args->flags & I915_EXEC_SECURE) {
		if (!file->is_master || !capable(CAP_SYS_ADMIN))
		    return -EPERM;

		flags |= I915_DISPATCH_SECURE;
	}
1074 1075
	if (args->flags & I915_EXEC_IS_PINNED)
		flags |= I915_DISPATCH_PINNED;
1076

1077
	if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
1078
		DRM_DEBUG("execbuf with unknown ring: %d\n",
1079 1080 1081
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1082 1083 1084

	if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
		ring = &dev_priv->ring[RCS];
1085 1086 1087 1088 1089 1090 1091 1092
	else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
		if (HAS_BSD2(dev)) {
			int ring_id;
			ring_id = gen8_dispatch_bsd_ring(dev, file);
			ring = &dev_priv->ring[ring_id];
		} else
			ring = &dev_priv->ring[VCS];
	} else
1093 1094
		ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];

1095 1096 1097 1098 1099
	if (!intel_ring_initialized(ring)) {
		DRM_DEBUG("execbuf with invalid ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
	}
1100

1101
	mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1102
	mask = I915_EXEC_CONSTANTS_MASK;
1103 1104 1105 1106
	switch (mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
1107 1108 1109 1110 1111 1112 1113 1114
		if (mode != 0 && ring != &dev_priv->ring[RCS]) {
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
			return -EINVAL;
		}

		if (mode != dev_priv->relative_constants_mode) {
			if (INTEL_INFO(dev)->gen < 4) {
				DRM_DEBUG("no rel constants on pre-gen4\n");
1115
				return -EINVAL;
1116
			}
1117 1118

			if (INTEL_INFO(dev)->gen > 5 &&
1119 1120
			    mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
1121
				return -EINVAL;
1122
			}
1123 1124 1125 1126

			/* The HW changed the meaning on this bit on gen6 */
			if (INTEL_INFO(dev)->gen >= 6)
				mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1127 1128 1129
		}
		break;
	default:
1130
		DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
1131 1132 1133
		return -EINVAL;
	}

1134
	if (args->buffer_count < 1) {
1135
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1136 1137 1138 1139
		return -EINVAL;
	}

	if (args->num_cliprects != 0) {
1140
		if (ring != &dev_priv->ring[RCS]) {
1141
			DRM_DEBUG("clip rectangles are only valid with the render ring\n");
1142 1143 1144
			return -EINVAL;
		}

1145 1146 1147 1148 1149
		if (INTEL_INFO(dev)->gen >= 5) {
			DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
			return -EINVAL;
		}

1150 1151 1152 1153 1154
		if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
			DRM_DEBUG("execbuf with %u cliprects\n",
				  args->num_cliprects);
			return -EINVAL;
		}
1155

D
Daniel Vetter 已提交
1156 1157
		cliprects = kcalloc(args->num_cliprects,
				    sizeof(*cliprects),
1158 1159 1160 1161 1162 1163
				    GFP_KERNEL);
		if (cliprects == NULL) {
			ret = -ENOMEM;
			goto pre_mutex_err;
		}

1164
		if (copy_from_user(cliprects,
V
Ville Syrjälä 已提交
1165 1166
				   to_user_ptr(args->cliprects_ptr),
				   sizeof(*cliprects)*args->num_cliprects)) {
1167 1168 1169
			ret = -EFAULT;
			goto pre_mutex_err;
		}
1170
	} else {
1171 1172 1173 1174 1175
		if (args->DR4 == 0xffffffff) {
			DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
			args->DR4 = 0;
		}

1176 1177 1178 1179
		if (args->DR1 || args->DR4 || args->cliprects_ptr) {
			DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
			return -EINVAL;
		}
1180 1181
	}

1182 1183
	intel_runtime_pm_get(dev_priv);

1184 1185 1186 1187
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1188
	if (dev_priv->ums.mm_suspended) {
1189 1190 1191 1192 1193
		mutex_unlock(&dev->struct_mutex);
		ret = -EBUSY;
		goto pre_mutex_err;
	}

1194
	ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
1195
	if (IS_ERR(ctx)) {
1196
		mutex_unlock(&dev->struct_mutex);
1197
		ret = PTR_ERR(ctx);
1198
		goto pre_mutex_err;
1199
	}
1200 1201 1202

	i915_gem_context_reference(ctx);

1203 1204 1205
	vm = ctx->vm;
	if (!USES_FULL_PPGTT(dev))
		vm = &dev_priv->gtt.base;
1206

B
Ben Widawsky 已提交
1207
	eb = eb_create(args);
1208
	if (eb == NULL) {
1209
		i915_gem_context_unreference(ctx);
1210 1211 1212 1213 1214
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1215
	/* Look up object handles */
1216
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1217 1218
	if (ret)
		goto err;
1219

1220
	/* take note of the batch buffer before we might reorder the lists */
1221
	batch_obj = list_entry(eb->vmas.prev, struct i915_vma, exec_list)->obj;
1222

1223
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1224
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1225
	ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
1226 1227 1228 1229
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1230
	if (need_relocs)
B
Ben Widawsky 已提交
1231
		ret = i915_gem_execbuffer_relocate(eb);
1232 1233
	if (ret) {
		if (ret == -EFAULT) {
1234
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
1235
								eb, exec);
1236 1237 1238 1239 1240 1241 1242 1243
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	if (batch_obj->base.pending_write_domain) {
1244
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1245 1246 1247 1248 1249
		ret = -EINVAL;
		goto err;
	}
	batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	if (i915_needs_cmd_parser(ring)) {
		ret = i915_parse_cmds(ring,
				      batch_obj,
				      args->batch_start_offset,
				      file->is_master);
		if (ret)
			goto err;

		/*
		 * XXX: Actually do this when enabling batch copy...
		 *
		 * Set the DISPATCH_SECURE bit to remove the NON_SECURE bit
		 * from MI_BATCH_BUFFER_START commands issued in the
		 * dispatch_execbuffer implementations. We specifically don't
		 * want that set when the command parser is enabled.
		 */
	}

1268 1269
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1270
	 * hsw should have this fixed, but bdw mucks it up again. */
1271 1272 1273 1274 1275 1276 1277 1278
	if (flags & I915_DISPATCH_SECURE &&
	    !batch_obj->has_global_gtt_mapping) {
		/* When we have multiple VMs, we'll need to make sure that we
		 * allocate space first */
		struct i915_vma *vma = i915_gem_obj_to_ggtt(batch_obj);
		BUG_ON(!vma);
		vma->bind_vma(vma, batch_obj->cache_level, GLOBAL_BIND);
	}
1279

1280 1281 1282 1283
	if (flags & I915_DISPATCH_SECURE)
		exec_start += i915_gem_obj_ggtt_offset(batch_obj);
	else
		exec_start += i915_gem_obj_offset(batch_obj, vm);
1284

1285
	ret = i915_gem_execbuffer_move_to_gpu(ring, &eb->vmas);
1286
	if (ret)
1287 1288
		goto err;

1289
	ret = i915_switch_context(ring, ctx);
1290 1291 1292
	if (ret)
		goto err;

1293 1294 1295 1296 1297 1298 1299 1300 1301
	if (ring == &dev_priv->ring[RCS] &&
	    mode != dev_priv->relative_constants_mode) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
				goto err;

		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, INSTPM);
1302
		intel_ring_emit(ring, mask << 16 | mode);
1303 1304 1305 1306 1307
		intel_ring_advance(ring);

		dev_priv->relative_constants_mode = mode;
	}

1308 1309 1310 1311 1312 1313
	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
		ret = i915_reset_gen7_sol_offsets(dev, ring);
		if (ret)
			goto err;
	}

1314

1315 1316 1317 1318 1319 1320 1321 1322 1323
	exec_len = args->batch_len;
	if (cliprects) {
		for (i = 0; i < args->num_cliprects; i++) {
			ret = i915_emit_box(dev, &cliprects[i],
					    args->DR1, args->DR4);
			if (ret)
				goto err;

			ret = ring->dispatch_execbuffer(ring,
1324 1325
							exec_start, exec_len,
							flags);
1326 1327 1328 1329
			if (ret)
				goto err;
		}
	} else {
1330 1331 1332
		ret = ring->dispatch_execbuffer(ring,
						exec_start, exec_len,
						flags);
1333 1334 1335
		if (ret)
			goto err;
	}
1336

1337 1338
	trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);

1339
	i915_gem_execbuffer_move_to_active(&eb->vmas, ring);
1340
	i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);
1341 1342

err:
1343 1344
	/* the request owns the ref now */
	i915_gem_context_unreference(ctx);
1345
	eb_destroy(eb);
1346 1347 1348 1349 1350

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
	kfree(cliprects);
1351 1352 1353 1354

	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1373
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1374 1375 1376 1377 1378 1379 1380
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1381
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1382 1383 1384 1385 1386 1387
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
V
Ville Syrjälä 已提交
1388
			     to_user_ptr(args->buffers_ptr),
1389 1390
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1391
		DRM_DEBUG("copy %d exec entries failed %d\n",
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
		if (INTEL_INFO(dev)->gen < 4)
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1419
	i915_execbuffer2_set_context_id(exec2, 0);
1420

1421
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1422 1423 1424 1425 1426
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
		for (i = 0; i < args->buffer_count; i++)
			exec_list[i].offset = exec2_list[i].offset;
		/* ... and back out to userspace */
V
Ville Syrjälä 已提交
1427
		ret = copy_to_user(to_user_ptr(args->buffers_ptr),
1428 1429 1430 1431
				   exec_list,
				   sizeof(*exec_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
1432
			DRM_DEBUG("failed to copy %d exec entries "
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1451 1452
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1453
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1454 1455 1456
		return -EINVAL;
	}

1457 1458 1459 1460 1461
	if (args->rsvd2 != 0) {
		DRM_DEBUG("dirty rvsd2 field\n");
		return -EINVAL;
	}

1462
	exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
1463
			     GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
1464 1465 1466
	if (exec2_list == NULL)
		exec2_list = drm_malloc_ab(sizeof(*exec2_list),
					   args->buffer_count);
1467
	if (exec2_list == NULL) {
1468
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1469 1470 1471 1472
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
V
Ville Syrjälä 已提交
1473
			     to_user_ptr(args->buffers_ptr),
1474 1475
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
1476
		DRM_DEBUG("copy %d exec entries failed %d\n",
1477 1478 1479 1480 1481
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

1482
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1483 1484
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
V
Ville Syrjälä 已提交
1485
		ret = copy_to_user(to_user_ptr(args->buffers_ptr),
1486 1487 1488 1489
				   exec2_list,
				   sizeof(*exec2_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
1490
			DRM_DEBUG("failed to copy %d exec entries "
1491 1492 1493 1494 1495 1496 1497 1498
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec2_list);
	return ret;
}